# 

# **ANALOG** 4-Channel, Low Noise, Low Power, 24-Bit, **DEVICES** Sigma-Delta ADC with PGA and Reference Sigma-Delta ADC with PGA and Reference

### **Enhanced Product**

# AD7124-4-EP

### **FEATURES**

3 power modes

#### **RMS** noise

Low power: 24 nV rms at 1.17 SPS, gain = 128 (255 µA typical) Mid power: 20 nV rms at 2.34 SPS, gain = 128 (355 µA typical) Full power: 23 nV rms at 9.4 SPS, gain = 128 (930 µA typical) Up to 22 noise free bits in all power modes (gain = 1) **Output data rate** Full power: 9.38 SPS to 19,200 SPS Mid power: 2.34 SPS to 4800 SPS Low power: 1.17 SPS to 2400 SPS Rail-to-rail analog inputs for gains > 1 Simultaneous 50 Hz/60 Hz rejection at 25 SPS (single cycle settlina) Diagnostic functions (which aid safe integrity level (SIL) certification) **Crosspoint multiplexed analog inputs** 4 differential/7 pseudo differential inputs Programmable gain (1 to 128) Band gap reference with 10 ppm/°C drift maximum (70 µA) Matched programmable excitation currents Internal clock oscillator and temperature sensor **On-chip bias voltage generator** Low-side power switch

**Multiple filter options Sensor burnout detection** Automatic channel sequencer Per channel configuration Power-down current: 5 µA maximum 24-lead TSSOP 3-wire or 4-wire serial interface SPI, QSPI, MICROWIRE, and DSP compatible Schmitt trigger on SCLK

#### ENHANCED PRODUCT FEATURES

Supports defense and aerospace applications (AQEC standard) Full military temperature range: -55°C to +125°C **Controlled manufacturing baseline** 1 assembly/test site 1 fabrication site **Product change notification** Qualification data available on request

#### **APPLICATIONS**

Military and space **Avionics** Pressure measurement Instrumentation





Rev. 0

#### **Document Feedback**

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2019 Analog Devices, Inc. All rights reserved. **Technical Support** www.analog.com

# TABLE OF CONTENTS

| Features                  | 1  |
|---------------------------|----|
| Enhanced Product Features | 1  |
| Applications              | 1  |
| Functional Block Diagram  | 1  |
| Revision History          | 2  |
| General Description       | 3  |
| Specifications            | 4  |
| Absolute Maximum Ratings  | 10 |

| Thermal Resistance 10                         |
|-----------------------------------------------|
| ESD Caution 10                                |
| Pin Configuration and Function Descriptions11 |
| Typical Performance Characteristics           |
| Outline Dimensions 17                         |
| Ordering Guide 17                             |

### **REVISION HISTORY**

4/2019—Revision 0: Initial Version

### **GENERAL DESCRIPTION**

The AD7124-4-EP is a low power, low noise, completely integrated analog front end for high precision measurement applications. The device contains a low noise, 24-bit  $\Sigma$ - $\Delta$  analog-to-digital converter (ADC), and can be configured to have four differential inputs or seven single-ended or pseudo differential inputs. The on-chip low gain stage ensures that signals of small amplitude can be interfaced directly to the ADC.

One of the major advantages of the AD7124-4-EP is that it gives the user the flexibility to employ one of three integrated power modes. The current consumption, range of output data rates, and rms noise can be tailored with the power mode selected. The device also offers a multitude of filter options, ensuring that the user has the highest degree of flexibility.

The AD7124-4-EP can achieve simultaneous 50 Hz and 60 Hz rejection when operating at an output data rate of 25 SPS (single cycle settling), with rejection in excess of 80 dB achieved at lower output data rates.

The AD7124-4-EP establishes the highest degree of signal chain integration. The device contains a precision, low noise, low drift internal band gap reference, and also accepts an external differential reference, which can be internally buffered. Other key integrated features include programmable low drift excitation current sources, burnout currents, and a bias voltage generator, which sets the common-mode voltage of a channel to  $AV_{DD}/2$ . The low-side power switch enables the user to power down bridge sensors between conversions, ensuring the absolute minimal power consumption of the system. The device also allows the user the option of operating with either an internal clock or an external clock.

The integrated channel sequencer allows several channels to be enabled simultaneously, and the AD7124-4-EP sequentially converts on each enabled channel, simplifying communication with the device. As many as 16 channels can be enabled at any time; a channel being defined as an analog input or a diagnostic such as a power supply check or a reference check. This unique feature allows diagnostics to be interleaved with conversions. The AD7124-4-EP also supports per channel configuration. The device allows eight configurations or setups. Each configuration consists of gain, filter type, output data rate, buffering, and reference source. The user can assign any of these setups on a channel by channel basis.

The AD7124-4-EP also has extensive diagnostic functionality integrated as part of its comprehensive feature set. These diagnostics include a cyclic redundancy check (CRC), signal chain checks, and serial interface checks, which lead to a more robust solution. These diagnostics reduce the need for external components to implement diagnostics, resulting in reduced board space needs, reduced design cycle times, and cost savings. The failure modes effects and diagnostic analysis (FMEDA) of a typical application has shown a safe failure fraction (SFF) greater than 90% according to IEC 61508.

The device operates with a single analog power supply from 2.7 V to 3.6 V or a dual 1.8 V power supply. The digital supply has a range of 1.65 V to 3.6 V. It is specified for the full military temperature range of  $-55^{\circ}$ C to  $+125^{\circ}$ C. The AD7124-4-EP is housed in a 24-lead TSSOP package.

Note that, throughout this data sheet, multifunction pins, such as  $DOUT/\overline{RDY}$ , are referred to either by the entire pin name or by a single function of the pin, for example,  $\overline{RDY}$ , when only that function is relevant.

Additional application and technical information can be found in the AD7124-4 data sheet.

### **SPECIFICATIONS**

 $AV_{DD} = 2.9 V$  to 3.6 V (full power mode), 2.7 V to 3.6 V (mid and low power mode),  $IOV_{DD} = 1.65 V$  to 3.6 V,  $AV_{SS} = DGND = 0 V$ , REFINx(+) = 2.5 V,  $REFINx(-) = AV_{SS}$ , master clock = 614.4 kHz, all specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.

| Parameter <sup>1</sup>                                    | Min                 | Тур         | Max     | Unit       | Test Conditions/Comments                      |
|-----------------------------------------------------------|---------------------|-------------|---------|------------|-----------------------------------------------|
| ADC                                                       |                     |             |         |            |                                               |
| Output Data Rate, f <sub>ADC</sub>                        |                     |             |         |            |                                               |
| Low Power Mode                                            | 1.17                |             | 2400    | SPS        |                                               |
| Mid Power Mode                                            | 2.34                |             | 4800    | SPS        |                                               |
| Full Power Mode                                           | 9.38                |             | 19,200  | SPS        |                                               |
| No Missing Codes <sup>2</sup>                             | 24                  |             |         | Bits       | FS <sup>3</sup> > 2, sinc <sup>4</sup> filter |
|                                                           | 24                  |             |         | Bits       | $FS^3 > 8$ , sinc <sup>3</sup> filter         |
| Resolution                                                |                     |             |         |            |                                               |
| RMS Noise and Update Rates                                |                     |             |         |            |                                               |
| Integral Nonlinearity (INL)                               | -4                  | ±1          | +4      | ppm of FSR | $Gain = 1^2$                                  |
|                                                           | -15                 | ±2          | +15     | ppm of FSR | $Gain > 1^4$                                  |
| Offset Error⁵                                             |                     |             |         |            |                                               |
| Before Calibration                                        |                     | ±15         |         | μV         | Gain = 1 to 8                                 |
|                                                           |                     | 200/gain    |         | μV         | Gain = 16 to 128                              |
| After Internal Calibration/System                         |                     | In order of |         |            |                                               |
| Calibration                                               |                     | noise       |         |            |                                               |
| Offset Error Drift vs. Temperature <sup>6</sup>           |                     |             |         |            |                                               |
| Low Power Mode                                            |                     | 10          |         | nV/°C      | Gain = 1  or  gain > 16                       |
|                                                           |                     | 80          |         | nV/°C      | Gain = 2 to 8                                 |
|                                                           |                     | 40          |         | nV/°C      | Gain = 16                                     |
| Mid Power Mode                                            |                     | 10          |         | nV/°C      | Gain = 1 or gain > 16                         |
|                                                           |                     | 40          |         | nV/°C      | Gain = 2 to 8                                 |
|                                                           |                     | 20          |         | nV/°C      | Gain = 16                                     |
| Full Power Mode                                           |                     | 10          |         | nV/°C      |                                               |
| Gain Error <sup>5, 7</sup>                                |                     |             |         |            |                                               |
| Before Internal Calibration                               | -0.0025             |             | +0.0025 | %          | $Gain = 1, T_A = 25^{\circ}C$                 |
|                                                           |                     | -0.3        |         | %          | Gain > 1                                      |
| After Internal Calibration                                | -0.016              | +0.004      | +0.016  | %          | Gain = 2 to 8, $T_A = 25^{\circ}C$            |
|                                                           |                     | ±0.025      |         | %          | Gain = 16 to 128                              |
| After System Calibration                                  |                     | In order of |         |            |                                               |
|                                                           |                     | noise       |         |            |                                               |
| Gain Error Drift vs. Temperature                          |                     | 1           | 2       | ppm/°C     |                                               |
| Power Supply Rejection                                    |                     |             |         |            | $A_{IN} = 1 V/gain, external reference$       |
| Low Power Mode                                            | 87                  |             |         | dB         | Gain = 2 to 16                                |
|                                                           | 96                  |             |         | dB         | Gain = 1 or gain > 16                         |
| Mid Power Mode <sup>2</sup>                               | 92                  |             |         | dB         | Gain = 2 to 16                                |
|                                                           | 100                 |             |         | dB         | Gain = 1 or gain > 16                         |
| Full Power Mode                                           | 99                  |             |         | dB         |                                               |
| Common-Mode Rejection <sup>8</sup>                        |                     |             |         |            |                                               |
| At DC <sup>2</sup>                                        | 85                  | 90          |         | dB         | $A_{IN} = 1 V$ , gain = 1                     |
|                                                           | 105                 | 115         |         | dB         | $A_{IN} = 1 V/gain, gain 2 \text{ or } 4$     |
|                                                           | 102 <sup>9, 2</sup> |             |         | dB         | $A_{IN} = 1 V/gain, gain 2 or 4$              |
|                                                           | 115                 | 120         |         | dB         | $A_{IN} = 1 V/gain, gain \ge 8$               |
|                                                           | 105 <sup>9, 2</sup> |             |         | dB         | $A_{IN} = 1 V/gain, gain \ge 8$               |
| Sinc <sup>3</sup> , Sinc <sup>4</sup> Filter <sup>2</sup> |                     |             |         |            |                                               |
| At 50 Hz, 60 Hz                                           | 120                 |             |         | dB         | 10 SPS, 50 Hz ± 1 Hz, 60 Hz ± 1 H             |
| At 50 Hz                                                  | 120                 |             |         | dB         | 50 SPS, 50 Hz ± 1 Hz                          |
| At 60 Hz                                                  | 120                 |             |         | dB         | 60 SPS, 60 Hz ± 1 Hz                          |

| Parameter <sup>1</sup>             | Min  | Тур | Max | Unit | Test Conditions/Comments                                       |
|------------------------------------|------|-----|-----|------|----------------------------------------------------------------|
| Fast Settling Filters <sup>2</sup> |      |     |     |      |                                                                |
| At 50 Hz                           | 115  |     |     | dB   | First notch at 50 Hz, 50 Hz $\pm$ 1 Hz                         |
| At 60 Hz                           | 115  |     |     | dB   | First notch at 60 Hz, 60 Hz $\pm$ 1 Hz                         |
| Post Filters <sup>2</sup>          |      |     |     |      |                                                                |
| At 50 Hz, 60 Hz                    | 130  |     |     | dB   | 20 SPS, 50 Hz ± 1 Hz, 60 Hz ± 1 Hz                             |
|                                    | 130  |     |     | dB   | 25 SPS, 50 Hz ± 1 Hz, 60 Hz ± 1 Hz                             |
| Normal Mode Rejection <sup>2</sup> |      |     |     |      |                                                                |
| Sinc⁴ Filter                       |      |     |     |      |                                                                |
| External Clock                     |      |     |     |      |                                                                |
| At 50 Hz, 60 Hz                    | 120  |     |     | dB   | 10 SPS, 50 Hz $\pm$ 1 Hz, 60 Hz $\pm$ 1 Hz                     |
|                                    | 80   |     |     | dB   | 50 SPS, REJ60 <sup>10</sup> =1, 50 Hz ± 1 Hz,<br>60 Hz ± 1 Hz  |
| At 50 Hz                           | 120  |     |     | dB   | 50 SPS, 50 Hz ± 1 Hz                                           |
| At 60 Hz                           | 120  |     |     | dB   | 60 SPS, 60 Hz ± 1 Hz                                           |
| Internal Clock                     |      |     |     |      |                                                                |
| At 50 Hz, 60 Hz                    | 98   |     |     | dB   | 10 SPS, 50 Hz ± 1 Hz, 60 Hz ± 1 Hz                             |
|                                    | 66   |     |     | dB   | 50 SPS, REJ60 <sup>10</sup> = 1, 50 Hz ± 1 Hz,<br>60 Hz ± 1 Hz |
| At 50 Hz                           | 92   |     |     | dB   | 50 SPS, 50 Hz ± 1 Hz                                           |
| At 60 Hz                           | 92   |     |     | dB   | 60 SPS, 60 Hz ± 1 Hz                                           |
| Sinc <sup>3</sup> Filter           |      |     |     |      |                                                                |
| External Clock                     |      |     |     |      |                                                                |
| At 50 Hz, 60 Hz                    | 100  |     |     | dB   | 10 SPS, 50 Hz ± 1 Hz, 60 Hz ± 1 Hz                             |
|                                    | 65   |     |     | dB   | 50 SPS, REJ60 <sup>10</sup> = 1, 50 Hz ± 1 Hz,<br>60 Hz ± 1 Hz |
| At 50 Hz                           | 100  |     |     | dB   | 50 SPS, 50 Hz ± 1 Hz                                           |
| At 60 Hz                           | 100  |     |     | dB   | 60 SPS, 60 Hz ± 1 Hz                                           |
| Internal Clock                     |      |     |     |      |                                                                |
| At 50 Hz, 60 Hz                    | 73   |     |     | dB   | 10 SPS, 50 Hz $\pm$ 1 Hz, 60 Hz $\pm$ 1 Hz                     |
|                                    | 52   |     |     | dB   | 50 SPS, REJ60 <sup>10</sup> = 1, 50 Hz ± 1 Hz,<br>60 Hz ± 1 Hz |
| At 50 Hz                           | 68   |     |     | dB   | 50 SPS, 50 Hz ± 1 Hz                                           |
| At 60 Hz                           | 68   |     |     | dB   | 60 SPS, 60 Hz ± 1 Hz                                           |
| Fast Settling Filters              |      |     |     |      |                                                                |
| External Clock                     |      |     |     |      |                                                                |
| At 50 Hz                           | 40   |     |     | dB   | First notch at 50 Hz, 50 Hz $\pm$ 0.5 Hz                       |
| At 60 Hz                           | 40   |     |     | dB   | First notch at 60 Hz, 60 Hz $\pm$ 0.5 Hz                       |
| Internal Clock                     |      |     |     |      |                                                                |
| At 50 Hz                           | 24.5 |     |     | dB   | First notch at 50 Hz, 50 Hz $\pm$ 0.5 Hz                       |
| At 60 Hz                           | 24.5 |     |     | dB   | First notch at 60 Hz, 60 Hz $\pm$ 0.5 Hz                       |
| Post Filters                       |      |     |     |      |                                                                |
| External Clock                     |      |     |     |      |                                                                |
| At 50 Hz, 60 Hz                    | 86   |     |     | dB   | 20 SPS, 50 Hz ± 1 Hz, 60 Hz ± 1 Hz                             |
| -                                  | 62   |     |     | dB   | 25 SPS, 50 Hz ± 1 Hz, 60 Hz ± 1 Hz                             |
| Internal Clock                     |      |     |     |      |                                                                |
| At 50 Hz, 60 Hz                    | 67   |     |     | dB   | 20 SPS, 50 Hz ± 1 Hz, 60 Hz ± 1 Hz                             |
| ·                                  | 50   |     |     | dB   | 25 SPS, 50 Hz ± 1 Hz, 60 Hz ± 1 Hz                             |

| Parameter <sup>1</sup>                               | Min                     | Тур                       | Max                     | Unit        | <b>Test Conditions/Comments</b>                           |
|------------------------------------------------------|-------------------------|---------------------------|-------------------------|-------------|-----------------------------------------------------------|
| ANALOG INPUTS <sup>11</sup>                          |                         |                           |                         |             |                                                           |
| Differential Input Voltage Ranges <sup>12</sup>      |                         | $\pm V_{\text{REF}}/gain$ |                         | v           | $V_{REF} = REFINx(+) - REFINx(-)$ , or internal reference |
| Absolute A <sub>IN</sub> Voltage Limits <sup>2</sup> |                         |                           |                         |             |                                                           |
| Gain = 1 (Unbuffered)                                | AV <sub>ss</sub> - 0.05 |                           | $AV_{DD} + 0.05$        | V           |                                                           |
| Gain = 1 (Buffered)                                  | AV <sub>ss</sub> + 0.1  |                           | $AV_{DD} - 0.1$         | V           |                                                           |
| Gain > 1                                             | AV <sub>ss</sub> - 0.05 |                           | AV <sub>DD</sub> + 0.05 | V           |                                                           |
| Analog Input Current                                 |                         |                           |                         |             |                                                           |
| Gain $> 1$ or Gain = 1 (Buffered)                    |                         |                           |                         |             |                                                           |
| Low Power Mode                                       |                         |                           |                         |             |                                                           |
| Absolute Input Current                               |                         | ±1                        |                         | nA          |                                                           |
| Differential Input Current                           |                         | ±0.2                      |                         | nA          |                                                           |
| Analog Input Current Drift                           |                         | 25                        |                         | pA/°C       |                                                           |
| Mid Power Mode                                       |                         |                           |                         |             |                                                           |
| Absolute Input Current                               |                         | ±1.2                      |                         | nA          |                                                           |
| Differential Input Current                           |                         | ±0.4                      |                         | nA          |                                                           |
| Analog Input Current Drift                           |                         | 25                        |                         | pA/°C       |                                                           |
| Full Power Mode                                      |                         |                           |                         |             |                                                           |
| Absolute Input Current                               |                         | ±3.3                      |                         | nA          |                                                           |
| Differential Input Current                           |                         | ±1.5                      |                         | nA          |                                                           |
| Analog Input Current Drift                           |                         | 25                        |                         | pA/°C       |                                                           |
| Gain = 1 (Unbuffered)                                |                         |                           |                         |             | Current varies with input voltag                          |
| Absolute Input Current                               |                         | ±2.65                     |                         | μA/V        |                                                           |
| Analog Input Current Drift                           |                         | 1.1                       |                         | nA/V/°C     |                                                           |
| REFERENCE INPUT                                      |                         |                           |                         |             |                                                           |
| Internal Reference                                   |                         |                           |                         |             |                                                           |
| Initial Accuracy                                     | 2.5 – 0.2%              | 2.5                       | 2.5 + 0.2%              | V           | $T_A = 25^{\circ}C$                                       |
| Drift                                                |                         | 2                         | 10                      | ppm/°C      |                                                           |
| Output Current                                       |                         |                           | 10                      | mA          |                                                           |
| Load Regulation                                      |                         | 50                        |                         | μV/mA       |                                                           |
| Power Supply Rejection                               |                         | 85                        |                         | dB          |                                                           |
| External Reference                                   |                         |                           |                         |             |                                                           |
| External REFIN Voltage <sup>2</sup>                  | 0.5                     | 2.5                       | AVDD                    | V           | REFIN = REFINx(+) - REFINx(-)                             |
| Absolute REFIN Voltage Limits <sup>2</sup>           | AV <sub>ss</sub> – 0.05 |                           | AV <sub>DD</sub> + 0.05 | V           | Unbuffered                                                |
|                                                      | AV <sub>ss</sub> + 0.1  |                           | $AV_{DD} - 0.1$         | V           | Buffered                                                  |
| Reference Input Current                              |                         |                           |                         |             |                                                           |
| Buffered                                             |                         |                           |                         |             |                                                           |
| Low Power Mode                                       |                         | 105                       |                         | -           |                                                           |
| Absolute Input Current                               |                         | ±0.5                      |                         | nA          |                                                           |
| Reference Input Current Drift<br>Mid Power Mode      |                         | 10                        |                         | pA/°C       |                                                           |
| Absolute Input Current                               |                         | ±1                        |                         | nA          |                                                           |
| Reference Input Current Drift                        |                         | ±1<br>10                  |                         | nA<br>pA/°C |                                                           |
| Full Power Mode                                      |                         | 10                        |                         | par c       |                                                           |
| Absolute Input Current                               |                         | ±3                        |                         | nA          |                                                           |
| Reference Input Current Drift                        |                         | ±3<br>10                  |                         | pA/°C       |                                                           |
| Unbuffered                                           |                         | 10                        |                         |             |                                                           |
| Absolute Input Current                               |                         | ±12                       |                         | μA          |                                                           |
| Reference Input Current Drift                        |                         | ±12<br>6                  |                         | nA/°C       |                                                           |
| Normal Mode Rejection                                |                         | 0                         |                         |             | Same as for analog inputs                                 |
| Common-Mode Rejection                                |                         | 100                       |                         | dB          |                                                           |

| Parameter <sup>1</sup>                    | Min                     | Тур                                                            | Max                     | Unit     | <b>Test Conditions/Comments</b>                                 |
|-------------------------------------------|-------------------------|----------------------------------------------------------------|-------------------------|----------|-----------------------------------------------------------------|
| EXCITATION CURRENT SOURCES (IOUT0/IOUT1)  |                         |                                                                |                         |          | Available on any analog input pin                               |
| Output Current                            |                         | 50/100/250/<br>500/750/1000                                    |                         | μΑ       |                                                                 |
| Initial Tolerance                         |                         | ±4                                                             |                         | %        | $T_A = 25^{\circ}C$                                             |
| Drift                                     |                         | 50                                                             |                         | ppm/°C   |                                                                 |
| Current Matching                          |                         | ±0.5                                                           |                         | %        | Matching between IOUT0 and IOUT1, $V_{OUT} = 0 V$               |
| Drift Matching <sup>2</sup>               |                         | 5                                                              | 30                      | ppm/°C   |                                                                 |
| Line Regulation (AV <sub>DD</sub> )       |                         | 2                                                              |                         | %/V      | $AV_{DD} = 3 V \pm 5\%$                                         |
| Load Regulation                           |                         | 0.2                                                            |                         | %/V      |                                                                 |
| Output Compliance <sup>2</sup>            | AV <sub>ss</sub> – 0.05 |                                                                | $AV_{\text{DD}}-0.37$   | v        | 50 μA/100 μA/250 μA/500 μA<br>current sources, 2% accuracy      |
|                                           | AV <sub>ss</sub> – 0.05 |                                                                | $AV_{\text{DD}} - 0.48$ | v        | 750 μA and 1000 μA current sources, 2% accuracy                 |
| BIAS VOLTAGE (VBIAS) GENERATOR            |                         |                                                                |                         |          | Available on any analog input pin                               |
| V <sub>BIAS</sub>                         |                         | AV <sub>ss</sub> + (AV <sub>DD</sub> –<br>AV <sub>ss</sub> )/2 |                         | v        |                                                                 |
| V <sub>BIAS</sub> Generator Start-Up Time |                         | 6.7                                                            |                         | μs/nF    | Dependent on the capacitance connected to AINx                  |
| TEMPERATURE SENSOR                        |                         |                                                                |                         |          |                                                                 |
| Accuracy                                  |                         | ±0.5                                                           |                         | °C       |                                                                 |
| Sensitivity                               |                         | 13,584                                                         |                         | Codes/°C |                                                                 |
| LOW-SIDE POWER SWITCH                     |                         |                                                                |                         |          |                                                                 |
| On Resistance (R <sub>ON</sub> )          |                         | 7                                                              | 10                      | Ω        |                                                                 |
| Allowable Current <sup>2</sup>            |                         |                                                                | 30                      | mA       | Continuous current                                              |
| BURNOUT CURRENTS                          |                         |                                                                |                         |          |                                                                 |
| A <sub>IN</sub> Current                   |                         | 0.5/2/4                                                        |                         | μA       | Analog inputs must be buffered                                  |
| DIGITAL OUTPUTS (P1 AND P2)               |                         |                                                                |                         |          |                                                                 |
| Output Voltage                            |                         |                                                                |                         |          |                                                                 |
| High, V <sub>он</sub>                     | $AV_{DD} - 0.6$         |                                                                |                         | v        | $I_{SOURCE} = 100 \mu A$                                        |
| Low, Vol                                  |                         |                                                                | 0.4                     | v        | $I_{SINK} = 100 \mu A$                                          |
| DIAGNOSTICS                               |                         |                                                                |                         |          |                                                                 |
| Power Supply Monitor Detect Level         |                         |                                                                |                         |          |                                                                 |
| Analog Low Dropout Regulator (ALDO)       |                         |                                                                | 1.6                     | V        | $AV_{DD} - AV_{SS} \ge 2.7 V$                                   |
| Digital LDO (DLDO)                        |                         |                                                                | 1.55                    | v        | $IOV_{DD} \ge 1.75 V$                                           |
| Reference Detect Level                    | 0.7                     |                                                                | 1                       | v        | REF_DET_ERR bit active if $V_{REF} < 0.7 V$                     |
| AINM/AINP Overvoltage Detect Level        | AV <sub>DD</sub> + 0.04 |                                                                |                         | v        |                                                                 |
| AINM/AINP Undervoltage Detect Level       |                         |                                                                | $AV_{ss} - 0.04$        | v        |                                                                 |
| INTERNAL/EXTERNAL CLOCK                   |                         |                                                                |                         |          |                                                                 |
| Internal Clock                            |                         |                                                                |                         |          |                                                                 |
| Frequency                                 | 614.4 - 5%              | 614.4                                                          | 614.4 + 5%              | kHz      |                                                                 |
| Duty Cycle                                |                         | 50:50                                                          |                         | %        |                                                                 |
| External Clock                            |                         |                                                                |                         |          |                                                                 |
| Frequency                                 |                         | 2.4576                                                         |                         | MHz      | Internal divide by 4                                            |
| Duty Cycle Range                          |                         | 45:55 to 55:45                                                 |                         | %        | ,                                                               |
| LOGIC INPUTS <sup>2</sup>                 |                         |                                                                |                         |          |                                                                 |
| Input Voltage                             |                         |                                                                |                         |          |                                                                 |
| Low, V <sub>INL</sub>                     |                         |                                                                | $0.3 \times IOV_{DD}$   | v        | $1.65 \text{ V} \le \text{IOV}_{\text{DD}} < 1.9 \text{ V}$     |
|                                           |                         |                                                                | $0.35 \times IOV_{DD}$  | v        | $1.9 \text{ V} \leq IOV_{\text{DD}} < 2.3 \text{ V}$            |
|                                           |                         |                                                                | 0.7                     | v        | $2.3 \text{ V} \leq \text{IOV}_{\text{DD}} \leq 3.6 \text{ V}$  |
| High, V <sub>INH</sub>                    | $0.7 \times IOV_{DD}$   |                                                                |                         | V        | $1.65 \text{ V} \le \text{IOV}_{\text{DD}} < 1.9 \text{ V}$     |
|                                           | $0.65 \times IOV_{DD}$  |                                                                |                         | V        | $1.9 \text{ V} \le \text{IOV}_{\text{DD}} < 2.3 \text{ V}$      |
|                                           | 1.7                     |                                                                |                         | V        | $2.3 V \le IOV_{DD} < 2.7 V$                                    |
|                                           | 2                       |                                                                |                         | V        | $2.7 \text{ V} \le \text{IOV}_{\text{DD}} \le 3.6 \text{ V}$    |
| Hysteresis                                | 0.2                     |                                                                | 0.6                     | v        | $1.65 \text{ V} \le 10 \text{ V}_{\text{DD}} \le 3.6 \text{ V}$ |
| -                                         | -1                      |                                                                | +1                      | μA       | $V_{IN} = IOV_{DD}$ or GND                                      |
| Input Currents                            |                         |                                                                |                         |          |                                                                 |

| Parameter <sup>1</sup>                                       | Min                      | Тур           | Max              | Unit | Test Conditions/Comments                                                                          |
|--------------------------------------------------------------|--------------------------|---------------|------------------|------|---------------------------------------------------------------------------------------------------|
| LOGIC OUTPUTS (INCLUDING CLK)                                |                          |               |                  |      |                                                                                                   |
| Output Voltage <sup>2</sup>                                  |                          |               |                  |      |                                                                                                   |
| High, V <sub>он</sub>                                        | IOV <sub>DD</sub> - 0.35 |               |                  | V    | $I_{SOURCE} = 100 \mu A$                                                                          |
| Low, V <sub>oL</sub>                                         | 10100 0100               |               | 0.4              | V    | $I_{\text{SINK}} = 100 \mu\text{A}$                                                               |
| Floating State Leakage Current                               | -1                       |               | +1               | μA   |                                                                                                   |
| Floating State Output Capacitance                            |                          | 10            |                  | pF   |                                                                                                   |
| Data Output Coding                                           |                          | Offset binary |                  | P    |                                                                                                   |
| SYSTEM CALIBRATION <sup>2</sup>                              |                          | onset sindly  |                  |      |                                                                                                   |
| Calibration Limit                                            |                          |               |                  |      |                                                                                                   |
| Full Scale (FS)                                              |                          |               | $1.05 \times FS$ | v    |                                                                                                   |
| Zero Scale                                                   | $-1.05 \times FS$        |               | 1.05 × 15        | v    |                                                                                                   |
| Input Span                                                   | 0.8 × FS                 |               | $2.1 \times FS$  | V    |                                                                                                   |
| POWER SUPPLY VOLTAGES FOR ALL POWER<br>MODES                 | 0.0 × 1 5                |               | 2.1 × 1 5        | •    |                                                                                                   |
| AV <sub>DD</sub> to AV <sub>SS</sub>                         |                          |               |                  |      |                                                                                                   |
| Low Power Mode                                               | 2.7                      |               | 3.6              | v    |                                                                                                   |
| Mid Power Mode                                               | 2.7                      |               | 3.6              | v    |                                                                                                   |
| Full Power Mode                                              | 2.9                      |               | 3.6              | v    |                                                                                                   |
| $IOV_{DD}$ to GND                                            | 1.65                     |               | 3.6              | v    |                                                                                                   |
| AV <sub>ss</sub> to GND                                      | -1.8                     |               | 0                | v    |                                                                                                   |
| IOV <sub>DD</sub> to AV <sub>SS</sub>                        | 1.0                      |               | 5.4              | v    |                                                                                                   |
| POWER SUPPLY CURRENTS <sup>11, 13</sup>                      |                          |               | 5.4              | •    |                                                                                                   |
| IAVDD, External Reference                                    |                          |               |                  |      |                                                                                                   |
| Low Power Mode                                               |                          |               |                  |      |                                                                                                   |
| $Gain = 1^2$                                                 |                          | 125           | 140              |      | All buffore off                                                                                   |
|                                                              |                          | 125           | 140              | μA   | All buffers off                                                                                   |
| Gain = $1 I_{AVDD}$ Increase per AINx Buffer <sup>2</sup>    |                          | 15            | 25               | μA   |                                                                                                   |
| Gain = 2 to 8                                                |                          | 205           | 250              | μA   |                                                                                                   |
| Gain = 16 to 128                                             |                          | 235           | 300              | μA   | AU .                                                                                              |
| I <sub>AVDD</sub> Increase per Reference Buffer <sup>2</sup> |                          | 10            | 20               | μΑ   | All gains                                                                                         |
| Mid Power Mode                                               |                          |               |                  |      |                                                                                                   |
| $Gain = 1^2$                                                 |                          | 150           | 170              | μA   | All buffers off                                                                                   |
| Gain = 1 $I_{AVDD}$ Increase per AINx Buffer <sup>2</sup>    |                          | 30            | 40               | μA   |                                                                                                   |
| Gain = 2 to 8                                                |                          | 275           | 345              | μA   |                                                                                                   |
| Gain = 16 to 128                                             |                          | 330           | 430              | μΑ   |                                                                                                   |
| I <sub>AVDD</sub> Increase per Reference Buffer <sup>2</sup> |                          | 20            | 30               | μΑ   | All gains                                                                                         |
| Full Power Mode                                              |                          |               |                  |      |                                                                                                   |
| $Gain = 1^2$                                                 |                          | 315           | 350              | μΑ   | All buffers off                                                                                   |
| Gain = $1 I_{AVDD}$ Increase per AINx Buffer <sup>2</sup>    |                          | 90            | 135              | μΑ   |                                                                                                   |
| Gain = 2 to 8                                                |                          | 660           | 830              | μΑ   |                                                                                                   |
| Gain = 16 to 128                                             |                          | 875           | 1200             | μΑ   |                                                                                                   |
| I <sub>AVDD</sub> Increase per Reference Buffer <sup>2</sup> |                          | 85            | 120              | μA   | All gains                                                                                         |
| I <sub>AVDD</sub> Increase                                   |                          |               |                  |      |                                                                                                   |
| Due to Internal Reference <sup>2</sup>                       |                          | 50            | 70               | μΑ   | Independent of power mode; the<br>reference buffers are not required<br>when using this reference |
| Due to V <sub>BIAS</sub> <sup>2</sup>                        |                          | 15            | 20               | μΑ   | Independent of power mode                                                                         |
| Due to Diagnostics <sup>2</sup>                              |                          | 4             | 5                | μA   |                                                                                                   |
| liovdd                                                       |                          |               |                  |      |                                                                                                   |
| Low Power Mode                                               |                          | 20            | 35               | μA   |                                                                                                   |
| Mid Power Mode                                               |                          | 25            | 40               | μA   |                                                                                                   |
| Full Power Mode                                              |                          | 55            | 80               | μA   |                                                                                                   |

### AD7124-4-EP

| Parameter <sup>1</sup>            | Min | Тур | Max | Unit | Test Conditions/Comments  |
|-----------------------------------|-----|-----|-----|------|---------------------------|
| POWER-DOWN CURRENTS <sup>13</sup> |     |     |     |      | Independent of power mode |
| Standby Current                   |     |     |     |      |                           |
| AVDD                              |     | 7   | 15  | μΑ   | LDOs on only              |
| liovdd                            |     | 8   | 20  | μA   |                           |
| Power-Down Current                |     |     |     |      |                           |
| lavdd                             |     | 1   | 3   | μΑ   |                           |
| I <sub>IOVDD</sub>                |     | 1   | 2   | μA   |                           |

<sup>1</sup> Temperature range =  $-55^{\circ}$ C to  $+125^{\circ}$ C.

<sup>2</sup> These specifications are not production tested but are supported by characterization data at the initial product release.

<sup>3</sup> FS is the decimal equivalent of the FS[10:0] bits in the filter registers.

<sup>4</sup> The integral nonlinearity is production tested in full power mode only. For other power modes, the specification is supported by characterization data at the initial product release.

<sup>5</sup> Following a system or internal zero-scale calibration, the offset error is in the order of the noise for the programmed gain and output data rate selected. A system fullscale calibration reduces the gain error to the order of the noise for the programmed gain and output data rate.

<sup>6</sup> Recalibration at any temperature removes these errors.

<sup>7</sup> Gain error applies to both positive and negative full-scale. A factory calibration is performed at gain = 1,  $T_A = 25^{\circ}C$ .

<sup>8</sup> When gain > 1, the common-mode voltage is between (AV<sub>ss</sub> + 0.1 + 0.5/gain) and (AV<sub>DD</sub> - 0.1 - 0.5/gain).

 $^{9}$  Specification is for a wider common-mode voltage between (AV<sub>55</sub> - 0.05 + 0.5/gain) and (AV<sub>5D</sub> - 0.1 - 0.5/gain).

<sup>10</sup> REJ60 is a bit in the filter registers. When the first notch of the sinc filter is at 50 Hz, a notch is placed at 60 Hz when REJ60 is set to 1. This gives simultaneous 50 Hz and 60 Hz rejection.

<sup>11</sup> When the gain is greater than 1, the analog input buffers are enabled automatically. The buffers can only be disabled when the gain equals 1. <sup>12</sup> When  $V_{REF} = (AV_{DD} - AV_{SS})$ , the typical differential input equals  $0.92 \times V_{REF}$ /gain for the low and mid power modes and  $0.86 \times V_{REF}$ /gain for full power mode when gain > 1. <sup>13</sup> The digital inputs are equal to IOV<sub>DD</sub> or DGND with excitation currents and bias voltage generator disabled.

### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25^{\circ}C$ , unless otherwise noted.

#### Table 2.

| Parameter                                     | Rating                              |
|-----------------------------------------------|-------------------------------------|
| AV <sub>DD</sub> to AV <sub>SS</sub>          | -0.3 V to +3.96 V                   |
| IOV <sub>DD</sub> to DGND                     | –0.3 V to +3.96 V                   |
| IOV <sub>DD</sub> to AV <sub>SS</sub>         | –0.3 V to +5.94 V                   |
| AVss to DGND                                  | -1.98 V to +0.3 V                   |
| Analog Input Voltage to AVss                  | -0.3 V to AV <sub>DD</sub> + 0.3 V  |
| Reference Input Voltage to AV <sub>ss</sub>   | $-0.3$ V to AV_{\text{DD}}+0.3 V    |
| Digital Input Voltage to DGND                 | -0.3 V to IOV <sub>DD</sub> + 0.3 V |
| Digital Output Voltage to DGND                | -0.3 V to IOV <sub>DD</sub> + 0.3 V |
| AINx/Digital Input Current                    | 10 mA                               |
| Operating Temperature Range                   | –55°C to +125°C                     |
| Storage Temperature Range                     | –65°C to +150°C                     |
| Maximum Junction Temperature                  | 150°C                               |
| Lead Temperature, Soldering                   |                                     |
| Reflow                                        | 260°C                               |
| ESD Ratings                                   |                                     |
| Human Body Model (HBM)                        | 4 kV                                |
| Field-Induced Charged Device<br>Model (FICDM) | 1250 V                              |
| Machine Model                                 | 400 V                               |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

 $\theta_{JA}$  is the natural convection, junction to ambient thermal resistance measured in a one cubic foot sealed enclosure.

 $\theta_{JC}$  is the junction to case thermal resistance.

#### Table 3. Thermal Resistance

| Package Type <sup>1</sup> | θ <sub>JA</sub> | θις | Unit |
|---------------------------|-----------------|-----|------|
| RU-24                     | 128             | 42  | °C/W |

<sup>1</sup> Thermal impedance simulated values are based on a JEDEC 2S2P thermal test board. See JEDEC JESD51.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



Figure 2. Pin Configuration

#### **Table 4. Pin Function Descriptions**

| Pin No. | Mnemonic           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | DIN                | Serial Data Input to the Input Shift Register on the ADC. Data in the input shift register is transferred to the control registers within the ADC, with the register selection bits of the communications register identifying the appropriate register.                                                                                                                                                                                                                                                                                                                                                                                  |
| 2       | SCLK               | Serial Clock Input. This serial clock input is for data transfers to and from the ADC. The SCLK pin has a Schmitt-<br>triggered input, making the interface suitable for opto-isolated applications. The serial clock can be continuous<br>with all data transmitted in a continuous train of pulses. Alternatively, it can be a noncontinuous clock<br>with the information being transmitted to or from the ADC in smaller batches of data.                                                                                                                                                                                             |
| 3       | CLK                | Clock Input/Clock Output. The internal clock can be made available at this pin. Alternatively, the internal clock can be disabled, and the ADC can be driven by an external clock. This allows several ADCs to be driven from a common clock, allowing simultaneous conversions to be performed.                                                                                                                                                                                                                                                                                                                                          |
| 4       | ठ                  | Chip Select Input. This is an active low logic input that selects the ADC. Use $\overline{CS}$ to select the ADC in systems with more than one device on the serial bus or as a frame synchronization signal in communicating with the device. $\overline{CS}$ can be hardwired low if the serial peripheral interface (SPI) diagnostics are unused, allowing the ADC to operate in 3-wire mode with SCLK, DIN, and DOUT interfacing with the device.                                                                                                                                                                                     |
| 5       | REGCAPD            | Digital LDO Regulator Output. Decouple this pin to DGND with a 0.1 $\mu$ F capacitor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 6       | IOV <sub>DD</sub>  | Serial Interface Supply Voltage, 1.65 V to 3.6 V. IOV <sub>DD</sub> is independent of AV <sub>DD</sub> . Therefore, the serial interface can operate at 1.65 V with AV <sub>DD</sub> at 3.6 V, for example.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 7       | DGND               | Digital Ground Reference Point.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 8       | AIN0/IOUT/VBIAS    | Analog Input 0/Output of Internal Excitation Current Source/Bias Voltage. This input pin is configured via the configuration registers to be the positive or negative terminal of a differential or pseudo differential input. Alternatively, the internal programmable excitation current source can be made available at this pin. Either IOUT0 or IOUT1 can be switched to this output. A bias voltage midway between the analog power supply rails can be generated at this pin.                                                                                                                                                      |
| 9       | AIN1/IOUT/VBIAS    | Analog Input 1/Output of Internal Excitation Current Source/Bias Voltage. This input pin is configured via the configuration registers to be the positive or negative terminal of a differential or pseudo differential input. Alternatively, the internal programmable excitation current source can be made available at this pin. Either IOUT0 or IOUT1 can be switched to this output. A bias voltage midway between the analog power supply rails can be generated at this pin.                                                                                                                                                      |
| 10      | AIN2/IOUT/VBIAS/P1 | Analog Input 2/Output of Internal Excitation Current Source/Bias Voltage/General-Purpose Output 1. This input pin is configured via the configuration registers to be the positive or negative terminal of a differential or pseudo differential input. Alternatively, the internal programmable excitation current source can be made available at this pin. Either IOUT0 or IOUT1 can be switched to this output. A bias voltage midway between the analog power supply rails can be generated at this pin. This pin can also be configured as a general-purpose output bit, referenced between AV <sub>SS</sub> and AV <sub>DD</sub> . |

| Pin No. | Mnemonic                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11      | AIN3/IOUT/VBIAS/P2            | Analog Input 3/Output of Internal Excitation Current Source/Bias Voltage/General-Purpose Output 2. This input pin is configured via the configuration registers to be the positive or negative terminal of a differential or pseudo differential input. Alternatively, the internal programmable excitation current source can be made available at this pin. Either IOUT0 or IOUT1 can be switched to this output. A bias voltage midway between the analog power supply rails can be generated at this pin. This pin can also be configured as a general-purpose output bit, referenced between AV <sub>SS</sub> and AV <sub>DD</sub> .                                                                                                                                                                       |
| 12      | REFIN1(+)                     | Positive Reference Input. An external reference can be applied between REFIN1(+) and REFIN1(-).<br>REFIN1(+) can be anywhere between AV <sub>DD</sub> and AV <sub>SS</sub> + 0.5 V. The nominal reference voltage (REFIN1(+) – REFIN1(-)) is 2.5 V, but the device functions with a reference from 0.5 V to AV <sub>DD</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 13      | REFIN1(-)                     | Negative Reference Input. This reference input can be anywhere between AVss and $AV_{DD} - 0.5$ V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 14      | AIN4/IOUT/VBIAS               | Analog Input 4/Output of Internal Excitation Current Source/Bias Voltage. This input pin is configured via the configuration registers to be the positive or negative terminal of a differential or pseudo differential input. Alternatively, the internal programmable excitation current source can be made available at this pin. Either IOUT0 or IOUT1 can be switched to this output. A bias voltage midway between the analog power supply rails can be generated at this pin.                                                                                                                                                                                                                                                                                                                            |
| 15      | AIN5/IOUT/VBIAS               | Analog Input 5/Output of Internal Excitation Current Source/Bias Voltage. This input pin is configured via the configuration registers to be the positive or negative terminal of a differential or pseudo differential input. Alternatively, the internal programmable excitation current source can be made available at this pin. Either IOUT0 or IOUT1 can be switched to this output. A bias voltage midway between the analog power supply rails can be generated at this pin.                                                                                                                                                                                                                                                                                                                            |
| 16      | AIN6/IOUT/VBIAS/<br>REFIN2(+) | Analog Input 6/Output of Internal Excitation Current Source/Bias Voltage/Positive Reference Input. This input pin is configured via the configuration registers to be the positive or negative terminal of a differential or pseudo differential input. Alternatively, the internal programmable excitation current source can be made available at this pin. Either IOUT0 or IOUT1 can be switched to this output. A bias voltage midway between the analog power supply rails can be generated at this pin. This pin also functions as a positive reference input for REFIN2(±). REFIN2(+) can be anywhere between AV <sub>DD</sub> and AV <sub>SS</sub> + 0.5 V. The nominal reference voltage (REFIN2(+) to REFIN2(-)) is 2.5 V, but the device functions with a reference from 0.5 V to AV <sub>DD</sub> . |
| 17      | AIN7/IOUT/VBIAS/<br>REFIN2(-) | Analog Input 7/Output of Internal Excitation Current Source/Bias Voltage/Negative Reference Input. This input pin is configured via the configuration registers to be the positive or negative terminal of a differential or pseudo differential input. Alternatively, the internal programmable excitation current source can be made available at this pin. Either IOUT0 or IOUT1 can be switched to this output. A bias voltage midway between the analog power supply rails can be generated at this pin. This pin also functions as the negative reference input for REFIN2(±). This reference input can be anywhere between AV <sub>SS</sub> and AV <sub>DD</sub> – 0.5 V.                                                                                                                                |
| 18      | REFOUT                        | Internal Reference Output. The buffered output of the internal 2.5 V voltage reference is available on this pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 19      | AV <sub>ss</sub>              | Analog Supply Voltage. The voltage on $AV_{DD}$ is referenced to $AV_{SS}$ . The differential between $AV_{DD}$ and $AV_{SS}$ must be between 2.7 V and 3.6 V in mid or low power mode and between 2.9 V and 3.6 V in full power mode. $AV_{SS}$ can be taken below 0 V to provide a dual power supply to the AD7124-4-EP. For example, $AV_{SS}$ can be tied to $-1.8$ V and $AV_{DD}$ can be tied to $+1.8$ V, providing a $\pm 1.8$ V supply to the ADC.                                                                                                                                                                                                                                                                                                                                                     |
| 20      | REGCAPA                       | Analog LDO Regulator Output. Decouple this pin to AVss with a 0.1 $\mu$ F capacitor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 21      | PSW                           | Low-Side Power Switch to AV <sub>ss</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 22      | AV <sub>DD</sub>              | Analog Supply Voltage, Relative to AVss.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 23      | SYNC                          | Synchronization Input. This pin is a logic input that allows synchronization of the digital filters and analog modulators when using a number of AD7124-4-EP devices. When SYNC is low, the nodes of the digital filter, the filter control logic, and the calibration control logic are reset, and the analog modulator is held in a reset state. SYNC does not affect the digital interface but does reset RDY to a high state if it is low.                                                                                                                                                                                                                                                                                                                                                                  |
| 24      | DOUT/RDY                      | Serial Data Output/Data Ready Output. DOUT/RDY functions as a serial data output pin to access the output shift register of the ADC. The output shift register can contain data from any of the on-chip data or control registers. In addition, DOUT/RDY operates as a data ready pin, going low to indicate the completion of a conversion. If the data is not read after the conversion, the pin goes high before the next update occurs. The DOUT/RDY falling edge can also be used as an interrupt to a processor, indicating that valid data is available. With an external serial clock, the data can be read using the DOUT/RDY pin. When CS is low, the data/control word information is placed on the DOUT/RDY pin on the SCLK falling edge and is valid on the SCLK rising edge.                      |

### **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 3. Input Referred Offset Error vs. Temperature (Gain = 8, Full Power Mode)



Figure 4. Input Referred Offset Error vs. Temperature (Gain = 8, Mid Power Mode)



Figure 5. Input Referred Offset Error vs. Temperature (Gain = 8, Low Power Mode)



Figure 6. Input Referred Offset Error vs. Temperature (Gain = 16, Full Power Mode)



Figure 7. Input Referred Offset Error vs. Temperature (Gain = 16, Mid Power Mode)



Figure 8. Input Referred Offset Error vs. Temperature (Gain = 16, Low Power Mode)

#### 60 15 UNITS INPUT REFERRED OFFSET ERROR (µV) 40 20 0 -20 -40 -60 -55 -40 -25 -10 00-00 5 20 35 50 65 80 95 110 125 TEMPERATURE (°C)

Figure 9. Input Referred Offset Error vs. Temperature (Gain = 1, Analog Input Buffers Enabled)



Figure 10. Input Referred Gain Error vs. Temperature (Gain = 1)



Figure 11. Input Referred Gain Error vs. Temperature (Gain = 8)

#### 0.040 0.035 **INPUT REFERRED OFFSET ERROR (%)** 0.030 0.025 0.020 0.015 0.010 0.005 0 -0.005 -0.010 15 UNITS -0.015 -40 0190-012 -25 -10 5 20 35 50 65 80 95 110 125 TEMPERATURE (°C)

Figure 12. Input Referred Gain Error vs. Temperature (Gain = 16)







Figure 14. Excitation Current Drift (500  $\mu$ A)

### **Enhanced Product**

# AD7124-4-EP

95 110 125

95

110 125

20190-018

20190-017



Figure 16. Analog Current vs. Temperature (Full Power Mode)

# **Enhanced Product**







### **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MO-153-AD

Figure 22. 24-Lead Thin Shrink Small Outline Package [TSSOP] (RU-24)

Dimensions shown in millimeters

### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description                               | Package Option |
|--------------------|-------------------|---------------------------------------------------|----------------|
| AD7124-4TRUZ-EP    | -55°C to +125°C   | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24          |
| AD7124-4TRUZ-EP-R7 | –55°C to +125°C   | 24-Lead Thin Shrink Small Outline Package [TSSOP] | RU-24          |

 $^{1}$  Z = RoHS Compliant Part.

©2019 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D20190-0-4/19(0)



www.analog.com

Rev. 0 | Page 17 of 17