

# AN-1559 APPLICATION NOTE

One Technology Way • P.O. Box 9106 • Norwood, MA 02062-9106, U.S.A. • Tel: 781.329.4700 • Fax: 781.461.3113 • www.analog.com

## Migrating to the AD7606B from the AD7606

by Lluis Beltran Gil

### INTRODUCTION

The AD7606B is an enhanced version of the AD7606 analog-todigital, data acquisition systems (DAS). The AD7606B is a pin for pin replacement for the AD7606 with no hardware modifications required to the existing designs, with the following improved features:

- Higher input impedance ( $R_{IN}$ ), 5 M $\Omega$  typical, with lower temperature drift.
- Faster throughput rate of up to 800 kSPS.
- Extended operating temperature range up to 125°C.

- Lower digital supply (V<sub>DRIVE</sub>) range down to 1.71 V.
- Higher clamp voltage up to ±21 V.

This application note describes the differences between the hardware mode of the AD7606 and the AD7606B.

For full details on the AD7606 and the AD7606B, see the AD7606 data sheet and the AD7606B data sheet, which should be consulted in conjunction with this application note.

# **TABLE OF CONTENTS**

| Introduction                            |
|-----------------------------------------|
| Revision History                        |
| Hardware Compatibility                  |
| Pin 10 and Pin 9 Differences            |
| Pin 6, Pin 32, and Pin 33 Differences 3 |
| Pin 27, Pin 28, and Pin 29 Differences  |
| Power Supplies                          |
| Reset                                   |
| Reference Buffer Output 4               |
| Performance Improvements                |

| Analog Input Impedance5                       |
|-----------------------------------------------|
| Throughput Rate5                              |
| Temperature Range5                            |
| Software Mode6                                |
| Migrating to the New Generation AD7606B7      |
| Migrating to the AD7606B Using Hardware Mode7 |
| Migrating to the AD7606B Using Software Mode7 |
| Software Compatibility8                       |

#### **REVISION HISTORY**

5/2019—Revision 0: Initial Version

## HARDWARE COMPATIBILITY

The AD7606B is a pin for pin replacement for the AD7606, with no hardware modifications required on existing designs. The functionality of some of the pins have changed to enable the software mode capability on the AD7606B. The pin functionality differences are detailed in Table 1.

# Table 1. Pin Mnemonic Differences Between the AD7606 andthe AD7606B

| Pin No. | AD7606 Mnemonic  | AD7606B Mnemonic                    |
|---------|------------------|-------------------------------------|
| 3       | OS 0             | OS0 <sup>1</sup>                    |
| 4       | OS 1             | OS1 <sup>1</sup>                    |
| 5       | OS 2             | OS2 <sup>1</sup>                    |
| 6       | PAR/SER/BYTE SEL | PAR/SER SEL                         |
| 10      | CONVST B         | $\overline{WR}^2$                   |
| 27      | DB9              | DB9/D <sub>OUT</sub> C <sup>2</sup> |
| 28      | DB10             | DB10/DoutD <sup>2</sup>             |
| 29      | DB11             | DB11/SDI <sup>2</sup>               |
| 32      | DB14/HBEN        | DB14                                |
| 33      | DB15/BYTE SEL    | DB15                                |

<sup>1</sup> Pulling the OS0, OS1, and OS2 pins high sets the AD7606B to software mode. This combination is invalid on the AD7606.

<sup>2</sup> Only applicable when using software mode.

#### **PIN 10 AND PIN 9 DIFFERENCES**

Pin 10 (CONVST B) in the AD7606 is the CONVSTB input that initiates conversions on Channel 5 to Channel 8, and Pin 9 (CONVST A) in the AD7606 is the CONVST A input that initiates conversions on Channel 1 to Channel 4. In the AD7606B, Pin 9 (CONVST) is the CONVST input for all eight channels. In the AD7606B, Pin 10 (WR) is the write input for writing registers to software parallel mode. When not using software parallel mode for the AD7606B, tie WR high, low, or to the CONVST pin.

### PIN 6, PIN 32, AND PIN 33 DIFFERENCES

Use Pin 6 (PAR/SER/BYTE SEL) of the AD7606 to select the serial, parallel, or parallel byte interface. The AD7606B does not support the parallel byte interface. Therefore, Pin 6 (PAR/SER

SEL) of the AD7606B can only select between a serial or parallel interface. In addition, when using a parallel interface, the only function available for Pin 33 of the AD7606B is DB15, and the only function available for Pin 32 of the AD7606B is DB14. If using a serial interface, tie Pin 32 and Pin 33 of the AD7606B to AGND.

#### PIN 27, PIN 28, AND PIN 29 DIFFERENCES

In the AD7606, Pin 27 (DB9), Pin 28 (DB10), and Pin 29 (DB11) are parallel data output lines. When using hardware mode for the AD7606B, these pins are also the parallel data output lines.

When using software mode for the AD7606B, the serial interface can be configured to have four output data lines. Therefore, two extra serial data outputs,  $D_{OUT}C$  and  $D_{OUT}D$ , can be enabled on Pin 27 and Pin 28 of the AD7606B.

In software mode, Pin 29 of the AD7606B is the serial data input (SDI) used to write registers in the memory map. See Table 3 for the pin functionality for each device and operating mode.

### **POWER SUPPLIES**

The analog power supply voltage range (AV<sub>CC</sub>) in the AD7606B is the same as the AD7606 (4.75 V to 5.25 V). The logic supply voltage range ( $V_{DRIVE}$ ) in the AD7606 is 2.3 V to 5.25 V, whereas the logic supply voltage range in the AD7606B is 1.71 V to 3.6 V.

The REGCAP pins (Pin 36 and Pin 39) are outputs from the analog and digital low dropout (LDO) regulators, which is in the range of 2.5 V to 2.7 V for the AD7606 and in the range of 1.875 V to 1.93 V for the AD7606B.

#### Table 2. Power Supplies for the AD7606 and the AD7606B

| Device  | AVcc             | VDRIVE          |
|---------|------------------|-----------------|
| AD7606  | 4.75 V to 5.25 V | 2.3 V to 5.25 V |
| AD7606B | 4.75 V to 5.25 V | 1.71 V to 3.6 V |

| Data Interface | Device  | Mode                 | Pin 27              | Pin 28              | Pin 29              |
|----------------|---------|----------------------|---------------------|---------------------|---------------------|
| Parallel       | AD7606  | Not applicable       | DB9                 | DB10                | DB11                |
|                | AD7606B | Hardware or software | DB9                 | DB10                | DB11                |
| Serial         | AD7606  | Not applicable       | Unused <sup>1</sup> | Unused <sup>1</sup> | Unused <sup>1</sup> |
|                | AD7606B | Hardware             | Unused <sup>1</sup> | Unused <sup>1</sup> | Unused <sup>1</sup> |
|                | AD7606B | Software             | Dout C <sup>2</sup> | Dout D <sup>2</sup> | SDI                 |

<sup>1</sup> Tie unused pins to AGND.

<sup>2</sup> If serial data output is selected to have four lines through the memory map.

#### RESET

The AD7606 has a single reset mode that resets the entire device by a applying a short pulse (50 ns minimum pulse width) in the RESET pin.

The AD7606B has a dual reset mode (full reset and partial reset) as described in Table 4. There is a minimum delay, called  $t_{\text{DEVICE\_SETUP}}$  in the data sheet, after a reset that must elapse before starting the first conversion.

After issuing a partial reset in AD7606B, that is when 50 ns  $\leq$  t<sub>RESET</sub>  $< 2 \mu$ s, t<sub>DEVICE\_SETUP</sub> (t<sub>7</sub>) is 25 ns as per AD7606.

After issuing a full reset, that is when  $t_{RESET} > 3 \mu s$ ,  $t_{DEVICE\_SETUP}$  is 253  $\mu s$  in AD7606B. Take this longer  $t_{DEVICE\_SETUP}$  into account for software back compatibility when  $t_{RESET}$  is longer than 3  $\mu s$  on existing designs.

### **REFERENCE BUFFER OUTPUT**

The AD7606B reference buffer output is typically 4.4 V and is available on Pin 44 (REFCAPA) and Pin 45 (REFCAPB), whereas in the AD7606, the reference buffer output is 4.5 V on these same pins.

#### Table 4. Reset Line Functionality Differences Between the AD7606 and the AD7606B

| treset Pulse Width                            | AD7606                                            | AD7606B                                                  |
|-----------------------------------------------|---------------------------------------------------|----------------------------------------------------------|
| <50 ns                                        | No effect                                         | No effect                                                |
| 50 ns $\leq$ t <sub>reset</sub> $<$ 2 $\mu$ s | Power-on reset, resets entire device <sup>2</sup> | Resets ADC state machine and data interface <sup>1</sup> |
| ≥3 µs                                         | Power-on reset, resets entire device <sup>2</sup> | Power-on reset, resets entire device <sup>2</sup>        |

<sup>1</sup> 50 ns must elapse before initiating next conversion.

 $^{2}\,253\,\mu s$  must elapse before initiating next conversion.

# PERFORMANCE IMPROVEMENTS

Directly replacing the AD7606 with the AD7606B results in several benefits due to its higher input impedance, higher throughput rate, and wider temperature range. However, switching to software mode delivers the best system level benefits, see the Software Mode section.

### **ANALOG INPUT IMPEDANCE**

#### System Gain Error

While the AD7606 has a 1 M $\Omega$  typical input impedance, the AD7606B has a 5 M $\Omega$  typical input impedance, making the AD7606B less sensitive to the gain error introduced by the input series resistance (R<sub>FILTER</sub>), as shown in Figure 2.



Figure 2. Gain Error Introduced by the Input Series Resistor (R<sub>FILTER</sub>)

# Bipolar Zero Code Error with $R_{\mbox{\scriptsize PD}}$ Resistor and No Sensor Connected

Traditionally, having a pull-down resistor ( $R_{PD}$ ) in parallel with the sensor (current transformer shown in Figure 3) allows users to detect when the sensor disconnects, that is if an ADC output code lower than 20 LSBs repeats for a number of samples (N).



Figure 3. Analog Front End with RPD

It is recommended to have an R<sub>PD</sub> much larger than the source impedance of the sensor to minimize the error that this parallel resistor may introduce. However, the larger the R<sub>PD</sub>, the larger the ADC output code generated when the sensor disconnects, which is not desired because a large ADC output code leads to unnoticed sensor disconnection. Because the AD7606B has larger R<sub>IN</sub> than the AD7606, for a given R<sub>PD</sub>, the ADC output code is lower if the sensor disconnects. For example, for a given R<sub>PD</sub> = 10 k $\Omega$ , the ADC output code is approximately 58 LSBs (±10 V range) on the AD7606 and approximately 11 LSBs on the AD7606B.



Figure 4. ADC Output Code When the Sensor Disconnects vs. the  $R_{PD}$  Value

## THROUGHPUT RATE

The AD7606B can sample as fast as 800 kSPS, whereas the maximum throughput rate for the AD7606 is 200 kSPS.

### **TEMPERATURE RANGE**

The operating temperature range for the AD7606 is  $-40^{\circ}$ C to  $+85^{\circ}$ C, whereas the operating temperature range for the AD7606B is extended from  $-40^{\circ}$ C to  $+125^{\circ}$ C. All specifications stand across the whole temperature range, unless otherwise noted on the AD7606 or the AD7606B data sheet.

### SOFTWARE MODE

When the software mode of the AD7606B is enabled (see the Migrating to the AD7606B Using Software Mode section) rather than the legacy hardware mode, the following advanced features are available:

- Independent, per channel basis range selection, including a ±2.5 V range option.
- System gain, phase, and offset on-chip compensation.

- Sensor disconnect detection.
- Additional oversampling ratios (OSR): 128 and 256.
- Optional 1, 2, or 4 serial data output configurations.
- Diagnostics.

These features are only available within the software mode of the AD7606B, which can be configured by writing to the register map.

#### Table 5. Summary of the Differences Between the AD7606 and the AD7606B

|                                                     | AD7606                               | AD7606B                              |                                                    |
|-----------------------------------------------------|--------------------------------------|--------------------------------------|----------------------------------------------------|
| Parameter                                           |                                      | Hardware Mode                        | Software Mode                                      |
| Typical Input Impedance                             | 1 MΩ                                 | 5 MΩ                                 | 5 MΩ                                               |
| Maximum Throughput Rate                             | 200 kSPS                             | 800 kSPS                             | 800 kSPS                                           |
| Temperature Range                                   | -40°C to +85°C                       | -40°C to +125°C                      | -40°C to +125°C                                    |
| V <sub>DRIVE</sub> Range                            | 2.3 V to 5.25 V                      | 1.71 V to 3.6 V                      | 1.71 V to 3.6 V                                    |
| Absolute Maximum Input Voltage                      | ±16.5 V                              | ±21 V                                | ±21 V                                              |
| Analog Input Range                                  | $\pm 10$ V or $\pm 5$ V <sup>1</sup> | $\pm 10$ V or $\pm 5$ V <sup>1</sup> | $\pm 10$ V, $\pm 5$ V, or $\pm 2.5$ V <sup>2</sup> |
| System Gain, Phase, and Offset On-Chip Compensation | Not applicable                       | Not accessible                       | Available <sup>2</sup>                             |
| Oversampling Ratio (OS)                             | From no OS to OSR = 64               | From no OS to OSR = 64               | From no OS to OSR = 256                            |
| Sensor Disconnect Detection                         | Not applicable                       | Not accessible                       | Available <sup>2</sup>                             |
| Serial Data Output Lines                            | 2                                    | 2                                    | Selectable: 1, 2 or 4                              |
| Diagnostics                                         | Not applicable                       | Not accessible                       | Available                                          |

<sup>1</sup> Not on a per channel basis.

<sup>2</sup> On a per channel basis.

# MIGRATING TO THE NEW GENERATION AD7606B

Migrating from the AD7606 to the AD7606B offers multiple advantages. All features available in the AD7606 are also available in the AD7606B. There is no need to change the layout or evaluation setup when migrating to the new generation of the product (AD7606B), as long as the digital supply is below 3.3 V and the parallel byte interface is not used.

# MIGRATING TO THE AD7606B USING HARDWARE MODE

## Using the Parallel Interface

To migrate to the AD7606B in hardware mode using the parallel interface, ensure that the following are done:

- Avoid tying the OS2, OS1, and OS0 pins high because the AD7606B enters software mode if this is done (as shown in Table 6). Note that this combination of the OS x pins is also invalid on the AD7606.
- Tie the PAR/SER SEL pin to AGND to select the parallel interface.
- After power-up, 253 µs (t<sub>DEVICE\_SETUP</sub>) must elapse before initiating the first conversion. See Reset section for details on initiating subsequent resets.

#### **Using Serial Interface**

To migrate to the AD7606B in hardware mode using the serial interface, ensure that the following are done:

- Avoid tying OS2, OS1, and OS0 high simultaneously because the AD7606B enters software mode if this is done (as shown in Table 6). Note that the combination of the OS x pins is also invalid on the AD7606.
- Tie the PAR/SER SEL pin to V<sub>DRIVE</sub> to select the serial interface.
- Tie unused DBx pins to AGND.
- After power-up, 253 µs (t<sub>DEVICE\_SETUP</sub>) must elapse before initiating the first conversion. See Reset section for details on initiating subsequent resets.

Note that the OS x/OSx pins are latched on the falling edge of RESET.

#### Table 6. Oversample Bit Decoding

| OS 2 (OS2) to OS 0 (OS0) | AD7606  | AD7606B              |
|--------------------------|---------|----------------------|
| 000                      | No OS x | No OSx               |
| 001                      | 2       | 2                    |
| 010                      | 4       | 4                    |
| 011                      | 8       | 8                    |
| 100                      | 16      | 16                   |
| 101                      | 32      | 32                   |
| 110                      | 64      | 64                   |
| 111                      | Invalid | Enters software mode |

# MIGRATING TO THE AD7606B USING SOFTWARE MODE

To migrate to the AD7606B and take advantage of the advanced features only available in software mode, ensure that the following are done:

- Tie all of the OS x pins high to access software mode. The oversampling ratio is set through the corresponding register instead of through the pins.
- To access the AD7606B memory map using the serial interface, use Pin 29 (DB11/SDI) as the serial data input of the SPI interface. If Pin 29 is tied to AGND as recommended in the AD7606, no memory map write or read operation can be performed.
- To access the AD7606B memory map using the parallel interface, use Pin 10 (WR) for write operations. In the AD7606, Pin 10 (CONVST B) initiates conversions on Channel 5 to Channel 8. Tying Pin 10 of the AD7606 to CONVST A results in all eight channels sampling simultaneously. In the AD7606B, the WR pin must be available for the memory map to be accessed. If Pin 10 (WR) of the AD7606B is tied to Pin 9 (CONVST), a memory map write or read operation cannot be performed.

# **SOFTWARE COMPATIBILITY**

The microcontroller code and its protocol, developed for the AD7606 products work with the AD7606B without requiring any modifications to be made as long as the device is used in hardware mode and the timing differences stated in the Reset section are respected. To take advantage of the features available

in software mode, adapt the code to add writing capabilities to access the memory map in either the serial interface or the parallel interface (see the Migrating to the AD7606B Using Hardware Mode section and the Migrating to the AD7606B Using Software Mode section for additional information).

