# 16-Bit, 15 MSPS, $\mu$ Module Data Acquisition Solution 

## FEATURES

- Integrated fully differential ADC driver with signal scaling
- Wide input common-mode voltage range
- High common-mode rejection
- Single-ended to differential conversion
- Pin selectable input range with overrange
- Input ranges with 4.096 V REFBUF: $\pm 10 \mathrm{~V}, \pm 5 \mathrm{~V}, \pm 4.096 \mathrm{~V}$, $\pm 2.5 \mathrm{~V}$, and $\pm 1.5 \mathrm{~V}$
- Gain/attenuation options: $0.37,0.73,0.87,1.38$, and 2.25
- Critical passive components
- $0.005 \%$ precision matched resistor array for FDA
- $9 \mathrm{~mm} \times 9 \mathrm{~mm}, 0.8 \mathrm{~mm}$ pitch, 100 -ball CSP_BGA package
- $2.5 \times$ footprint reduction vs. discrete solution
- Low power, dynamic power scaling, power-down mode
- 143 mW typical at 15 MSPS
- Throughput: 15 MSPS, no pipeline delay
- INL error: $\pm 7.5$ ppm typical, $\pm 15$ ppm maximum
- $($ Gain $=0.73$, gain $=0.87$, gain $=1.38$, gain $=2.25)$
- SINAD: 90 dB typical at 1 kHz (gain $=0.37$ and gain $=0.73$ )
- THD: -121 dB at $1 \mathrm{kHz},-112 \mathrm{~dB}$ at 100 kHz (gain $=0.73$ )
- Gain error: $\pm 0.005 \%$ FS typical
- Gain error drift: $\pm 0.11$ ppm $/{ }^{\circ} \mathrm{C}$ typical
- On-board reference buffer with VCMO generation
- Serial LVDS interface
- Wide operating temperature range: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$


## APPLICATIONS

- Automatic test equipment
- Data acquisition
- Hardware in the Loop (HiL)
- Power analyzers
- Nondestructive test (acoustic emissions)
- Mass spectrometry
- Traveling wave fault location
- Medical imaging and instruments


## GENERAL DESCRIPTION

The ADAQ23876 is a precision, high speed, $\mu$ Module ${ }^{\circledR}$ data acquisition solution that reduces the development cycle of precision measurement systems by transferring the design burden of component selection, optimization, and layout from the designer to the device.
Using system-in-package (SIP) technology, the ADAQ23876 reduces end system component count by combining multiple common signal processing and conditioning blocks in a single device, including a low noise, fully differential ADC driver amplifier (FDA), a stable reference buffer, and a high speed, 16-bit, 15 MSPS successive approximation register (SAR) ADC.

The ADAQ23876 also incorporates the critical passive components with superior matching and drift characteristics using Analog Devices, Inc., iPassive ${ }^{\circledR}$ technology to minimize temperature dependent error sources and to offer optimized performance. The fast settling of the ADC driver stage and no latency of the SAR ADC provide a unique solution for high channel count, multiplexed signal chain architectures and control loop applications.
The small footprint, $9 \mathrm{~mm} \times 9 \mathrm{~mm}, 0.8 \mathrm{~mm}$ pitch, 100 -ball CSP_BGA package enables smaller form factor instruments without sacrificing performance. The system integration solves many design challenges while the device still provides the flexibility of a configurable ADC driver feedback loop to allow gain or attenuation adjustments, as well as fully differential or single-ended to differential input. A single 5 V supply operation is possible while achieving optimum performance from the device.

The ADAQ23876 features a serial low voltage differential signaling (LVDS) digital interface with one-lane or two-lane output modes, allowing the user to optimize the interface data rate for each application. The specified operation of the ADAQ23876 is from $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## FUNCTIONAL BLOCK DIAGRAM



Figure 1. ADAQ23876 Configured for Gain $=0.37, \pm 10$ V Differential Input Range

Rev. 0

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
General Description. ..... 1
Functional Block Diagram ..... 1
Specifications ..... 3
Timing Specifications ..... 7
Absolute Maximum Ratings ..... 9
Thermal Resistance ..... 9
Electrostatic Discharge (ESD) Ratings ..... 9
ESD Caution ..... 9
Pin Configuration and Function Descriptions. ..... 10
Typical Performance Characteristics. ..... 12
Terminology ..... 23
Theory of Operation ..... 25
Circuit Information ..... 25
Transfer Function ..... 25
Applications Information ..... 26
Typical Application Diagrams ..... 26
Voltage Reference Input. ..... 30
Common-Mode Output. ..... 30
Power Supply ..... 30
Digital Interface ..... 32
One-Lane Output Mode ..... 32
Two-Lane Output Mode ..... 32
Output Test Patterns ..... 35
Board Layout ..... 36
Mechanical Stress Shift ..... 36
Outline Dimensions ..... 37
Ordering Guide ..... 37
Evaluation Boards ..... 37

## REVISION HISTORY

## 1/2022—Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{VDD}=5 \mathrm{~V} \pm 5 \%, \mathrm{VS}+=5 \mathrm{~V} \pm 5 \%, \mathrm{VS}-=-1 \mathrm{~V} \pm 5 \%$, $\mathrm{VS}-=0 \mathrm{~V}(95 \%$ of V IN $)$, VIO $=2.375 \mathrm{~V}$ to 2.625 V, REFBUF $=4.096 \mathrm{~V}$, sampling frequency $\left(\mathrm{f}_{\mathrm{S}}\right)=15 \mathrm{MSPS}$, gain $=0.37,0.73,0.87,1.38$, and 2.25 , and all specifications $\mathrm{T}_{\text {MN }}$ to $\mathrm{T}_{\text {MAx }}$, unless otherwise noted. For all gain values, limit the differential input range, $\bigvee_{\mathbb{N}}$, to $95 \%$ to allow enough footroom for the ADC driver with $\mathrm{VS}-=0 \mathrm{~V}$ to achieve the specified performance.

Table 1.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit ${ }^{1}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RESOLUTION |  | 16 |  |  | Bits |
| ANALOG INPUT IMPEDANCE, $\mathrm{Z}_{\text {IN }}$ <br> Input Capacitance <br> Differential Input Voltage Range, $\mathrm{V}_{\mathbb{N}}{ }^{3}$ | IN1+, IN1-, IN2+, IN2-, SJ+, and SJ- single-ended to differential configuration $\begin{aligned} & \text { Gain } \left.=0.37 \text { (resistor feedback }\left(R_{F}\right)=1375 \Omega \\| 1000 \Omega\right) \text {, } \\ & V_{\mathbb{N}}=20 \mathrm{~V} p-p \\ & \text { Gain }=0.73\left(R_{F}=1571 \Omega^{2} \\| 1375 \Omega\right), \mathrm{V}_{\mathbb{N}}=10 \mathrm{~V} \text { p-p } \\ & \text { Gain }=0.87, \mathrm{~V}_{\mathbb{N}}=8.1912 \mathrm{~V} \text { p-p } \\ & \text { Gain }=1.38, \mathrm{~V}_{\mathbb{N}}=5 \mathrm{~V} \text { p-p } \\ & \text { Gain }=2.25\left(R_{\mathrm{F}}=1571 \Omega \\| 1000 \Omega\right), \mathrm{V}_{\mathbb{N}}=3 \mathrm{~V} \text { p-p } \end{aligned}$ <br> Fully differential configuration | $\begin{array}{\|l\|} \hline-11 \\ -5.6 \\ -4.7 \\ -2.9 \\ -1.8 \end{array}$ | $\begin{aligned} & 1816 \\ & \\ & 1268 \\ & 2050 \\ & 1407 \\ & 935 \\ & \\ & 3143 \\ & 2000 \\ & 3143 \\ & 2000 \\ & 1222 \\ & 3.3 \end{aligned}$ | $\begin{gathered} +11 \\ +5.6 \\ +4.7 \\ +2.9 \\ +1.8 \end{gathered}$ | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \\ & \Omega \\ & \Omega \\ & \Omega \\ & \Omega \\ & \Omega \\ & \Omega \\ & \Omega \\ & \Omega \\ & \Omega \\ & \hline \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| THROUGHPUT <br> Complete Cycle <br> Conversion Time Acquisition Phase ${ }^{4}$ <br> Throughput Rate ${ }^{5}$ Transient Response ${ }^{6}$ | Full-scale step | 66.6 <br> 54 $0.02$ | 58 <br> Time <br> between <br> conversions <br> ( $\mathrm{t}_{\mathrm{CYC}}$ ) -39 <br> 52 | 63 15 | ns <br> ns ns MSPS ns |
| DC ACCURACY <br> No Missing Codes Integral Nonlinearity (INL) Error | Single-ended and differential configuration <br> Gain $=0.37$ single-ended <br> Gain $=0.37$ differential <br> Gain $=0.73$, gain $=0.87$, gain $=1.38$, and gain $=2.25$ | $\begin{aligned} & 16 \\ & \\ & -2.0 \\ & -25 \\ & -1.0 \\ & -12.5 \\ & -1.2 \\ & -15 \end{aligned}$ | $\begin{aligned} & -1.6,+0.3 \\ & -20,+3.75 \\ & \pm 0.4 \\ & \pm 5 \\ & \pm 0.6 \\ & \pm 7.5 \end{aligned}$ | $\begin{aligned} & +0.4 \\ & +5 \\ & +1.0 \\ & +12.5 \\ & +1.2 \\ & +15 \end{aligned}$ | Bits <br> LSB <br> ppm <br> LSB <br> ppm <br> LSB <br> ppm |
| Differential Nonlinearity (DNL) Error <br> Transition Noise <br> Gain Error <br> Gain Error Drift | All gains <br> All gains | $\begin{aligned} & -0.9 \\ & -11.25 \\ & -0.025 \\ & -0.46 \end{aligned}$ | $\pm 0.4$ <br> $\pm 5$ <br> 0.73 <br> $\pm 0.005$ <br> $\pm 0.11$ | $\begin{aligned} & +0.9 \\ & +11.25 \\ & +0.025 \\ & +0.46 \end{aligned}$ | LSB <br> ppm <br> $L_{\text {LSB }}^{\text {RMS }}$ <br> \%FS <br> ppm $/{ }^{\circ} \mathrm{C}$ |

## SPECIFICATIONS

Table 1.


## SPECIFICATIONS

Table 1.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit ${ }^{1}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Spurious-Free Dynamic Range (SFDR) <br> -3 dB Input Bandwidth, RC Filter <br> Aperture Delay ${ }^{9}$ <br> Aperture Jitter ${ }^{10}$ | ```Gain \(=2.25\) \(\mathrm{f}_{\mathrm{N}}=1 \mathrm{kHz}\) Gain \(=0.37\) Gain \(=0.73\) and gain \(=0.87\) Gain \(=1.38\) Gain \(=2.25\) \(\mathrm{f}_{\mathrm{N}}=100 \mathrm{kHz}\) Gain \(=0.37\) Gain \(=0.73\), gain \(=0.87\), gain \(=1.38\), and gain \(=2.25\) \(\mathrm{f}_{\mathrm{N}}=1 \mathrm{MHz}\) Gain \(=0.73\) Gain \(=0.87\) Gain \(=1.38\) Gain \(=2.25\) Output voltage \(\left(\mathrm{V}_{\text {OUT }}\right)\) differential \(\left(\mathrm{V}_{\text {OUTDIFF }}\right)=2 \mathrm{~V}\) p-p``` |  | -66.8 106.4 123 117.1 115.5 100 104 74.8 71.8 70.5 68.1 42 0 0.25 |  | dB <br> $d B$ <br> $d B$ <br> $d B$ <br> $d B$ <br> $d B$ <br>  <br> $d B$ <br> $d B$ <br>  <br> $d B$ <br> $d B$ <br> $d B$ <br> $d B$ <br> $M H z$ <br> $n s$ |
| REFERENCE <br> REFIN, Internal Reference Output Voltage <br> Temperature Coefficient <br> Output Impedance <br> Line Regulation <br> Input Voltage Range <br> Reference Buffer Output Voltage, REFBUF <br> Input Voltage Range <br> Load Current <br> VCMO ${ }^{11}$ <br> Common-Mode Output Voltage <br> Output Impedance | ```Output current (lout) \(=0 \mu \mathrm{~A}\) \(\mathrm{VDD}=4.75 \mathrm{~V}\) to 5.25 V REFIN overdriven REFIN \(=2.048 \mathrm{~V}\) REFBUF overdriven \({ }^{10}\) REFBUF \(=4.096 \mathrm{~V}\) (REFBUF overdriven) REFBUF \(=4.096 \mathrm{~V}\) (REFBUF overdriven) REFBUF \(=4.096 \mathrm{~V}\), I OUT \(=0 \mu \mathrm{~A}\) \(-1 \mathrm{~mA}<\mathrm{l}_{\text {OUT }}<+1 \mathrm{~mA}\)``` | $\begin{array}{\|c} 2.028 \\ \\ 2.028 \\ 4.056 \\ 4.056 \\ \\ 2.028 \end{array}$ | $\begin{aligned} & 2.048 \\ & \pm 5 \\ & 15 \\ & 0.3 \\ & 2.048 \\ & 4.096 \\ & 4.096 \\ & 1.75 \\ & 0.5 \\ & \\ & 2.048 \\ & 15 \end{aligned}$ | $\begin{aligned} & 2.068 \\ & +20 \end{aligned}$ <br> $\pm 20$ <br> 2.068 <br> 4.136 <br> 4.136 <br> 1.95 <br> 2.028 | V <br> ppm $/{ }^{\circ} \mathrm{C}$ <br> $\mathrm{k} \Omega$ <br> mVN <br> V <br> V <br> V <br> mA <br> mA <br> V <br> $\Omega$ |
| DIGITAL INPUTS <br> Logic Levels <br> Input Low Voltage, VIL <br> Input High Voltage, $\mathrm{V}_{\mathrm{H}}$ <br> Digital Input Current <br> Input Pin Capacitance <br> CNV+/CNV- and CLK+/CLK- (LVDS Clock <br> Input) <br> Differential Input Voltage, $V_{I D}$ <br> Common-Mode Input Voltage, $\mathrm{V}_{\text {ICM }}$ <br> DCO+/DCO-, DA+/DA-, DB+/DB- (LVDS <br> Outputs) <br> Differential Output Voltage, $V_{O D}$ <br> Common-Mode Output Voltage, $\mathrm{V}_{0 S}$ | $\begin{aligned} & V I O=2.5 \mathrm{~V} \\ & \mathrm{VIO}=2.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \text { to } 2.5 \mathrm{~V} \end{aligned}$ <br> $100 \Omega$ differential load <br> $100 \Omega$ differential load | $\begin{array}{\|l} 1.7 \\ -10 \\ \\ 175 \\ 0.8 \\ \\ 247 \\ 1.125 \end{array}$ | 3 <br> 350 <br> 1.25 <br> 350 <br> 1.25 | 0.6 <br> $+10$ <br> 650 <br> 1.7 <br> 454 <br> 1.375 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mathrm{pF} \\ & \mathrm{mV} \\ & \mathrm{~V} \\ & \mathrm{mV} \\ & \mathrm{~V} \end{aligned}$ |
| POWER-DOWN MODE <br> ADC Driver (PDB_AMP)/ADC (PDB_ADC) <br> Low <br> High | Power-down mode <br> Enabled, normal operation |  | $\begin{aligned} & <1 \\ & >1.7 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |

## SPECIFICATIONS

Table 1.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit ${ }^{1}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| POWER REQUIREMENTS |  |  |  |  |  |
| VDD |  | 4.75 | 5 | 5.25 | V |
| VS+ |  | 3 | 5 | VS- + 10 | V |
| VS- |  | VS+-10 | 0 | +0.1 | V |
| VIO |  | 2.375 | 2.5 | 2.625 | V |
| Total Standby Current ${ }^{12,13}$ | Static, all devices enabled |  | 45 | 52 | mA |
|  | Static, all devices disabled |  | 0.1 | 0.4 | $\mu \mathrm{A}$ |
| ADAQ23876 Current Draw |  |  |  |  |  |
| VDD |  |  | 4.6 | 5.5 | mA |
| VS+/VS- |  |  | 4 | 5.5 | mA |
| VIO |  |  | 40 | 42 | mA |
| ADAQ23876 Power Dissipation | $\mathrm{VDD}=5 \mathrm{~V}, \mathrm{VS}+=5 \mathrm{~V}, \mathrm{VS}-=0 \mathrm{~V}$ |  |  |  |  |
| VDD |  |  | 19 | 26.25 | mW |
| VS+/VS- | Gain $=0.37$ |  | 24 | 28.875 | mW |
| VIO | One-lane mode ${ }^{14}$ |  | 100 | 110.25 | mW |
| Total |  |  | 143 | 165.375 | mW |
| TEMPERATURE RANGE |  |  |  |  |  |
| Specified Performance | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

1 The LSB unit means least significant bit. The weight of the LSB, referred to input, changes depending on the input voltage range.
2 For accurate resistor iPassive value $\operatorname{IN} 2 \pm$, gain resistor $\left(R_{G}\right)=1.5714286$
${ }^{3}$ The differential input ranges, $V_{\mathbb{N}}$, must be within the allowed input common-mode range as per Figure 60 to Figure 64 . $\mathrm{V}_{\mathbb{N}}$ is dependent on the VS+NS- supply rails used.
4 The acquisition phase is the time available for the input sampling capacitors to acquire a new input with the ADAQ23876 running at a throughput rate of 15 MSPS.
${ }^{5} \mathrm{f}_{\mathrm{S}}=15 \mathrm{MHz}$, and the REFBUF current ( $l_{\text {REFBUF }}$ ) varies linearly with the throughput rate.
6 Transient response is the time required for the ADAQ23876 to acquire a full-scale input step to within $\pm 1$ LSB accuracy. Guaranteed by design, not subject to test.
${ }^{7}$ See the $1 / f$ noise plot in Figure 65
${ }^{8}$ All ac specifications expressed in decibels are referenced to the full-scale input range (FSR) and are tested with an input signal at 1 dB below full scale, unless otherwise specified.
${ }^{9}$ Guaranteed by design, not subject to test.
${ }^{10}$ When REFBUF is overdriven, turn off the internal reference buffer by setting REFIN $=0$ V. Refer to the Voltage Reference Input section for more information.
${ }^{11}$ The VCMO voltage can be used for other circuitry. However, drive the voltage with a buffer to ensure the VCMO voltage remains stable as per the specified range.
${ }^{12}$ With all digital inputs forced to VIO or GND, as required.
${ }^{13}$ During the acquisition phase.
${ }^{14}$ In two-lane mode, the VIO power dissipation is about 10 mW higher than one-lane mode.

## SPECIFICATIONS

## TIMING SPECIFICATIONS

$\mathrm{VDD}=5 \mathrm{~V} \pm 5 \%, \mathrm{VS}+=5 \mathrm{~V} \pm 5 \%$, VS- $=-1 \mathrm{~V} \pm 5 \%$, $\mathrm{VS}-=0 \mathrm{~V}\left(95 \%\right.$ of $\left.\mathrm{V}_{\text {IN }}\right)$, VIO $=2.375 \mathrm{~V}$ to 2.625 V , REFBUF $=4.096 \mathrm{~V}$, sampling frequency $\left(\mathrm{f}_{\mathrm{S}}\right)=15 \mathrm{MSPS}$, gain $=0.37,0.73,0.87,1.38$, and 2.25 , and all specifications $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted.

Table 2. Digital Interface Timing

| Parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Sampling Frequency | $\mathrm{f}_{\text {SMPL }}$ | 0.02 |  | 15 | MSPS |
| Conversion Time-CNV $\pm$ Rising Edge to Data Available | $\mathrm{t}_{\text {Conv }}$ | 54 | 58 | 63 | ns |
| Acquisition Phase | $t_{\text {ACQ }}$ |  | $\mathrm{t}_{\mathrm{CYC}}-39$ |  | ns |
| Time Between Conversions | $\mathrm{t}_{\mathrm{CYC}}$ | 66.6 |  | 50,000 | ns |
| CNV $\pm$ High Time | $\mathrm{t}_{\text {CNVH }}$ | 5 |  |  | ns |
| CNV $\pm$ Low Time | $\mathrm{t}_{\text {cNVL }}$ | 8 |  |  | ns |
| CNV $\pm$ Rising Edge to First CLK $\pm$ Rising Edge from the Same Conversion | $\mathrm{t}_{\text {FIRSTCLK }}$ | 65 |  |  | ns |
| $\mathrm{CNV} \pm$ Rising Edge to Last CLK $\pm$ Falling Edge from the Previous Conversion | tLASTCLK |  |  | 49 | ns |
| CLK $\pm$ to $\mathrm{DCO} \pm$ Delay | tCLKDCO | 0.7 | 1.3 | 2.3 | ns |
| CLK $\pm$ Low Time | tclkL | 1.25 |  |  | ns |
| CLK $\pm$ High Time | tcleh | 1.25 |  |  | ns |
| $\mathrm{CLK} \pm$ to $\mathrm{DA} \pm$ /DB $\pm$ Delay | tCLKD | 0.7 | 1.3 | 2.3 | ns |
| DCO $\pm$ to $\mathrm{DA} \pm / \mathrm{DB} \pm$ Skew | tskew | -200 | 0 | +200 | ps |
| Sampling Delay Time | $\mathrm{t}_{\text {AP }}$ |  | 0 |  | ns |
| Sampling Delay Jitter | $\mathrm{t}_{\text {JTTER }}$ |  | 0.25 |  | PS ${ }_{\text {RMS }}$ |

## Timing Diagrams



Figure 2. One-Lane Output Mode Timing Diagram

## SPECIFICATIONS



Figure 3. Two-Lane Output Mode Timing Diagram


Figure 4. Data Output Timing Diagram

## ABSOLUTE MAXIMUM RATINGS

## Table 3.

| Parameter | Rating |
| :---: | :---: |
| Analog Inputs |  |
| IN1+, IN1- to GND | -12 V to +12 V or 8 mA |
| IN2+, IN2- to GND | -12 V to +12 V or 12 mA |
| Supply Voltage |  |
| VDD to GND | 6 V |
| VIO to GND | 2.8 V |
| VS+ to VS- | 11 V |
| VS+ to GND | -0.3 V to +11 V |
| VS- to GND | -11 V to +0.3V |
| REFBUF to GND | -0.3 V to VDD +0.3 V |
| REFIN to GND | -0.3 V to +2.8 V |
| Digital Inputs to GND | -0.3 V to VIO +0.3 V |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Lead Temperature Soldering | $260^{\circ} \mathrm{C}$ reflow as per JEDEC J -STD-020 |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

Table 4. Thermal Resistance

| Package <br> Type $^{1}$ | $\boldsymbol{\theta}_{\text {JA }}$ | $\boldsymbol{\Psi}_{\text {JT }}$ | $\boldsymbol{\Psi}_{\text {JB }}$ | $\theta_{\text {JC }}$ <br> BOTTOM | $\theta_{\text {JC TOP }}$ | $\theta_{\text {JB }}$ | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| BC-100-7 | 48.43 | 4.64 | 27.89 | 9.9 | 35.15 | 33.24 | ${ }^{\circ} \mathrm{C} / W$ |

[^0]
## ELECTROSTATIC DISCHARGE (ESD) RATINGS

The following ESD information is provided for the handling of ESD sensitive devices in an ESD protected area only.
The human body model (HBM) is per ANSI/ESDA/JEDDEC JS-001.
The field induced charged device model (FICDM) per ANSI/ESDA/JEDEC JS-002.

## ESD Ratings for ADAQ23876

Table 5. ADAQ23876, 100-Ball CSP_BGA

| ESD Model | Withstand Threshold (V) |
| :--- | :--- |
| HBM | 2250 |
| FICDM | 1000 |

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. Charged devi- <br> ces and circuit boards can discharge without detection. Although <br> this product features patented or proprietary protection circuitry, <br> damage may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to avoid <br> performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | GND | IN1- | 1N1+ | IN2- | IN2+ | SJ- | GND | vio | GND | CNV+ |
| B | PDB_AMP | IN1- | IN1+ | IN2- | IN2+ | SJ+ | GND | TWOLANES | GND | CNV- |
| c | OUT+ | vS+ | OUT- | vS+ | vs- | GND | GND | GND | GND | GND |
| D | OUT+ | GND | OUT- | GND | GND | vcmo | GND | GND | GND | CLK+ |
| E | GND | GND | GND | vs+ | GND | GND | GND | GND | GND | clk- |
| F | NC | NC | GND | GND | GND | GND | GND | GND | GND | GND |
| G | GND | GND | GND | GND | GND | GND | GND | GND | GND | DCO+ |
| H | vs+ | GND | GND | GND | GND | GND | GND | GND | GND | DCO- |
| J | vs- | GND | RefbuF | REFBUF | GND | GND | GND | GND | GND | DA+ |
| K | GND | GND | REFIN | GND | PDB_ADC | VDD | TESTPAT | DB- | DB+ | DA- |

Figure 5. 100-Ball CSP_BGA Pin Configuration, Top View

Table 6. Pin Function Descriptions

| Pin No. | Mnemonic | Type ${ }^{1}$ | Description |
| :---: | :---: | :---: | :---: |
| A1, A7, A9, B7, B9, C6, C7, C8, C9, C10, D2, D4, D5, D7, D8, D9, E1, E2, E3, E5, E6, E7, E8, E9, F3, F4, F5, F6, F7, F8, F9, F10, G1, G2, G3, G4, G5, G6, G7, G8, G9, H2, H3, H4, H5, H6, H7, H8, H9, J2, J5, J6, J7, J8, J9, K1, K2, K4 | GND | P | Power Supply Ground. |
| A2, B2 | IN1- | AI | Negative Input of the FDA Connected to $1000 \Omega$ Resistor. |
| A3, B3 | IN1+ | AI | Positive Input of the FDA Connected to $1000 \Omega$ Resistor. |
| A4, B4 | IN2- | AI | Negative Input of the FDA Connected to $1571 \Omega$ Resistor. |
| A5, B5 | IN2+ | AI | Positive Input of the FDA Connected to $1571 \Omega$ Resistor. |
| A6 | SJ- | AI | Negative Input of the FDA. |
| B6 | SJ+ | Al | Positive Input of the FDA. |
| A8 | VIO | P | 2.5 V Analog and Output Power Supply. The range of VIO is 2.375 V to 2.625 V . Bypass this pin to GND with an at least $2.2 \mu \mathrm{~F}(0402, \mathrm{X} 5 \mathrm{R})$ ceramic capacitor. |
| A10 | CNV+ | DI | Conversion Start LVDS Input. A rising edge on CNV + puts the internal sample-and-hold in hold mode and starts a conversion cycle. CNV + can be also driven with a 2.5 V CMOS signal if CNV- is connected to GND. |
| B1 | PDB_AMP | DI | Active Low. Connect this pin to GND to power down the fully differential ADC driver. Otherwise, connect this pin to VS+. |
| B8 | TWOLANES | DI | Digital Input that Enables Two-Lane Output Mode. When TWOLANES is connected high (two-lane output mode), the ADAQ23876 outputs two bits at a time on DA-/DA+ and DB-/DB+. When TWOLANES is low (one-lane output mode), the ADAQ23876 outputs one bit at a time on DA-/DA+, and DB-/DB+ are disabled. Logic levels are determined by VIO. |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

Table 6. Pin Function Descriptions

| Pin No. | Mnemonic | Type ${ }^{1}$ | Description |
| :---: | :---: | :---: | :---: |
| B10 | CNV- | DI | Conversion Start LVDS Input. A rising edge on CNV + puts the internal sample-and-hold in hold mode and starts a conversion cycle. CNV + can be also driven with a 2.5 V CMOS signal if CNV- is connected to GND. |
| C1, D1 | OUT+ | AO | Positive Output of the FDA. |
| C2, C4, E4, H1 | VS+ | P | FDA and Reference Buffer Positive Supply. The LDO output generating the VS + supply of $\mu$ Module must be bypassed with at least $2.2 \mu \mathrm{~F}(0402, \mathrm{X} 5 \mathrm{R})$ ceramic capacitor to GND . |
| C3, D3 | OUT- | AO | Negative Output of the FDA |
| C5, J1 | VS- | P | FDA Negative Supply. Bypass this pin to GND with an at least $2.2 \mu \mathrm{~F}(0402, \mathrm{X} 5 \mathrm{R})$ ceramic capacitor. |
| D6 | VCMO | AO | FDA Output Common-Mode Voltage. This pin is nominally REFBUF/2. |
| D10 | CLK+ | DI | LVDS Clock Input. This pin is an externally applied clock that serially shifts out the conversion result. |
| E10 | CLK- | DI | LVDS Clock Input. This is an externally applied clock that serially shifts out the conversion result. |
| F1, F2 | NC |  | No Connect. |
| G10 | DCO+ | DO | LVDS Data Clock Output. This is an echoed version of CLK+/CLK- that can be used to latch the data outputs. |
| H10 | DCO- | DO | LVDS Data Clock Output. This is an echoed version of CLK+/CLK- that can be used to latch the data outputs. |
| J3, J4 | REFBUF | AO | Reference Buffer Output Voltage. As a required component of SAR architecture, a $10 \mu \mathrm{~F}$ ceramic bypass capacitor is already laid out within the ADAQ23876 between REFBUF and GND. Therefore, adding a second, smaller capacitor in parallel with the $10 \mu \mathrm{~F}$ capacitor may degrade performance and is not recommended. The common-mode voltage of VCMO and LVDS pins are derived from the REFBUF. Therefore, a voltage at REFBUF pin must be stable after the ADAQ23876 is powered on or exits power-down mode before starting a conversion cycle. |
| J10 | DA+ | DO | Serial LVDS Data Output. In one-lane output mode, DB-/DB+ are not used and their LVDS driver is disabled to reduce power consumption. |
| K3 | REFIN | P | Internal Reference Output/Reference Buffer Input. The output voltage of the internal reference, nominally 2.048 V , is output on this pin. An external reference can be applied to REFIN if a more accurate reference is required. If the internal reference buffer is not used, connect REFIN to GND to power down the buffer and connect an external buffered reference to REFBUF. |
| K5 | PDB_ADC | DI | Digital Input that Enables the Power-Down Mode. When PDB_ADC is low, an internal ADC core enters power-down mode, and all circuitry (including the LVDS interface) is shutdown. When PDB_ADC is high, the device operates normally. Logic levels are determined by VIO. |
| K6 | VDD | P | 5 V Analog Power Supply. The range of VDD is 4.75 V to 5.25 V . Bypass the VDD pin to GND with an at least $2.2 \mu \mathrm{~F}(0402, \mathrm{X} 5 \mathrm{R})$ ceramic capacitor. |
| K7 | TESTPAT | DI | Digital Input that Forces the LVDS Data Outputs to be a Test Pattern. When TESTPAT is high, the digital outputs are test pattern. When TESTPAT is low, the digital outputs are the ADAQ23876 conversion result. Logic levels are determined by VIO. |
| K8 | DB- | DO | Serial LVDS Data Output. In one-lane output mode, DA-/DA+ are not used and their LVDS driver is disabled to reduce power consumption. |
| K9 | DB+ | DO | Serial LVDS Data Outputs. In one-lane output mode, DA-/DA+ are not used and their LVDS driver is disabled to reduce power consumption. |
| K10 | DA- | DO | Serial LVDS Data Outputs. In one-lane output mode, DB-/DB+ are not used and their LVDS driver is disabled to reduce power consumption. |

${ }^{1} \mathrm{Al}$ is analog input, AO is analog output, P is power, DI is digital input, NC is no connection, and DO is digital output.

ADAQ23876

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{VDD}=5 \mathrm{~V} \pm 5 \%, \mathrm{VS}+=5 \mathrm{~V} \pm 5 \%, \mathrm{VS}-=-1 \mathrm{~V} \pm 5 \%$, $\mathrm{VS}-=0 \mathrm{~V}(95 \%$ of V IN $)$, VIO $=2.375 \mathrm{~V}$ to 2.625 V, REFBUF $=4.096 \mathrm{~V}$, sampling frequency $\left(\mathrm{f}_{\mathrm{S}}\right)=15 \mathrm{MSPS}$, gain $=0.37,0.73,0.87,1.38$, and 2.25 , and all specifications $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted.


Figure 6. INL vs. Code for Various Temperatures, Gain = 2.25, Gain = 1.38, Gain $=0.87$, Gain $=0.73$, Differential, Single-Ended


Figure 7. INL vs. Code for Various Temperatures, Gain $=0.37$, Differential


Figure 8. INL vs. Code for Various Temperatures, Gain $=0.37$, Single-Ended


Figure 9. DNL vs. Code for Various Temperatures


Figure 10. INL vs. Hits per Code, Gain = 2.25, Differential


Figure 11. INL vs. Hits per Code, Gain $=0.37$, Differential

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 12. Histogram of a DC Input at the Code Transition


Figure 13. ADC Driver Open-Loop Gain and Phase vs. Frequency (GBW Is Gain Bandwidth, PM is Phase Margin)


Figure 14. $20 \mathrm{kHz},-1 \mathrm{dBFS}$ Input Tone FFT, Wide View, Gain $=0.37$, Differential


Figure 15. Histogram of a DC Input at the Code Center


Figure 16. ADC Driver Frequency Response


Figure 17. 20 kHz, -1 dBFS Input Tone FFT, Wide View, Gain = 0.73 , Differential

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 18. $20 \mathrm{kHz},-1 \mathrm{dBFS}$ Input Tone FFT, Wide View, Gain $=0.87$, Differential


Figure 19. $20 \mathrm{kHz},-1 \mathrm{dBFS}$ Input Tone FFT, Wide View, Gain = 1.38, Differential


Figure 20. 20 kHz , -1 dBFS Input Tone FFT, Wide View, Gain = 2.25, Differential


Figure 21. $20 \mathrm{kHz},-1 \mathrm{dBFS}$ Input Tone FFT, Wide View, Gain $=0.37$, SingleEnded, $\mathrm{VCMO}=0 \mathrm{~V}$


Figure 22. 20 kHz, -1 dBFS Input Tone FFT, Wide View, Gain = 0.73, SingleEnded, VCMO $=0 \mathrm{~V}$


Figure $23.20 \mathrm{kHz},-1 \mathrm{dBFS}$ Input Tone FFT, Wide View, Gain $=0.87$, SingleEnded, VCMO = 0 V

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 24. 20 kHz, -1 dBFS Input Tone FFT, Wide View, Gain = 1.38, SingleEnded, VCMO $=0 \mathrm{~V}$


Figure 25. 20 kHz, -1 dBFS Input Tone FFT, Wide View, Gain = 2.25, SingleEnded, VCMO $=0 \mathrm{~V}$


Figure 26. 100 kHz, -1 dBFS Input Tone FFT, Wide View, Gain = 0.37, Differential


Figure 27. $100 \mathrm{kHz},-1 \mathrm{dBFS}$ Input Tone FFT, Wide View, Gain = 0.73, Differential


Figure 28. $100 \mathrm{kHz},-1 \mathrm{dBFS}$ Input Tone FFT, Wide View, Gain $=0.87$, Differential


Figure $29.100 \mathrm{kHz},-1 \mathrm{dBFS}$ Input Tone FFT, Wide View, Gain = 1.38, Differential


Figure $30.100 \mathrm{kHz},-1 \mathrm{dBFS}$ Input Tone FFT, Wide View, Gain $=2.25$, Differential


Figure 31. 1 MHz, -1 dBFS Input Tone FFT, Wide View, Gain = 0.73, Differential


Figure 32. 1 MHz, -1 dBFS Input Tone FFT, Wide View, Gain = 0.87, Differential


Figure 33. 1 MHz, -1 dBFS Input Tone FFT, Wide View, Gain=1.38, Differential


Figure 34. 1 MHz, -1 dBFS Input Tone FFT, Wide View, Gain $=2.25$, Differential


Figure 35. SNR vs. Input Tone Frequency, Gain $=0.73$, Gain $=0.87$, Gain $=$ 1.38, and Gain $=2.25$

ADAQ23876

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 36. SINAD vs. Input Tone Frequency, Gain $=0.73$, Gain $=0.87$, Gain $=$ 1.38, Gain $=2.25$


Figure 37. THD vs. Input Tone Frequency, Gain = 0.73, Gain = 0.87, Gain = 1.38, Gain $=2.25$


Figure 38. SFDR vs. Input Tone Frequency, Gain $=0.73$, Gain $=0.87$, Gain $=$ 1.38, and Gain $=2.25$


Figure 39. Effective Number of Bits vs. Input Tone Frequency, Gain $=0.73$, Gain $=0.87$, Gain $=1.38$, and Gain $=2.25$


Figure 40. SNR vs. Input Frequency, Gain $=0.37$


Figure 41. SINAD vs. Input Frequency, Gain $=0.37$

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 42. THD vs. Input Frequency, Gain $=0.37$


Figure 43. SFDR vs. Input Tone Frequency, Gain $=0.37$


Figure 44. Effective Number of Bits vs. Input Frequency, Gain = 0.37


Figure 45. SNR and SINAD vs. Temperature, Gain, $f_{I N}=1 \mathrm{kHz}$


Figure 46. SFDR vs. Temperature, Gain, $f_{I N}=1 \mathrm{kHz}$


Figure 47. THD vs. Temperature, Gain, $f_{N}=1 \mathrm{kHz}$,

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 48. Effective Number of Bits vs. Temperature, Gain, $f_{I_{N}}=1 \mathrm{kHz}$


Figure 49. Gain Error vs. Temperature


Figure 50. Internal Reference Output vs. Temperature


Figure 51. PSRR vs. Frequency


Figure 52. Offset Error vs. Temperature


Figure 53. Long Term Drift Offset Error, Gain = 1.38

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 54. Long Term Drift Gain Error, Gain $=0.37$


Figure 55. CMRR vs. Frequency


Figure 56. Transition Noise vs. Temperature, Gain


Figure 57. Operating Current vs. Temperature (IVDD $=$ VDD Current, $I_{V S+}=$ VS + Current, $I_{\text {VS }}=$ VS- Current, $I_{\text {VIO }}=$ VIO Current)


Figure 58. Power Dissipation vs. Throughput, $25^{\circ} \mathrm{C}$


Figure 59. Differential Voltage vs. Time, $f_{\mathcal{N}}=10 \mathrm{kHz}$

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 60. Input Common-Mode Voltage vs. ADC Driver Output Voltage, Gain $=0.37, \pm 10$ V Differential Input


Figure 61. Input Common-Mode Voltage vs. ADC Driver Output Voltage, Gain $=0.73$, $\pm 5$ V Differential Input


Figure 62. Input Common-Mode Voltage vs. ADC Driver Output Voltage, Gain = 0.87, $\pm 4.096$ V Differential Input


Figure 63. Input Common-Mode Voltage vs. ADC Driver Output Voltage, Gain $=1.38, \pm 2.5$ V Differential Input


Figure 64. Input Common-Mode Voltage vs. ADC Driver Output Voltage, Gain $=2.25, \pm 1.5$ V Differential Input


Figure 65. Voltage Noise for 0.1 Hz to 10 Hz Bandwidth, $f_{S}=100 \mathrm{kSPS}, 256$ Samples Averaged per Reading, OSR $=4096$

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 66. SNR vs. Oversampling Rate for Input Frequencies, $f_{I N}=1 \mathrm{kHz}$


Figure 67. Dynamic Range vs. Oversampling Rate


Figure 68. SNR vs. Oversampling Rate for Input Frequencies, $f_{I N}=10 \mathrm{kHz}$

## TERMINOLOGY

## Integral Nonlinearity (INL)

INL is the deviation of each individual code from a line drawn from negative full scale through positive full scale. The point used as negative full scale occurs $1 / 2$ LSB before the first code transition. Positive full scale is defined as a level $11 / 2$ LSB beyond the last code transition. The deviation is measured from the middle of each code to the true straight line.

## Differential Nonlinearity (DNL)

In an ideal $\mu$ Module, code transitions are 1 LSB apart. DNL is the maximum deviation from this ideal value. It is often specified in terms of resolution for which no missing codes are guaranteed.

## Offset Error

The first transition occurs at a level $1 / 2$ LSB above analog ground ( $62.5 \mu \mathrm{~V}$ for the gain $=1.38, \pm 2.5 \mathrm{~V}$ range). Offset error is the difference between the ideal midscale input voltage ( 0 V ) and the actual voltage producing the midscale output code.

## Offset Error Drift

Drift offset error drift is the ratio of the offset error change due to a temperature change of $1^{\circ} \mathrm{C}$ and the full-scale code range (gain = $1.38, \pm 2.5 \mathrm{~V}$ range). This drift is expressed in parts per million per degree Celsius as follows:

Offset Error Drift (ppm/ $\left.{ }^{\circ} \mathrm{C}\right)=106 \times\left(\right.$ Offset Error_ $T_{\text {max }}$ - Offset Error_ $\left.T_{\text {MIN }}\right) /\left(T_{\text {MAX }}-T_{\text {MIN }}\right)$
where: $T_{M A X}=85^{\circ} \mathrm{C}$ and $T_{M I N}=-40^{\circ} \mathrm{C}$.

## Gain Error

The first transition (from 100... 000 to 1000...001) occurs at a level $1 / 2$ LSB above nominal negative full scale and the last transition (from 011 ... 110 to 011...111) occurs for an analog voltage $11 / 2$ LSB below the nominal positive full scale. The gain error is the deviation of the difference between the actual level of the last transition and the actual level of the first transition from the ideal levels after the offset error is removed. In addition, the absolute accuracy of the reference used for the $\mu$ Module can be a large source of error. Therefore, this error source is removed by measuring its value and using it to determine positive full scale (PFS) and negative full scale (NFS) for the gain error calculation. If the reference used cannot be measured, its deviation from ideal must be factored into the gain error calculation.
This error is expressed in percentage as follows:

$$
\begin{aligned}
& \text { Gain_Error }(\%)=100 \times\left((P F S-N F S)_{\text {ACTUAL_CODE }}\right. \\
& \left.\left.-(P F S-N F S)_{\text {IDEAL_CODE }}\right) /(P F S-N F S)_{\text {IDEAL_CODE }}\right)
\end{aligned}
$$

where:
PFS is positive full scale.
NFS is negative full scale.

## Gain Error Drift

Gain error drift is the ratio of the gain error change due to a temperature change of $1^{\circ} \mathrm{C}$ and the full-scale range (gain $=0.37$, $\pm 10 \mathrm{~V}$ range). This drift is expressed in parts per million per degree Celsius as follows:

Gain Error Drift (ppm $/{ }^{\circ} \mathrm{C}$ ) $=106 \times\left(\right.$ Gain Error_ $T_{\text {MAX }}$ - Gain Error_ $\left.T_{\text {MIN }}\right) /\left(T_{\text {MAX }}-T_{\text {MIN }}\right)$
where: $T_{\text {MAX }}=85^{\circ} \mathrm{C}$ and $T_{\text {MIN }}=-40^{\circ} \mathrm{C}$.

## Spurious-Free Dynamic Range (SFDR)

SFDR is defined as the difference, in dB , between the peak spurious or harmonic component in the ADC output spectrum (up to $f_{\mathrm{s}} / 2$ and excluding dc ) and the rms value of the fundamental.

## Effective Number of Bits (ENOB)

ENOB is a measurement of the resolution with a sine wave input. ENOB is related to SINAD and expressed in bits as follows:

$$
E N O B=\left(S I N A D_{d B}-1.76\right) / 6.02
$$

## Total Harmonic Distortion (THD)

THD is the ratio of the rms sum of the first five harmonic components to the rms value of a full-scale input signal and is expressed in decibels.

## Dynamic Range

Dynamic range is the ratio of the rms value of the full scale to the total rms noise measured. The value for dynamic range is expressed in decibels. It is measured with a signal at -60 dBFS so that it includes all noise sources and DNL artifacts.

## Signal-to-Noise Ratio (SNR)

SNR is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, excluding harmonics and dc . The value for SNR is expressed in decibels.

## Signal-to-Noise-and-Distortion (SINAD) Ratio

SINAD is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components that are less than the Nyquist frequency, including harmonics but excluding dc. The value of SINAD is expressed in decibels.

## Aperture Delay

Aperture delay is the measure of the acquisition performance and is the time between the rising edge of the CNV input and when the input signal is held for a conversion.

## Transient Response

Transient response is the time required for the $\mu$ Module to acquire a full-scale input step to $\pm 1$ LSB accuracy.

## TERMINOLOGY

## Common-Mode Rejection Ratio (CMRR)

CMRR is the ratio of the power in the $\mu$ Module output at the frequency, $f$, to the power of a 1.3 V p-p sine wave applied to the input common-mode voltage of frequency, f .

$$
\text { CMRR }(\mathrm{dB})=10 \log \left(P_{\mu \text { Module_IN }} / P_{\mu \text { Module_OUT }}\right)
$$

where:
$P_{\mu \text { Module_N }}$ is the common-mode power at the frequency, f , applied to the inputs.
$P_{\mu \text { Module_out }}$ is the power at the frequency, f , in the $\mu$ Module output.

## Power Supply Rejection Ratio (PSRR)

PSRR is the ratio of the power in the $\mu$ Module output at the frequency, f , to the power of a 500 mV p-p sine wave applied to the VDD and VS + supply voltage centered at 5 V and 100 mV p-p for a VS- supply voltage centered at -1 V of frequency, f.

$$
\text { PSRR }(\mathrm{dB})=10 \log \left(P_{\mu \text { Module_IN }} / P_{\mu \text { Module_OUT }}\right)
$$

where:
$P_{\mu \text { Module_in }}$ is the power at the frequency, $f$, at each of the VDD, VS+, and VS- supply pins.
$P_{\mu \text { Module_out }}$ is the power at the frequency, f , in the $\mu$ Module output.

## THEORY OF OPERATION



Figure 69. ADAQ23876 $\mu$ Module Simplified Block Diagram

## CIRCUIT INFORMATION

The ADAQ23876 is a precision, high speed, $\mu$ Module data acquisition solution that reduces the development cycle of precision measurement systems by transferring the design burden of component selection, optimization, and layout from the designer to the device. The ADAQ23876 reduces the end system component count by combining multiple common signal processing and conditioning blocks in a single device, including a low noise, fully differential ADC driver, a stable reference buffer, and a high speed, 16-bit, 15 MSPS SAR ADC. The device also incorporates the Analog Devices proprietary iPassives technology components necessary for optimum performance. The superior matching and drift characteristics of the resistors minimizes temperature dependent error sources.

The ADAQ23876 includes a precision internal 2.048 V reference, as well as an internal reference buffer. The ADAQ23876 also has a high speed serial LVDS interface that can output one or two bits at a time. The fast 15 MSPS throughput with no pipeline latency makes the ADAQ23876 ideally suited for a wide variety of high speed applications. The ADAQ23876 dissipates only 143 mW at 15 MSPS.

## TRANSFER FUNCTION

The ADAQ23876 $\mu$ Module digitizes the full-scale voltage of $2 \times$ $V_{\text {REF }}$ in to $2^{16}$ levels, resulting in an LSB size of $125 \mu \mathrm{~V}$ with REFBUF $=4.096 \mathrm{~V}$. The output data is in twos complement format. The ideal transfer function is shown in Figure 70. The ideal offset binary transfer function can be obtained from the twos complement transfer function by inverting the MSB of each output code.


ANALOG INPUT

Figure 70. ADAQ23876 Transfer Function (FSR Is Full-Scale Range)
Table 7. Output Codes and Ideal Input Voltages

|  |  | Digital Output Code <br> (Twos Complement, |
| :--- | :--- | :--- |
| Description | Inputs Voltages | Hex) |

## APPLICATIONS INFORMATION

## TYPICAL APPLICATION DIAGRAMS

Figure 71 to Figure 75 shows the typical application examples of differential signals applied to each of the ADAQ23876 inputs for a given gain with varying common-mode voltages. Figure 76 to Figure 80 shows the typical application example of a single-ended
signal applied to one of the ADAQ23876 inputs for a given gain with a fixed common-mode voltage of 0 V .
Table 8 shows how to apply the input signal for a given gain or input range option.

Table 8. Gain Configuration and Input Range

| Gain | Input Range | Input Signal on Pins | Test Conditions |
| :---: | :---: | :---: | :---: |
| 0.37 | $\pm 10 \mathrm{~V}$ | IN2+, IN2- | Connect the OUT+, IN1-, OUT-, and IN1+ pins together (see Figure 71 and Figure 76) |
| 0.73 | $\pm 5 \mathrm{~V}$ | IN1+, IN1- | Connect the OUT+, IN2-, OUT-, and IN2+ pins together (seeFigure 72 and Figure 77) |
| 0.87 | $\pm 4.096 \mathrm{~V}$ | IN2+, IN2- | Leave the IN1+ and IN1- pins floating (see Figure 73 and Figure 78) |
| 1.38 | $\pm 2.5 \mathrm{~V}$ | IN1+, ${ }^{\text {IN1- }}$ | Leave the IN2+ and IN2- pins floating (see Figure 74 and Figure 78) |
| 2.25 | $\pm 1.5 \mathrm{~V}$ | IN2+//N1+, $\mathbf{N} 2-/ / \mathrm{N} 1-$ | Connect the $\operatorname{IN} 2-, \operatorname{IN1-}$, $\mathbb{N} 2+$, and $\operatorname{IN} 1+$ pins together (see Figure 75 and Figure 80) |



Figure 71. ADAQ23876 Differential Input Configuration with Gain $=0.37, \pm 10 \mathrm{~V}$ Input Range


Figure 72. ADAQ23876 Differential Input Configuration with Gain $=0.73, \pm 5 \mathrm{~V}$ Input Range

## APPLICATIONS INFORMATION



Figure 73. ADAQ23876 Differential Input Configuration with Gain $=0.87, \pm 4.096 \mathrm{~V}$ Input Range


Figure 74. ADAQ23876 Differential Input Configuration with Gain $=1.38, \pm 2.5 \mathrm{~V}$ Input Range


Figure 75. ADAQ23876 Differential Input Configuration with Gain $=2.25, \pm 1.5 \mathrm{~V}$ Input Range

## APPLICATIONS INFORMATION



Figure 76. ADAQ23876 Single-Ended Input Configuration with Gain $=0.37$



Figure 77. ADAQ23876 Single-Ended Input Configuration with Gain $=0.73$


Figure 78. ADAQ23876 Single-Ended Input Configuration with Gain $=0.87$

## APPLICATIONS INFORMATION



Figure 79. ADAQ23876 Single-Ended Input Configuration with Gain $=1.38$


Figure 80. ADAQ23876 Single-Ended Input Configuration with Gain $=2.25$

## APPLICATIONS INFORMATION

## VOLTAGE REFERENCE INPUT

The ADAQ23876 $\mu$ Module has an internal low noise, low drift (20 $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ ), band gap reference connected to REFIN. An internal reference buffer gains the REFIN voltage by $2 \times$ to 4.096 V at the REFBUF pin. The voltage difference between REFBUF and GND determines the full-scale input range of the ADAQ23876. The common-mode voltage of VCMO and LVDS pins are derived from REFBUF. Therefore, a voltage at REFBUF pin must be stable after the ADAQ23876 is powered on or exits power-down mode before starting a conversion cycle. The reference and reference buffer can also be externally driven if desired. Also housed in the ADAQ23876 is a $10 \mu \mathrm{~F}$ decoupling capacitor between REFBUF and GND that is ideally laid out within the device. This decoupling capacitor is a required component of the SAR architecture. Adding a second, smaller capacitor in parallel with the $10 \mu \mathrm{~F}$ capacitor may degrade performance and is not recommended.

## Internal Reference with Internal Reference Buffer

To use the internal reference and internal reference buffer, bypass the REFIN pin to GND with a $0.1 \mu \mathrm{~F}$ ceramic capacitor.

## External Reference with Internal Reference Buffer

If more accuracy and/or lower drift is desired, REFIN can be directly overdriven by an external 2.048 V reference as shown in Figure 81. Analog Devices offers a portfolio of high performance references designed to meet the needs of many applications. With small size, low power, and high accuracy, the LTC6655 is well suited for use with the ADAQ23876 when overdriving the internal reference. The LTC6655 offers $0.025 \%$ (maximum) initial accuracy and $2 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ (maximum) temperature coefficient for high precision applications.


Figure 81. Using the LTC6655 as an External Reference

## External Reference Buffer

The internal reference buffer can also be overdriven with an external 4.096 V reference at REFBUF as shown in Figure 82. To do so, REFIN must be grounded to disable the reference buffer. The external reference must have a fast transient response and be able to drive the 0.5 mA to 1.6 mA load at the REFBUF pin. The LTC6655 is recommended when overdriving REFBUF.


Figure 82. Overdriving REFBUF Using the LTC6655

## COMMON-MODE OUTPUT

The VCMO pin is an output that provides one half the voltage present on the REFBUF pin. This voltage is used to set the common mode of a differential amplifier driving the analog inputs. If VCMO is not used, it can be leff floating, but the parasitic capacitance on the pin must be under 10 pF .

## POWER SUPPLY

The ADAQ23876 uses four power supplies: an internal ADC core supply (VDD), a digital input/output interface supply (VIO), a fully differential ADC driver positive supply (VS + ), and a negative supply (VS-). Figure 58 shows the typical total power dissipation including individual consumption for each of the VS+, VDD, and VIO supplies. It is recommended to bypass each of the supply pins (VDD, VIO, VS + , and VS-) with a $2.2 \mu \mathrm{~F}(0402, \mathrm{X} 5 \mathrm{R}$ ) ceramic decoupling capacitor connected to GND. See the Board Layout section for the layout guidelines.

## Power Supply Sequencing

The ADAQ23876 does not have any specific power supply sequencing requirements. The internal ADC core of ADAQ23876 has a power-on-reset (POR) circuit that resets the ADAQ23876 at initial power-up or whenever VDD drops well below the minimum values. After the supply voltage re-enters the nominal supply voltage range, the POR reinitializes the ADAQ23876. After the ADAQ23876 is powered on or exits power-down mode, conversion data is invalid for the first two conversion cycles. The subsequent conversion results are accurate as long as the time between conversions meets the $\mathrm{t}_{\mathrm{CYc}}$ specification.

## Power-Down Mode

The power-down mode of fully differential ADC driver is asserted by applying a low logic level (GND) to the PDB_AMP pin to minimize the quiescent current consumed when the $\overline{A D} A Q 23876$ is not being used. When the PDB_AMP pin is connected to GND, the fully differential ADC driver output is high impedance. When PDB_ADC is low logic level, an internal ADC core enters power-down mode, and all circuitry (including the LVDS interface) is shut down. When PDB AMP and PDB_ADC are connected to a high logic level, the ADAQ23876 operates normally. The logic levels for both the PDB_AMP and PDB_ADC pins are determined by VS+ and VIO, respectively.

## APPLICATIONS INFORMATION

In power-down state, all internal ADC functions, including the reference and LVDS outputs, are turned off and subsequent conversion requests are ignored. This mode can be used if the ADAQ23876 is inactive for a long period of time and the user wants to minimize power dissipation. The amount of time required to recover from power-down mode depends on how REFBUF is configured. When using the internal reference buffer, the internal ADC core stabilizes after 20 ms . If REFBUF is externally driven, the recovery time can be significantly less.

## DIGITAL INTERFACE

The ADAQ23876 conversion is controlled by the CNV+ and CNVinputs, which can be driven directly with an LVDS signal. Alternatively, the CNV + pin can be driven with a 0 V to 2.5 V CMOS signal when CNV- is connected to GND. A rising edge on CNV + samples the analog inputs and initiates a conversion. The pulse width of $\mathrm{CNV}+$ must meet the $\mathrm{t}_{\mathrm{CNVH}}$ and $\mathrm{t}_{\mathrm{CNVL}}$ specifications in the timing table (see Table 2).

After the ADAQ23876 is powered on or exits power-down mode, conversion data is invalid for the first two conversion cycles. The subsequent conversion results are accurate as long as the time between conversions meets the $\mathrm{t}_{\mathrm{cyc}}$ specification. If the analog input signal has not completely settled when it is sampled, the ADAQ23876 noise performance is affected by jitter on the rising edge of CNV + . In this case, drive the rising edge of $\mathrm{CNV}+$ with a clean, low jitter signal. Note that the ADAQ23876 is less sensitive to jitter on the falling edge of $\mathrm{CNV}+$. In applications that are insensitive to jitter, CNV can be driven directly from a field programmable gate array (FPGA).
The ADAQ23876 has an internal clock that is trimmed to achieve a maximum conversion time of 63 ns . With a typical acquisition time of 27.7 ns , throughput performance of 15 MSPS is achieved.

The ADAQ23876 has a serial LVDS digital interface that is easy to connect to an FPGA. Three LVDS pairs are required: CLK $\pm, D C O \pm$, and DA $\pm$. A fourth LVDS pair, DB $\pm$, is optional (see Figure 83). Route the LVDS signals on the PCB as $100 \Omega$ differential transmission lines and terminated at the receiver with $100 \Omega$ resistors. The optional LVDS output, $\mathrm{DB} \pm$, is enabled, and data is output two bits at a time on $\mathrm{DA} \pm$ and $\mathrm{DB} \pm$. Enabling the $\mathrm{DB} \pm$ output increases the supply current from VIO by about 3.6 mA . In two-lane mode, four clock pulses are required for $\mathrm{CLK} \pm$ (see Figure 87).


吉
Figure 83. Digital Output Interface to an FPGA

## ONE-LANE OUTPUT MODE

A conversion is started by the rising edge of $\mathrm{CNV}+$. When the conversion is complete, the most significant data bit is output on $D A \pm$. Data is then ready to be shifted out by applying a burst of eight clock pulses to the CLK $\pm$ input. The data on $\mathrm{DA} \pm$ is updated by every edge of CLK $\pm$. An echoed version of $C L K \pm$ is output on $D C O \pm$. The edges of $D A \pm$ and $D C O \pm$ are aligned. Therefore, $D C O \pm$ can be used to latch DA $\pm$ in the FPGA. The timing of a single conversion is shown in Figure 84 and Figure 85. Data must be clocked out after the current conversion is complete, and before the next conversion finishes. The valid time window for clocking out data is shown in Figure 86. Note that it is allowed to be still clocking out data when the next conversion begins.

## TWO-LANE OUTPUT MODE

At high sample rates, the required LVDS interface data rate can reach $>400$ Mbps. Most FPGAs can support this rate, but if a lower data rate is desired, the two-lane output mode can be used. When the TWOLANES input pin is connected high (VIO), the ADAQ23876 outputs two bits at a time on $\mathrm{DA}-/ \mathrm{DA}+$ and $\mathrm{DB}-/ \mathrm{DB}+$, as shown in Figure 87.

## DIGITAL INTERFACE



Figure 84. Timing Diagram for a Single Conversion in One-Lane Mode


Figure 85. Timing Diagram for Multiple Conversions in One-Lane Output Mode


TIME WINDOW FOR CLOCKING OUT CONVERSION N
Figure 86. Valid Time Window for Clocking Out Data

## DIGITAL INTERFACE



Figure 87. Two-Lane Output Mode

## DIGITAL INTERFACE

## OUTPUT TEST PATTERNS

The test pattern is enabled when the TESTPAT pin is brought high (VIO) to allow in-circuit testing of the digital interface of the ADAQ23876 and forces the LVDS data outputs to be a test pattern. The ADAQ23876 digital data outputs known values as a test pattern as follows:

- One-lane mode: 1010000001111111
- Two-lane mode: 1100110000111111

When the TESTPAT pin is connected low (GND), the ADAQ23876 digital data outputs the conversion results.

## BOARD LAYOUT

The PCB layout is critical for preserving signal integrity and achieving the expected performance from the ADAQ23876. A multilayer board with an internal, clean ground plane in the first layer beneath the ADAQ23876 is recommended. Care must be taken with the placement of individual components and routing of various signals on the board. It is highly recommended to route input and output signals symmetrically. Solder the ground pins of the ADAQ23876 directly to the ground plane of the PCB using multiple vias. Remove the ground and power planes beneath the input and output pins of ADAQ23876 to avoid undesired parasitic capacitance. Any undesired parasitic capacitance could impact the distortion and linearity performance of the ADAQ23876.

The pinout of the ADAQ23876 eases the layout and allowing its analog signals on the left side and its digital signals on the right side. The sensitive analog and digital sections must be separated on the PCB while keeping the power supply circuitry away from the analog signal path. Fast switching signals, such as $\mathrm{CNV} \pm$ or $\mathrm{CLK} \pm$, and digital outputs $\mathrm{DA} \pm$ and $\mathrm{DB} \pm$ must not run near or cross over analog signal paths to prevent noise coupling to the ADAQ23876.

Good quality ceramic bypass capacitors of at least $2.2 \mu \mathrm{~F}(0402$, X5R) must be placed between each of supply pins (VDD, VIO, VS+, and VS-) of the ADAQ23876 and GND to minimize electromagnetic interference (EMI) susceptibility and to reduce the effect of glitches on the power supply lines. All the other required bypass capacitors are laid out within the ADAQ23876, saving extra board space and cost.

Figure 88 shows the FFT sampling of the ADAQ23876 at 15 MSPS with the inputs shorted when the external decoupling capacitors on the REFIN, VDD, and VIO pins near the $\mu$ Module are removed and how well $\mu$ Module rejects any supply noise and reduces sensitivity to perturbations. This performance impact was verified on the EVAL-ADAQ23876FMCZ and no spurs are present in the noise floor, regardless of whether these external decoupling capacitors are used or removed. The recommended board layout is described in the EVAL-ADAQ23876FMCZ user guide.


Figure 88. FFT with Shorted Inputs

## MECHANICAL STRESS SHIFT

The mechanical stress of mounting a device to a board may cause subtle changes to the SNR and internal voltage reference. The best soldering method is to use IR reflow or convection soldering with a controlled temperature profile. Hand soldering with a heat gun or a soldering iron is not recommended.

## OUTLINE DIMENSIONS



Figure 89. 100-Ball Chip Scale Package Ball Grid Array [CSP_BGA]
(BC-100-7)
Dimensions shown in millimeters
Updated: January 19, 2022
ORDERING GUIDE

|  |  |  |  | Package |
| :--- | :--- | :--- | :--- | :--- |
| Model $^{1}$ | Temperature Range | Package Description | Packing Quantity | Option |
| ADAQ23876BBCZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $100-$ Ball CSP-BGA $(9 \mathrm{~mm} \times 9 \mathrm{~mm} \times 2.268 \mathrm{~mm})$ | Tray, 260 | BC-100-7 |

1 Z = RoHS Compliant Part.

## EVALUATION BOARDS

| Model $^{1}$ | Description |
| :--- | :--- |
| EVAL-ADAQ23876FMCZ | Evaluation Board |
| ${ }^{1}$ Z=RoHS Compliant Part |  |


[^0]:    1 Test Condition 1: thermal impedance simulated values are based on use of a 2S2P with vias JEDEC PCB excluding the $\theta_{\mathrm{Jc}}$ top which uses 1SOP JEDEC PCB.

