

# **ADMV4801**

# 24 GHz to 29.5 GHz Transmitter/Receiver, Single Polarization Beamformer

#### **FEATURES**

- ▶ RF frequency range: 24 GHz to 29.5 GHz
- ▶ 16 configurable transmit channels
- ▶ 16 configurable receive channels
- Fast TDD switching time using external pins
- Matched, 50 Ω, single-ended RF inputs and outputs
- Integrated transmitter power detectors and temperature sensor
- ▶ High resolution, 6-bit vector modulators for phase control
- ▶ High resolution, 6-bit and 5-bit DVGAs for amplitude control
- Gain compensation over temperature
- Memory for 256 beam positions
- ▶ Single power supply required: 3.3 V with on-chip LDO for 1.8 V
- ► Adjustable power modes for power consumption reduction
- 3-wire or 4-wire SPI supporting up to a 61.44 MHz SPI clock speed
- ▶ 72-lead, 10 mm × 10 mm, microwave LGA package

#### **APPLICATIONS**

- ▶ 5G applications
- Broadband communication
- Test and measurement
- Aerospace and defense

#### **GENERAL DESCRIPTION**

The ADMV4801 is a silicon germanium (SiGe), 24 GHz to 29.5 GHz, mmW, 5G beamformer. This RF IC is highly integrated and contains 16 independent transmit and receive channels. In transmit mode, the RFC input signal is split using 1:16 power splitters and passes through the 16 independent transmit channels. In receive mode, input signals pass through the 16 independent channels and are combined with 16:1 combiners to the RFC pin. In transmit mode, each channel includes a vector modulator (VM) to control phase and two digital variable gain amplifiers (DVGAs) to control amplitude. In receive mode, each channel includes a VM to control phase and a DVGA to control amplitude. The VM provides a full 360° phase adjustment range in either transmit or receive mode, providing 6 bits of resolution for 5.625° phase steps. The total DVGA dynamic range adjustment range in transmit mode is 34 dB, providing 6 bits of resolution, resulting in 0.5 dB amplitude steps, and 5 bits of resolution, resulting in 1 dB amplitude steps. In receive model the total dynamic range is 17 dB providing, 6 bits of resolution, resulting in 0.5 dB amplitude steps. The DVGAs provide a flat phase response across the full gain range. The transmit channels contain individual power detectors to provide the ability to detect and calibrate each channel gain, as well as channel to channel gain

mismatch. The ADMV4801 RF ports can be connected directly to a patch antenna to create a dual polarization, mmW, 5G subarray.

The programming of the ADMV4801 can be accomplished using the 3-wire or 4-wire serial port interface (SPI). An integrated, onchip low dropout regulator (LDO) generates the 1.8 V supply for the SPI circuitry to reduce the number of required supply domains. Various SPI modes are available to enable fast startup and control during normal operation. The amplitude and phase for each channel can be set individually, or multiple channels can be programmed simultaneously using the on-chip memory for beamforming. The on-chip memory can store up to 256 beam positions, which can be allocated for either transmit or receive mode. A dedicated load pin provides synchronization of all devices in the same array. A transmit and receive mode control pin is provided for fast switching between transmit and receive mode.

The ADMV4801 is featured in a compact, thermally enhanced, 10 mm × 10 mm, RoHS compliant land grid array (LGA) package. The ADMV4801 operates over the  $-40^{\circ}$ C to  $+95^{\circ}$ C case temperature range. This LGA package enables the ability to heat-sink the ADMV4801 from the topside of the package for the most efficient thermal heat-sinking and to allow flexible antenna placement on the opposite side of the printed circuit board (PCB).

Throughout the figures in this data sheet, Tx means transmit (or transmitter) and Rx means receive (or receiver).

Additional digital details of ADMV4801 are available in AN-2021 Application Note, *ADMV4801 SPI Application Note*. Contact Analog Devices at mmWave5G@analog.com.

Rev. C

DOCUMENT FEEDBACK

#### TECHNICAL SUPPORT

Information furnished by Analog Devices is believed to be accurate and reliable "as is". However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## **TABLE OF CONTENTS**

| Features                                    | 1 |
|---------------------------------------------|---|
| Applications                                | 1 |
| General Description                         | 1 |
| Functional Block Diagram                    | 3 |
| Specifications                              | 4 |
| Transmitter Specifications                  | 4 |
| Receiver Specifications                     | 5 |
| Serial Port Interface (SPI)                 | 6 |
| Absolute Maximum Ratings                    | 8 |
| Thermal Resistance                          | 8 |
| ESD Caution                                 | 8 |
| Pin Configuration and Function Descriptions | 9 |
| Typical Performance Characteristics12       | 2 |
| Transmit Mode 12                            | 2 |
| Power Detector Performance1                 | 7 |
| Receiver to Transmitter Switching Speed     |   |
| and Amplitude/Phase Settling Time18         | 8 |
| Receive Mode2                               | 1 |
| Transmitter to Receiver Switching Speed     |   |
| and Amplitude/Phase Settling Time2          | 5 |
| Theory of Operation2                        | 7 |

| Recommended Gain/Phase Coefficient   | 27 |
|--------------------------------------|----|
| Initialization                       |    |
| RF Signal Pain                       |    |
| Phase and Gain Control               |    |
| Transmit and Receive Control         | 28 |
| Power Detectors                      | 28 |
| Temperature Sensor                   | 28 |
| ADC Operation                        | 29 |
| Bias Control for Various Power Modes | 29 |
| Memory Access                        | 29 |
| Calibration                          | 29 |
| SPI Information                      | 30 |
| Applications Information             | 33 |
| Powering the ADMV4801                |    |
| Heat Sink Selection                  |    |
| Performance at Various Power Modes   | 34 |
| Transmit Mode Error Vector Magnitude |    |
| (EVM) Performance                    | 35 |
| Outline Dimensions                   | 36 |
| Ordering Guide                       | 36 |
| Evaluation Boards                    | 36 |
|                                      |    |

# **REVISION HISTORY**

| 3/2022—Revi | sion C: | Initial | Version |
|-------------|---------|---------|---------|
|-------------|---------|---------|---------|

.....

### FUNCTIONAL BLOCK DIAGRAM



Figure 1.

 $VDD1 = VDD2 = VDD3 = VDD4 = VDD5 = VDD6 = VDD7 = VDD8 = VCC_BG_3P3V = VDD_DIG_3P3V = VDD_ADC_3P3V = 3.3 V$ , set SPI values based on the start-up sequence in the AN-2021 Application Note, and case temperature, referenced to top side of package (T<sub>C</sub>), = 25°C, unless otherwise noted.

| Table 1.                                  |                          |      |       |      |         |
|-------------------------------------------|--------------------------|------|-------|------|---------|
| Parameter                                 | Test Conditions/Comments | Min  | Тур   | Мах  | Unit    |
| OPERATING CONDITIONS                      |                          |      |       |      |         |
| RF Range                                  |                          | 24   |       | 29.5 | GHz     |
| Operating Temperature                     |                          | -40  |       | +95  | °C      |
| POWER SUPPLY                              |                          |      |       |      |         |
| Voltage Range                             |                          | 3.15 | 3.3   | 3.45 | V       |
| Transmit Mode                             | 16 channels active       |      |       |      |         |
| VDDx Current                              |                          |      | 1875  |      | mA      |
| VCC_BG_3P3V Current                       |                          |      | 46    |      | mA      |
| VDD_DIG_3P3V Current                      |                          |      | 9     |      | mA      |
| VDD_ADC_3P3V Current                      |                          |      | 17    |      | mA      |
| Receive Mode                              | 16 channels active       |      |       |      |         |
| VDDx Current                              |                          |      | 1020  |      | mA      |
| VCC_BG_3P3V Current                       |                          |      | 46    |      | mA      |
| VDD_DIG_3P3V Current                      |                          |      | 8     |      | mA      |
| VDD_ADC_3P3V Current                      |                          |      | 15    |      | mA      |
| TRANSMITTER AND RECEIVER SECTION          |                          |      |       |      |         |
| Impedance                                 |                          |      | 50    |      | Ω       |
| Number of Channels                        |                          |      | 16    |      |         |
| Phase Accuracy                            | Using 6 bits of control  |      | 5.625 |      | Degrees |
| Gain Variation                            | Due to phase setting     |      | 0.6   | 1    | dB      |
| Phase RMS Error                           |                          |      | 1.5   | 3    | Degrees |
| Phase Variation                           | Due to gain setting      |      | ±2.0  |      | Degrees |
| Gain Flatness                             |                          |      |       |      |         |
| Across 100 MHz Bandwidth                  |                          |      | ±0.13 |      | dB      |
| Across 800 MHz Bandwidth                  |                          |      | ±0.35 |      | dB      |
| Across 3000 MHz Bandwidth                 |                          |      | ±0.7  |      | dB      |
| Gain/Phase Settling Time                  |                          |      | 30    |      | ns      |
| Time Division Duplex (TDD) Switching Time |                          |      |       |      |         |
| Transmitter Off to Receiver On            |                          |      | 120   |      | ns      |
| Receiver Off to Transmitter On            |                          |      | 60    |      | ns      |
| TEMPERATURE SENSOR                        |                          |      |       |      |         |
| Range                                     |                          | -40  |       | +125 | °C      |
| Slope <sup>1</sup>                        |                          |      | 0.93  |      | LSB/°C  |
| Resolution                                |                          |      | 8     |      | Bits    |

<sup>1</sup> Units are in decimal least significant bit (LSB) per degrees Celsius.

## TRANSMITTER SPECIFICATIONS

VDD1 = VDD2 = VDD3 = VDD4 = VDD5 = VDD6 = VDD7 = VDD8 = VCC\_BG\_3P3V = VDD\_DIG\_3P3V = VDD\_ADC\_3P3V = 3.3 V, set SPI values based on start-up sequence in the AN-2021 Application Note, and  $T_c = 25^{\circ}$ C, unless otherwise noted.

Measurements performed in transmit mode, RF amplitude = -20 dBm, DVGA 1 set to maximum gain, and DVGA 2 set to maximum gain, all 16 channels active, unless otherwise noted.

| I abic L |
|----------|
|----------|

| Parameter                         | Test Conditions/Comments  | Min  | Тур Мах | Unit |
|-----------------------------------|---------------------------|------|---------|------|
| TRANSMITTER                       |                           |      |         |      |
| Output P1dB                       |                           | 15   | 17.9    | dBm  |
| Output IP3                        | 100 MHz tone spacing      |      | 23.1    | dBm  |
| Gain                              | Includes splitting losses | 16.5 | 21.4    | dB   |
| Gain Dynamic Range                |                           | 31   | 33.4    | dB   |
| Gain Step                         |                           |      |         |      |
| DVGA 1                            | Using 6 bits of control   |      | 0.5     | dB   |
| DVGA 2                            | Using 5 bits of control   |      | 1.0     | dB   |
| Gain Error                        |                           |      | ±0.1    | dB   |
| Input Return Loss                 |                           |      | -14     | dB   |
| Output Return Loss                |                           |      | -9      | dB   |
| Noise Figure                      |                           |      | 31.1    | dB   |
| Power Consumption per Channel     |                           |      |         |      |
| Nominal Power Mode                |                           |      |         |      |
| At P1dB                           | Output power = 17 dBm     |      | 0.60    | W    |
| Backoff from P1dB                 | Output power = 0 dBm      |      | 0.40    | W    |
| Medium Power Mode                 |                           |      |         |      |
| At P1dB                           | Output power = 15.5 dBm   |      | 0.48    | W    |
| Backoff from P1dB                 | Output power = 0 dBm      |      | 0.32    | W    |
| Low Power Mode                    |                           |      |         |      |
| At P1dB                           | Output power = 14 dBm     |      | 0.36    | W    |
| Backoff from P1dB                 | Output power = 0 dBm      |      | 0.24    | W    |
| POWER DETECTOR                    |                           |      |         |      |
| Output Power Range                |                           |      | -15/+15 | dBm  |
| Power Detector Range <sup>1</sup> |                           |      | 30      | dB   |
| Resolution                        |                           |      | 6       | Bits |

<sup>1</sup> Refer to the AN-2021 Application Note for more details regarding specific ranges that can be programmed via the SPI.

## **RECEIVER SPECIFICATIONS**

VDD1 = VDD2 = VDD3 = VDD4 = VDD5 = VDD6 = VDD7 = VDD8 = VCC\_BG\_3P3V = VDD\_DIG\_3P3V = VDD\_ADC\_3P3V = 3.3 V, set SPI values based on start-up sequence in the AN-2021 Application Note, and  $T_C = 25^{\circ}C$ , unless otherwise noted.

Measurements performed in receive mode, RF amplitude = -30 dBm, DVGA set to maximum gain, all 16 channels active, unless otherwise noted.

| Table 3.                                     |                          |       |       |     |      |
|----------------------------------------------|--------------------------|-------|-------|-----|------|
| Parameter                                    | Test Conditions/Comments | Min   | Тур   | Max | Unit |
| RECEIVER                                     |                          |       |       |     |      |
| Single-Channel Noise Figure                  |                          |       |       |     |      |
| 16 Channels Active, Single Input             |                          |       | 17    |     | dB   |
| 1 Channel Active <sup>1</sup> , Single Input |                          |       | 5     |     | dB   |
| Input P1dB                                   |                          | -22.5 | -21.0 |     | dBm  |
| Input IP3                                    | 100 MHz tone spacing     |       | -13.3 |     | dBm  |
| Electrical Gain(EG) <sup>2</sup>             | 16 channels active       |       | 20.0  |     | dB   |
| Single Channel Gain (SCG)                    | 1 channel active         | 4     | 8.0   |     | dB   |
| Gain Dynamic Range                           |                          |       | 17    |     | dB   |
| Gain Step                                    | Using 6 bits of control  |       | 0.5   |     | dB   |
| Gain Step Error                              |                          |       | ±0.1  |     | dB   |

| Table 3 |
|---------|
|---------|

| Parameter                     | Test Conditions/Comments | Min | Тур  | Max | Unit |
|-------------------------------|--------------------------|-----|------|-----|------|
| Input Return Loss             |                          |     | -15  |     | dB   |
| Output Return Loss            |                          |     | -13  |     | dB   |
| Power Consumption Per Channel |                          |     |      |     |      |
| Nominal Power Mode            |                          |     | 0.22 |     | W    |
| Medium Power Mode             |                          |     | 0.21 |     | W    |
| Low Power Mode                |                          |     | 0.16 |     | W    |

<sup>1</sup> The single channel noise figure is calculated based on the following equations: SCNFM = SCNF1 + 10 × log(M), where SCNFM is the single-channel noise figure measured when M channels are active.

<sup>2</sup> Electrical gain (EG) is calculated based on EG = SCG + SPL, where SCG is the single-channel gain when one channel is active and SPL, the ideal splitter network losses, is represented by 10 × log(N), where N is the number of summations. In the case of the ADMV4801, SPL is 12 due to the 16:1 sum splitter. The EG value is typically used for cascade noise figure and gain calculations. Coherent gain (CG) is calculated based on CG = EG + 10 × log(M), where EG is the electrical gain and M is the number of channels active with in-phase signals.

### SERIAL PORT INTERFACE (SPI)

Refer to the SPI Information section for full details.

#### Table 4. Logic Input and Output Specifications

| Parameter                                                         | Test Conditions/Comments                                             | Min  | Тур | Max  | Unit |
|-------------------------------------------------------------------|----------------------------------------------------------------------|------|-----|------|------|
| LOGIC INPUTS                                                      | CHIP_ADD0 to CHIP_ADD3, SPI_MODE, RST, LOAD, SDIO, CS, SCLK, and TRX |      |     |      |      |
| Input Voltage                                                     |                                                                      |      |     |      |      |
| High (V <sub>IH</sub> )                                           |                                                                      | 1.2  | 1.8 |      | V    |
| Low (V <sub>IL</sub> )                                            |                                                                      |      | 0   | 0.63 | V    |
| High and Low Input Current (I <sub>INH</sub> , I <sub>INL</sub> ) |                                                                      |      | 7   |      | μA   |
| Input Capacitance (C <sub>IN</sub> )                              |                                                                      |      | 0.4 |      | pF   |
| LOGIC OUTPUTS                                                     | CLK_OUT, SDO, and SDIO                                               |      |     |      |      |
| Output Voltage                                                    |                                                                      |      |     |      |      |
| High (V <sub>OH</sub> )                                           | Output high current (I <sub>OH</sub> ) = 8 mA                        | 1.35 |     |      | V    |
| Low (V <sub>OL</sub> )                                            | Output low current (I <sub>OL</sub> ) = 8 mA                         |      |     | 0.45 | V    |

#### Table 5. Timing Specifications

| Parameter                              | Test Conditions/Comments           | Min | Тур | Max   | Unit |
|----------------------------------------|------------------------------------|-----|-----|-------|------|
| Maximum SCLK Rate (t <sub>SCLK</sub> ) |                                    |     |     |       |      |
| SRAM Write                             |                                    |     |     | 61.44 | MHz  |
| SRAM Read                              |                                    |     |     | 61.44 | MHz  |
| Register Write                         |                                    |     |     | 61.44 | MHz  |
| Register Read                          |                                    |     |     | 30.72 | MHz  |
|                                        | With first data bit double clocked |     |     | 61.44 | MHz  |
| Pulse Width                            |                                    |     |     |       |      |
| SCLK Minimum Pulse Width               |                                    |     |     |       |      |
| High (t <sub>HIGH</sub> )              |                                    |     | 4   |       | ns   |
| Low (t <sub>LOW</sub> )                |                                    |     | 4   |       | ns   |
| CS Minimum Pulse Width High            | Between two writes or read         |     | 3   |       | ns   |
| RSTB Minimum Pulse Width Low           |                                    |     | 2.5 |       | ns   |
| LOAD Minimum Pulse Width               |                                    |     |     |       |      |
| High                                   |                                    |     | 5.5 |       | ns   |
| Low                                    |                                    |     | 3.1 |       | ns   |
| Minimum Setup Time                     |                                    |     |     |       |      |

### Table 5. Timing Specifications

| Parameter                                  | Test Conditions/Comments         | Min | Тур | Max | Unit |
|--------------------------------------------|----------------------------------|-----|-----|-----|------|
| CS to SCLK (t <sub>S</sub> )               |                                  |     | 1.0 |     | ns   |
| SDIO to SCLK (t <sub>DS</sub> )            |                                  |     | 1.0 |     | ns   |
| Minimum Hold Time                          |                                  |     |     |     |      |
| SCLK to $\overline{CS}$ (t <sub>H</sub> )  | Falling SCLK edge; see Figure 76 |     | 0.8 |     | ns   |
| SCLK to SDIO (t <sub>DH</sub> )            |                                  |     | 2.8 |     | ns   |
| SDO                                        |                                  |     |     |     |      |
| Data Valid, SDO to SCLK (t <sub>DV</sub> ) | Falling SCLK edge; see Figure 77 |     | 6.0 |     | ns   |
| Rise Time                                  | 10%/90%                          |     | 2.0 |     | ns   |
| Fall Time                                  | 90%/10%                          |     | 2.6 |     | ns   |

## **ABSOLUTE MAXIMUM RATINGS**

#### Table 6.

| Parameter                                                  | Rating                    |
|------------------------------------------------------------|---------------------------|
| Supply Voltage                                             |                           |
| VDD1 to VDD8, VDD_DIG_3P3V, VCC_BG_3P3V,<br>VDD_ADC_3P3V   | 3.6 V                     |
| Digital Input/Output (I/O) Voltages                        |                           |
| Logic Input Low                                            | 0.63 V                    |
| Logic Input High                                           | 1.95 V                    |
| RF Input Power                                             | 0 dBm                     |
| Maximum Junction Temperature                               | 125°C                     |
| Maximum Power Dissipation <sup>1</sup>                     | 25 W                      |
| Lifetime at Maximum Junction Temperature (T <sub>J</sub> ) | 1 × 10 <sup>6</sup> hours |
| Operating Case Temperature Range                           | -40°C to +95°C            |
| Storage Temperature Range                                  | −55°C to +150°C           |
| Lead Temperature (Soldering 60 sec)                        | 260°C                     |
| Moisture Sensitivity Level (MSL) Rating <sup>2</sup>       | MSL3                      |
| Top Side Force Ratings                                     |                           |
| One Time Maximum                                           | 5.44 kgf                  |
| Constant                                                   | 1 kgf                     |
| Electrostatic Discharge (ESD) Sensitivity                  |                           |
| Human Body Model (HBM)                                     | 3.5 kV                    |
| Field Induced Charged Device Model (FICDM)                 | 750 V                     |

 $^1~$  The maximum power dissipation is a theoretical number calculated by (T\_J – 95°C)/ $\theta_{JC~TOP}.$ 

<sup>2</sup> Based on IPC/JEDEC J-STD-20 MSL classifications.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

 $\theta_{JA}$  is the natural convection junction to ambient thermal resistance measured in a one cubic foot sealed enclosure.  $\theta_{JC}$  is the junction to case thermal resistance.

Only use  $\theta_{JA}$  and  $\theta_{JC}$  to compare the thermal performance of different packages when all test conditions listed are similar to JEDEC specifications. Otherwise, use  $\Psi_{JT}$  and  $\Psi_{JB}$  to calculate the device junction temperature using the following equations:

$$T_J = \left(P \times \Psi_{JT}\right) + T_{TOP} \tag{1}$$

where:

 $T_{TOP}$  is package top temperature (°C).  $T_{TOP}$  is measured at the top center of the package.

 $\Psi_{JT}$  is the junction to top thermal characterization number.

P is the total power dissipation in the chip (W).

$$T_J = \left(P \times \Psi_{JB}\right) + T_{BOARD} \tag{2}$$

where:

 $T_{BOARD}$  is the board temperature measured on the midpoint of the longest side of the package no more than 1 mm from the edge of the package body (°C).

 $\Psi_{JB}$  is the junction to board thermal characterization number. *P* is the total power dissipation in the chip (W).

As stated in JEDEC51-12, only use Equation 1 and Equation 2 when no heat sink or heat spreader is present. When a heat sink or heat spreader is added, use  $\theta_{JC_TOP}$  to estimate or calculate the junction temperature. The preferred heat sink or heat spreader placement for this device is to contact the topside of the exposed pad of the device to the heat sink along with an appropriate thermal grease to efficiently reduce the junction temperature of the device.

| Table 7. | Thermal | Resistance |
|----------|---------|------------|
|          |         |            |

| Package Type <sup>1</sup> | $\theta_{JA}^2$ | $\theta_{\text{JC}_{\text{TOP}}^3}$ | $\Psi_{JT}{}^4$ | Ψ <sub>JB</sub> <sup>5</sup> | Unit |
|---------------------------|-----------------|-------------------------------------|-----------------|------------------------------|------|
| CC-72-3                   |                 |                                     |                 |                              |      |
| Transmit Mode             | 16.0            | 0.9                                 | 1.3             | 2.7                          | °C/W |
| Receive Mode              | 17.3            | 1.5                                 | 1.9             | 3.2                          | °C/W |

<sup>1</sup> The thermal resistance values specified in Table 7 are simulated based on JEDEC specifications, unless specified otherwise, and must be used in compliance with JESD51-12.

- $^2~\theta_{JA}$  is the junction to ambient thermal resistance in a natural convection, JEDEC environment.
- <sup>3</sup>  $\theta_{JC TOP}$  is the junction to case (top) JEDEC thermal resistance.
- $^4$   $\Psi_{JT}$  is the junction to top JEDEC thermal characterization parameter.
- $^5~\Psi_{JB}$  is the junction to board JEDEC thermal characterization parameter.

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

#### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration

#### Table 8. Pin Function Descriptions

| Pin No.                                                                                                  | Mnemonic    | Description                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------------------------------------------------------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                                                                                        | VDD1        | 3.3 V Power Supply for the RF Signal Paths. Place a 10 $\mu$ F shunt capacitor in series with a 6.04 $\Omega$ resistor to ground.<br>Then, place a 1 $\mu$ F shunt capacitor in series with a 6.04 $\Omega$ resistor to ground, and then a shunt 0.15 $\mu$ F capacitor in series with a 1.5 $\Omega$ resistor to ground, as close as possible to this pin. Refer to the ADMV4801-EVALZ user guide for component placement. |
| 2                                                                                                        | CHIP_ADD1   | Chip Select Address Bit 1 Input (1.8V CMOS Logic). Together with CHIP_ADD0, CHIP_ADD2, and CHIP_ADD3, this pin selects one of 16 devices to accept serial instructions and data. Under normal operating conditions, connect this pin to GND.                                                                                                                                                                                |
| 3                                                                                                        | VDD2        | 3.3 V Power Supply for the RF Signal Paths. Place a 10 $\mu$ F shunt capacitor in series with a 6.04 $\Omega$ resistor to ground.<br>Then, place a 1 $\mu$ F shunt capacitor in series with a 6.04 $\Omega$ resistor to ground, and then a shunt 0.15 $\mu$ F capacitor in series with a 1.5 $\Omega$ resistor to ground, as close as possible to this pin. Refer to the ADMV4801-EVALZ user guide for component placement. |
| 4                                                                                                        | R_EXT2      | On-Chip LDO Circuit Connection. This pin requires a 1.1 k $\Omega$ series, <1%, high precision resistor connected to ground.                                                                                                                                                                                                                                                                                                |
| 5                                                                                                        | VCC_BG_3P3V | 3.3 V Power Supply for VGA Chip Band Gap Circuit. Place a 10 $\mu$ F shunt capacitor to ground. Then, place a 0.01 $\mu$ F shunt capacitor to ground, and then a shunt 100 pF capacitor to ground, as close as possible to this pin. Refer to the ADMV4801-EVALZ user guide for component placement.                                                                                                                        |
| 6                                                                                                        | R_EXT1      | On-Chip LDO Circuit Connection. This pin requires a 1.1 k $\Omega$ series, <1%, high precision resistor connected to ground.                                                                                                                                                                                                                                                                                                |
| 7 to 10, 12, 13, 19, 21,<br>23, 25, 27, 29, 31, 33, 35,<br>36, 55, 56, 58, 60, 62, 64,<br>66, 68, 70, 72 | GND         | Ground. Tie all ground pins and grounds together to a low impedance plane on the PCB.                                                                                                                                                                                                                                                                                                                                       |
| 11                                                                                                       | RFC         | Common RF Input or Output. This pin is internally dc-coupled to GND and matches to 50 $\Omega$ , single-ended.                                                                                                                                                                                                                                                                                                              |
| 14                                                                                                       | SPI_MODE    | Standard Analog Devices, Inc., SPI Mode Select Pin. Set this pin to logic low for standard Analog Devices SPI mode operation. For more information regarding the various SPI modes, refer to the AN-2021 Application Note.                                                                                                                                                                                                  |
| 15                                                                                                       | RST         | SPI Reset is an Active Low Interface. Connect this pin to logic high for normal operation. The SPI logic is 1.8 V.                                                                                                                                                                                                                                                                                                          |
| 16                                                                                                       | VDD6        | 3.3 V Power Supply for the RF Signal Paths. Place a 10 $\mu$ F shunt capacitor in series with a 6.04 $\Omega$ resistor to ground.<br>Then, place a 1 $\mu$ F shunt capacitor in series with a 6.04 $\Omega$ resistor to ground, and then a shunt 0.15 $\mu$ F capacitor in series with a 1.5 $\Omega$ resistor to ground, as close as possible to this pin. Refer to the ADMV4801-EVALZ user guide for component placement. |

### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

#### Table 8. Pin Function Descriptions

| Pin No. | Mnemonic     | Description                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17      | CHIP_ADD0    | Chip Select Address Bit 0 Input (1.8 V CMOS Logic). Together with CHIP_ADD1, CHIP_ADD2, and CHIP_ADD3, this pin selects one of 16 devices to accept serial instructions and data. Under normal operating conditions, connect this pin to GND.                                                                                                                                                                               |
| 18      | VDD5         | 3.3 V Power Supply for the RF Signal Paths. Place a 10 $\mu$ F shunt capacitor in series with a 6.04 $\Omega$ resistor to ground.<br>Then, place a 1 $\mu$ F shunt capacitor in series with a 6.04 $\Omega$ resistor to ground, and then a shunt 0.15 $\mu$ F capacitor in series with a 1.5 $\Omega$ resistor to ground, as close as possible to this pin. Refer to the ADMV4801-EVALZ user guide for component placement. |
| 20      | RF_TRX_CH15  | Antenna Connection for Channel 15 Input or Output in Either Receive or Transmit Mode. This pin is dc-coupled and matched to 50 $\Omega$ , single-ended.                                                                                                                                                                                                                                                                     |
| 22      | RF_TRX_CH14  | Antenna Connection for Channel 14 Input or Output in Either Receive or Transmit Mode. This pin is dc-coupled and matched to 50 $\Omega$ , single-ended.                                                                                                                                                                                                                                                                     |
| 24      | RF_TRX_CH13  | Antenna Connection for Channel 13 Input or Output in Either Receive or Transmit Mode. This pin is dc-coupled and matched to 50 $\Omega$ , single-ended.                                                                                                                                                                                                                                                                     |
| 26      | RF_TRX_CH12  | Antenna Connection for Channel 12 Input or Output in Either Receive or Transmit Mode. This pin is dc-coupled and matched to 50 $\Omega$ , single-ended.                                                                                                                                                                                                                                                                     |
| 28      | RF_TRX_CH11  | Antenna Connection for Channel 11 Input or Output in Either Receive or Transmit Mode. This pin is dc-coupled and matched to 50 $\Omega$ , single-ended.                                                                                                                                                                                                                                                                     |
| 30      | RF_TRX_CH10  | Antenna Connection for Channel 10 Input or Output in Either Receive or Transmit Mode. This pin is dc-coupled and matched to 50 $\Omega$ , single-ended.                                                                                                                                                                                                                                                                     |
| 32      | RF_TRX_CH9   | Antenna Connection for Channel 9 Input or Output in Either Receive or Transmit Mode. This pin is dc-coupled and matched to 50 $\Omega$ , single-ended.                                                                                                                                                                                                                                                                      |
| 34      | RF_TRX_CH8   | Antenna Connection for Channel 8 Input or Output in Either Receive or Transmit Mode. This pin is dc-coupled and matched to 50 $\Omega$ , single-ended.                                                                                                                                                                                                                                                                      |
| 37      | VDD7         | 3.3 V Power Supply for the RF Signal Paths. Place a 10 $\mu$ F shunt capacitor in series with a 6.04 $\Omega$ resistor to ground.<br>Then, place a 1 $\mu$ F shunt capacitor in series with a 6.04 $\Omega$ resistor to ground, and then a shunt 0.15 $\mu$ F capacitor in series with a 1.5 $\Omega$ resistor to ground, as close as possible to this pin. Refer to the ADMV4801-EVALZ user guide for component placement. |
| 38      | CHIP_ADD2    | Chip Select Address Bit 2 Input (1.8V CMOS Logic). Together with CHIP_ADD0, CHIP_ADD1, and CHIP_ADD3, this pin selects one of 16 devices to accept serial instructions and data. Under normal operating conditions, connect this pin to GND.                                                                                                                                                                                |
| 39      | VDD8         | 3.3 V Power Supply for the RF Signal Paths. Place a 10 $\mu$ F shunt capacitor in series with a 6.04 $\Omega$ resistor to ground.<br>Then, place a 1 $\mu$ F shunt capacitor in series with a 6.04 $\Omega$ resistor to ground, and then a shunt 0.15 $\mu$ F capacitor in series with a 1.5 $\Omega$ resistor to ground, as close as possible to this pin. Refer to the ADMV4801-EVALZ user guide for component placement. |
| 40      | LOAD         | Transmitter and Receiver Registers Load Input (1.8 V CMOS Logic) for All 16 Channels. Transitioning this pin from a logic low to a logic high three times causes contents in the transmitter and receiver channel holding registers to transfer to the working registers.                                                                                                                                                   |
| 41      | C_EXT3       | On-Chip 1.8 V Reference LDO Circuit Decoupling Pin Connection. This pin requires a series 3.3 $\mu$ F capacitor in series with a 1.5 $\Omega$ resistor connected to ground. The voltage measured from this                                                                                                                                                                                                                  |
| 42      | VDD_DIG_3P3V | 3.3 V Power Supply for the LDO Circuit for Digital Circuitry. Place a 10 μF shunt capacitor to ground. Then, place a 0.01 μF shunt capacitor to ground, and then a 100 pF shunt capacitor                                                                                                                                                                                                                                   |
| 43      | C_EXT2       | to ground as close as possible to this pin. Refer to the ADMV4801-EVALZ user guide for component placement.<br>On-Chip 1.8 V Reference LDO Circuit Decoupling Pin Connection. This pin requires a series 3.3 μF capacitor in series with a 1.5 Ω resistor connected to ground. The voltage measured from this pin to ground is 1.8 V.                                                                                       |
| 44      | CLK OUT      | SPI Clock Output (1.8 V CMOS Logic). Under normal operating conditions, connect this pin to GND.                                                                                                                                                                                                                                                                                                                            |
| 45      | SDO          | SPI Serial Data Output (1.8 V CMOS Logic).                                                                                                                                                                                                                                                                                                                                                                                  |
| 46      | SDIO         | SPI Serial Data Input/Output (1.8 V CMOS Logic). In 4-wire SPI mode, this pin is an SPI serial data input. In 3-wire SPI mode, this pin is an SPI serial data input/output.                                                                                                                                                                                                                                                 |
| 47      | CS           | SPI Chip Select Input (1.8 V CMOS Logic). Serial communication is enabled when $\overline{CS}$ is set to logic low. When $\overline{CS}$ is set to logic high at the end of the serial data command, the data written to the register address is given in the command. For more information regarding using $\overline{CS}$ in the various SPI modes, refer to the AN-2021 Application Note.                                |

### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

#### Table 8. Pin Function Descriptions

| Pin No. | Mnemonic        | Description                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 48      | SCLK            | SPI Serial Clock Input (1.8 V CMOS Logic). In write mode, data is sampled on the rising edge of SCLK. During a read cycle, output data changes at the falling edge of SCLK.                                                                                                                                                                                                                                                 |
| 49      | VDD_ADC_3P3V    | 3.3 V Power Supply for the LDO Circuit for Digital Circuitry. Place a 10 $\mu$ F shunt capacitor to ground. Then, place a 0.01 $\mu$ F shunt capacitor to ground, and then a 100 pF shunt capacitor to ground as close as possible to this pin. Refer to the ADMV4801-EVALZ user guide for component placement.                                                                                                             |
| 50      | C_EXT1          | On-Chip 1.8 V Reference LDO Circuit Decoupling Pin Connection. This pin requires a series 3.3 $\mu$ F capacitor in series with a 1.5 $\Omega$ resistor connected to ground. The voltage measured from this pin to ground is 1.8 V.                                                                                                                                                                                          |
| 51      | TRX             | Transmit and Receive Mode Select Input for TDD Operation (1.8 V CMOS Logic). A rising edge of an input signal transitions the mode from receive to transmit mode. A falling edge of an input signal transitions the mode from transmit to receive. On startup, set this pin to logic low to ensure that the ADMV4801 starts up in receive mode.                                                                             |
| 52      | VDD4            | 3.3 V Power Supply for the RF Signal Paths. Place a 10 $\mu$ F shunt capacitor in series with a 6.04 $\Omega$ resistor to ground.<br>Then, place a 1 $\mu$ F shunt capacitor in series with a 6.04 $\Omega$ resistor to ground, and then a shunt 0.15 $\mu$ F capacitor in series with a 1.5 $\Omega$ resistor to ground, as close as possible to this pin. Refer to the ADMV4801-EVALZ user guide for component placement. |
| 53      | CHIP_ADD3       | Chip Select Address Bit 2 Input (1.8V CMOS Logic). Together with CHIP_ADD0, CHIP_ADD1, and CHIP_ADD2, this pin selects one of 16 devices to accept serial instructions and data. Under normal operating conditions, connect this pin to GND.                                                                                                                                                                                |
| 54      | VDD3            | 3.3 V Power Supply for the RF Signal Paths. Place a 10 $\mu$ F shunt capacitor in series with a 6.04 $\Omega$ resistor to ground.<br>Then, place a 1 $\mu$ F shunt capacitor in series with a 6.04 $\Omega$ resistor to ground, and then a shunt 0.15 $\mu$ F capacitor in series with a 1.5 $\Omega$ resistor to ground, as close as possible to this pin. Refer to the ADMV4801-EVALZ user guide for component placement. |
| 57      | RF_TRX_CH0      | Antenna Connection for Channel 0 Input or Output in Either Receive or Transmit Mode. This pin is dc-coupled and matched to 50 $\Omega$ , single-ended.                                                                                                                                                                                                                                                                      |
| 59      | RF_TRX_CH1      | Antenna Connection for Channel 1 Input or Output in Either Receive or Transmit Mode. This pin is dc-coupled and matched to 50 $\Omega$ , single-ended.                                                                                                                                                                                                                                                                      |
| 61      | RF_TRX_CH2      | Antenna Connection for Channel 2 Input or Output in Either Receive or Transmit Mode. This pin is dc-coupled and matched to 50 $\Omega$ , single-ended.                                                                                                                                                                                                                                                                      |
| 63      | RF_TRX_CH3      | Antenna Connection for Channel 3 Input or Output in Either Receive or Transmit Mode. This pin is dc-coupled and matched to 50 $\Omega$ , single-ended.                                                                                                                                                                                                                                                                      |
| 65      | RF_TRX_CH4      | Antenna Connection for Channel 4 Input or Output in Either Receive or Transmit Mode. This pin is dc-coupled and matched to 50 $\Omega$ , single-ended.                                                                                                                                                                                                                                                                      |
| 67      | RF_TRX_CH5      | Antenna Connection for Channel 5 Input or Output in Either Receive or Transmit Mode. This pin is dc-coupled and matched to 50 $\Omega$ , single-ended.                                                                                                                                                                                                                                                                      |
| 69      | RF_TRX_CH6      | Antenna Connection for Channel 6 Input or Output in Either Receive or Transmit Mode. This pin is dc-coupled and matched to 50 $\Omega$ , single-ended.                                                                                                                                                                                                                                                                      |
| 71      | RF_TRX_CH7      | Antenna Connection for Channel 7 Input or Output in Either Receive or Transmit Mode. This pin is dc-coupled and matched to 50 $\Omega$ , single-ended.                                                                                                                                                                                                                                                                      |
|         | EPAD (backside) | Exposed Pad. Connect the exposed pad and all GND connections to a low impedance ground plane on the PCB.                                                                                                                                                                                                                                                                                                                    |

#### TRANSMIT MODE

VDD1 to VDD8 = VCC\_BG\_3P3V = VDD\_DIG\_3P3V = VDD\_ADC\_3P3V = 3.3 V, set SPI values based on start-up sequence described in the AN-2021 Application Note,  $T_C = 25^{\circ}C$ , RF amplitude = -20 dBm, DVGA 1 set to maximum gain, and DVGA 2 set to maximum gain, unless otherwise noted.



Figure 3. RF to Single Transmitter Channel Gain vs. Frequency at Various Temperatures at Maximum Gain



Figure 4. RF to Single Transmitter Channel Gain vs. Frequency at Various Supply Voltages at Maximum Gain



Figure 5. RF to Single Channel Transmitter Gain and Return Loss vs. Frequency at Maximum Gain



Figure 6. RF to Single Transmitter Channel Gain vs. Frequency at Various DVGA 1 Settings from 0 to 35



Figure 7. RF to Single Transmitter Channel Gain vs. Frequency at Various DVGA 2 Settings from 0 to 17



Figure 8. RF to Single Transmitter Channel Gain vs. DVGA 1 Setting from 0 to 35 over Various Temperatures at 27 GHz



Figure 9. RF to Single Transmitter Channel Gain vs. DVGA 2 Setting from 0 to 17 over Various Temperatures at 27 GHz



Figure 10. RF to Single Transmitter Channel DVGA1 Gain Step vs. DVGA 1 Setting from 0 to 35 over Various Temperatures at 27 GHz



Figure 11. RF to Single Transmitter Channel DVGA 2 Gain Step vs. DVGA 2 Setting from 0 to 17 over Various Temperatures at 27 GHz



Figure 12. RF to Single Transmitter Channel Gain Drift vs. Phase Setting from 0 to 360 Degrees over Temperature at 27 GHz, Set to Maximum Gain



Figure 13. RF to Single Transmitter Channel Phase Shift vs. Phase Setting from 0 to 360 Degrees over Various Temperatures at 27 GHz, Set to Maximum Gain



Figure 14. RF to Single Transmitter Channel Phase Drift vs. DVGA 1 and DVGA 2 Setting from 0 to 35 and 0 to 17, over Various Temperatures at 27 GHz



Figure 15. RF to Single Transmitter Channel Phase Step vs. Phase Setting from 0 to 360 over Various Temperatures at 27 GHz, Set to Maximum Gain, Nominal Step 5.625 Degrees



Figure 16. RF to Single Channel Transmitter Phase Error vs. Frequency for Peak, Average, and RMS Error



Figure 17. RF to Single Transmitter Channel to Channel Phase Delta vs. Frequency at Maximum Gain



Figure 18. RF to Single Transmitter Channel to Channel Gain Delta vs. Frequency at Maximum Gain



Figure 19. RF to Single Transmitter Channel Output P1dB vs. Frequency at Various Temperatures at Maximum Gain



Figure 20. RF to Single Transmitter Channel Output P1dB vs. Frequency at Various Supply Voltages at Maximum Gain



Figure 21. 16-Channel Transmitter Power Consumption vs. Output Power per Channel at Maximum Gain



Figure 22. RF to Single Transmitter Channel Output IP3 (OIP3) vs. Frequency at Various Temperatures at Maximum Gain



Figure 23. RF to Single Transmitter Channel OIP3 vs. Frequency at Various Supply Voltages at Maximum Gain



Figure 24. RF to Single Transmitter Channel OIP3 vs. DVGA 1 Setting from 0 to 35 over Various Temperatures at 27 GHz



Figure 25. RF to Single Transmitter Channel OIP3 vs. DVGA 2 Setting from 0 to 17 over Various Temperatures at 27 GHz



Figure 26. RF to Single Transmitter Channel Noise Figure vs. Frequency at Various Temperatures at Maximum Gain



Figure 27. RF to Single Transmitter Channel Noise Figure vs. Frequency at Various Supply Voltages at Maximum Gain



Figure 28. RF to Single Transmitter Channel Noise Figure vs. DVGA 1 Setting from 0 to 35 over Various Temperatures at 27 GHz



Figure 29. RF to Single Transmitter Channel Noise Figure vs. DVGA 2 Setting from 0 to 17 over Various Temperatures at 27 GHz

#### POWER DETECTOR PERFORMANCE

VDD1 to VDD8 = VCC\_BG\_3P3V = VDD\_DIG\_3P3V = VDD\_ADC\_3P3V = 3.3 V, set SPI values based on start-up sequence described in the AN-2021 Application Note,  $T_C = 25^{\circ}$ C, RF amplitude = -20 dBm, DVGA 1 set to maximum gain, and DVGA 2 set to maximum gain, unless otherwise noted. Detector range settings are written to Register 0x027, Bits[6:0].



Figure 30. Single Transmitter Channel Power Detector Readback vs. Output Power at Various Temperatures at 27 GHz, Set to Maximum Gain, Detector Range Set to 0x02



Figure 31. Single Transmitter Channel Power Detector Readback vs. Output Power at Various Detector Range Settings at 27 GHz, Set to Maximum Gain



Figure 32. Single Transmitter Channel Power Detector Readback vs. Frequency at Various Detector Range Settings at 27 GHz, Set to Maximum Gain, Input Power = 5 dBm

## RECEIVER TO TRANSMITTER SWITCHING SPEED AND AMPLITUDE/PHASE SETTLING TIME

VDD1 to VDD8 = VCC\_BG\_3P3V = VDD\_DIG\_3P3V = VDD\_ADC\_3P3V = 3.3 V, set SPI values based on start-up sequence described in the AN-2021 Application Note,  $T_C = 25^{\circ}$ C, RF amplitude = -20 dBm, DVGA 1 set to maximum gain, and DVGA 2 set to maximum gain, unless otherwise noted.



Figure 33. Receiver to Transmitter Mode Switching Time







Figure 35. Phase Settling Time

#### **Transmitter Reverse Isolation Performance**

VDD1 = VDD2 = VDD3 = VDD4 = VDD5 = VDD6 = VDD7 = VDD8 = VCC\_BG\_3P3V = VDD\_DIG\_3P3V = VDD\_ADC\_3P3V = 3.3 V, set SPI values based on start-up sequence in the AN-2021 Application Note, and  $T_C = 25^{\circ}C$ , unless otherwise noted. Measurements performed in receive mode, RF amplitude = -30 dBm, DVGA set to maximum gain, unless otherwise noted.



Figure 36. Transmitter Reverse Isolation (TX0, TX1, and TX2) vs. Frequency



Figure 37. Transmitter Reverse Isolation (TX2, TX3, and TX4) vs. Frequency



Figure 38. Transmitter Reverse Isolation (TX4, TX5, TX6, and TX7) vs. Frequency



Figure 39. Transmitter Reverse Isolation (TX8, TX9, and TX10) vs. Frequency



Figure 40. Transmitter Reverse Isolation (TX10, TX11, and TX12) vs. Frequency



Figure 41. Transmitter Reverse Isolation (TX12, TX13, TX14, and TX15) vs. Frequency

#### **RECEIVE MODE**

VDD1 to VDD8 = VCC\_BG\_3P3V = VDD\_DIG\_3P3V = VDD\_ADC\_3P3V = 3.3 V, set SPI values based on start-up sequence in the AN-2021 Application Note,  $T_c = 25^{\circ}C$ , RF amplitude = -30 dBm, and DVGA set to maximum gain, unless otherwise noted.



Figure 42. Single Receiver Channel to RF Gain vs. Frequency at Various Temperatures at Maximum Gain



Figure 43. Single Channel Receiver to RF Gain and Return Loss vs. Frequency at Maximum Gain



Figure 44. Single Receiver Channel to RF Gain vs. Frequency at Various Supply Voltages at Maximum Gain



Figure 45. Single Receiver Channel to RF Gain vs. Frequency at Various DVGA Settings from 0 to 35



Figure 46. Single Receiver Channel to RF Gain vs. DVGA Setting from 0 to 35 over Various Temperatures at 27 GHz



Figure 47. Single Receiver Channel to RF DVGA Step vs. DVGA Setting from 0 to 35 over Various Temperatures at 27 GHz



Figure 48. Single Receiver Channel to RF Gain Drift vs. Phase Setting from 0 to 360 Degrees over Temperature at 27 GHz, Set to Maximum Gain



Figure 49. Single Receiver Channel to RF Phase Shift vs. Phase Setting from 0 to 360 Degrees over Various Temperatures at 27 GHz, Set to Maximum Gain



Figure 50. Single Receiver Channel to RF Phase Drift Setting from 0 to 35 over Various Temperatures at 27 GHz



Figure 51. Single Receiver Channel to RF Phase Step vs. Phase Setting from 0 to 360 over Various Temperatures at 27 GHz, Set to Maximum Gain, Nominal Step = 5.625 Degrees



Figure 52. Single Receiver Channel to RF Phase Error vs. frequency for Peak, Average, and RMS Error



Figure 53. Single Receiver Channel to RF to Channel Phase Delta Frequency at Maximum Gain



Figure 54. Single Receiver Channel to RF to Channel Gain Delta vs. Frequency at Maximum Gain



Figure 55. Single Receiver Channel to RF Noise Figure vs. Frequency at Various Temperatures at Maximum Gain, All 16 Channels Active



Figure 56. Single Receiver Channel to RF Noise Figure vs. Frequency at Various Supply Voltages at Maximum Gain, All 16 Channels Active



Figure 57. Single Receiver Channel to RF Noise Figure vs. DVGA Setting from 0 to 35 over Various Temperatures at 27 GHz, All 16 Channels Active



Figure 58. Single Receiver Channel to RF Input IP3 (IIP3) vs. Frequency at Various Temperatures at Maximum Gain



Figure 59. Single Receiver Channel to RF IIP3 vs. Frequency at Various Supply Voltages at Maximum Gain



Figure 60. Single Receiver Channel to RF IIP3 vs. DVGA Setting from 0 to 35 over Various Temperatures at 27 GHz



Figure 61. Single Receiver Channel to RF Input P1dB vs. Frequency at Various Temperatures at Maximum Gain



Figure 62. Single Receiver Channel to RF Input P1dB vs. Frequency at Various Supply Voltages at Maximum Gain

## TRANSMITTER TO RECEIVER SWITCHING SPEED AND AMPLITUDE/PHASE SETTLING TIME

VDD1 to VDD8 = VCC\_BG\_3P3V = VDD\_DIG\_3P3V = VDD\_ADC\_3P3V = 3.3 V, set SPI values based on start-up sequence in the AN-2021 Application Note,  $T_c = 25^{\circ}C$ , RF amplitude = -30 dBm, and DVGA set to maximum gain, unless otherwise noted.



Figure 63. Transmitter to Receiver Mode Switching Time







Figure 65. Phase Settling Time

#### **Receiver Reverse Isolation Performance**

VDD1 = VDD2 = VDD3 = VDD4 = VDD5 = VDD6 = VDD7 = VDD8 = VCC\_BG\_3P3V = VDD\_DIG\_3P3V = VDD\_ADC\_3P3V = 3.3 V, set SPI values based on start-up sequence in the AN-2021 Application Note, and  $T_C = 25^{\circ}C$ , unless otherwise noted. Measurements performed in receive mode, RF amplitude = -30 dBm, DVGA set to maximum gain, unless otherwise noted.



Figure 66. Receiver Reverse Isolation (RX0, RX1, and RX2) vs. Frequency



Figure 67. Receiver Reverse Isolation (RX4, RX5, RX6, and RX7) vs. Frequency



Figure 68. Receiver Reverse Isolation (RX10, RX11, and RX12) vs. Frequency



Figure 69. Receiver Reverse Isolation (RX2, RX3, and RX4) vs. Frequency



Figure 70. Receiver Reverse Isolation (RX8, RX9, and RX10) vs. Frequency



Figure 71. Receiver Reverse Isolation (RX12, RX13, RX14, and RX15) vs. Frequency

The ADMV4801 is a highly integrated beamformer optimized for mmW 5G applications. The device operates in the 24 GHz to 29.5 GHz frequency range. See Figure 1 for a functional block diagram of the device. The ADMV4801 features 16 independent transmit and receive channels and supports single polarization oriented by an input/output RF pin (RFC) and 16 transmit or receive paths.

# RECOMMENDED GAIN/PHASE COEFFICIENT INITIALIZATION

There are two methods for setting the gain and phase of the individual channels selected to provide efficient start-up time with minimal overhead based on the use case. One method is to use the beam pointer register, Registers 0x081 This register recalls user defined beam positions from the static random access memory (SRAM). The beam pointer loads the beam steering values to the 16 channels. The LOAD pin is toggled three times to write the gain and phase setting from the memory to the selected channels. The load feature ensures the phase and gain settings are applied to selected channels at the same time.

Optional bypass mode can be used to bypass the beam pointer mode. This mode allows users to configure and debug the phase and gain settings for each channel before implementing beam pointer mode. The user can change and apply gain and phase directly to each individual channel using the channel phase and gain SRAM, common gain SRAM and TRX SRAM. The LOAD pin is toggled three times to write the gain and phase setting from the memory to the selected channels. The load feature ensures that the phase and gain settings are applied to selected channels at the same time. Refer to the AN-2021 Application Note for detailed information.

## **RF SIGNAL PATH**

The primary function of the chip is to accurately set the relative phase and gain of each channel such that the signals coherently add in the desired direction. The individual element gain control can compensate for many impairments presented to the chip in normal operation. Such impairments include temperature variation, chip to chip or channel to channel variation, supporting external circuitry variation for phase and gain, and the ability to enable tapering for the beam to achieve low-side lobe levels.

All 16 channel signal paths are identical to provide symmetrical performance between channels, which reduces the amount of phase and amplitude calibration to allow TDD operation. As shown in Figure 73, each transmit channel includes a common DVGA (DVGA 2), an in phase and quadrature vector modulator (I/Q VM), a channel DVGA (DVGA 1), a power amplifier, a power detector, and two single-pole, double throw (SPDT) switches. Each receive channel includes a low noise amplifier (LNA), an I/Q VM, a channel DVGA, and two SPDT switches. The switches select between transmit and receive paths. These paths connect the RF signal paths to the corresponding package I/O, and from the passive 16 channels to one combining and splitting network.

## PHASE AND GAIN CONTROL

Phase control is implemented using an I/Q VM architecture, as shown in Figure 72. The incoming signal is split in equal amplitude, in-phase and quadrature (I and Q) signals that are amplified independently by two identical, biphase VGAs and summed at the output to generate the required phase shift. Each VGA is controlled by 7 independent bits, 6 bits for amplitude control and one bit for polarity control, for a total of 14 bits per phase shifter. The vector modulator output voltage amplitude ( $V_{OUT}$ ) and phase shift ( $\Phi$ ) are given by the following equations:

$$V_{OUT} = \sqrt{V_Q^2 + V_I^2}$$
$$\Phi = \arctan \frac{V_Q}{V_I}$$

where:

 $V_Q$  is the output voltage of the Q channel VGA.  $V_I$  is the output voltage of the I channel VGA.



Figure 72. I/Q Vector Modulator Phase Shift Block Diagram



Figure 73. Transmit and Receive Channel Functional Block Diagram

When evaluating the arctangent function, the proper phase quadrant must be selected. The signs of  $V_I$  and  $V_Q$  determine the phase quadrant according to the following parameters:

- ▶ If  $V_I$  and  $V_Q$  are both negative, the phase shift is between 0° and 90°.
- If V<sub>I</sub> is positive and V<sub>Q</sub> is negative, the phase shift is between 90° and 180°.
- If V<sub>I</sub> and V<sub>Q</sub> are both positive, the phase shift is between 180° and 270°.
- ▶ If V<sub>1</sub> is negative and V<sub>Q</sub> is positive, the phase shift is between 270° and 360°.



Figure 74. Vector Gain Representation

In general, select the V<sub>I</sub> and V<sub>Q</sub> values to give the desired phase shift while minimizing the variation in the V<sub>OUT</sub> (gain). However, allowing some amplitude variation may result in finer phase step resolution and/or lower phase errors.

Refer to the AN-2021 Application Note for detailed information for phase control and features.

If the values given in the AN-2021 Application Note are used for the I and Q VGAs, the DVGAs in either the transmit or receive signal path execute gain control.

In the transmit signal path, there are two independent DVGAs to control the gain. The flexible, on-chip SPI control of each DVGA allows different options for the control of the dynamic range of each DVGA, based on system requirements. The DVGAs can be programmed to control the channel gain for each transmit channel, and the common gain to allow all channels to be set together. The common gain is added directly to the output of the channel gain. Set a common gain offset independently for each transmit channel by using Register 0x2B, Bits[6:1]. Each DVGA allows a typical dynamic range of 17 dB, totalling 34 dB of total dynamic range for the transmit signal path. The step resolution of common gain is 1.0 dB, while channel gain settings while DVGA 2 by common gain settings. This could be swapped by setting Register 0x2B, Bit 0 to 1. Refer to the AN-2021 Application Note for detailed information.

In the receive signal path, there is a single DVGA for gain control. This DVGA can be programmed independently to control the gain of each of the 16 receive channels. The DVGA allows a typical dynamic range of 17 dB for the receive signal path. The DVGA digital step resolution is 0.5 dB. The DVGA is controlled by channel gain settings. Each of the 16 receive channels has independent control of the DVGA settings.

Refer to the AN-2021 Application Note for detailed information for gain control and features.

## TRANSMIT AND RECEIVE CONTROL

Transitioning from transmit mode to receive mode, or from receive mode to transmit mode, is a key operating condition for a TDD phased array system. The ADMV4801has independent transmit to receive and receive to transmit switch functionality, based on a transmit and receive control signal input (TRX) to the chip. The TRX input requires a 1.8 V logic signal to correctly control the switching between modes. On initial turn on, hold the TRX line at logic low to start up in receive mode. The TRX pin can accept up to a 1.5 MHz square wave. However, the amplitude settling time of the transmit and receive paths are in the order of 70 nS.

To transition from receive mode to transmit mode, the TRX input signal must transition from logic low (0 V) to a logic high (1.8 V). The rising edge of the transition from logic low to logic high signifies a transition to transmit mode.

To transition from transmit mode to receive mode, the TRX input signal must transition from a logic high (1.8 V) to a logic low (0 V). The falling edge of the transition from logic high to logic low signifies a transition to receive mode.

During a transition from one mode to the other, all necessary settings for either mode are restored to allow fast switching for TDD applications.

Refer to the AN-2021 Application Note for detailed information for transmit and receive control.

## POWER DETECTORS

Sixteen power detectors (one per transmitter channel) are provided to sample the peak power coupled from the output of each power amplifier in transmit operation. These power detectors provide power monitoring and calibration for channel gain, as well as channel to channel gain mismatch. Each independent power detector circuit routes to the on-chip analog-to-digital converter (ADC) to provide SPI readback for each power detector reading with 8 bits of resolution.

The input power range of the power detector is programmable and can adjust the input power sense window of 10 dBm from -12 dBm to +16 dBm in 2 dBm steps.

The 16 individual power detector values can be read back only when in transmit mode. Registers 0x40 to 0x4F are the readback registers for of the power detectors from channels 0 to 15.

The power detector readback values can be converted to dBm, as shown in Figure 30 and Figure 31.

For specific SPI readback and range setting adjustment information, refer to the AN-2021 Application Note.

## TEMPERATURE SENSOR

The ADMV4801 on-chip temperature sensor can be used to sample the temperature reading on the chip itself in transmit operation. The temperature sensor data can be read back from the ADC and is only updated in transmit mode.

To convert the on-chip temperature sensor readback values to Celsius, use the following equation, also represented by Figure 75:

Temperature (°C) = 1.07 × Temperature Sensor Value (Decimal) – 96



Figure 75. Temperature Sensor Readback vs. Case Temperature

Register 0x50 is used to read back the temperature sensor reading. The temperature sensor can sense from  $-40^{\circ}$ C to  $+125^{\circ}$ C.

Refer to the AN-2021 Application Note for specific SPI readback information.

## ADC OPERATION

The on-chip, 8-bit ADC is implemented to sample each of the 16 on-chip power detectors and the on-chip temperature sensor. On initial turn on of the ADMV4801, the ADC\_CLK\_EN bit (Register 0x12, Bit 5) must be set to 1.

Refer to the AN-2021 Application Note for specific SPI settings and information regarding power detector and temperature sensor readback.

#### BIAS CONTROL FOR VARIOUS POWER MODES

There are two power modes recommended for reducing dc power consumption, medium and low power mode, with corresponding levels of RF performance (see the Applications Information section).

The three bias modes are nominal power, medium power, and low power mode.

In nominal power mode,

- ► The VDD1 to VDD8, VDD\_DIG\_3P3V, VDD\_ADC\_3P3V, and VCC\_BG\_3P3V pins are set to 3.3 V.
- See the AN-2021 Application Note, ADMV4801 SPI Application Note for the default preset SPI values for all registers.

In medium power mode,

- ▶ The VDD1, VDD3, VDD5, and VDD7 pins are set to 3.3 V.
- ► The VDD2, VDD4, VDD6, VDD8, VDD\_DIG\_3P3V, VDD\_ADC\_3P3V, and VCC\_BG\_3P3V pins are set to 2.5 V.

See the AN-2021 Application Note, ADMV4801 SPI Application Note for the default preset SPI values for all registers.

In low power mode,

- ► The VDD1 to VDD8, VDD\_DIG\_3P3V, VDD\_ADC\_3P3V, and VCC\_BG\_3P3V pins are set to 2.5 V.
- Set the Register 0x029 bit as follows: PA\_BIAS\_1, Bits[2:0] to 0x02 and PA\_BIAS\_2, Bits[5:3] to 0x00.
- Set the Register 0x2A bit as follows: PA\_BIAS\_3, Bits[3:0] to 0x04 and PA\_VCC\_SEL, Bit 4 to 0x01.

The nominal power mode provides the highest level of performance shown in the Typical Performance Characteristics section. Medium power mode and low power mode reduce the overall power consumption of the ADMV4801 for transmit mode by 20% and 40%, respectively. In doing so, the overall transmit gain, linearity, and output compression degrades for each mode.

For receive mode, the overall power consumption reduces by 3% and 30% in medium power mode and low power mode, respectively. The receive gain degrades as well in each mode. The performance characteristics vs. power mode is shown in the Performance at Various Power Modes section of the Applications Information section.

### MEMORY ACCESS

On-chip SRAM is provided for storing phase and amplitude settings for up to 256 beam positions that can be located in any configuration between transmit and receive modes. The beam pointer register is used as an address reference to 256 beam positions, each with individual gain, vector modulator in-phase, and vector modulator quadrature settings for all 16 channels.

Upon initiating a soft reset using SPI Register 0x00, the channel and global registers restore the default values. However, the channel and global SRAM registers retain their values.

After initiating a hard reset by pulling the RST pin to a logic low, all registers. including channel, global, and global SRAM registers, restore to the default values. However, the channel SRAM registers retain their values.

To reset all registers, including the channel SRAM registers, a power cycle is required.

Neither channel or global SRAM registers have specific default values. These SRAM registers must be written on startup.

For more information regarding using the SRAM and other control features to achieve system level requirements, refer to the AN-2021 Application Note.

## CALIBRATION

The rms phase error resulting from using the in-phase and quadrature settings is determined from the equations shown in the Phase and Gain Control section, as well as the AN-2021 Application Note.

The rms phase error can be improved by running a full over the air active electronically scanned array (AESA) calibration of each channel at the desired frequency operation. Then, the proper phase adjustment for each channel can be made to each coefficient provided to improve the rms phase error. These coefficients can then be loaded to the on-chip SRAM. The gain error can be compensated for each channel by using the individual common gain SRAM registers to improve the potential gain error for each channel.

#### **SPI INFORMATION**

The SPI of the ADMV4801 allows the user to configure the device for specific operation using one of two SPI configurations: a 3-wire SPI (SCLK, SDIO, and  $\overline{CS}$ ) or a 4-wire SPI (SCLK, SDIO, SDO, and  $\overline{CS}$ ). This interface provides users with added flexibility and customization. The SPI is compatible with 1.8 V dc logic. The on-chip LDOs generate the necessary 1.8 V for the global and channel digital circuitry.

The ADMV4801 protocol consists of a write or read bit, followed by 15 register address (A14 to A0) bits and 8 data bits. The default for both the address and data fields are organized most significant bit (MSB) first and end with the least significant bit (LSB) when Register 0x000, Bit 6 is set to 0. For a write, set the first bit to 0, and for a read, set this bit to 1.

Standard Analog Devices SPI data is set to 8 bits wide. However, the ADMV4801 does include various registers that require wider than 8 bits of data to be able to set the register values correctly. To be able to write to these registers, Register 0x008 is used to identify

when addressing the 8 LSBs or the 8 MSBs in 16-bit registers. Writing 'b01 in Register 0x008 before writing to the specific 16-bit register indicates that the 8 bits of data is for the 8 LSB bits. Writing 'b10 in Register 0x008 before writing to the specific 16-bit register indicates that the 8 bits of data is for the 8 MSB bits.

Certain registers feature a LOAD pin that toggles three times to load the values to the device. This feature enables the register data to stand by and take effect simultaneously until the LOAD pin is toggled.

For detailed information regarding the ADMV4801 SPI, refer to the AN-2021 Application Note.

#### **Standard SPI Protocol**

Figure 76 shows the standard Analog Devices SPI protocol. A typical register command consists of a write or read bit, followed by 15 register address bits (A14 to A0) and 8 data bits (D7 to D0). The default for both the address and data fields are organized most significant bit (MSB) first and end with the least significant bit (LSB) when Register 0x000, Bit 6 is set to 0. For a write, set the first bit to 0, and for a read, set this bit to 1.

The CS, SCLK, SDIO, and optional SDO are used to communicate with the slave device. The rising edge of the SCLK is used to latch the data. Table 5 shows the typical timing specifications.

Note that, for SRAM registers, the user must send the read command twice to read back from the registers.



Figure 76. SPI Register Timing Diagram for Analog Devices Standard SPI, MSB First



Figure 77. Timing Diagram for Analog Devices Standard SPI Register Read, 4-Wire Mode

### **Streaming Mode**

While operating in standard protocol,  $\overline{CS}$  can be held low and multiple data bytes can be shifted during the data part, reducing the amount of overhead associated with data transfer. Sequential addresses are assumed in ascending or descending order based on how the configuration registers are set. Streaming mode can be used to quickly load gain and phase data for the SRAM for user defined beam positions. This technique allows one or more bytes to be written to or read from without providing an address for each. The timing diagram shown in Figure 78 shows a typical write to a device streaming three consecutive addresses. The first address written to is defined by the address bits, A14 to A0, and the first 8 bits of data are written to the defined address. The following 8 bits are written to the next ascending or descending address, depending on which order is selected in Register 0x000, Bit 5. The default for addressing sequential addresses is descending.



Figure 78. Streaming Mode Write Timing Diagram, MSB First, Address Descending

# SPI SDO Delay During Register Reads

During a SPI read operation, data is available on the SDO pin 7 ns after the 16th falling SCLK edge arrives at the SCLK pin. This SDO delay remains constant, regardless of the SCLK speed. Refer to Figure 79 for more information.

For example, if a 10 MHz signal is applied to the SCLK pin, the SDO bit is ready to be sampled approximately 43 ns before the rising edge of the SCLK. This SCLK rate operates properly and

provides margin for a reasonable amount of board propagation. At 61.44 MHz, the rising edge of SCLK is closely aligned with the falling edge of the SDO bit and the read operation may be corrupted. If operating the SCLK above 30.72 GHz, two workarounds are recommended. One workaround is to use an asymmetrical SCLK for SCLK17 to SCLK26 (longer low period). This setup keeps the rising edge of the SCLK aligned with the SDO bit. See Figure 80. The other workaround is to use a delayed SCLK at the FPGA to align the rising edge of SCLK with the SDO bit. See Figure 81.



Figure 81. Using a Delayed SCLK

#### **APPLICATIONS INFORMATION**

#### **POWERING THE ADMV4801**

The ADMV4801 has one power supply domain, 3.3 V. Internally within the ADMV4801 is an on-chip voltage regulator that generates the necessary 1.8 V supply for all circuits within the chip. All supply lines that share the same supply domain can be connected to a single supply voltage to ensure that the proper decoupling capacitors are incorporated near the ADMV4801 supply pins, as shown on the ADMV4801-EVALZ.

#### HEAT SINK SELECTION

Both the topside and bottom side heat sinks can be attached to the device for efficient heat transfer.

The bottom side heat sinks require a large exposed copper area on the board bottom layer under the device.

For the top side heat sink, the size of the heat sink must match the device. A smaller heat sink may cause inefficient heat transfer. Thermal interface material (TIM) is required to attach the topside heat sink to the device. The TIM fills the gap between the device and the heat sink, improving the thermal contact of the device and the heat sink. Typically, 0.5 mm thick TIM is recommended for optimum heat transfer and device performance.

The maximum force to apply the heat sink to the device is specified in the Absolute Maximum Ratings section. The board under the component must be fully supported to prevent the board from flexing. Apply the force perpendicular to the component to evenly distribute the pressure on the topside of the component.

### **APPLICATIONS INFORMATION**

## PERFORMANCE AT VARIOUS POWER MODES

# Nominal, Medium, and Low Power Mode Data for Transmit Mode

Figure 82 through Figure 86 show the performance of each parameter using the bias conditions discussed in the Bias Control for Various Power Modes section.



Figure 82. Single Transmitter Channel Gain vs. Frequency at Various Power Modes, Maximum Gain



Figure 83. Single Transmitter Channel Output P1dB vs. Frequency at Various Power Modes, Maximum Gain



Figure 84. Single Transmitter Channel OIP3 vs. Frequency at Various Power Modes, Maximum Gain



Figure 85. Single Transmitter Channel Noise Figure vs. Frequency at Various Power Modes, Maximum Gain



Figure 86. 16-Channel Transmitter Power Consumption vs. Output Power per Channel, Maximum Gain

# Nominal, Medium, and Low Power Mode Data for Receive Mode

Figure 87 through Figure 90 show the performance of each parameter using the bias conditions discussed in the Bias Control for Various Power Modes section.



Figure 87. Single Receiver Channel Gain vs. Frequency at Various Temperatures, Maximum Gain

## **APPLICATIONS INFORMATION**



Figure 88. Single Receiver Channel Noise Figure vs. Frequency at Various Temperatures, Maximum Gain



Figure 89. Single Receiver Channel Input P1dB vs. Frequency at Various Temperatures, Maximum Gain



Figure 90. Single Receiver Channel Input IP3 vs. Frequency at Various Temperatures, Maximum Gain

### TRANSMIT MODE ERROR VECTOR MAGNITUDE (EVM) PERFORMANCE

Figure 91 shows the EVM vs. output power of the ADMV4801 at maximum gain in transmit mode. The EVM measurement was performed using four 100 MHz, 5G-NR, 256 quadrature amplitude modulation (QAM) waveforms.



Figure 91. Single Transmitter Channel EVM vs. RF Output Power at Maximum Gain

## **OUTLINE DIMENSIONS**



(CC-72-3) Dimensions shown in millimeters

Updated: February 13, 2022

### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description                   | Packing Quantity | Package<br>Option |
|--------------------|-------------------|---------------------------------------|------------------|-------------------|
| ADMV4801BCCZ       | -40°C to +95°C    | 72-Terminal LGA (10mm x 10mm x 0.7mm) | Tray, 168        | CC-72-3           |

<sup>1</sup> Z = RoHS Compliant Part.

### **EVALUATION BOARDS**

| Model <sup>1</sup> | Description      |
|--------------------|------------------|
| ADMV4801-EVALZ     | Evaluation Board |

<sup>1</sup> Z = RoHS Compliant Part.

