ANALOG

## A Detailed Guide to Powering the TigerSHARC Processors <br> by Mark Malaeb

## INTRODUCTION

As technology constantly evolves and silicon geometry shrinks, different supply requirements for powering these processors emerge. Typically the core is powered with a lower voltage than the I/Os. The I/Os are generally at a higher voltage to maintain a compatible interface with other system devices. Also, as clock speeds of 600 MHz are reached, these processors become more power hungry. Thus, an efficient power management scheme becomes critical.

This application note, in conjunction with the technical note EE-170, (available from Analog Devices, Inc.), provides a guide
that can be used as a reference design for powering those processors. EE-170 provides the detailed equations and derivations for the power needs of the processors. This application note discusses the voltage regulators/switchers that are suitable for those processors running at 600 MHz .
The TigerSHARC ${ }^{\bullet}$ processor requires three different supply voltages, the core voltage of 1.2 V , the internal DRAM voltage at 1.6 V , and the $\mathrm{I} / \mathrm{O}$ voltage of 2.5 V . These three voltages are discussed in details in the following sections.

## AN-911

## TABLE OF CONTENTS

Introduction ................................................................................. 1
Core Voltage ( $\mathrm{V}_{\mathrm{DD}}=1.2 \mathrm{~V}$ ) .......................................................... 3
Component Value Derivations and ADP1821 Analysis.......... 3

Component Value Derivations and the ADP2105 Analysis... 8
I/O Voltage $($ VDd_I/ $=2.5 \mathrm{~V})$ .....  9
The External Port Current .....  9
The Link Port Current .....  9
Component Value Derivations .....  9
Bill of Materials ..... 10

## CORE VOLTAGE ( $\mathrm{V}_{\mathrm{DD}}=1.2 \mathrm{~V}$ )

The current requirement ( $\mathrm{I}_{\mathrm{DD}}$ ), on this voltage, consists of three components: dynamic current, static current, and analog current. These currents are defined in Equation 1.

$$
\begin{equation*}
I_{D D}=I_{D D \_D Y N A M I C}+I_{D D_{-} \text {STATIC }}+I_{D D_{\_} A N A L O G} \tag{1}
\end{equation*}
$$

where:
$I_{D D \_S T A T I C}$ is the static portion of the current that is operatingtemperature dependent.
$I_{D D \_A N A L O G}$ is the current needed to power the on-board PLL and its circuitry.

$$
\begin{align*}
& I_{D D \_D Y N A M I C}=I_{D D \_C L U}+I_{D D \_F F T}+I_{D D_{\_} \text {COMPUTE }}+I_{D D \_C T R L}+I_{D D \_D M A}+ \\
& I_{D D \_I D L E} \tag{2}
\end{align*}
$$

where:
$I_{D D_{-} C L U}$ is the communications logic unit current.
$I_{D D_{\_} F F T}$ is the current consumption related to high activity floating-point operations.
$I_{\text {DD_COMPUTE }}$ is the current consumed by the activity operations of the computational units.
$I_{D D \_ \text {_ } T R L}$ is the current consumption due to continuous decisionmaking sequence of instructions and predicted branches. $I_{D D \_D M A}$ is the current consumed by a single DMA channel moving data from external to internal memory.
$I_{D D_{-} I D L E}$ is the current consumption due to idle instructions with no DMA or interrupts.

Using Equation 1 and assuming the worst-case maximum dynamic current consumption; IDD_DYNAMIC $=4.99 \mathrm{~A}$.

The static current consumption at $55^{\circ} \mathrm{C}$, from the static current characteristic curve, is $I_{D D \_S T A T I C}=0.32 \mathrm{~A}$.
The maximum analog current consumption is $I_{D D \_A N A L O G}=0.055 \mathrm{~A}$.
Summing up all these currents using Equation 1 results in

$$
\begin{equation*}
\mathrm{I}_{\mathrm{DD}}=4.99 \mathrm{~A}+0.32 \mathrm{~A}+0.055 \mathrm{~A}=5.365 \mathrm{~A} \tag{3}
\end{equation*}
$$

This is the total current needed at 1.2 V for each individual TigerSHARC processor. So a switching regulator, capable of supplying 6 A at 1.2 V does the job. However, since the majority of TigerSHARC applications implement two TigerSHARC processors, a circuit to power such applications, using the ADP1821, is discussed. This means that the current requirements doubled to 12 A at 1.2 V. The circuit is shown in Figure 1. This circuit has been implemented and prototypes built and tested. This circuit is usable with single TigerSHARC processor applications as well.

## COMPONENT VALUE DERIVATIONS AND ADP1821 ANALYSIS

The ADP1821 is a versatile, synchronous, step-down PWM controller and is designed to drive all N -type channel power FETs. Its output can be set as low as 0.6 V . It can also supply currents as high as 20 A with the appropriate FET. The IC input voltage range is from 3 V to 5.5 V and the power stage voltage range is from 1 V to 24 V . The IC supply range can be extended to 20 V with a simple Zener network to power the device (as shown in Figure 2). This device can be synchronized at any frequency between 300 kHz and 1.2 MHz by the external frequency or by working at 300 kHz or 600 kHz by setting the FREQ pin to either low or high, respectively. The high frequency operation allows for smaller magnetic components. For this application, the 600 kHz switching frequency is selected. The soft start function allows quick startup while limiting the inrush current. Soft start time can be adjusted by selecting the appropriate Css capacitor. Its efficiency can be as high as $96 \%$ (depending on input/output voltages). The component values for this design were derived using Analog Devices power spreadsheets (contact your local Analog Devices sales representative to access the spreadsheets). The spreadsheet employs more accurate equations that produce better results. However, the data sheet equations put the user within the range of results and provide a better understanding of the results.

## AN-911



Figure 1. Core Supply Voltage Circuit

## Choosing the Input Capacitor Value

The input capacitor is used to ensure a smooth input supply current. It should be chosen such that its impedance, at the switching frequency, is lower than the impedance of the supply upstream. The current rating for the input capacitor should be higher than the rms input ripple current defined in EE-170.
Assuming an input voltage of 5.0 V and an output voltage of 1.2 V at 12 A , the current rating on the capacitors should be at least about 5.125 A . With higher input voltages, the rating requirements on the input capacitor current is lower. Thus, these capacitor values still work at higher input voltages.

Also, a relatively large capacitance is used at the input to keep the ripple voltage on the supply line low. This is especially important where the supply line is high impedance. It is recommended that the supply line be kept at low impedance. Usually, a $100 \mu \mathrm{~F}$ to $1000 \mu \mathrm{~F}$ capacitor is used at the input depending on the output impedance of the upstream supply. In this application, two capacitors are paralleled to meet the ripple current requirement and also provide a larger capacitance ( $660 \mu \mathrm{~F}$ ).

## Setting the Output Voltage

The regulation output voltage is set using the following equation:

$$
\begin{equation*}
R_{T O P}=R_{B O T}\left(\frac{V_{O U T}-V_{F B}}{V_{F B}}\right) \tag{4}
\end{equation*}
$$

where:
$R_{\text {Top }}$ is $R_{7}$ (the high-side voltage divider resistance).
$R_{\text {вот }}$ is $\mathrm{R}_{9}$ (the low-side voltage divider resistance (10,000 typ)).
$V_{\text {out }}$ is the desired output voltage ( 1.2 V ).
$V_{F B}$ is the feedback threshold voltage $(0.6 \mathrm{~V})$.
Solve for $\mathrm{R}_{\text {Top }}$ by

$$
\begin{equation*}
R_{T O P}=10 \Omega \times(1.2 \Omega-0.6 \Omega) / 0.6 \Omega=10,000 \Omega \tag{5}
\end{equation*}
$$

## Choosing the Compensating Loop Components

The buck converter is a second-order system (the LC output filter generates two poles). To get a stable and good system transient response, the compensation needs to be well designed.

The loop can be compensated using the zero generated by the ESR of the output capacitor (Type II compensator). However, because the ESR of the output capacitor is generally not well characterized, one way of reducing the dependency on ESR is to have multiple capacitors parallel with and lower than the ESR value as was done for this design. A compensating scheme called feedforward compensation (Type III compensator) was used. The compensating loop elements for this circuit are shown in Figure 1, which are R8, C9, C10, C11, and R6. These values were derived from the following equations:

$$
\begin{equation*}
R 8=0.0705 \times R 7\left(f_{s W}\right)^{2} \times L C / V_{I N} \tag{6}
\end{equation*}
$$

R 8 is $34,000 \Omega$ and a $33,000 \mathrm{nF}$ capacitor was used.

$$
\begin{equation*}
C 9=1.6 \mathrm{nF} \tag{7}
\end{equation*}
$$

A 3.3 nF capacitor was used.

$$
\begin{equation*}
C 10=2 /\left(2 \pi \times f_{S W} \times R 8\right) \tag{8}
\end{equation*}
$$

C 10 is 16 pF ; the spreadsheet value was 39 pF .

$$
\begin{align*}
C 11 & =11.14 /\left(R 7 \times f_{S W}\right) \\
& =11.14 /(10,000 \times 600 \mathrm{kHz}) \tag{9}
\end{align*}
$$

C 11 is 1.86 nF and a 2.2 nF capacitor was chosen.

$$
\begin{align*}
R 6 & =0.227 /\left(C 11 \times \mathrm{f}_{\mathrm{sw}}\right) \\
& =0.227 /(1.86 \times 600 \mathrm{kHz}) \tag{10}
\end{align*}
$$

R6 is $203 \Omega$; the spreadsheet value was $2000 \Omega$.
These values are very sensitive to the ESR values of the output capacitor and vary dramatically. Any combination of values will work as long as the loop is stable.

## Choosing the Output LC Filter Components

The LC filter is chosen to achieve a desired output voltage ripple. This paragraph shows how the inductor value is derived.

$$
\begin{equation*}
L=V_{\text {OUT }}\left[1-V_{\text {OUT }} / V_{I N}\right] /\left(f_{S W} \times \Delta I_{L}\right) \tag{11}
\end{equation*}
$$

where:
$V_{\text {out }}$ is the desired output voltage ( 1.2 V ).
$V_{I N}$ is the input voltage ( 5 V ).
$f_{S W}$ is the converter switching frequency ( 600 kHz ).
$\Delta I_{L}$ is the inductor ripple current (typically $20 \%$ to $30 \%$ of the maximum output current, in this design $20 \%$ is chosen).

Thus,

$$
\begin{align*}
L & =1.2[1-1.2 / 5] /(600 \mathrm{kHz} \times 12 / 5) \\
& =0.63 \mu \mathrm{H} \tag{12}
\end{align*}
$$

A standard inductor with value of $0.7 \mu \mathrm{H}$ was chosen. Then the inductor ripple current becomes:

$$
\begin{align*}
\Delta I_{L} & =V_{\text {out }} \times\left[1-V_{\text {out }} / V_{I N}\right] /\left(f_{S W} \times L\right) \\
& =2.17 \mathrm{~A} \tag{13}
\end{align*}
$$

Next, the inductor's current rating needs to be chosen based on the following:
The $\mathrm{I}_{\text {saturation }}$ current should be greater than $I_{o}+\Delta I_{L} / 2=12+$ $2.17 / 2=13.08 \mathrm{~A}$, and the Irms current value should be larger than $\left(I_{o}{ }^{2}+\Delta I_{L}^{2} / 12\right)^{1 / 2}=12.02 \mathrm{~A}$.

For the chosen output capacitor, the most important factor to consider is the ESR. The ESR was chosen to meet the output ripple specification. In this design, the ESR of the output capacitor is chosen to be smaller than $\Delta V_{o} / \Delta I_{L}=5.5 \mathrm{~m} \Omega$ ( $\Delta V_{O}$ is the output voltage ripple, typically $\Delta V_{O}=1 \% \times V_{O}$ is required). Thus, two capacitors, with $\mathrm{ESR}=10 \mathrm{~m} \Omega$, were used in parallel.

## Choosing the MOSFETs

Typically, the MOSFETs must have low on resistance to minimize power dissipation due to $I^{2} \mathrm{R}$ and low gate charge to lower gate losses and transition losses. However, the lower the on resistance, the higher the gate charge (and transition losses). Choose a MOSFET to balance those losses. For more details, see the ADP1821 data sheet.

A switcher typically has two field effect transistors (FET): a high-side FET and a low-side FET. For the high-side FET selection, gate charge and on resistance should both be considered. For a lower duty cycle application, the main loss
on the high-side FET is the transition loss, thus gate charge is the first factor to be considered.
Because the low-side FET does not carry transition losses, the main factor in its selection is low on resistance. The following equation governs the behavior of the power loss in the lower FET:

$$
\begin{equation*}
P_{C} \cong\left(I_{\text {LOAD }}\right)^{2} R_{\text {DSON }}\left(\frac{V_{O U T}}{V_{I N}}\right) \tag{14}
\end{equation*}
$$

## Choosing the Soft Start Capacitor, C8

The soft start feature is designed to minimize input inrush current and prevent output voltage overshoot during startup. The ADP1821 charges the external capacitor (C8) to 0.8 V through a $100 \mathrm{k} \Omega$ internal resistor and regulates the voltage at the FB pin to the lower value of either SS or the internal 0.6 V . When the voltage at FB is between 0.55 V and 0.75 V , the power-good output (PWGD) is asserted.

In Figure 1, the input voltage range is 3.3 V to 5.5 V . This range can be adjusted to support input voltages up to 20 V by using a simple Zener network circuit (see Figure 2). Choose R $\mathrm{R}_{\text {IN }}$ to correspond to the desired input voltage while maintaining about 5.6 V across the Zener.


Figure 2. Zener Network Circuit

## INTERNAL DRAM VOLTAGE (Vod_dam $=1.6 \mathrm{~V}$ )

The DRAM on the TS processors requires an external supply. Although the current needed is not as large as the core current, it can go as high as 430 mA . This current is supplied by the ADP2105 (see Figure 3).


NC = NO CONNECT
$\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$
$\mathrm{~V}_{\mathrm{O}}=1.6 \mathrm{~V}$ AT $\mathrm{I}_{\mathrm{O}}=1 \mathrm{~A}$

| O |
| :--- |
| $\stackrel{\text { O}}{+}$ |
| $\stackrel{+}{\circ}$ |
| 0 |

Figure 3. Internal DRAM Supply Voltage Circuit

## COMPONENT VALUE DERIVATIONS AND THE ADP2105 ANALYSIS

The ADP2105 is a synchronous step-down converter with peak current mode control. It integrates the high-side switch FET and the low-side synchronous rectifier. The ADP2105 operates at a fixed frequency of 1.2 MHz . It has two modes of operation, full pulse-width modulation mode (PWM) and pulse frequency modulation mode (PFM). At lighter loads the ADP2105 resorts to PFM mode where bursts of energy are delivered to the load as needed (see the ADP2105 for details). The input range for this device is 2.7 V to 5.5 V . Its output voltage can be as low as 0.8 V and its output current as high as 1 A .

## Choosing the Input Capacitor Value (Input Filter)

An input filter is needed to make sure that the supply to the device is clean. As described in the ADP1821 the recommended values for the input capacitor, C 18 , is $0.1 \mu \mathrm{~F}$ and a resistor, R 16 , is $10 \Omega$ as shown in Figure 3. This combination forms a lowpass filter at about 150 kHz . The recommended values for C 19 is $10 \mu \mathrm{~F}$ and C 26 is $10 \mu \mathrm{~F}$ (see the ADP1821 for more details).

## Setting the Output Voltage

To limit output accuracy degradation, (due to FB bias current), to less than $0.5 \%$, the divider string current should be greater than $15 \mu \mathrm{~A}$. The bottom resistor, R16, can be determined by:

$$
\begin{align*}
R 16 & =V_{F B} / I_{\text {STRING }} \\
& =47 \mathrm{k} \Omega \tag{15}
\end{align*}
$$

where:
$V_{F B}=0.8 \mathrm{~V}$ (internal reference voltage).
$I_{\text {STRING }}=17 \mu \mathrm{~A}$.
The top resistor, R14, can be determined by:

$$
\begin{align*}
R 14 & =R 16\left(V_{\text {OUT }}-V_{F B}\right) / V_{F B} \\
& =47(1.6-0.8) / 0.8 \\
& =47 \mathrm{~K} \omega \tag{16}
\end{align*}
$$

## Choosing the Output LC Filter Components

The minimum inductor value is defined as in the ADP2105 data sheet:

$$
\begin{equation*}
L>(1.12 \mu \mathrm{H} / \mathrm{V}) \times V_{\text {OUT }}=1.12 \times 1.6=1.792 \mu \mathrm{H} \tag{17}
\end{equation*}
$$

The ideal inductor value is found as:

$$
\begin{align*}
L_{\text {IDEAL }} & =2.5 \times V_{\text {OUT }}\left(V_{I N}-V_{\text {OUT }}\right) /\left(V_{I N} \times I_{\text {LOAD(MAX })}\right) \\
& =2.5 \times 1.6(5 \times 1.6) / 5 \times 1 \\
& =2.72 \mu \mathrm{H} \tag{18}
\end{align*}
$$

Thus, an inductor, L 3 , of $3.3 \mu \mathrm{H}$ is chosen.
The output capacitor is chosen based on the transient response requirements. For an overshoot of less than 4\%, see Figure 4.


Figure 4. \% Overshoot for a 1 A Load Transient Response vs. Output Capacitor $\times$ Output Voltage

$$
\begin{equation*}
C_{\text {OUT }}=60 / 1.6=37.5 \mu \mathrm{~F} \tag{19}
\end{equation*}
$$

To make sure that capacitance is above dc, a total of $44 \mu \mathrm{~F}$ should be used.

Choosing the Compensating Loop Components
These values can be found as

$$
\begin{align*}
& R 20=0.8\left(2 \pi \times F_{\text {CROSS }}\right)\left(C_{\text {OUT }} \times V_{\text {OUT }}\right) / G_{m} G C S \times V_{\text {REF }}  \tag{20}\\
& C 28=2 /\left(\pi \times F_{\text {CROSS }} \times R 20\right) \tag{21}
\end{align*}
$$

Plug in the values to get

$$
\begin{gather*}
R 20=(2 \pi \times 80 \mathrm{kHz})(37.5 \times 1.6) / 50 \times 1.875 \times 0.8=324 \mathrm{k} \Omega  \tag{22}\\
C 28=2 /(\pi \times 80 \mathrm{kHz} \times 324 \mathrm{k} \Omega)=25 \mathrm{pF} \tag{23}
\end{gather*}
$$

Some adjustments to these components were needed due to layout; R 20 is $316 \mathrm{k} \Omega$ and C 28 is 39 pF were chosen instead.

## I/O VOLTAGE ( $\mathrm{V}_{\mathrm{DD} / \mathrm{/V}}=2.5 \mathrm{~V}$ )

This voltage is used to supply power to the external port, and the link ports and the associated circuitry for the external pins, output drivers, and control logic.

The total I/O current is the sum of the external port current and the link port current given by Equation 2.

$$
\begin{equation*}
I_{D D_{-} I O}=I_{D D_{-} O O_{-} P P}+I_{D D_{\text {II }} \text { LP }} \tag{24}
\end{equation*}
$$

where:
$I_{D D_{-} I O_{-} E P}=I_{D D_{-} I O_{-} E P P_{-} D Y N}+I_{D D_{-} I O_{-} E P S T A T I C}$
$I_{D D_{-} I O \_L P}=I_{-L P O}+I_{-L P 1}+I_{-L P 2}+I_{-L P 3}$

## THE EXTERNAL PORT CURRENT

Referring to Equation 3, the external port current has two components: a dynamic current and a static current.

See the EE-170 for an external port current calculation example and assume a maximum SCLK is 500 MHz .

$$
\begin{align*}
I_{D D_{-} I O_{-} E P_{-} D Y N} & =(170 \mathrm{~mA}+13.75 \mathrm{~mA}+0.28 \mathrm{~mA}) / 4 \\
& =46 \mathrm{~mA} \tag{27}
\end{align*}
$$

And according to the EE-170

$$
\begin{equation*}
I_{D D_{-} I O_{\_} E P S T A T I C}=7 \mathrm{~mA} \tag{28}
\end{equation*}
$$

The total maximum external port current needed (using Equation 3) is:

$$
\begin{align*}
I_{D D_{\_} I O \_E P} & =46+7 \\
& =53 \mathrm{~mA} \tag{29}
\end{align*}
$$

## THE LINK PORT CURRENT

Using Equation 4, the link port current is the sum of the currents from all four links. Each of these links can be one- to four-bits wide. The maximum current required by each link is about 50 mA (see the EE-170 for samples of link port current consumption per link port).

$$
\begin{align*}
I_{D D \_I O L P} & =4 \times 50.5 \\
& =202 \mathrm{~mA} \tag{30}
\end{align*}
$$

Using Equation 2, the total current required for the I/O is:

$$
\begin{align*}
I_{D D_{-} I} & =I_{D D_{1} I O_{-} E P}+I_{D D_{-} I O_{-} P} \\
& =53+202 \\
& =255 \mathrm{~mA} \tag{31}
\end{align*}
$$

This current is supplied by the ADP2105 as shown in Figure 5.

## COMPONENT VALUE DERIVATIONS

The analysis for this circuit (Figure 5) is identical to the derivation used in the Internal DRAM Voltage $\left(\mathrm{V}_{\text {DD_DRAM }}=1.6 \mathrm{~V}\right)$ section. The two circuits are identical with this voltage being at 2.5 V instead of the 1.6 V as previously calculated.


NC = NO CONNECT
$\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$
$\mathrm{~V}_{\mathrm{O}}=2.5 \mathrm{~V}$
$\mathrm{V}_{\mathrm{O}}=2.5 \mathrm{~V}$ AT $\mathrm{I}_{\mathrm{O}}=1 \mathrm{~A}$

## BILL OF MATERIALS

Table 1.

| Part Reference | Type | Parameter | PCB Footprint | Supplier/Manufacturer No. ${ }^{1}$ |
| :---: | :---: | :---: | :---: | :---: |
| C1 | Ceramic capacitor | $1 \mu \mathrm{~F}, 10 \mathrm{~V}$ | C0805 | * |
| C2 | Ceramic capacitor | $10 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ | C1206 | Murata |
| C3 | Ceramic capacitor | $10 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ | C1206 | Murata |
| C4 | Ceramic capacitor | $1 \mu \mathrm{~F}, 10 \mathrm{~V}$ | C0603 | * |
| C5 | Ceramic capacitor | $0.1 \mu \mathrm{~F}, 10 \mathrm{~V}$ | C0603 | * |
| C6 | Ceramic capacitor | $1 \mu \mathrm{~F}, 10 \mathrm{~V}$ | C0603 | * |
| C7 | Ceramic capacitor | 2.2 pF | C0603 | * |
| C8 | Ceramic capacitor | 22 nF | C0603 | * |
| C9 | Ceramic capacitor | 3.3 nF | C0603 | * |
| C10 | Ceramic capacitor | 39 pF | C0603 | * |
| C11 | Ceramic capacitor | 2.2 nF | C0603 | * |
| C12 | Ceramic capacitor | Open | C0603 | * |
| C13 | Ceramic capacitor | $0.1 \mu \mathrm{~F}, 10 \mathrm{~V}$ | C0603 | * |
| C14 | Ceramic capacitor | $10 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ | C0805 | Murata |
| C15 | Ceramic capacitor | Open | C0603 | * |
| C16 | Ceramic capacitor | $22 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ | C0805 | Murata |
| C17 | Ceramic capacitor | $10 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ | C0805 | Murata |
| C18 | Ceramic capacitor | $0.1 \mu \mathrm{~F}, 10 \mathrm{~V}$ | C0603 | * |
| C19 | Ceramic capacitor | $10 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ | C0805 | Murata |
| C20 | Ceramic capacitor | $10 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ | C0805 | Murata |
| C21 | Ceramic capacitor | 1 nF | C0603 | * |
| C22 | Ceramic capacitor | 10 nF | C0603 | * |
| C23 | Ceramic capacitor | $22 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ | C0805 | Murata |
| C24 | Ceramic capacitor | $22 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ | C0805 | Murata |
| C25 | Ceramic capacitor | 56 p | C0603 | * |
| C26 | Ceramic capacitor | $10 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ | C0805 | Murata |
| C27 | Ceramic capacitor | 1 nF | C0603 | * |
| C28 | Ceramic capacitor | 39 p | C0603 | * |
| D1 | Diode | $30 \mathrm{~V}, 200 \mathrm{~mA}$ | SOT-23 | FairChild BAT54 |
| E1 | POSCAP ${ }^{\text {™ }}$ | $10 \mathrm{~V}, 330 \mu \mathrm{~F}, 35 \mathrm{~m} \Omega$ | Sanyo_TPB_D4 | Sanyo 10TPB330M |
| E2 | POSCAP | $2.5 \mathrm{~V}, 470 \mu \mathrm{~F}, 10 \mathrm{~m} \Omega$ | Sanyo_TPD_D4D | Sanyo 2R5TPD470M |
| E3 | POSCAP | $2.5 \mathrm{~V}, 470 \mu \mathrm{~F}, 10 \mathrm{~m} \Omega$ | Sanyo_TPD_D4D | Sanyo 2R5TPD470M |
| E4 | POSCAP | $10 \mathrm{~V}, 330 \mu \mathrm{~F}, 35 \mathrm{~m} \Omega$ | Sanyo_TPB_D4 | Sanyo 10TPB330M |
| J1 |  |  | sip4_dual |  |
| J2 |  |  | sip4_dual |  |
| J3 |  |  | sip4_dual |  |
| J4 |  |  | sip4_dual |  |
| J5 |  |  | sip4_dual |  |
| J6 |  |  | sip4_dual |  |
| J7 |  |  | sip4_dual |  |
| J8 |  |  | sip4_dual |  |
| L1 | Inductor | $\begin{aligned} & 0.7 \mu \mathrm{H}, \mathrm{I}_{\mathrm{SAT}}=26 \mathrm{~A}, \\ & \mathrm{Irms}=17.3 \mathrm{~A} \end{aligned}$ | Cooper_HC7 | CoilCraft MLC1265-701ML |
| L2 | Inductor | $\mathrm{L}=3.3 \mu \mathrm{H}, \mathrm{ISAT}=2.2 \mathrm{~A}$ | CoilCraft_LPS4012 | CoilCraft LPS4018-332ML |
| L3 | Inductor | $\mathrm{L}=3.3 \mu \mathrm{H}, \mathrm{I}_{\text {SAT }}=2.2 \mathrm{~A}$ | CoilCraft_LPS4012 | CoilCraft LPS4018-332ML |
| M1 | MOSFET | * | SO8 | International Rectifier IRF7821 |
| M2 | Mosfet | * | SO8 | International Rectifier IRF7834 |
| R1 | Resistor | $10 \Omega$ | R0603 | * |
| R2 | Resistor | $10 \mathrm{k} \Omega$ | R0603 | * |
| R3 | Resistor | $0 \Omega$ | R0603 | * |


| Part Reference | Type | Parameter | PCB Footprint | Supplier/Manufacturer No. ${ }^{1}$ |
| :---: | :---: | :---: | :---: | :---: |
| R4 | Resistor | $0 \Omega$ | R0603 | * |
| R5 | Resistor | $2.2 \mathrm{k} \Omega$ | R0603 | * |
| R6 | Resistor | $2 \mathrm{k} \Omega$ | R0603 | * |
| R7 | Resistor | $10 \mathrm{k} \Omega, 1 \%$ | R0603 | * |
| R8 | Resistor | $33 \mathrm{k} \Omega$ | R0603 | * |
| R9 | Resistor | $10 \mathrm{k} \Omega, 1 \%$ | R0603 | * |
| R10 | Resistor | $100 \mathrm{k} \Omega$ | R0603 | * |
| R11 | Resistor | Open | R0603 | * |
| R12 | Resistor | $10 \Omega$ | R0603 | * |
| R13 | Resistor | $47 \mathrm{k} \Omega$ | R0603 | * |
| R14 | Resistor | $47 \mathrm{k} \Omega$ | R0603 | * |
| R15 | Resistor | Open | R0603 | * |
| R16 | Resistor | $10 \Omega$ | R0603 | * |
| R17 | Resistor | $47 \mathrm{k} \Omega$ | R0603 | * |
| R18 | Resistor | $100 \mathrm{k} \Omega$ | R0603 | * |
| R19 | Resistor | $220 \mathrm{k} \Omega$ | R0603 | * |
| R20 | Resistor | $316 \mathrm{k} \Omega$ | R0603 | * |
| U1 | Controller | * | 16-Lead QSOP | Analog Devices, Inc. ADP1821 |
| U2 | IC | * | 16-Lead, $4 \times 4$ LFCSP | Analog Devices, Inc. ADP2105 |
| U3 | IC | * | 16 -Lead, $4 \times 4$ LFCSP | Analog Devices, Inc. ADP2105 |

[^0]
## AN-911

## NOTES


[^0]:    ${ }^{1 *}$ = parts that are available from most manufacturers.

