

## Low Level Input, 12-Bit Data Acquisition Modules

### DAS1150, DAS1151

#### PRELIMINARY TECHNICAL DATA

#### FEATURES

DAS1150

Resistor-Programmable Gain (1 = 1000V/V) High Accuracy with Low Level Input Signals Low Cost

High Throughput Rate and High Gain

DAS1151

Software Programmable Gain (1, 2, 4, 8V/V) Provide: Gain for Signal Conditioning and High Throughput Flate Gain Ratio Error: ±0.02% FS max

GENERAL DESCRIPTION

The DAS1150 and DAS1111 are two data acquisition produles designed, built and tested to meet system data acquisition requirements. Each device comprises an instrumentation amplifier, sample-hold amplifier and 12-bit successive approximation A/D converter. These products are used on Analog Devices Real Time Interface boards as data acquisition systems to interface with microcomputer boards.

With the DAS1150 and DAS1151, users can apply gain to the instrumentation amplifier for signal conditioning and still achieve high speed data conversion. The difference between models is how the gain is controlled. With the DAS1150, the designer sets the gain from 1 to 1000 V/V with a resistor,  $R_G$ . The DAS1151 has gains of 1-2-4-8 that are software-programmable.

#### **DESIGN FEATURES AND USER BENEFITS**

The DAS1150 and DAS1151 offer true high-speed 12-bit performance with maximum overall error at unity gain of  $\pm 1$  least significant bit (LSB). This performance is guaranteed at a 25kHz throughput rate. There is very little performance lost at high gains. For example, at gain of 1000, the DAS1150 has a throughput of 13kHz and an overall accuracy of  $\pm 2$ LSB. The DAS1151 with its software-programmable gain provides dynamic range expansion as well as the flexibility of using different gain settings to accommodate different input signal levels. The resistor-programmable-gain DAS1150 may be used for input ranges from 10mV full scale to  $\pm 10V$  full scale with very little loss of speed and no degradation of linearity at high gain.

#### THEORY OF OPERATION

Block diagrams of the DAS1150 and DAS1151 are shown in Figures 1 and 2. Analog input signals are applied to the input of the instrumentation amplifier. The instrumentation amplifier is gain-programmable by the user via a resistor (DAS1150) or TTL/CMOS logic (DAS1151). This feature permits the user to operate the module on any input voltage range from  $\pm 10$ mV

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.



tc  $\pm 10V$  with the DAS1150 or any of 4 input voltage ranges with the DAS1151. The instrumentation amplifier drives a sample-hold amplifier, whose function is to hold the selected analog input signal at a constant level while the A/D converter is making a conversion.

The A/D converter is a high speed 12-bit successive approximation device that has been designed using Analog Devices AD562 IC D/A converter with a precision reference source, a high speed comparator and successive approximation logic.



Figure 1. DAS1151 Block Diagram and Pin Designations

 Route 1 Industrial Park; P.O. Box 280; Norwood, Mass. 02062

 Tel: 617/329-4700
 TWX: 710/394-6577

 West Coast
 Mid-West
 Texas

 714/842-1717
 312/894-3300
 214/231-5094

# SPECIFICATIONS (typical @ +25°C and rated supplies unless otherwise noted)





#### GROUNDING PRACTICE

Attention should be given to the methods of connection for electrical returns and voltage reference points. Analog ground and digital ground are provided. These data acquisition systems do not have an internal connection between analog ground and digital ground and, thus, a connection must be provided in the external circuitry. The choice of an optimum "star" point for these grounds is an important consideration in the performance of the system. No strict rules can be given, only the general guidelines that the grounding should be arranged in such a manner as to avoid ground loops and to minimize the coupling of voltage drops between the high current carrying logic supply ground and the sensitive analog circuit sections.

- 1. If the  $\pm 15V$  power supply is floating (for optimum analog accuracy), connect its common to analog ground. If the  $\pm 15V$  power supply is not floating, connect its common to digital ground.
- 2. Connect the +5V supply common to digital ground. If this supply also powers additional equipment, run separate, parallel returns to the equipment ground and to digital ground.
- 3. Single-ended input signals should only be returned to analog ground. If this is not possible, then connect the input signals in the differential configuration.
- 4. Connect computer ground to digital ground. Use heavy wire or ground planes.
- The computer chassis should be connected to the computer and power supply grounds at only one point.
- Connect the third wire ground from main ac power input to the computer power supply return.
- 7. Bias return path should always be provided.



| iiput Kange | Jumper                     |
|-------------|----------------------------|
| 0 to +5V    | Pin 17 to 15, Pin 20 to 18 |
| ±2.5V       | Pin 17 to 14, Pin 20 to 18 |
| 0 to +10V   | Pin 17 to 15, Pin 20 to 13 |
| ±5V         | Pin 17 to 14, Pin 20 to 13 |
| ±10V        | Pin 17 to 14, Pin 20 to 12 |
|             |                            |





Figure 4. Typical Settling Time Curves for DAS1150

#### GAIN AND OFFSET ADJUSTMENT PROCEDURE

| ADC<br>ANALOG INPUT |            | DIGITAL OUTPUT |
|---------------------|------------|----------------|
| +5V RANGE           | +10V RANGE | BINARY CODE    |
| +4.9988V            | +9.9976V   | 1111111111111  |
| +2.5000V            | +5.0000V   | 100000000000   |
| +0.6250V            | +1.2500V   | 00100000000    |
| +0.0012V            | +0.0024V   | 00000000001    |
| +0.0000V            | +0.0000V   | 000000000000   |

Table 2. Nominal Unipolar Input-Output Relationships

| А              | ADC<br>NALOG INPU | т             | DIGITAL               | OUTPUT                      |
|----------------|-------------------|---------------|-----------------------|-----------------------------|
| ±2.5V<br>RANGE | ±5V<br>RANGE      | ±10V<br>RANGE | OFFSET BINARY<br>CODE | TWO'S<br>COMPLEMENT<br>CODE |
| +2.4988V       | +4.9976V          | +9.9951V      | 1111111111111         | 01111111111111              |
| +1.2500V       | +2.5000V          | +5.0000V      | 110000000000          | 0100000000000               |
| +0.0012V       | ±0.0024V          | +0.0049V      | 100000000001          | 0000000000001               |
| +0.0000V       | +0.0000V          | +0.0000V      | 10000000000           | 00000000000000              |
| -2.5000V       | -5.0000V          | -10.0000V     | 000000000000          | 1000000000000               |

Table 3. Nominal Bigolar Input-Output Relationships

OFFSET CALIBRATION

For unipolar mode set the input voltage precisely to the value of 1LSB (see Table 2) and adjust the offset potention set until the converter is just on the verge of switching from 000000000000 to 0000000001.

For bipolar mode set the input voltage precisely to zero volts. Adjust the offset potentiometer until the offset binary coded units are just on the verge of switching from 011111111111 to 100000000000 and two's complement coded units are just on the verge of switching 11111111111 to 000000000000.

#### GAIN CALIBRATION

The analog input values given in Tables 2 and 3 are values that should be present at the input to the internal ADC. The value of the analog input will be affected by the gain of the

module, i.e., ANALOG IN =  $\left(\frac{\text{ADC FULL SCALE}}{\text{GAIN}}\right)$ 

#### **INCREASING THROUGHPUT RATE**

Throughput rates for the DAS1150 and DAS1151 can be increased by the use of the OVERLAP MODE, i.e. updating the input while the ADC is making a conversion. Typical throughput rates can be increased to 35kHz @ G = 1, 20kHz @ G = 1000 for the DAS1150 and 35kHz for G = 1 thru 8 for the DAS1151. When the IA settling time is less than or equal to the sum of SHA acquisition time and ADC conversion time,  $28\mu$ s, the DAS throughput rate equals  $1/28\mu$ s or 35kHz. When IA settling time is greater than  $28\mu$ s (see Figure 4), the DAS throughput rate equals the reciprocal of IA settling time.

#### TIMING

The "0" to "1" transition of the CONVERT COMMAND input resets the MSB output to Logic "0" and the CLOCK STATUS, MSB, and BIT 2 through BIT 12 outputs to Logic "1". Nothing further happens until the CONVERT COM-MAND returns to Logic "0", at which time the conversion proceeds.

With the MSB in the Logic "0" state, the internal digital-toanalog converter's (D/A) output is compared with the analog input (SHA OUT). If the D/A output is less than the analog input, the first "0" to "1" clock transition resets the MSB Logic "1". If the D/A output is greater than the analog input, the MSB remains at Logic "0".

The first "0" to "1" clock transition also sets the BIT 2 output to Logic "0" and another comparison is made. This process continues through each successive bit until the BIT 12 (LSB) comparison is completed. At this time the STATUS output returns to Logic "0" and the conversion cycle ends.

The SERIAL DATA output is of the non-return-to-zero (NRZ) type. The data is available, MSB first, 40ns after each of the twelve "0" to "1" clock transitions.



Figure 5. ADC Timing Diagram

#### AMPLIFIER GAIN

The DAS1150 instrumentation amplifier gain may be set to any any value between 1 and 1000 by connecting an external gain resistor between pins 41 and 43. The resistance is determined by the formula  $G = 1 + \left(\frac{20k\Omega}{R_G}\right)$ . R<sub>G</sub> should be located as close as possible to the module pins. It must be noted that the TC of R<sub>G</sub> directly affects the gain temperature coefficient of the DAS1150. A high quality metal film resistor 0.1% is recommended.

The gain of the DAS1151 is programmed by loading the proper code into the gain address, as shown in Table 4.

| ADDRESS INPUTS |       | DAS1151 |  |
|----------------|-------|---------|--|
| $A_1$          | $A_0$ | GAIN    |  |
| 0              | 0     | 1       |  |
| 0              | 1     | 2       |  |
| 1              | 0     | 4       |  |
| 1              | 1     | 8       |  |

Table 4. DAS1151 Gain State Truth Table