

# 40 W (46 dBm), 9 GHz to 10.5 GHz, **GaN Power Amplifier**

HMC8415LP6GE **Data Sheet** 

#### **FEATURES**

High output power: 46 dBm typical at P<sub>IN</sub> = 23 dBm

High small signal gain: 32.5 dB typical

High power gain: 23 dB typical at P<sub>IN</sub> = 23 dBm

Frequency range: 9 GHz to 10.5 GHz

High power added efficiency: 40% typical at  $P_{IN} = 23$  dBm

Supply voltage:  $V_{DDxA}/V_{DDxB} = 28 \text{ V}$  at 1000 mA

6 mm × 6 mm, 40-lead LFSCP

#### **APPLICATIONS**

Weather radars **Marine radars** Military radars

#### FUNCTIONAL BLOCK DIAGRAM



#### **GENERAL DESCRIPTION**

The HMC8415LP6GE is a gallium nitride (GaN), power amplifier, delivering 40 W (46 dBm) with more than 37.5% power added efficiency (PAE) across a bandwidth of 9 GHz to 10.5 GHz.

The HMC8415LP6GE is ideal for pulsed applications, such as wireless weather, marine, and military radar applications.

# **TABLE OF CONTENTS**

| Features                                                               |
|------------------------------------------------------------------------|
| Applications                                                           |
| Functional Block Diagram                                               |
| General Description                                                    |
| Revision History                                                       |
| Specifications                                                         |
| Electrical Specifications                                              |
| Total Target Quiescent Current by V <sub>DDxA</sub> /V <sub>DDxB</sub> |
| Absolute Maximum Ratings                                               |
| Thermal Resistance                                                     |
| ESD Caution                                                            |
| Pin Configuration and Function Descriptions                            |
| Interface Schematics                                                   |
| REVISION HISTORY                                                       |
| 4/2019—Rev. 0 to Rev. A                                                |
| Change to Table 5                                                      |
| Updated Outline Dimensions                                             |
| Changes to Ordering Guide                                              |

| Typical Performance Characteristics                       | 8  |
|-----------------------------------------------------------|----|
| Theory of Operation                                       | 14 |
| Applications Information                                  | 15 |
| Typical Application Circuit and Pulsor Circuit            | 17 |
| Using the EV1HMC8415LP6G with the Drain Bias Pulsor Board | 19 |
| Recommended Bias Sequence                                 | 20 |
| Making Average to Pulsed Approximations                   | 21 |
| Evaluation PCB                                            | 22 |
| Bill of Materials                                         | 22 |
| Outline Dimensions                                        | 23 |
| Ordering Guide                                            | 23 |

# **SPECIFICATIONS**

#### **ELECTRICAL SPECIFICATIONS**

 $T_A = 25$ °C,  $V_{DDxA}/V_{DDxB} = 28$  V, target quiescent current ( $I_{DQ}$ ) = 1000 mA, drain bias pulse width = 100  $\mu$ s, 10% duty cycle, and the frequency range = 9 GHz to 10 GHz, unless otherwise noted.

Table 1.

| Parameter                | Symbol           | Min | Тур  | Max | Unit | Test Conditions/Comments                                                                                                                                                                          |
|--------------------------|------------------|-----|------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FREQUENCY RANGE          |                  | 9   |      | 10  | GHz  |                                                                                                                                                                                                   |
| GAIN                     |                  |     |      |     |      |                                                                                                                                                                                                   |
| Small Signal             |                  | 30  | 32.5 |     | dB   |                                                                                                                                                                                                   |
| Small Signal Flatness    |                  |     | 1    |     | dB   |                                                                                                                                                                                                   |
| Power Gain               |                  |     | 23   |     | dB   | Input power $(P_{IN}) = 23 \text{ dBm}$                                                                                                                                                           |
|                          |                  |     | 24   |     | dB   | $P_{IN} = 21 \text{ dBm}$                                                                                                                                                                         |
| RETURN LOSS              |                  |     |      |     |      |                                                                                                                                                                                                   |
| Input                    |                  |     | 20   |     | dB   |                                                                                                                                                                                                   |
| Output                   |                  |     | 10   |     | dB   |                                                                                                                                                                                                   |
| POWER                    |                  |     |      |     |      |                                                                                                                                                                                                   |
| Output Power             | P <sub>OUT</sub> |     | 46   |     | dBm  | $P_{IN} = 23 \text{ dBm}$                                                                                                                                                                         |
|                          |                  |     | 45   |     | dBm  | $P_{IN} = 21 \text{ dBm}$                                                                                                                                                                         |
| Power Added Efficiency   | PAE              |     | 40   |     | %    | $P_{IN} = 23 \text{ dBm}$                                                                                                                                                                         |
|                          |                  |     | 37.5 |     | %    | $P_{IN} = 21 \text{ dBm}$                                                                                                                                                                         |
| TARGET QUIESCENT CURRENT | I <sub>DQ</sub>  |     | 1000 |     | mA   | Adjust the $V_{GG}$ ( $V_{GGxA}/V_{GGxB}$ ) between $-4.0$ V and $-1.5$ V to achieve an $I_{DQ}=1000$ mA typical, $V_{GG}$ ( $V_{GGxA}/V_{GGxB}$ ) = $-2.5$ V typical to achieve $I_{DQ}=1000$ mA |

 $T_A = 25$ °C,  $V_{DDxA}/V_{DDxB} = 28$  V,  $I_{DQ} = 1000$  mA, drain bias pulse width = 100  $\mu$ s, 10% duty cycle, and the frequency range = 10 GHz to 10.5 GHz, unless otherwise noted.

Table 2.

| Parameter                | Symbol          | Min  | Тур  | Max  | Unit | Test Conditions/Comments                                                                                                                                                                          |
|--------------------------|-----------------|------|------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FREQUENCY RANGE          |                 | 10   |      | 10.5 | GHz  |                                                                                                                                                                                                   |
| GAIN                     |                 |      |      |      |      |                                                                                                                                                                                                   |
| Small Signal             |                 | 25.5 | 28   |      | dB   |                                                                                                                                                                                                   |
| Small Signal Flatness    |                 |      | 5    |      | dB   |                                                                                                                                                                                                   |
| Power Gain               |                 |      | 22   |      | dB   | $P_{IN} = 23 \text{ dBm}$                                                                                                                                                                         |
|                          |                 |      | 23.5 |      | dB   | $P_{IN} = 21 \text{ dBm}$                                                                                                                                                                         |
| RETURN LOSS              |                 |      |      |      |      |                                                                                                                                                                                                   |
| Input                    |                 |      | 17   |      | dB   |                                                                                                                                                                                                   |
| Output                   |                 |      | 8    |      | dB   |                                                                                                                                                                                                   |
| POWER                    |                 |      |      |      |      |                                                                                                                                                                                                   |
| Output Power             | Pout            |      | 45   |      | dBm  | $P_{IN} = 23 \text{ dBm}$                                                                                                                                                                         |
|                          |                 |      | 44.5 |      | dBm  | $P_{IN} = 21 \text{ dBm}$                                                                                                                                                                         |
| Power Added Efficiency   | PAE             |      | 37.5 |      | %    | $P_{IN} = 23 \text{ dBm}$                                                                                                                                                                         |
|                          |                 |      | 37.5 |      | %    | $P_{IN} = 21 \text{ dBm}$                                                                                                                                                                         |
| TARGET QUIESCENT CURRENT | I <sub>DQ</sub> |      | 1000 |      | mA   | Adjust the $V_{GG}$ ( $V_{GGxA}/V_{GGxB}$ ) between $-4.0$ V and $-1.5$ V to achieve an $I_{DQ}=1000$ mA typical, $V_{GG}$ ( $V_{GGxA}/V_{GGxB}$ ) = $-2.5$ V typical to achieve $I_{DQ}=1000$ mA |

# TOTAL TARGET QUIESCENT CURRENT BY $V_{\text{DDxA}}/V_{\text{DDxB}}$

#### Table 3.

| Parameter                  | Symbol   | Min | Тур  | Max | Unit | Test Conditions/Comments                                                                                     |
|----------------------------|----------|-----|------|-----|------|--------------------------------------------------------------------------------------------------------------|
| TARGET QUIESCENT CURRENT   | $I_{DQ}$ |     |      |     |      | Adjust the $V_{GG}$ ( $V_{GGxA}/V_{GGxB}$ ) from $-4.0$ V to $-1.5$ V to achieve an $I_{DQ}=1000$ mA typical |
| $V_{DDxA}/V_{DDxB} = 24 V$ |          |     | 1000 |     | mA   |                                                                                                              |
| $V_{DDxA}/V_{DDxB} = 28 V$ |          |     | 1000 |     | mA   |                                                                                                              |
| $V_{DDxA}/V_{DDxB} = 32 V$ |          |     | 1000 |     | mA   |                                                                                                              |

### **ABSOLUTE MAXIMUM RATINGS**

Table 4.

| 1 aut 4.                                                                                                                                                           |                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| Parameter                                                                                                                                                          | Rating             |
| Bias Voltage                                                                                                                                                       |                    |
| Drain (V <sub>DDxA</sub> /V <sub>DDxB</sub> )                                                                                                                      | 35 V dc            |
| Gate (V <sub>GGxA</sub> /V <sub>GGxB</sub> )                                                                                                                       | −8 V dc to −1 V dc |
| Radio Frequency Input Power (RFIN)                                                                                                                                 | 30 dBm             |
| Maximum Drain Bias                                                                                                                                                 |                    |
| Pulse Width (PW)                                                                                                                                                   | 500 μs             |
| Duty Cycle                                                                                                                                                         | 20%                |
| Maximum Pulsed Power Dissipation, $P_{DISS}$ ( $T_{BASE} = 85^{\circ}C$ , Derate 752 mW/°C Above 85°C), Drain Bias Pulse Width = 200 $\mu$ s at 20% Duty Cycle     | 105.3 W            |
| Nominal Pulsed Peak Channel Temperature,<br>Drain Bias Pulse Width = 200 µs at 20%<br>Duty Cycle, P <sub>IN</sub> = 23 dBm, P <sub>DISS</sub> = 58 W at<br>9.0 GHz | 162°C              |
| Maximum Channel Temperature                                                                                                                                        | 225°C              |
| Maximum Peak Reflow Temperature for<br>Moisture Sensitivity Level 3 (MSL3) <sup>1</sup>                                                                            | 260°C              |
| Storage Temperature Range                                                                                                                                          | –65°C to +150°C    |
| Operating Temperature Range                                                                                                                                        | –40°C to +85°C     |
| Electrostatic Discharge (ESD) Sensitivity                                                                                                                          |                    |
| Human Body Model (HBM)                                                                                                                                             | Class 1A,          |
|                                                                                                                                                                    | Passed 250 V       |

<sup>&</sup>lt;sup>1</sup> See the Ordering Guide section for additional information.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

 $\theta_{JC}$  is the junction to case thermal resistance.

**Table 5. Thermal Resistance** 

| Package Type <sup>1, 2</sup> | θ <sub>JC</sub> | Unit |
|------------------------------|-----------------|------|
| CP-40-7                      | 1.33            | °C/W |

<sup>&</sup>lt;sup>1</sup> The thermal resistance (θ<sub>JC</sub>) was determined by measuring θ<sub>JC</sub> under the following conditions: the heat transfer is due solely to the thermal conduction from the channel through the ground pad to the PCB, and the ground pad is held constant at the operating temperature of 85°C. <sup>2</sup> Drain bias pulse width = 200 μs at 20% duty cycle.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration

**Table 6. Pin Function Descriptions** 

| Pin No.                                                     | Mnemonic                                                                                                                 | Description                                                                                                                                                                                                                                                              |
|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 to 3, 7 to 10, 14, 17, 18, 21 to 24, 28 to 30, 33, 34, 37 | NIC                                                                                                                      | No Internal Connection. These pins must be connected to RF and dc ground.                                                                                                                                                                                                |
| 4, 6, 25, 27                                                | GND                                                                                                                      | Ground. These pins must be connected to RF and dc ground. See Figure 3 for the GND interface schematic.                                                                                                                                                                  |
| 5                                                           | RFIN                                                                                                                     | RF Input. This pin is ac-coupled and matched to 50 $\Omega$ . See Figure 4 for the RFIN interface schematic.                                                                                                                                                             |
| 11 to13, 38 to 40                                           | V <sub>GG1B</sub> , V <sub>GG2B</sub> , V <sub>GG3B</sub> ,<br>V <sub>GG1A</sub> , V <sub>GG2A</sub> , V <sub>GG3A</sub> | Gate Control Voltage Pins. External bypass capacitors of 1 $\mu$ F, 100 pF, and 2.2 nF are required. See Figure 5 for the V <sub>GG1B</sub> , V <sub>GG2B</sub> , V <sub>GG3B</sub> , V <sub>GG1A</sub> , V <sub>GG2A</sub> , and V <sub>GG3A</sub> interface schematic. |
| 15, 16, 19, 20, 31, 32, 35, 36                              | V <sub>DD1B</sub> , V <sub>DD2B</sub> , V <sub>DD3B</sub> , V <sub>DD1A</sub> , V <sub>DD2A</sub> , V <sub>DD3A</sub>    | Drain Bias Pins for the Amplifier. External bypass capacitors of 1 nF and 3.3 $\Omega$ resistors are required. See Figure 7 for the $V_{DD18}$ , $V_{DD28}$ , $V_{DD38}$ , $V_{DD1A}$ , $V_{DD2A}$ , and $V_{DD3A}$ interface schematic.                                 |
| 26                                                          | RFOUT                                                                                                                    | RF Output. This pin is ac-coupled and matched to 50 $\Omega$ . See Figure 6 for the RFOUT interface schematic.                                                                                                                                                           |
|                                                             | EPAD                                                                                                                     | Exposed Pad. The exposed pad must be connected to RF and dc ground.                                                                                                                                                                                                      |

#### **INTERFACE SCHEMATICS**



Figure 3. GND Interface Schematic



Figure 4. RFIN Interface Schematic



Figure 5.  $V_{\rm GG1A}$ ,  $V_{\rm GG1B}$ ,  $V_{\rm GG2A}$ ,  $V_{\rm GG2B}$ ,  $V_{\rm GG3A}$ , and  $V_{\rm GG3B}$  Interface Schematic



Figure 6. RFOUT Interface Schematic



Figure 7.  $V_{DD1A}$ ,  $V_{DD1B}$ ,  $V_{DD2A}$ ,  $V_{DD2B}$ ,  $V_{DD3A}$ , and  $V_{DD3B}$  Interface Schematic

# TYPICAL PERFORMANCE CHARACTERISTICS



Figure 8. Small Signal Gain and Return Loss (Response) vs. Frequency



Figure 9. Input Return Loss vs. Frequency at Various Temperatures



Figure 10. Small Signal Gain vs. Frequency at Various Supply Voltages at



Figure 11. Small Signal Gain vs. Frequency at Various Temperatures



Figure 12. Output Return Loss vs. Frequency at Various Temperatures



Figure 13. Small Signal Gain vs. Frequency at Various Quiescent Currents at



Figure 14. Output Power (POUT) vs. Frequency at Various Input Power (PIN) Levels



Figure 15.  $P_{OUT}$  vs. Frequency at Various Temperatures at  $P_{IN} = 23$  dBm



Figure 16.  $P_{OUT}$  at  $P_{IN}$  = 23 dBm vs. Frequency at Various Supply Voltages at  $I_{DO}$  = 1000 mA



Figure 17. Power Added Efficiency vs. Frequency at Various P<sub>IN</sub> Levels



Figure 18.  $P_{OUT}$  vs. Frequency at Various Temperatures at  $P_{IN} = 21$  dBm



Figure 19.  $P_{OUT}$  at  $P_{IN}$  = 21 dBm vs. Frequency at Various Supply Voltages at  $I_{DO}$  = 1000 mA



Figure 20.  $P_{OUT}$  at  $P_{IN} = 23$  dBm vs. Frequency at Various Quiescent Currents at  $V_{DDAA}/V_{DDAB} = 28$  V



Figure 21. Power Added Efficiency at  $P_{IN}$  = 23 dBm vs. Frequency at Various Temperatures



Figure 22. Power Added Efficiency at  $P_{IN}$  = 23 dBm vs. Frequency at Various Supply Voltages at  $I_{DQ}$  = 1000 mA



Figure 23.  $P_{OUT}$  at  $P_{IN}$  = 21 dBm vs. Frequency at Various Quiescent Currents at  $V_{DDxA}/V_{DDxB}$  = 28 V



Figure 24. Power Added Efficiency at  $P_{IN} = 21$  dBm vs. Frequency at Various Temperatures



Figure 25. Power Added Efficiency at  $P_{IN}$  = 21 dBm vs. Frequency at Various Supply Voltages at  $I_{DQ}$  = 1000 mA



Figure 26. Power Added Efficiency at  $P_{IN}$  = 23 dBm vs. Frequency at Various Quiescent Currents,  $V_{DDxA}/V_{DDxB}$  = 28 V



Figure 27. Power Gain,  $P_{OUT}$ , PAE, and Supply Current ( $I_{DD}$ ) vs. Frequency at  $P_{IN}$  = 23 dBm



Figure 28.  $P_{OUT}$  vs. Frequency at Various Pulse Widths (PW) and Duty Cycles (DC) at  $P_{IN} = 23$  dBm



Figure 29. Power Added Efficiency at  $P_{IN} = 21$  dBm vs. Frequency at Various Quiescent Currents,  $V_{DDxA}V_{DDxB} = 28V$ 



Figure 30. Power Gain,  $P_{OUT}$ , PAE, and  $I_{DD}$  vs. Frequency at  $P_{IN} = 21$  dBm



Figure 31.  $P_{OUT}$  vs. Frequency at Various Pulse Widths (PW) and Duty Cycles (DC) at  $P_{IN} = 21$  dBm



Figure 32. Power Added Efficiency vs. Frequency at Various Pulse Widths (PW) and Duty Cycles (DC) at  $P_{IN} = 23$  dBm



Figure 33. POUT, Power Gain, PAE, and IDD vs. Input Power at 9.0 GHz



Figure 34.  $P_{OUT}$ , Power Gain, PAE, and  $I_{DD}$  vs. Input Power at 10 GHz



Figure 35. Power Added Efficiency vs. Frequency at Various Pulse Widths (PW) and Duty Cycles (DC) at  $P_{IN} = 21$  dBm



Figure 36. Pout, Power Gain, PAE, and IDD vs. Input Power at 9.5 GHz



Figure 37.  $P_{OUT}$ , Power Gain, PAE, and  $I_{DD}$  vs. Input Power at 10.5 GHz



Figure 38. Power Dissipation vs. Input Power, Drain Bias Pulse Width = 100 μs at 10% Duty Cycle



Figure 39. Power Dissipation vs. Input Power, Drain Bias Pulse Width = 20  $\mu$ s at 2% Duty Cycle



Figure 40. Power Dissipation vs. Input Power, Drain Bias Pulse Width =  $50 \, \mu s$  at 5% Duty Cycle



Figure 41. Power Dissipation ( $P_{DISS}$ ) vs. Input Power, Drain Bias Pulse Width = 100  $\mu$ s at 10% Duty Cycle, Base Temperature ( $T_{BASE}$ ) = 85°C



Figure 42. Power Dissipation vs. Input Power, Drain Bias Pulse Width = 200 μs at 20% Duty Cycle



Figure 43.  $I_{DQ}$  vs.  $V_{GG}$  ( $V_{GGXA}/V_{GGXB}$ ),  $V_{DDXA}/V_{DDXB} = 28 V$ , Representative of a Typical Device

### THEORY OF OPERATION

The HMC8415LP6GE is a gallium nitride (GaN) power amplifier capable of delivering 40 W (46 dBm) of pulsed power. The device consists of three cascaded gain stages and is configured with near mirror symmetry about the axis from RFIN to RFOUT. A simplified view of this architecture is shown in Figure 44.

The recommended dc bias conditions put the device into deep Class AB operation, allowing a moderate  $P_{\rm IN}$  of 23 dBm to produce a typical pulsed  $P_{\rm OUT}$  and PAE of 46 dBm and 40%, respectively, in the lower specified operating frequency range of 9 GHz to 10 GHz. The pulsed bias applied to the  $V_{\rm DD1A}/V_{\rm DD1B}$ ,  $V_{\rm DD2A}/V_{\rm DD2B}$ , and  $V_{\rm DD3A}/V_{\rm DD3B}$  pins bias the drains of the first, second, and third gain stages, respectively. The dc voltages

applied to the  $V_{\rm GG1A}/V_{\rm GG1B}$ ,  $V_{\rm GG2A}/V_{\rm GG2B}$ , and  $V_{\rm GG3A}/V_{\rm GG3B}$  pins bias the gates of the first, second, and third gain stages, respectively, allowing control of the drain currents for each stage.

The HMC8415LP6GE has single-ended RFIN and RFOUT ports that are dc blocked, and whose impedances are nominally 50  $\Omega$  over the 9 GHz to 10.5 GHz operating frequency range. Consequently, the HMC8415LP6GE can be directly inserted into a 50  $\Omega$  system without the need for external impedance matching components. Multiple HMC8415LP6GE amplifiers can be cascaded together without the need for external matching components or dc blocking capacitors.



Figure 44. Basic Block Diagram

### APPLICATIONS INFORMATION

Figure 47 shows the basic connections required for pulsed bias operation of the HMC8415LP6GE. To ensure stable operation, it is critical to provide the package base and all ground pins with low inductance connections to ground. Individually, bypass the six  $V_{DDxx}$  pins using the 1 nF capacitors and 3.3  $\Omega$  resistors shown in Figure 47, then connect the pins to the drain bias supply farther away from the device. Similarly, individually bypass the six  $V_{GGxx}$  pins capacitively, then connect the pins to the gate bias supply farther away from the device.

To achieve the specified performance and rated operating life, proper thermal management is critical. Thermal management is assisted by pulsed bias operation, which helps limit the average power dissipated, and thus, minimizing the channel temperature. Decreasing channel temperature corresponds with increasing the mean time to fail (MTTF). To better understand pulsed bias thermal parameters and the calculation of the resulting channel temperature, adjust the concept of thermal resistance from that of usual continuous bias conditions.

First, consider a continuous bias case (see Figure 45). When bias is applied, the channel temperature ( $T_{CHAN}$ ) of the device rises through a turn-on transient interval and eventually settles to a steady state value. Calculate the thermal resistance of the device as the rise in  $T_{CHAN}$  above the starting base temperature ( $T_{BASE}$ ) divided by the total power dissipated by the device.

$$\theta_{JC} = t_{RISE}/P_{DISS}$$

where:

 $\theta_{JC}$  is the channel to base thermal resistance (°C/W) of the device.

 $t_{RISE}$  is the rise in the T<sub>CHAN</sub> of the device above the T<sub>BASE</sub> (°C).  $P_{DISS}$  is the power dissipation (W) of the device.



Figure 45. Continuous Bias

Now, consider a pulsed bias case at low duty cycle (see Figure 46). When bias is applied, the  $T_{CHAN}$  of the device can be described as a series of exponentially rising and decaying pulses. The peak channel temperature reached during consecutive pulses increases during the turn-on transient interval, eventually settling to a steady state condition, where peak channel temperatures from pulse to pulse stabilize. Calculate the thermal resistance of the device as the rise in  $T_{CHAN}$  above the starting  $T_{BASE}$  divided by the total power dissipated by the device.

$$\theta_{IC} = t_{RISE}/P_{DISS}$$

where:

 $\theta_{JC}$  is the channel to base thermal resistance (°C/W) of the device.

 $t_{RISE}$  is the peak rise in the T<sub>CHAN</sub> of the device above the T<sub>BASE</sub> (°C).  $P_{DISS}$  is the power dissipation (W) of the device during a bias pulse.



Figure 46. Pulsed Bias at Low Duty Cycle

Transient thermal measurements were performed on the HMC8415LP6GE amplifier at several different bias pulse widths and duty cycles to obtain the thermal resistance values in Table 7.

Table 7. Pulse Settings and Thermal Resistance Values

| Pulse Se         |                        |      |
|------------------|------------------------|------|
| Pulse Width (μs) | θ <sub>JC</sub> (°C/W) |      |
| 20               | 2                      | 0.5  |
| 50               | 5                      | 0.69 |
| 100              | 10                     | 0.95 |
| 200              | 20                     | 1.33 |

The largest total  $\theta_{\text{JC}}$  listed in Table 7 is the same value as listed in Table 5 because this value represents the worst case, pulsed bias operation. Narrower pulse widths and/or lower duty cycles can result in greater reliability.

Even though the HMC8415LP6GE amplifier is designed for low duty cycle pulsed applications, there can be brief periods when the device operates (perhaps accidently) under continuous bias conditions. The thermal resistance increases to 4°C/W under such conditions. Even at the nominal quiescent bias ( $V_{\rm DD}$  ( $V_{\rm DDxA}/V_{\rm DDxB}$ ) = 28 V and  $I_{\rm DD}$  = 1 A), the 28 W power dissipation results in a 112°C channel temperature rise above the base temperature. Exercise extreme caution in such situations so that the device does not exceed the device maximum channel temperature of 225°C. If applying an RF input greater than -10 dBm during continuous wave (CW) operation, the device power dissipation increases above 28 W, resulting in an even greater temperature rise, possibly approaching the damage level of the device.

Pulsed bias can be achieved in different ways. However, typical applications hold the gate bias constant, pulse the drain bias on (28 V) when amplification is required, and pulse the drain bias off (0 V) when the drain bias is no longer required. Drain bias pulsing typically requires implementation of a pulsor circuit that consists of heavy duty power components, such as power metal-oxide semiconductor field effect transistors (MOSFETs), MOSFET drivers, and power rectifiers. Large capacitors are also required because these capacitors serve as local reservoirs of charge, helping to provide the drain current demanded by the HMC8415LP6GE while maintaining a steady drain voltage during the on time of the pulse.

An example of such a pulsor is the Analog Devices, Inc., custom drain pulsor board shown in Figure 48. The pulsor board was developed specifically for this application and is included with the HMC8415LP6GE evaluation kit, EV1HMC8415LP6G. The HMC8415LP6GE characterization was performed on the

evaluation board, with VDD pulsing achieved through use of the pulsor board in combination with external dc voltage supplies for  $V_{\text{DDxx}}$  and  $V_{\text{GGxx}}$  and a pulse generator for triggering the VDD pulses. The dc connectors of both boards allow the boards to connect directly together without the need for extraneous flexible cabling. This rigid connection between the boards helps maintain a low inductance and low resistance connection, minimizing the occurrence of ringing and voltage drop. To help simplify the implementation of the HMC8415LP6GE with a drain bias pulsor circuit into customer applications, the complete drawing packages and bill of materials for both boards are available by submitting a Technical Support Request.

Before attempting to connect the EV1HMC8415LP6G to the pulsor board, closely review the schematics of both boards (see Figure 47 and Figure 48).

#### TYPICAL APPLICATION CIRCUIT AND PULSOR CIRCUIT

Figure 47 shows the typical application circuit, and Figure 48 shows the drain bias typical pulsor circuit.





Figure 48. Typical Pulsor Circuit

### USING THE EV1HMC8415LP6G WITH THE DRAIN BIAS PULSOR BOARD

The following description assumes that pulsed measurements were made and that a current probe was used to measure  $I_{\rm DD}$ . When neither is possible with the equipment available, approximations must be made as described in the Making Average to Pulsed Approximations section.

The connections required for using the EV1HMC8415LP6G with the drain bias pulsor board are shown in Figure 49. Before applying any bias or signals, the pulsor board must interconnect with the EV1HMC8415LP6G so that the pulsor board (J2) mates with the EV1HMC8415LP6G (J3) and the pulsor board (J3) mates with the EV1HMC8415LP6G (J4). The

only externally wired connections needed are to the J1 connector of the pulsor board: VDD, SENSE (from the +S VDD supply), VG1, PULSE, and all signal GNDs, including the –S VDD supply. VG1 passes from the Pulsor J1-VG1 directly through the pulsor board to the gate pins of the evaluation board. For the Pulsor J1-VDD and its GND connections, the use of heavy gauge twister pair wires is recommended to minimize voltage drop. The J4 coaxial connector of the pulsor board allows the convenient monitoring of the VDD\_PULSE signal by using an oscilloscope.



Figure 49. Setup Block Diagram

#### **RECOMMENDED BIAS SEQUENCE**

# Power-Up Bias Concept for the EV1HMC8415LP6G with the Pulsor

A proper set of dc bias conditions always requires that the gate be biased to a voltage that does not result in excessive drain current, regardless of whether the drain bias is constant or pulsed. For this reason, always apply a gate bias voltage to Pulsor J1-VG1 prior to the application of a voltage to Pulsor J1-VDD. VG1 = -6 V is considered a safe starting value. With a pulsed logic signal applied to Pulsor J1-PULSE and 28 V applied to Pulsor J1-VDD, a pulsed voltage between 0 V (for PULSE = logic low) and VDD = 28 V (for PULSE = logic high) becomes available at Pulsor J2-VDD\_PULSE and Pulsor J3-VDD\_PULSE and, therefore, at the drains of the device under test (DUT). When the gate bias voltage (applied to Pulsor J1-VG1) is available at the gates simultaneously with VDD\_PULSE at the

drains, a drain current proportional to VG1 flows. VG1 can be adjusted until the target pulsed  $I_{\rm DQ}$  is achieved. With this pulsor board, J1-VDD has a 35 V maximum above which damage can occur to the pulsor.

The J1-PULSE and VDD\_PULSE pulse width and duty cycle limits for reliable operation are as follows:

- Pulse width = 500 µs maximum
- Duty cycle = 20% maximum

# Power-Down Bias Concept for the EV1HMC8415LP6G with the Pulsor

The power-down bias sequence follows from the power-up bias sequence. Bring Pulsor J1-PULSE to logic low to remove VDD\_PULSE, and then power down Pulsor J1-VDD followed by powering down Pulsor J1-VG1.

### MAKING AVERAGE TO PULSED APPROXIMATIONS

To measure RF power, IDD, and PAE accurately in a pulsed manner, use instruments offering pulse triggered measurements. When pulse triggered instruments are not available but simpler instruments with adequate averaging capabilities are, approximations can be made with the understanding that the approximations can result in lower accuracy of measurement. The most common approximations involve measuring the average values of parameters and then adjusting those values to account for the duty cycle of operation. Approximating in this manner can result in errors due to the limited measurement bandwidths of the instruments and/or the inclusion of on/off transients and/or partial periods in the measurement. So that partial periods do not contribute significant errors to the measurements, perform the averaging over a large number of pulse periods. The results of such approximations can vary with the instruments and settings used. Therefore, experimentation can be necessary to achieve credible and repeatable results. When it is not possible to make pulse triggered measurements, the only pulse connection required is the one from the pulse generator to the J1 connector of the pulsor (see Figure 49).

Depending on the implementation of the HMC8415LP6GE and the pulsor into customer applications, adjustments of the pulse circuit may be desired if the on and off transitions are accompanied by excessive drain supply ringing. Synchronous with the drain pulses, the  $V_{\rm GGxx}$  bias and RFIN signal can also be pulsed.

Unless otherwise noted, all measurement data shown within this data sheet was taken using the typical application circuit (see Figure 47) as implemented on the evaluation board (see Figure 50), with the drain bias pulsed at 28 V by the pulsor board (see Figure 48) to achieve the nominal  $\rm I_{DQ}$  of 1000 mA at a pulse width of 100  $\mu s$ , and 10% duty cycle. Operating at different drain voltages or different drain quiescent currents affects performance, as shown in the Typical Performance Characteristics section. For applications having lower power and gain requirements, operation at lower  $\rm V_{DDxx}$  and  $\rm I_{DQ}$  can help reduce power consumption. Due to thermal considerations, the use of lower duty cycles and shorter pulse widths can sometimes result in improved power and PAE.

## **EVALUATION PCB**

The EV1HMC8415LP6G (600-01639-00-2) evaluation PCB is shown in Figure 50.

#### **BILL OF MATERIALS**

Use RF circuit design techniques for the circuit board used in the application. Provide 50  $\Omega$  impedance for the signal lines and directly connect the package ground leads and exposed pad to the ground plane, similar to that shown in Figure 50. Use a sufficient number of via holes to connect the top and bottom ground planes. The evaluation PCB shown in Figure 50 is available from Analog Devices upon request.



Figure 50. Evaluation PCB

Table 8. Bill of Materials for the Evaluation PCB EV1HMC8415LP6G (600-01639-00-2)

| Table 6. Diff of Materials for the Evaluation 1 CD EV ITIM Co415Li VG (000-01037-00-2) |                                                                                  |  |  |  |  |  |
|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--|--|--|--|--|
| Item                                                                                   | Description                                                                      |  |  |  |  |  |
| J1, J2                                                                                 | SMA connectors                                                                   |  |  |  |  |  |
| J3, J4                                                                                 | DC pins                                                                          |  |  |  |  |  |
| R1 to R9, R13 to R15, R19 to R21, R25 to R27, R31 to R33, R37 to R39                   | 0 Ω resistors, 0402 package                                                      |  |  |  |  |  |
| C2, C4, C6, C8, C10, C12                                                               | 1000 pF capacitors, 0402 package                                                 |  |  |  |  |  |
| C1, C3, C5, C7, C9, C11                                                                | 100 pF capacitors, 0402 package                                                  |  |  |  |  |  |
| C13, C15, C17, C19, C21, C23                                                           | 2200 pF capacitors, 0603 package                                                 |  |  |  |  |  |
| C25, C27, C29, C31, C33, C35                                                           | 1 μF capacitors, 0603 package                                                    |  |  |  |  |  |
| U1                                                                                     | HMC8415LP6GE                                                                     |  |  |  |  |  |
| PCB                                                                                    | 600-01639-00-2 evaluation PCB; circuit board material: Rogers 4350 or Arlon 25FR |  |  |  |  |  |

## **OUTLINE DIMENSIONS**



Figure 51. 40-Lead Lead Frame Chip Scale Package [LFCSP] 6 mm × 6 mm Body and 0.75 mm Package Height (CP-40-7) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | MSL Rating <sup>2</sup> | Package Description <sup>3</sup>              | Package Option |
|--------------------|-------------------|-------------------------|-----------------------------------------------|----------------|
| HMC8415LP6GE       | −40°C to +85°C    | 3                       | 40-Lead Lead Frame Chip Scale Package [LFCSP] | CP-40-7        |
| HMC8415LP6GETR     | −40°C to +85°C    | 3                       | 40-Lead Lead Frame Chip Scale Package [LFCSP] | CP-40-7        |
| EV1HMC8415LP6G     |                   |                         | Evaluation Board                              |                |

<sup>&</sup>lt;sup>1</sup> The HMC8415LP6GE and HMC8415LP6GETR are RoHS compliant parts.

<sup>&</sup>lt;sup>2</sup> See the Absolute Maximum Ratings section for additional information.

<sup>3</sup> The HMC8415LP6GE and the HMC8415LP6GETR are low stress injection molded plastic and their lead finish is 100% matte Sn.