## DESCRIPTION

Demonstration circuit DC145 is a protected dual PowerPath ${ }^{\text {TM }}$ switch that routes two power sources into one output. This circuit is designed for low loss switching at the "front end" of a power management system, where two power sources need to be connected or disconnected from the load. Applications include notebook and palmtop computers and other portable systems requiring low loss switching of multiple power sources.

The dual PowerPath switch is formed by two sets of back-to-back N-channel MOSFET switches. One end of each switch is tied to the output while the other two ends are tied to each power source. The PowerPath switches can be controlled with three external TTL/CMOS level signals into an LTC ${ }^{\circledR} 1473$ driving the MOSFET switches.

[^0]
## PGRFORMANCE SUMMARY

| SYMBOL | PARAMETER | CONDITIONS | VALUE |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {BAT1 }}, \mathrm{V}_{\text {BAT2 }}$ | BAT1, BAT2 Supply Range (Note 1) |  | 4.2 V to 24 V |
| $\mathrm{I}_{\mathrm{Q}}$ | Supply Current | $\mathrm{IN} 1=3 \mathrm{~V}, \mathrm{IN} 2=0 \mathrm{~V}, \overline{\mathrm{DIODE}}=$ Floating | $130 \mu \mathrm{~A}$ |
| IN1, IN2 | Input Threshold Voltage |  | 1.4 V |
| $\overline{\overline{\text { DIODE }}}$ | Input Threshold Voltage |  | 1.4 V |
| lıIMIT | Inrush and Short-Circuit Current Limit | OUT $=0 \mathrm{~V}, \mathrm{IN1}=3 \mathrm{~V}, \mathrm{IN} 2=0 \mathrm{~V}, \overline{\mathrm{DIODE}}=$ Floating | 6A |
| $\mathrm{t}_{\text {FAULT }}$ | Fault Timer Delay | OUT $=0 \mathrm{~V}, \mathrm{IN1}=3 \mathrm{~V}, \mathrm{IN} 2=0 \mathrm{~V}, \overline{\mathrm{DIODE}}=$ Floating | 1.1 ms |
| RPP | PowerPath Resistance | Resistance from BAT1 (or BAT2) to OUT | $0.1 \Omega$ |
| $\mathrm{I}_{\text {RMS }}$ | Maximum RMS PowerPath Current | BAT1 (or BAT2) $=24 \mathrm{~V}$ | 3 A |
| COUT(MAX) | Maximum OUT Capacitance (Note 2) |  | 100 ${ }^{\text {F }}$ |

Note 1: BAT1, BAT2 supply range is limited by the Si4936DY safe operating area. See the Operation section for more information.

Note 2: COUT(MAX) on the DC145 is limited by the value of the timer capacitor C6. See the Operation section for more information.

## TYPICAL PGRFORMANCE CHARACTERISTICS AND BOARD PHOTO



## DEMO MANUAL DC145

PACKAGE A ID SCHEMATIC DIAGRAMS


Figure 3. LTC1473 Dual PowerPath Switch Driver

## PARTS LIST

| REFERENCE <br> DESIGNATOR | QUANTITY | PART NUMBER | DESCRIPTION | VENDOR | TELEPHONE |
| :--- | :---: | :--- | :--- | :--- | ---: |
| C4, C5, C7 | 3 | $18125 C 105 M A T M A ~$ | $1 \mu$ F 50V X7R 20\% Chip Capacitor | AVX | $(803) 946-0362$ |
| C6 | 1 | $08055 C 472 K A T M A$ | 4700 pF 50 V X7R 10\% Chip Capacitor | AVX | $(803) 946-0362$ |
| D1 | 1 | MMBD2838LT1 | Dual Diode (SOT-23) | Motorola | $(602) 244-3576$ |
| L1 | 1 | $1812 L S-105 X K B C$ | $1000 \mu H$ Chip Inductor | Coilcraft | $(847) 639-6400$ |
| Q1, Q2 | 2 | Si4936DY | $4.7 A ~ 30 V ~ D u a l ~ N-C h a n n e l ~ M O S F E T ~(S 0-8) ~$ | Siliconix | $(408) 567-8151$ |
| R3 | 1 | LR2512-01-R033-J | $0.033 \Omega 1 W$ 5\% Chip Resistor | IRC | $(512) 992-7900$ |
| R4 to R6 | 3 | CR10-4993FT | $499 \mathrm{k} 1 / 8 \mathrm{~W} 1 \%$ Chip Resistor | TAD | $(800) 508-1521$ |
| R7 | 1 | CR10-7503FT | $750 \mathrm{k} 1 / 8 \mathrm{~W} 1 \%$ Chip Resistor | TAD | $(800) 508-1521$ |
| U1 | 1 | LTC1473CG | Dual PowerPath Switch Driver | LTC | $(408) 432-1900$ |

## InTRODUCTIの

A protected dual PowerPath switch is implemented using the LTC1473. Figure 3 is the schematic for this demonstration board. The PowerPath switch can be used at the "front end" of a power management system where two power sources need to be connected or disconnected from the load.

Small spring-clip leads are very convenient for smallsignal bench testing and voltage measurements, but they
should not be used with the high currents associated with this circuit. Soldered wire connections are required in the PowerPath pins (E4 to E6 and E8). If E8 connects to a large bypass capacitor, this capacitor should be soldered to the demonstration board.

This demonstration board is intended for the evaluation of the LTC1473 dual N -channel switch driver and was not designed for any other purpose.

## QUICK START GUIDE

Demonstration board DC145 is easily set up for evaluation of the LTC1473 IC. Please follow the procedure outlined below for error-free operation.

- For optimum results, solder a $10 \mu \mathrm{~F}$ electrolytic capacitor across terminals BAT1 (E5) and GND (E4). Repeat for terminals BAT2 (E6) and GND (E4).
- Connect the first battery or power supply to BAT1 (E5) and GND (E4) terminals. Do not exceed 24V or the MOSFET(s) may be damaged.
- Connect the second battery or power supply to BAT2 (E6) and GND (E4) terminals. As above, do not exceed 24 V .
- Connect the driving signals into IN1 (E1) and IN2 (E2). Taking IN1 high and IN2 low connects BAT1 to OUT (E8). Taking IN1 low and IN2 high connects BAT2 to OUT. When both inputs are either high or low, all the MOSFET switches are off. Both inputs have a 499k resistor pull-down to ground and accept TTL/CMOS compatible level signals.
- Allow $\overline{\text { DIODE (E3) and TIMER (E7) to float. }}$
- Connect the output load to OUT (E8). Typically, the output "load" is the $\mathrm{V}_{\text {IN }}$ of a switching regulator. The $V_{\text {IN }}$ bypass capacitor must be very close to OUT (E8). Solder the $\mathrm{V}_{\text {IN }}$ bypass capacitor to the demo board if possible. If not, solder a $10 \mu \mathrm{~F}$ capacitor across OUT (E8) and GND (E4).


## operation

The PowerPath switches are implemented with 8-lead surface mounted N-channel MOSFET(s). These MOSFET(s) from Siliconix (Si4936DY) have an RDS(ON) of $0.040 \Omega$ and maximum allowable drain-source voltage ( $\mathrm{V}_{\mathrm{DS}(\mathrm{MAX})}$ ) of 30 V . A number of similar N -channel MOSFET(s), available from different manufacturers, are well suited for this type of application. As a general rule, select the switch with the lowest $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ at the maximum allowable $V_{D S}$. This will minimize the heat dissipated in the switches while increasing the overall system efficiency.
The $\mathrm{V}^{+}$pin of the LTC1473 is supplied by BAT1 (E5) or BAT2 (E6) through two OR-connected diodes. When both power supplies are presentat BAT1 and BAT2, the one with the highest potential flows to the LTC1473.
The gate drive for the low loss N -channel switches is supplied by a micropower boost regulator, which regulates at approximately 8.5 V above $\mathrm{V}^{+}$(up to 37 V maximum). The boosted voltage, $\mathrm{V}_{\mathrm{GG}}$, can supply about $300 \mu \mathrm{~A}$ to $400 \mu \mathrm{~A}$, which is enough to allow a second LTC1473 to share $V_{G G}$ with the first one. In this configuration, the one boosting the voltage must have at least the same or higher V+ of the two LTC1473s.

A $0.033 \Omega$ sense resistor (R3) limits the inrush current to 6A. The LTC1473's bidirectional current sensing and limiting circuit determines when the voltage drop across R3 reaches $\pm 200 \mathrm{mV}$. The gate-to-source voltage, $\mathrm{V}_{\mathrm{GS}}$, of the appropriate switch is limited during the transition period (see Figure 2) until the inrush current subsides, generally within a few hundred microseconds for capacitor values $\leq 100 \mu \mathrm{~F}$ at OUT (E8).
The value of timer capacitor C 6 must be chosen so that the fault timer does not time out during a normal inrush event. C6 $=4700 \mathrm{pF}$ programs the fault timer to 1.1 ms . In the event of a short at OUT (E8), the LTC1473's current limit loop limits the inrush of current into the short for 1.1 ms , after which the MOSFET switches are latched off, protecting them from overdissipation. To reset the latch, deselect the gate drive input IN1 (E1) or IN2 (E2). C6 can be monitored by placing a scope probe on TIMER (E7).

The gate-drive inputs, IN1 (E1) and IN2 (E2), control the gates of the MOSFET switches via the LTC1473. These inputs each have a 499 k resistor pull-down to ground and accept TTL/CMOS compatible level signals. The gate drives are noninverting, that is, taking IN1 high and IN2 low connects BAT1 to OUT (E8). Conversely, taking IN1 low and IN2 high connects BAT2 to OUT. When both inputs are either high or low, all the MOSFET switches are off.

A third gate drive input, DIODE (E3), overrides IN1 and IN2. Taking DIODE low turns the two MOSFET switches into two virtual diodes. In this "2-diode" mode, the first half of each PowerPath switch pair is turned on and the second half is turned off. The two diodes are formed by the body diodes of the MOSFET switches that are turned off. The direction of the two diodes allows power to flow from whichever of BAT1 or BAT2 has the higher potential to OUT. A resistor divider pulls up DIODE to $2 / 5$ of $\mathrm{V}^{+}$. Thus, when DIODE is allowed to float, it defaults to high and does not interfere with the normal operation of the gate-drive inputs, IN1 and IN2. A $1 \mu \mathrm{~F}$ capacitor (C4) on DIODE slows its rise and fall time with a time constant of 300 ms . This ensures that the " 2 -diode" mode is selected for at least a few milliseconds after power is plugged in, and allows power to flow to OUT (E8), regardless of the states of IN1 and IN2.

Although the LTC1473 and the Si4936DY have $\geq 30 \mathrm{~V}$ maximum supply ratings, the maximum supply for this demo board is 24 V . This limitation is due to the power dissipation rating of the Si4936DY when in current limit. When OUT is shorted to ground, the energy dissipated by the Si4936DY is given by $\left(1 \cdot \mathrm{~V} \bullet \mathrm{t}_{\text {FAULT }}\right)$, where $\mathrm{I}=200 \mathrm{mV} / \mathrm{R} 3$ $=6 \mathrm{~A}, \mathrm{t}_{\text {FAULT }}=(\mathrm{C} 6 \cdot 1.2 \mathrm{~V}) / 5 \mu \mathrm{~A}=1.1 \mathrm{~ms}$ and $\mathrm{V}=\mathrm{BAT} 1$ or BAT2. If a supply voltage greater than 24 V but less than 28 V is desired, I or $\mathrm{t}_{\text {FAULT }}$ in the equation can be decreased. To decrease I, R3 can be increased; to decrease $\mathrm{t}_{\text {FAULT }}$, C6 can be decreased. Decreasing the values of either I or $\mathrm{t}_{\text {FAULT }}$ will decrease $\mathrm{C}_{\text {OUT(MAX) }}$, the maximum capacitance value that can be connected at OUT. I and COUT(MAX) determine the maximum transition time given by $\mathrm{t}_{\mathrm{SW}}(\mathrm{MAX})=$ $\left(V \cdot C_{0 U T}\right) / I$, which should be about $1 / 3$ or less than the

## DEMO MANUAL DC145

## operation

fault timer delay, $\mathrm{t}_{\text {faULT }}$. With $\mathrm{t}_{\text {FAULT }}=1.1 \mathrm{~ms}$ and $\mathrm{I}=6 \mathrm{~A}$, the circuit on this demonstration board is designed for use with $\mathrm{C}_{\text {OUT }} \leq 100 \mu \mathrm{~F}$. Charging $\mathrm{C}_{0 U T}$ to 24 V from 0 V with $\mathrm{I}=$ 6 A takes 0.4 ms which is about $1 / 3$ of $\mathrm{t}_{\text {FAULT }}$.
If a $\mathrm{C}_{0 U T}>100 \mu \mathrm{~F}$ is needed, C 6 must be replaced with a larger value capacitor. This increases the fault timer delay to allow more time for $\mathrm{C}_{0 U T}$ to charge without tripping the protection circuit. However, the supply voltage must also be reduced or larger power MOSFETs used due to the increased energy dissipation on the Si4936DY if OUT is shorted to ground.

If either $\mathrm{C}_{\text {OUt }}$ or the supply voltage must be greater than the maximum values specified for this demonstration board, the two Si4936DYs can be replaced with four Si4410DY single N-channel MOSFETs. These MOSFETs, because of a larger die size, have half the $R_{\text {DSON }}$ of the Si4936DY and can safely dissipate twice the energy.
See the LTC1473 data sheet for more information on external component selection.

## PCB LAYOUT AND FILm



Component Side Silkscreen


Component Side


Component Side Solder Mask

## PCß LAYOUT AחD FILm



Component Side Pastmask


Solder Side


Solder Side Solder Mask

## DEMO MANUAL DC145

## PC FAB DRAWING



NOTES: UNLESS OTHERWISE SPECIFIED

1. MATERIAL: FR4 OR EQUIVALENT EPOXY,

2 OZ COPPER CLAD, THICKNESS $0.062 \pm 0.006$
TOTAL OF 2 LAYERS
2. FINISH: ALL PLATED HOLES 0.001 MIN/0.0015 MAX

COPPER PLATE, ELECTRODEPOSITED TIN-LEAD COMPOSITION
BEFORE REFLOW, SOLDER MASK OVER BARE COPPER (SMOBC)
3. SOLDER MASK: BOTH SIDES USING SR1020 OR EQUIVALENT
4. SILKSCREEN: USING WHITE NONCONDUCTIVE EPOXY INK
5. ALL DIMENSIONS ARE IN INCHES

| SYMBOL | DIAMETER | NUMBER <br> OF HOLES |
| :---: | :---: | :---: |
| A | 0.95 | 8 |
| B | 0.72 | 2 |
| C | 0.20 | 15 |
| TOTAL HOLES |  |  |


[^0]:    ©T, LTC and LT are registered trademarks of Linear Technology Corporation. PowerPath is a trademark of Linear Technology Corporation.

