## Dual 15A or Single 30A DC/DC $\mu$ Module Regulator

## feATURES

- Dual 15A or Single 30A Output
- Wide Input Voltage Range: 4.5 V to 20 V
- $2.375 \mathrm{~V}_{\text {MIN }}$ with CPWR Bias
- Output Voltage Range: 0.6 V to 5.5 V
- $\pm 1.5 \%$ Maximum Total DC Output Error
- Multiphase Current Sharing
- Differential Remote Sense Amplifier, Each Channel
- Current Mode Control/Fast Transient Response
- Up to $96 \%$ Efficiency
- Adjustable Switching Frequency (250kHz to 1MHz)
- Frequency Synchronization
- Overcurrent Foldback Protection
- Output Overvoltage Protection
- Internal or External Compensation
- Built-In Temperature Monitor Diode
- SnPb or RoHS Compliant Finish
- Thermally Enhanced ( $11.25 \mathrm{~mm} \times 15 \mathrm{~mm} \times 5.74 \mathrm{~mm}$ ) BGA Package
- Pin-Compatible with the LTM4646


## APPLICATIONS

- Point-of-Load Power Supplies
- Telecom and Networking Equipment
- Industrial and Medical Equipment


## DESCRIPTIOn

The LTM ${ }^{\circledR} 4662$ is a complete dual 15A output switching mode DC/DC power supply. Included in the package are the switching controller, power FETs, inductors, and all supporting components. Operating from an input voltage range of 4.5 V to 20 V , the LTM4662 supports two outputs each with an output voltage range of 0.6 V to 5.5 V , set by external resistors. Its high efficiency design delivers up to 15A continuous current for each output. Only a few input and output capacitors are needed.

The device supports frequency synchronization, multiphase operation, high efficiency light load operation and output voltage tracking for supply rail sequencing and has an onboard temperature diode per channel for device temperature monitoring. High switching frequency and a current mode architecture enable a very fast transient response to line and load changes without sacrificing stability.

Fault protection features include overvoltage and overcurrent protection. The power module is offered in a small footprint and thermally enhanced $11.25 \mathrm{~mm} \times 15 \mathrm{~mm} \times$ 5.74 mm BGA package. The LTM4662 is available with SnPb or RoHS compliant terminal finish.

All registered trademarks and trademarks are the property of their respective owners.

## TYPICAL APPLICATION



Efficiency, 12 V to $0.9 \mathrm{~V}, 1.2 \mathrm{~V}$ at 15 A Each


## ABSOLUTE MAXIMUM RATIOGS

## PIn COnFIGURATIOn

## (Note 1)

$\qquad$
$V_{S W 1}, V_{S W 2} \ldots . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ~$ INTV ${ }_{\text {CC }}$, EXTV $_{\text {CC }}, V_{\text {OUT1 }}, V_{\text {OUT2 }}, V_{\text {OUTS1 }}$, VOUTS2 -0.3 V to 6 V
TRACK/SS1, TRACK/SS2............................ -0.3 V to 5V
FREQ, VRNG, PHASMD, MODE_PLLIN ........................ -0.3 V to (INTV ${ }_{\text {CC }}+0.3$ )
$V_{\text {OUTS1 }}{ }^{-}$(Note 6)...................................... -0.3 V to $\mathrm{V}_{\text {FB1 }}$
$V_{\text {OUTS2 }}{ }^{-}, \mathrm{V}_{\text {FB1 }}$ (Note 6)............. -0.3 V to (INTV ${ }_{\text {CC }}+0.3 \mathrm{~V}$ )
COMP1A, COMP2A (Note 6) $\qquad$ -0.3 V to 2.7 V
COMP1B, COMP2B, $V_{\text {FB2 }}$ $\qquad$ -0.3 V to 2.7 V
DRV ${ }_{\text {CC }}$ Peak Output Current................................ 100 mA
Internal Operating Temperature
Range (Note 2)
E- and I-Grade $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
MP-Grade $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Storage Temperature Range ................. $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Peak Solder Reflow Package Body Temperature.... $245^{\circ} \mathrm{C}$


## ORDER INFORMATION

| PART NUMBER | BALL FINISH | PART MARKING* |  | PACKAGE TYPE | MSL <br> RATING | TEMPERATURE RANGE (SEE NOTE 2) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | DEVICE | FINISH CODE |  |  |  |
| LTM4662EY\#PBF | SAC305 (RoHS) | LTM4662Y | e1 | BGA | 3 | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTM4662IY\#PBF |  | LTM4662Y |  |  |  | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTM4662MPY\#PBF |  | LTM4662Y |  |  |  | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTM4662IY | SnPb (63/37) | LTM4662Y | e0 |  |  | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTM4662MPY |  | LTM4662Y |  |  |  | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |

- Contact the factory for parts specified with wider operating temperature ranges. *Device temperature grade is indicated by a label on the shipping container. Ball finish code is per IPC/JEDEC J-STD-609.
- Recommended LGA and BGA PCB Assembly and Manufacturing Procedures
- LGA and BGA Package and Tray Drawings

ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the specified internal operating temperature range (Note 2). Specified as each individual output channel. $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ and $\mathrm{V}_{\text {RUN1 }}, \mathrm{V}_{\text {RUN2 }}$ at 5 V unless otherwise noted. Per the typical application in Figure 20.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{VIN(DC)}$ | Input DC Voltage | 2.375V with 5V External Bias on CPWR, 4.5V Min without Bias | $\bullet$ | 2.375 |  | 20 | V |
| $V_{\text {CPWR(DC) }}$ | Input Control Power Voltage | Input Range of Bias Normally Connected to $\mathrm{V}_{\text {IN }}$ |  | 4.5 |  | 20 | V |
| Vout1, 2(Range) | Output Voltage Range | (Note 8) | $\bullet$ | 0.6 |  | 5.5 | V |
| Vout1(DC), <br> VOUT2(DC) | Output Voltage, Total Variation with Line and Load | $\begin{aligned} & \mathrm{C}_{\text {IN }}=10 \mu \mathrm{~F} \times 4, \mathrm{C}_{\text {OUT }}=100 \mu \mathrm{~F} \times 4 \text { Ceramic } \\ & \mathrm{V}_{\text {OUT }}=1.5 \mathrm{~V} \end{aligned}$ | $\bullet$ | 1.4775 | 1.5 | 1.5225 | V |
| Input Specifications |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {RUN1 }}, \mathrm{V}_{\text {RUN2 }}$ | RUN Pin On/Off Threshold | RUN Rising |  | 1.1 | 1.2 | 1.3 | V |
| $\mathrm{V}_{\text {RUN1HYS }}$, $\mathrm{V}_{\text {RUN2HYS }}$ | RUN Pin On Hysteresis |  |  |  | 160 |  | mV |
| $\mathrm{R}_{\text {RUN1 }}, \mathrm{R}_{\text {RUN2 }}$ | RUN1, RUN2 Resistance | Pull-Down Resistance |  |  | 100 |  | $\mathrm{k} \Omega$ |
| IInRUSH(VIIN) | Input Inrush Current at Start-Up | $\begin{aligned} & I_{\text {OUT }}=0 \mathrm{~A}, \mathrm{C}_{\text {IN }}=10 \mu \mathrm{~F} \times 4, \mathrm{C}_{\text {SS }}=0.01 \mu \mathrm{~F}, \\ & \mathrm{C}_{\text {OUT }}=100 \mu \mathrm{~F} \times 4, \mathrm{~V}_{\text {OUT1 }}=1.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT2 }}=1.5 \mathrm{~V}, \\ & \mathrm{~V}_{\text {IN }}=12 \mathrm{~V} \end{aligned}$ |  |  | 1 |  | A |
| $l_{Q(V I N)}$ | Input Supply Bias Current | $\mathrm{I}_{\text {OUT }}=0.1 \mathrm{~A}, \mathrm{f}_{\text {SW }}=1 \mathrm{MHz}$, Pulse-Skipping Mode $\mathrm{I}_{\text {OUT }}=0.1 \mathrm{~A}, \mathrm{f}_{\mathrm{SW}}=1 \mathrm{MHz}$, Switching Continuous Shutdown, RUN $=0, \mathrm{~V}_{\mathrm{IN}}=12 \mathrm{~V}$ |  |  | $\begin{aligned} & 20 \\ & 45 \\ & 40 \\ & \hline \end{aligned}$ |  | mA mA $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {S(VIV) }}$ | Input Supply Current | $\begin{aligned} & V_{\text {IN }}=4.5 \mathrm{~V}, V_{\text {OUT }}=1.5 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=15 \mathrm{~A} \\ & V_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.5 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=15 \mathrm{~A} \end{aligned}$ |  |  | $\begin{gathered} \hline 5.9 \\ 2.15 \end{gathered}$ |  | A |

## Output Specifications

| $\mathrm{I}_{\text {OUT1 (DC), }}$ I $\mathrm{IOUT2}$ (DC) | Output Continuous Current Range | $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.5 \mathrm{~V}$ ( ( V otes 7, 8) |  | 0 | 15 | A |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{AV}_{\text {OUt1 (LINE) }} \mathrm{N}_{\text {Out1 }}$ $\Delta V_{\text {OUT2 LIINE }} N_{\text {OUT2 }}$ | Line Regulation Accuracy | $\begin{aligned} & V_{\text {Out }}=1.5 \mathrm{~V}, \mathrm{~V}_{\text {IIN }} \text { from } 4.5 \mathrm{~V} \text { to } 20 \mathrm{~V} \\ & \mathrm{I}_{\text {Out }}=0 \mathrm{~A} \text { for Each Output } \end{aligned}$ | $\bullet$ | 0.01 | 0.025 | \% N |
| $\triangle \mathrm{V}_{\text {OUT1 (LOAD) }} / V_{\text {OUT1 }}$ $\Delta V_{\text {Out2 (LOAD) }} N_{\text {OUT2 }}$ | Load Regulation Accuracy | For Each Output, $\mathrm{V}_{\text {OUt }}=1.5 \mathrm{~V}$, 0 A to 15 A $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}$ (Note 7) | $\bullet$ | 0.15 | 0.3 | \% |
| $\mathrm{V}_{\text {Out1 (AC) }}, \mathrm{V}_{\text {Out }}$ (AC) | Output Ripple Voltage | For Each Output, I lout = OA, <br> $C_{\text {OUT }}=100 \mu \mathrm{~F} \times 4, \mathrm{~V}_{\text {IN }}=12 \mathrm{~V}$, <br> $\mathrm{V}_{\text {OUT }}=1.5 \mathrm{~V}$, Frequency $=350 \mathrm{kHz}$ |  | 15 |  | $\mathrm{m} V_{\mathrm{p}-\mathrm{p}}$ |
| $\mathrm{f}_{\text {S }}$ (Each Channel) | Output Ripple Voltage Frequency | $\mathrm{V}_{\text {IW }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.5 \mathrm{~V}, \mathrm{R}_{\text {fREQ }}=115 \mathrm{k}$ ( (Note 4) |  | 350 |  | kHz |
| $\Delta V_{\text {OUTStart }}$ <br> (Each Channel) | Turn-On Overshoot | $\begin{aligned} & C_{\text {OUT }}=100 \mu \mathrm{~F} \times 4, \mathrm{~V}_{\text {OUT }}=1.5 \mathrm{~V}, \text { IOUT }=0 \mathrm{~A} \\ & V_{\text {IN }}=12 V, C_{S S}=0.01 \mu \mathrm{~F} \end{aligned}$ |  | 10 |  | mV |
| tstart <br> (Each Channel) | Turn-On Time | $C_{\text {OUT }}=100 \mu \mathrm{~F} \times 4$, No Load, TRACK/SS with $0.01 \mu \mathrm{~F}$ to $\mathrm{GND}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ |  | 5 |  | ms |
| $\Delta V_{\text {OUT (LS }}$ <br> (Each Channel) | Peak Deviation for Dynamic Load | Load: OA to 6A to OA <br> $C_{\text {OUt }}=100 \mu \mathrm{~F} \times 4$, <br> $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.5 \mathrm{~V}$ |  | 50 |  | mV |
| tsETLE <br> (Each Channel) | Settling Time for Dynamic Load Step | Load: OA to 6A to 0A $C_{\text {OUt }}=100 \mu \mathrm{~F} \times 4$, <br> $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.5 \mathrm{~V}$ |  | 20 |  | $\mu \mathrm{s}$ |
| $\mathrm{I}_{\mathrm{OUT}(\mathrm{PK})}$ (Each Channel) | Output Current Limit | $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.5 \mathrm{~V}$ |  | 22 |  | A |

## LTM4662

ELECTRICAL CHARACTERISTICS The e denotes the speciifications which apply vere the specified internal operating temperature range (Note 2). Specified as each individual output channel. $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ and $\mathrm{V}_{\text {RUN1 }}, \mathrm{V}_{\text {RUN2 }}$ at 5 V unless otherwise noted. Per the typical application in Figure 20.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Control Section |  |  |  |  |  |  |  |
| $V_{\text {FB1 }}$ | Voltage at $\mathrm{V}_{\text {FB } 1}$ Pin | $\mathrm{I}_{\text {OUT }}=0 \mathrm{~A}, \mathrm{~V}_{\text {OUT }}=1.5 \mathrm{~V}$ | $\bullet$ | 0.592 | 0.600 | 0.608 | V |
| $V_{\text {FB2 }}$ | Voltage at $\mathrm{V}_{\text {FB2 }}$ Pin | $\begin{aligned} & \mathrm{I}_{\text {OUT }}=0 \mathrm{~A}, \mathrm{~V}_{\text {OUT }}=1.5 \mathrm{~V} \\ & \mathrm{~V}_{\text {FB2 }} \text { is Gained Back Up by } 2 \times \text { Internal to } 0.6 \mathrm{~V} \end{aligned}$ | $\bullet$ | 0.296 | 0.3 | 0.304 | V |
| $\mathrm{I}_{\mathrm{FB} 1}, \mathrm{I}_{\text {FB2 }}$ |  | (Note 6) |  |  | 0 | $\pm 50$ | nA |
| $\mathrm{V}_{\text {OVL1, }} \mathrm{V}_{\text {OVL2 }}$ | Feedback Overvoltage Lockout | $\mathrm{V}_{\text {FB1 }}$ Rising, $\mathrm{V}_{\text {FB2 }}$ Rising | $\bullet$ | $\begin{aligned} & 0.630 \\ & 0.315 \end{aligned}$ | $\begin{aligned} & \hline 0.645 \\ & 0.323 \end{aligned}$ | $\begin{aligned} & \hline 0.660 \\ & 0.330 \end{aligned}$ | V |
| $I_{\text {TRACK/SS1 }}$, ITRACK/SS2 | Track Pin Soft-Start Pull-Up Current | TRACK/SS1,TRACK/SS2 = 0V |  |  | 1.0 |  | $\mu \mathrm{A}$ |
| UVLO | INTV ${ }_{\text {CC }}$ Undervoltage Lockout | $\begin{array}{\|l} \hline \text { INTV }{ }_{\text {CC }} \text { Falling } \mathrm{V}_{\text {IN }} \text { (Note 6) } \\ \text { INTV } \\ \hline \text { Rising V IN } \end{array}$ |  | 3.3 | $\begin{aligned} & 3.7 \\ & 4.2 \end{aligned}$ | 4.5 | V |
| $\mathrm{t}_{\text {OFF(MIN }}$ | Minimum Top Gate Off-Time | (Note 6) |  |  | 90 |  | ns |
| $\mathrm{t}_{\text {ON(MIN }}$ | Minimum Top Gate On-Time | (Note 6) |  |  | 30 |  | ns |
| $\mathrm{R}_{\text {FBHI1 }}, \mathrm{R}_{\text {FBHI2 }}$ | Resistor Between Vouts1, Vouts2 and $\mathrm{V}_{\text {FB1 }}, \mathrm{V}_{\mathrm{FB} 2}$ Pins for Each Output |  |  | 59.9 | 60.4 | 60.9 | k $\Omega$ |
| VPG00D1, VPG00D2 Low | PGOOD Voltage Low | $\mathrm{I}_{\text {PGOOD }}=2 \mathrm{~mA}$ |  |  | 0.1 | 0.3 | V |
| PPGOOD | PGOOD Leakage Current | $V_{\text {PGOOD }}=5 \mathrm{~V}$ |  | -2 |  | 2 | $\mu \mathrm{A}$ |
| $V_{\text {PGOOD }}$ | PGOOD Trip Level | $V_{\text {FB }}$ with Respect to Set Output Voltage <br> $V_{F B}$ Ramping Negative <br> $V_{F B}$ Ramping Positive |  |  | $\begin{gathered} -7.5 \\ 7.5 \end{gathered}$ |  | \% |
| Internal Linear Regulator |  |  |  |  |  |  |  |
| $\mathrm{DRV}_{\text {CC }}$ | Internal DRV ${ }_{\text {CC }}$ Voltage | 6 V < CPWR < 20 V |  | 5.0 | 5.3 | 5.6 | V |
| $\mathrm{DRV}_{\text {CC }}$ <br> Load Regulation | DRV ${ }_{\text {CC }}$ Load Regulation | $\mathrm{I}_{\mathrm{CC}}=0 \mathrm{~mA}$ to 100 mA |  |  | -1.3 | -3.0 | \% |
| V EXTVCC | EXTV ${ }_{\text {CC }}$ Switchover Voltage | EXTV ${ }_{\text {CC }}$ Ramping Positive |  | 4.4 | 4.6 | 4.8 | V |
| VEXTVCC(DROP) | EXTV ${ }_{\text {CC }}$ Dropout | $\mathrm{I}_{\text {CC }}=20 \mathrm{~mA}, \mathrm{~V}_{\text {EXTVCC }}=5 \mathrm{~V}$ |  |  | 80 | 120 | mV |
| V EXTVCC(HYST) | EXTV ${ }_{\text {cc }}$ Hysteresis |  |  |  | 200 |  | mV |
| Frequency and Clock Synchronization |  |  |  |  |  |  |  |
| Frequency Nominal | Nominal Frequency | $\mathrm{R}_{\text {FREQ }}=115 \mathrm{k} \Omega$ |  | 300 | 350 | 400 | kHz |
| Frequency Low | Lowest Frequency | $\mathrm{R}_{\text {FREQ }}=165 \mathrm{k} \Omega$ (Note 5) |  |  | 250 |  | kHz |
| Frequency High | Highest Frequency | $\mathrm{R}_{\text {FREQ }}=39.2 \mathrm{k} \Omega$ |  | 900 | 1000 | 1100 | kHz |
| R MODE_PLLIN | MODE_PLLIN Input Resistance | MODE_PLLIN to SGND |  |  | 600 |  | k $\Omega$ |
| Channel 2 Phase | $\mathrm{V}_{\text {OUT2 }}$ Phase Relative to $\mathrm{V}_{\text {OUT1 }}$ | $\begin{aligned} & \text { PHASMD }=\text { SGND } \\ & \text { PHASMD }=\text { Float } \\ & \text { PHASMD }=\text { INTVCC } \end{aligned}$ |  |  | $\begin{aligned} & 180 \\ & 180 \\ & 240 \end{aligned}$ |  | Deg Deg Deg |
| CLKOUT Phase | Phase (Relative to $\mathrm{V}_{\text {OUT1 }}$ ) | $\begin{aligned} & \text { PHASMD = SGND } \\ & \text { PHASMD = FIoat } \\ & \text { PHASMD = INTV } C \text { C } \end{aligned}$ |  |  | $\begin{gathered} 60 \\ 90 \\ 120 \end{gathered}$ |  | Deg Deg Deg |
| $V_{\text {PLLIN }}$ High VPLLIN Low | Clock Input High Level to MODE_PLLIN Clock Input Low Level to MODE_PLLIN |  |  | 2 |  | 0.5 | V |

ELECTRICAL CHARACTERISTICS The o denotes the spesifications which apply over the specified internal operating temperature range (Note 2). Specified as each individual output channel. $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ and $\mathrm{V}_{\text {RUN1 }}, \mathrm{V}_{\text {RUN2 }}$ at 5 V unless otherwise noted. Per the typical application in Figure 20.

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX |
| :--- | :--- | :--- | :---: | :---: | :---: | UNITS

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: The LTM4662 is tested under pulsed load conditions such that $\mathrm{T}_{\mathrm{J}} \approx \mathrm{T}_{\mathrm{A}}$. The LTM4662E is guaranteed to meet specifications from $0^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ internal temperature. Specifications over the $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ internal operating temperature range are assured by design, characterization and correlation with statistical process controls. The LTM46621 is guaranteed over the full $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ internal operating temperature range. The LTM4662MP is tested and guaranteed over full $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ internal operating temperature range. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with
board layout, the rated package thermal impedance and other environmental factors.
Note 3: Two outputs are tested separately and the same testing condition is applied to each output.
Note 4: The switching frequency is programmable from 250 kHz to 1000 kHz .
Note 5: LTM4662 device is optimized to operate from 300 kHz to 750 kHz .
Note 6: These parameters are tested at wafer sort.
Note 7: See output current derating curves for different $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ and $\mathrm{T}_{\mathrm{A}}$.
Note 8: For $6 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 20 \mathrm{~V}$, the 3.3 to 5 V output current needs to be limited to 13A/channel. All other input and output combinations are 15A/ channel with recommended switching frequency included in the efficiency graphs. Derating curves and airflow apply.

## TYPICAL PERFORMANCE CHARACTERISTICS



Dual Phase Single Output Efficiency vs Output Current, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$

1.2V Single Phase Single Output Load Transient Response

$C_{\text {OUT }}=470 \mu \mathrm{~F}$ POSCAP, $5 \mathrm{~m} \Omega$,
$100 \mu \mathrm{~F} \times 4$, CERAMIC
$\mathrm{C}_{\text {COMP }}=100 \mathrm{pF}$,
$\mathrm{f}=350 \mathrm{kHz}$

Efficiency vs Output Current,

0.9V Single Phase Single Output Load Transient Response

$\mathrm{C}_{\text {OUT }}=470 \mu \mathrm{~F}$ POSCAP, $5 \mathrm{~m} \Omega$,
$100 \mu \mathrm{~F} \times 4$, CERAMIC
$\mathrm{C}_{\mathrm{COMP}}=100 \mathrm{pF}$,
$\mathrm{f}=350 \mathrm{kHz}$
1.5V Single Phase Single Output Load Transient Response


[^0]Efficiency vs Output Current,


1V Single Phase Single Output Load Transient Response

$\mathrm{C}_{\text {OUT }}=470 \mu \mathrm{~F}$ POSCAP, $5 \mathrm{~m} \Omega$,
$100 \mu \mathrm{~F} \times 4$, CERAMIC
$C_{C O M P}=100 \mathrm{pF}$,
$\mathrm{f}=350 \mathrm{kHz}$
1.8V Single Phase Single Output Load Transient Response


Cout $=100 \mu \mathrm{~F} \times 3$, CERAMIC
$C_{\text {COMP }}=100 \mathrm{pF}, \mathrm{C}_{\text {FF }}=47 \mathrm{pF}$
$\mathrm{f}=500 \mathrm{kHz}$

## TYPICAL PERFORMANCE CHARACTERISTICS


$C_{\text {OUT }}=100 \mu \mathrm{~F} \times 2$, CERAMIC
$\mathrm{C}_{\text {COMP }}=100 \mathrm{pF}, \mathrm{C}_{\mathrm{FF}}=47 \mathrm{pF}$
$\mathrm{f}=500 \mathrm{kHz}$

## Single Phase Single Output

 Start-Up, No Load
$12 \mathrm{~V}_{\text {IN }}, 1.5 \mathrm{~V}_{\text {OUT }}$ AT NO LOAD
$C_{\text {OUT }}=470 \mu \mathrm{~F} \times 1,2.5 \mathrm{~V}$, SANYO POSCAP,
$100 \mu \mathrm{~F} \times 4,6.3 \mathrm{~V}$, CERAMIC
SOFT-START CAPACITOR $=0.1 \mu \mathrm{~F}$
USE RUN PIN TO CONTROL START-UP
3.3V Single Phase Single Output Load Transient Response

$C_{\text {OUT }}=100 \mu \mathrm{~F} \times 1$, CERAMIC
$C_{\text {COMP }}=100 \mathrm{pF}, \mathrm{C}_{\text {FF }}=47 \mathrm{pF}$
$\mathrm{f}=750 \mathrm{kHz}$

## Single Phase Single Output

 Start-Up, 15A Load
$12 \mathrm{~V}_{\text {IN }}, 1.5 \mathrm{~V}_{\text {OUT }}$ AT 15A LOAD
$\mathrm{C}_{\text {OUT }}=470 \mu \mathrm{~F} \times 1,2.5 \mathrm{~V}$, SANYO POSCAP, $100 \mu \mathrm{~F} \times 4,6.3 \mathrm{~V}$, CERAMIC
SOFT-START CAPACITOR $=0.1 \mu \mathrm{~F}$
USE RUN PIN TO CONTROL START-UP

5V Single Phase Single Output Load Transient Response

$C_{\text {OUT }}=100 \mu \mathrm{~F} \times 1$, CERAMIC
$C_{C O M P}=100 \mathrm{pF}, \mathrm{C}_{\text {FF }}=47 \mathrm{pF}$
$\mathrm{f}=950 \mathrm{kHz}$

Two-Phase Switching and Ripple


12V TO 1V AT 30A TWO-PHASE
12 V TO 1V AT 350 kHz
RIPPLE AT 30A LOAD
Cout $=330 \mu \mathrm{~F}, 9 \mathrm{~m} \Omega, 100 \mu \mathrm{~F} \times 4$, CERAMIC

$V_{\text {IN }}=12 \mathrm{~V}$
$V_{\text {OUT }}=1.5 \mathrm{~V}$
IOUT $=$ NO LOAD

$\mathrm{V}_{\text {IN }}=12 \mathrm{~V}$
$V_{\text {OUT }}=1.5 \mathrm{~V}$
$\mathrm{I}_{\text {OUT }}=15 \mathrm{~A}$

## PIN FUNCTIONS (Recommended to Use Test Points to Monitor Signal Pin Connections.)


$\mathrm{V}_{\text {OUT1 }}$ (H1, J1-J2, K1-K2, L1-L2): Power Output Pins. Apply output load between these pins and GND pins. Recommend placing output decoupling capacitance directly between these pins and GND pins. There is a $49.9 \Omega$ resistor connected between $V_{\text {OUT1 }}$ and $V_{\text {OUTS } 1}$ to protect the output from an open $V_{0 u T s 1}$. Review Table 5. See Note 8 in the Electrical Characteristics section for output current guideline.
GND (A3, A6-A7, B3, B6-B7, C3-C7, D6-D7, E6, E8, F5, F7, G6, G8, H6-H7, J4-J7, K3, K6-K7, L3, L6-L7 ): Power Ground Pins for Both Input and Output Returns.
$\mathrm{V}_{\text {OUt2 }}$ (A1-A2, B1-B2, C1-C2, D1): Power Output Pins. Apply output load between these pins and GND pins. Recommend placing output decoupling capacitance directly between these pins and GND pins. There is a $49.9 \Omega$ resistor connected between $\mathrm{V}_{\text {OUT2 }}$ and $\mathrm{V}_{\text {OUTS2 }}$ to protect the output from an open $V_{\text {Outs2. }}$. Review Table 5. See Note 8 in the Electrical Characteristics section for output current guideline.
$\mathrm{V}_{\text {OUTS1 }}, \mathrm{V}_{\text {OUTS2 }}$ (G2, E2): These pins are connected to the top of the internal top feedback resistor for each output. Each pin can be directly connected to its specific output, or connected to the remote sense point of $\mathrm{V}_{\text {Out }}$. It is important to connect these pins to their designated outputs for proper regulation.
In paralleling modules, the $\mathrm{V}_{\text {OUTS1 }}$ pin is left floating, and the $\mathrm{V}_{\text {FB1 }}$ pin is connected to $\mathrm{INTV}_{\text {Cc. }}$. This will disable channel 1's error amplifier and internally connect COMP1A to COMP2A. The PGOOD1 and TRACK/SS1 will be disabled in this mode. Channel 2's error amplifier will regulate the two channel single output. See $\mathrm{V}_{\text {FB }}$ pin description and Applications Information section.
FREQ (F1): Frequency Set Pin. A resistor from this pin to SGND sets the operating frequency. The Equation:

$$
\frac{41550}{f(k H z)}-2.2=\text { R }_{\text {FREQ }}(k \Omega)
$$

An external clock applied to MODE_PLLIN should be within $\pm 30 \%$ of this programmed frequency to ensure frequency lock. See the Applications Information section.
SGND (D3, H3): Signal Ground Pin. Return ground path for all analog and low power circuitry. Tie a single connection to the output capacitor GND in the application. See layout guidelines in Figure 19.
$V_{\text {FB1 }}$ (G4): This pin is the + input to a unity gain differential amplifier. This pin is connected to $\mathrm{V}_{\text {outs } 1}$ with a 60.4 k precision resistor internal. Different output voltages can be programmed with an additional resistor between $\mathrm{V}_{\text {FB1 }}$ and $V_{\text {outs }}{ }^{-}$pins. The differential amplifier is feeding back the divided down output voltage from a remote sense divider network to compare to the internal 0.6 V reference. In 2-phase single output operation, tie the $\mathrm{V}_{\text {FB1 }}$ pin to $\operatorname{INTV}_{C C}$. See Figure 1 and Applications Information section for details.
$\mathrm{V}_{\text {FB2 }}$ (E4): This pin is the + input to a non-inverting gain of two amplifier utilizing three resistors in the feedback network to develop a remote sense divider network. This pin is connected to $\mathrm{V}_{\text {OUTS2 }}$ with an internal 60.4 k precision resistor. The $\mathrm{V}_{\text {outa }}$ voltage is divided down to 0.3 V then gained back up to 0.6 V to compare with the internal 0.6 V reference. This technique provides for equivalent remote sensing on $V_{\text {Out2 } 2}$. See Figure 1 and Applications Information section for details.
TRACK/SS1,TRACK/SS2 (H4, F2): Output Voltage Tracking Pin and Soft-Start Inputs. Each channel has a $1.0 \mu \mathrm{~A}$ pull-up current source. Each pin can be programmed with a softstart ramp rate up to the 0.6 V internal reference level, then beyond this point the internal 0.6 V reference will control the feedback loop. When one channel is configured to be master of the two channels, then a capacitor from this pin to ground will set the soft-start ramp rate. The remaining channel can be set up as the slave, and have the master's output applied through a voltage divider to the slave output's track pin. This voltage divider is equal to the slave output's feedback divider for coincidental tracking. See the Applications Information section. (Recommended to use test points to monitor signal pin connections.)
DRV ${ }_{\text {Cc }}$ (G7): Internal $5.3 V$ regulator output used to source the power MOSFET drivers, and supply power to the $\mathrm{INTV}_{\text {cC }}$ input. A $4.7 \mu \mathrm{~F}$ ceramic capacitor is needed on this pin to GND.

## PIO FUNCTIOnS (Recommended to Use Test Points to Monitor Signal Pin Connections.)

CPWR (F8): Input Power to the Control IC, and Power to the $\mathrm{DRV}_{\text {CC }}$ Regulator. This pin is connected to $\mathrm{V}_{\text {IN }}$ for normal 4.5 V to 20 V operation. For lower voltage inputs below 4.5V, CPWR can be powered with an external 5 V bias. See Application section.
COMP1A, COMP2A (G3, E3): Current Control Threshold. These pins are the output of the error amplifier and the switching regulator's compensation point. The current comparator threshold increases with this control voltage. The voltage ranges from 0 V to 2.4 V .
COMP1B, COMP2B (G1, E1): Internal Compensation Network. These pins are to be connected to their respected COMPA pins. When Utilizing specific external compensation, then float these pins.
MODE_PLLIN (F3): Operation Mode Selection or External Clock Synchronization Input. When this pin is tied to INTV CC , forced continuous mode operation is selected. Tying this pin to SGND allows discontinuous mode operation. When an external clock is applied at this pin, both channels operate in forced continuous mode and synchronize to the external clock. This pin has an internal 600k pull-down resistor to SGND. An external clock applied to MODE_PLLIN should be within $\pm 30 \%$ of this programmed frequency to ensure frequency lock.
CLKOUT (F4): Clock output with phase control using the PHASMD pin to enable multiphase operation between devices. Its output level swings between INTV ${ }_{\text {CC }}$ and SGND. If clock input is present at the MODE_PLLIN pin, it will be synchronized to the input clock, with phase set by the PHASMD pin. If no clock is present at MODE_PLLIN, its frequency will be set by the FREQ pin. To synchronize other controllers, it can be connected to their MODE_PLLIN pins. See the Applications Information section.
RUN1, RUN2 (H5, D5): Run Control Pins. A voltage above 1.3 V will turn on each channel in the module. A voltage below 1.0 V on the RUN pin will turn off the related channel. Each RUN pin has a $1.2 \mu \mathrm{~A}$ pull-up current, once the RUN pin reaches 1.2 V an additional $4.5 \mu \mathrm{~A}$ pull-up current is added to this pin. A 100k resistor to ground is internal, and can be used with a pull-up resistor to $\mathrm{V}_{\text {IN }}$ to turn on the module using the external and internal resistor to program under voltage lockout. Otherwise, an external enable signal or source can drive these pins directly below the 6V max. Enabling either

RUN pin will turn on the $\mathrm{DRV}_{\mathrm{CC}}$, and turn on the $\mathrm{INTV}_{\mathrm{CC}}$ path for operation. See Figure 1 and Applications section.

PHASMD (H2): Connect this pin to SGND, INTV ${ }_{\text {Cc }}$, or floating this pin to select the phase of CLKOUT and channel 2. See Electrical Characteristics table and Application section.

PG00D1, PG00D2 (G5, E5): Output Voltage Power Good Indicator. Open-drain logic output that is pulled to ground when the output voltage is not within $\pm 7.5 \%$ of the regulation point. See Applications section.
INTV CC (F6): Supply Input for Internal Circuitry (Not Including Gate Drivers). This bias is derived from DRV ${ }_{C C}$ internally.

EXTV $_{\text {CC }}$ (E7): External Power Input. When EXTV ${ }_{\text {CC }}$ exceeds the switchover voltage (typically 4.6V), an internal switch connects this pin to $\mathrm{DRV}_{C C}$ and shuts down the internal regulator so that INTV ${ }_{C C}$ and gate drivers draw power from EXTV ${ }_{C C}$. The $V_{I N}$ pin still needs to be powered up but draws minimum current.

TEMP1+,TEMP1${ }^{-}$and TEMP2+, TEMP2${ }^{-}$(L8, K8 and B8, A8): Onboard temperature diode for monitoring each channel with differential connections for noise immunity.
$\mathbf{V}_{\text {IN1 }}$ (K4-K5, L4-L5) and $\mathbf{V}_{\text {IN2 }}$ (A4-A5, B4-B5): Power Input Pins. Apply input voltage between these pins and GND pins. Recommend placing input decoupling capacitance directly between $\mathrm{V}_{\text {IN }}$ pins and GND pins.

Vouts1 ${ }^{-}$(J3): Differential Output Sense Amplifier (-) Input of channel 1. Connect this pin to the negative terminal of the output load capacitor of $\mathrm{V}_{\text {OUT1 }}$.
VOUTS2 $^{-}$(D4): Differential Output Sense Amplifier (-) Input of channel 2. Connect this pin to the negative terminal of the output load capacitor of $\mathrm{V}_{\text {OUT2 }}$.
SW1 (H8, J8) and SW2 (C8, D8): Switching node of each channel that is used for testing purposes. Also an R-C snubber network can be applied to reduce or eliminate switch node ringing, or otherwise leave floating. See the Applications Information section.

VRNG (D2): Current Limit Adjustment Range. Tying this pin to INTV $C$ c sets full 15A current, or tying to SGND will lower the current limit to 7.5 A . Default to INTV CC .

## LTM4662

BLOCK DIAGRAM


Figure 1. Simplified LTM4662 Block Diagram

## DECOUPLING $\boldsymbol{R} \in$ QUIREMENTS $T_{A}=25^{\circ} \mathrm{C}$. use figure 1 configuration.

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{C}_{\mathrm{IN1} 1}, \mathrm{C}_{\text {IN2 }} \\ & \mathrm{C}_{\mathrm{IN} 3}, \mathrm{C}_{\mathrm{IN} 4} \end{aligned}$ | External Input Capacitor Requirement $\left(V_{\text {IN }}=4.5 \mathrm{~V} \text { to } 20 \mathrm{~V}, \mathrm{~V}_{\text {OUT1 }}=1.5 \mathrm{~V}\right)$ $\left(V_{\text {IN }}=4.5 \mathrm{~V} \text { to } 20 \mathrm{~V}, \mathrm{~V}_{\text {OUT2 }}=1.5 \mathrm{~V}\right)$ | $\begin{array}{ll} I_{\text {OUT1 }}=15 \mathrm{~A} & 10 \mu \mathrm{~F} \times 2 \\ \mathrm{I}_{\text {OUT2 }}=15 \mathrm{~A} & 10 \mu \mathrm{~F} \times 2(\text { Note } 8) \end{array}$ |  | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ |  | $\mu \mathrm{F}$ $\mu \mathrm{F}$ |
| Cout1 Cout2 | External Output Capacitor Requirement $\left(\mathrm{V}_{\text {IN }}=4.5 \mathrm{~V}\right.$ to $\left.20 \mathrm{~V}, \mathrm{~V}_{\text {OUT1 }}=1.5 \mathrm{~V}\right)$ $\left(V_{\text {IN }}=4.5 \mathrm{~V}\right.$ to 20V, $\left.\mathrm{V}_{\text {OUT2 }}=1.5 \mathrm{~V}\right)$ | $\begin{aligned} & I_{\text {OUT1 }}=15 \mathrm{~A} \\ & I_{\text {OUT2 }}=15 \mathrm{~A}(\text { Note } 8) \end{aligned}$ |  | $\begin{aligned} & 400 \\ & 400 \end{aligned}$ |  | $\mu \mathrm{F}$ $\mu \mathrm{F}$ |

## OPERATION

## Power Module Description

The LTM4662 is a dual-output standalone non-isolated switching mode DC/DC power supply. It can provide two 15A outputs with few external input and output capacitors and setup components. This module provides precisely regulated output voltages programmable via external resistors from 0.6 V DC to $5.5 \mathrm{~V}_{D C}$ over 4.5 V to 20 V input voltages. The typical application schematic is shown in Figure 20. See Note 8 in the Electrical Characteristics section for output current guideline.
The LTM4662 has dual integrated controlled-on time current mode regulators and built-in power MOSFET devices with fast switching speed. The controlled on-time, valley current mode control architecture, allows for not only fast response to transients without clock delay, but also constant frequency switching at steady load condition. The typical switching frequency is 400 kHz . For switchingnoise sensitive applications, it can be externally synchronized from 250 kHz to 1000 kHz . A resistor can be used to program a free run frequency on the FREQ pin. See the Applications Information section.

With current mode control and internal feedback loop compensation, the LTM4662 module has sufficient stability margins and good transient performance with a wide range of output capacitors, even with all ceramic output capacitors. Optimized external compensation is supported by disconnecting the internal compensation.
Current mode control provides cycle-by-cycle fast current limit and foldback current limit in an overcurrent condition. Internal overvoltage and undervoltage comparators pull the open-drain PGOOD outputs low if the output feedback voltage exits a $\pm 7.5 \%$ window around the regulation
point. As the output voltage exceeds $7.5 \%$ above regulation, the bottom MOSFET will turn on to clamp the output voltage. The top MOSFET will be turned off. This overvoltage protect is feedback voltage referred.

Pulling the RUN pins below 1.3 V forces the regulators into a shutdown state, by turning off both MOSFETs. The TRACK/SS pins are used for programming the output voltage ramp and voltage tracking during start-up or used for soft-starting the regulator. See the Applications Information section. The LTM4662 is internally compensated to be stable over all operating conditions. Table 5 provides a guideline for input and output capacitances for several operating conditions. The LTpowerCAD ${ }^{\circledR}$ will be provided for transient and stability analysis. The $\mathrm{V}_{\text {FB1 }}$ pin is used to program the channel 1 output voltage with a single external resistor to ground, and $\mathrm{V}_{\mathrm{FB} 2}$ pin requires two resistors to program the output. Both channel 1 and 2 have remote sense capability.
Multiphase operation can be easily employed with the MODE_PLLIN, PHASMD, and CLKOUT pins. Up to 6 phases can be cascaded to run simultaneously with respect to each other by programming the PHASMD pin to different levels. See the Applications Information section.
High efficiency at light loads can be accomplished with selectable pulse-skipping operation using the MODE_PLLIN. These light load features will accommodate battery operation. Efficiency graphs are provided for light load operation in the Typical Performance Characteristics section. Each channel has temperature diode included inside the module to monitor the temperature of the module. See the Applications Information section for details.

## LTM4662

## APPLICATIONS INFORMATION

The typical LTM4662 application circuit is shown in Figure 20. External component selection is primarily determined by the maximum load current and output voltage. Refer to Table 5 for specific external capacitor requirements for particular applications.

## $V_{\text {IN }}$ to $V_{\text {OUT }}$ Step-Down Ratios

There are restrictions in the maximum $\mathrm{V}_{\text {IN }}$ and $\mathrm{V}_{\text {OUT }}$ stepdown ratio that can be achieved for a given input voltage. Each output of the LTM4662 is capable of a wide duty cycle that is limited by the minimum on-time $\mathrm{t}_{\mathrm{ON}(\mathrm{MIN})}$ of 30ns defined as $\mathrm{t}_{\mathrm{ON}(\mathrm{MIN})}<\mathrm{D} / \mathrm{f}_{\text {SW }}$ for narrow duty cycle, where D is duty cycle $\left(\mathrm{V}_{\mathrm{OUT}} / \mathrm{V}_{\text {IN }}\right)$ and $\mathrm{f}_{\mathrm{SW}}$ is the switching frequency. The minimum off-time of 90 ns $\mathrm{t}_{\mathrm{OFF}}(\mathrm{MIN})$ $<1-\mathrm{D} / \mathrm{f}_{\text {SW }}$ is required for higher duty cycles. See Note 8 in the Electrical Characteristics section for output current guideline.

## Output Voltage Programming

The PWM controller has an internal 0.6 V reference voltage. As shown in Figure 1, a 60.4k internal feedback resistor connects between the $\mathrm{V}_{\text {OUTS1 }}$ to $\mathrm{V}_{\text {FB1 }}$ and $\mathrm{V}_{\text {OUTS2 }}$ to $\mathrm{V}_{\text {FB2 }}$. It is very important that these pins be connected to their respective outputs for proper feedback regulation. Each channel has a $49.9 \Omega$ resistor connected from $V_{\text {OUTS1 }}$ and $V_{\text {OUTS2 }}$ to $V_{\text {OUT1 }}$ and $V_{\text {OUT2 }}$, respectively. This is used to protect the output if $V_{\text {OUTSn }}$ is open or left unconnected. The $\mathrm{V}_{\text {OUT1 }}$ output voltage will default to 0.6 V with no feedback resistor on $\mathrm{V}_{\mathrm{FB} 1}$. Adding a resistor $\mathrm{R}_{\mathrm{FB} 1}$ from $\mathrm{V}_{\mathrm{FB} 1}$ pin to $\mathrm{V}_{\text {OUTS1 }}{ }^{-}$programs the output voltage:

$$
V_{\text {OUT1 }}=0.6 \mathrm{~V} \cdot \frac{60.4 \mathrm{k}+\mathrm{R}_{\mathrm{FB} 1}}{\mathrm{R}_{\mathrm{FB} 1}}
$$

The $\mathrm{V}_{\text {OUT2 }}$ output voltage will default to 0.3 V with no feedback resistor on $\mathrm{V}_{\text {FB2 }}$. Adding a resistor $\mathrm{R}_{\mathrm{FB} 2}$ from $\mathrm{V}_{\mathrm{FB2} 2}$ pin to $\mathrm{V}_{\text {OUTS2 }}{ }^{-}$, and the $\mathrm{R}_{\text {FB3 }}$ resistor equal to $\left(60.4 \mathrm{k}\left|\mid \mathrm{R}_{\text {FB2 }}\right)\right.$ from $V_{\text {FB2 }}$ to SGND programs the output voltage:

$$
\begin{aligned}
& \mathrm{V}_{\text {OUT2 }}=0.6 \mathrm{~V} \cdot \frac{60.4 \mathrm{k}+\mathrm{R}_{\mathrm{FB} 2}}{\mathrm{R}_{\mathrm{FB} 2}} \\
& \quad \mathrm{R}_{\mathrm{FB} 3}=60.4 \mathrm{k} \| \mathrm{R}_{\mathrm{FB} 2}=\left(\frac{60.4 \mathrm{k} \cdot \mathrm{R}_{\mathrm{FB} 2}}{60.4 \mathrm{k}+\mathrm{R}_{\mathrm{FB} 2}}\right)
\end{aligned}
$$

The Thevenin equivalent of the $\mathrm{V}_{\text {OUT2 }}$ equation would be the 0.6 V with a series resistance of ( $60.4 \mathrm{k}\left|\mid \mathrm{R}_{\mathrm{FB} 2}\right.$ ), thus $R_{\text {FB3 }}$ connected to the series resistance would be ( $60.4 \mathrm{k}\left|\mid \mathrm{R}_{\mathrm{FB} 2}\right.$ ) to equal the 0.3 V reference.

Table 1. $\mathrm{V}_{\mathrm{FB} 1}, \mathrm{~V}_{\mathrm{FB} 2}$, Resistor Table vs Various Output Voltages

| $\mathbf{V}_{\text {OUT1 }}$ | 0.6 V | 1.0 V | 1.2 V | 1.5 V | 1.8 V | 2.5 V | 3.3 V | 5.0 V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{R}_{\text {FB1 }}$ | Open | 90.9 k | 60.4 k | 40.2 k | 30.1 k | 19.1 k | 13.3 k | 8.25 k |
| $\mathrm{V}_{\text {OUT2 }}$ | 0.3 V | 1.0 V | 1.2 V | 1.5 V | 1.8 V | 2.5 V | 3.3 V | 5.0 V |
| $\mathbf{R}_{\text {FB2 }}$ | Open | 90.9 k | 60.4 k | 40.2 k | 30.1 k | 19.1 k | 13.3 k | 8.25 k |
| $\mathbf{R}_{\text {FB3 }}$ | Open | 36.5 k | 30.1 k | 24.3 k | 20 k | 14.7 k | 11 k | 7.32 k |

Figure 2 shows the LTM4662 used in a 2-phase single output: Tie the $\mathrm{V}_{\text {FB1 }}$ pin to $I N T V^{\text {CC }}$, which will disable channel 1's error amplifier and internally connect COMP2 to COMP1. Tie any of the compensation components to the COMP2 pin. The COMP1 pin can be either left open or shorted to COMP2 externally as shown. The, Vouts1, TRACK/SS1 and PGOOD1 pins become non-operable and can be left open. To make a single-output converter of three or more phases, additional LTM4662 micro modules can be used. The first module should be tied the same way as the Figure 2. If only one more channel of an additional LTM4662 is needed, use channel 2 for the additional phase:

- Tie the COMP2 pin to the COMP2 pin of the first module.
- Tie the RUN2 pin to the RUN pins of the first module. Use $1 / 2$ the value for $\mathrm{R}_{\mathrm{FB} 2}$ and $\mathrm{R}_{\mathrm{FB} 3}$.
- Tie $V_{\text {OUTS2 }}$ of the additional channel to $\mathrm{V}_{\text {OUTS2 }}$ of the first module then to remote sense point.
- Tie the $\mathrm{V}_{\text {FB2 }}$ pin to the $\mathrm{V}_{\text {FB2 }}$ pin of the first module.
- Tie the $\mathrm{V}_{\text {OUTS2 }}{ }^{-}$pin to the $\mathrm{V}_{\text {OUTS2 }}{ }^{-}$pin of the first module.
- Tie the TRACK/SS2 pin to the TRACK/SS2 pin of the first module.

If both channels are needed for four phases, the additional LTM4662 module should be tied the same way as the first as shown in Figure 2 to disable the second channel 1's EA:

- Tie the $\mathrm{V}_{\text {FB1 }}$ pin to the module's own INTV ${ }_{C C}$.
- Tie the COMP2 pin to the COMP2 pin of the first module.


## APPLICATIONS INFORMATION



Figure 2. 2-Phase Parallel Configurations

- Tie the RUN pins to the RUN pins of the first module.
- Tie the $\mathrm{V}_{\text {FB2 }}$ pin to the $\mathrm{V}_{\text {FB2 }}$ pin of the first module. Use $1 / 2$ the value for $\mathrm{R}_{\mathrm{FB} 2}$ and $\mathrm{R}_{\mathrm{FB} 3}$.
- Tie the $\mathrm{V}_{\text {OUTS2 }}{ }^{-}$pin to the $\mathrm{V}_{\text {OUTS2 }}{ }^{-}$pin of the first module.
- Tie $\mathrm{V}_{\text {OUTS2 }}$ of both modules together then to the remote sense output.
- Tie the TRACK/SS2 pin to the TRACK/SS2 pin of the first module.

See Figure 22 for an example.

## Input Capacitors

The LTM4662 module should be connected to a low AC impedance DC source. For the regulator input, four $10 \mu \mathrm{~F}$ input ceramic capacitors are used for RMS ripple current. A $47 \mu \mathrm{~F}$ to $100 \mu \mathrm{~F}$ surface mount aluminum electrolytic bulk capacitor can be used for more input bulk capacitance.
This bulk input capacitor is only needed if the input source impedance is compromised by long inductive leads, traces or not enough source capacitance. If low
impedance power planes are used, then this bulk capacitor is not needed.

For a buck converter, the switching duty-cycle can be estimated as:

$$
D=\frac{V_{\text {OUT }}}{V_{I N}}
$$

Without considering the inductor current ripple, for each output, the RMS current of the input capacitor can be estimated as:

$$
\mathrm{I}_{\mathrm{CIN}(\mathrm{RMS})}=\frac{\mathrm{I}_{\mathrm{OUT}(\mathrm{MAX})}}{\eta \%} \cdot \sqrt{\mathrm{D} \cdot(1-\mathrm{D})}
$$

In the above equation, $\eta \%$ is the estimated efficiency of the power module. The bulk capacitor can be a switcherrated aluminum electrolytic capacitor, polymer capacitor.
The LTM4662 is designed for low output voltage ripple noise and good transient response. The bulk output capacitors defined as $\mathrm{C}_{0 \mathrm{ut}}$ are chosen with low enough effective series resistance (ESR) to meet the output voltage ripple and transient requirements. Cout can be a low ESR tantalum capacitor, Iow ESR polymer capacitor or

## APPLICATIONS INFORMATION

ceramic capacitor. The typical output capacitance range for each output is from $200 \mu \mathrm{~F}$ to $470 \mu \mathrm{~F}$. Additional output filtering may be required by the system designer, if further reduction of output ripples or dynamic transient spikes is required. Table 5 shows a matrix of different output voltages and output capacitors to minimize the voltage droop and overshoot during a $7.5 \mathrm{~A} / \mu \mathrm{s}$ transient. The table optimizes total equivalent ESR and total bulk capacitance to optimize the transient performance. Stability criteria are considered in the Table 5 matrix, and LTpowerCAD will be provided for stability analysis. Multiphase operation will reduce effective output ripple as a function of the number of phases. Application Note 77 discusses this noise reduction versus output ripple current cancellation, but the output capacitance should be considered carefully as a function of stability and transient response. LTpowerCAD can calculate the output ripple reduction as the number of implemented phases increases by N times.

## Continuous and Discontinuous Mode Operation

If the MODE_PLLIN pin is tied to INTV ${ }_{\text {CC }}$ or an external clock is applied to MODE_PLLIN, the LTM4662 will be forced to operate in continuous mode. With load current less than one-half of the full load peak-to-peak ripple, the inductor current valley can drop to zero or become negative. This allows constant-frequency operation but at the cost of low efficiency at light loads.
If the MODE_PLLIN pin is left open or connected to signal ground, the channel will transition into discontinuous mode operation, where a current reversal comparator shuts off the bottom MOSFET as the inductor current approaches zero, thus preventing negative inductor current and improving light-load efficiency. In this mode, both switches can remain off for extended periods of time. As the output capacitor discharges by load current and the output voltage droops lower, EA will eventually move the ITH voltage above the zero current level ( 0.8 V ) to initiate another switching cycle.

## Multiphase Operation

For output loads that demand more than 15A of current, two outputs in LTM4662 or even multiple LTM4662s can be paralleled to run out of phase to provide more output current without increasing input and output voltage ripple.
The MODE_PLLIN pin allows the LTM4662 to synchronize to an external clock (between 250 kHz and 1000 kHz ) and the internal phase-locked loop allows the LTM4662 to lock onto an incoming clock phase as well. The CLKOUT signal can be connected to the MODE_PLLIN pin of the following stage to line up both the frequency and the phase of the entire system. Tying the PHASMD pin to INTV ${ }_{c c}$, SGND, or floating the pin will select $\mathrm{V}_{\text {OUT2 }}$ and CLKOUT phases relative to $\mathrm{V}_{\text {OUT1 }}$.
Up to of 12 phases can be cascaded to run simultaneously with respect to each other by programming the PHASMD pin of each LTM4662 channel to different levels. Figure 3 shows a 2-phase design, 4-phase design and a 6-phase design example for clock phasing with the PHASMD table.

A multiphase power supply significantly reduces the amount of ripple current in both the input and output capacitors. The RMS input ripple current is reduced by, and the effective ripple frequency is multiplied by, the number of phases used (assuming that the input voltage is greater than the number of phases used times the output voltage).

The output ripple amplitude is also reduced by the number of phases used when all of the outputs are tied together to achieve a single high output current design. The LTM4662 device is an inherently current mode controlled device, so parallel modules will have very good current sharing. This will balance the thermals on the design. Figure 21 shows an example of parallel operation and pin connection.

## Input RMS Ripple Current Cancellation

Application Note 77 provides a detailed explanation of multiphase operation. The input RMS ripple current cancellation mathematical derivations are presented, and a graph is displayed representing the RMS ripple current reduction as a function of the number of interleaved phases. Figure 4 shows this graph.

## LTM4662

## APPLICATIONS INFORMATION



| PHASMD | SGND | FLOAT | INTV $_{\text {CC }}$ |
| ---: | :---: | :---: | :---: |
| CONTROLLER1 | 0 | 0 | 0 |
| CONTROLLER2 | 180 | 180 | 240 |
| CLKOUT | 60 | 90 | 120 |



Figure 3. Examples of 2-Phase, 4-Phase, and 6-Phase Operation with PHASMD Table


Figure 4. Input RMS Current Ratios to DC Load Current as a Function of Duty Cycle

## APPLICATIONS INFORMATION

## Frequency Selection and Phase-Locked Loop (MODE PLLIN and fet $^{\text {Pins) }}$

The LTM4662 device is operated over a range of frequencies to improve power conversion efficiency. It is recommended to operate the lower output voltages or lower duty cycle conversions at lower frequencies to improve efficiency by lowering power MOSFET switching losses. Higher output voltages or higher duty cycle conversions can be operated at higher frequencies to limit inductor ripple current. The efficiency graphs will show an operating frequency chosen for that condition An internal oscillator (clock generator) provides phase interleaved internal clock signals for individual channels to lock up to. The switching frequency and phase of each switching channel is independently controlled by adjusting the top MOSFET turn-on time (on-time) through the one-shot timer. This is achieved by sensing the phase relationship between a top MOSFET turn-on signal and its internal reference clock through a phase detector, and the time interval of the one-shot timer is adjusted on a cycle-by-cycle basis, so that the rising edge of the top MOSFET turn-on is always trying to synchronize to the internal reference clock signal for the respective channel.
The frequency of the internal oscillator can be programmed from 250 kHz to 1 MHz by connecting a resistor, $\mathrm{R}_{\mathrm{T}}$, from the FREQ pin to signal ground (SGND). The FREQ pin is regulated to 1.2 V internally. The value of this resistor can be chosen according to the formula:

$$
\mathrm{R}_{\mathrm{T}}(\mathrm{k} \Omega)=\frac{41550}{\mathrm{f}(\mathrm{kHz})}-2.2
$$

For applications with stringent frequency or interference requirements, an external clock source connected to the MODE_PLLIN pin can be used to synchronize the internal clock signals through a clock phase-locked loop (Clock PLL). The LTM4662 operates in forced continuous mode of operation when it is synchronized to the external clock. The external clock frequency has to be within $\pm 30 \%$ of the internal oscillator frequency for successful synchronization.

The clock input levels should be no less than 2 V for "high" and no greater than 0.5 V for "low". The MODE_PLLIN pin has an internal 600 k pull-down resistor.
During dynamic transient conditions either in the line voltage or load current (e.g., load step or release), the top switch will turn on more or less frequently in response to achieve faster transient response. This is the benefit of the LTM4662's controlled on-time, valley current mode architecture. However, this process may understandably lose phase and even frequency lock momentarily. For relatively slow changes, phase and frequency lock can still be maintained. For large load current steps with fast slew rates, phase lock will be lost until the system returns back to a steady-state condition . It may take up to several hundred microseconds to fully resume the phase lock, but the frequency lock generally recovers quickly, long before phase lock does.

## Minimum On-Time and Minimum Off-Time

Minimum on-time $\mathrm{t}_{\mathrm{ON}}$ is the smallest time duration that the LTM4662 is capable of turning on the top MOSFET on either channel. It is determined by internal timing delays, and the gate charge required to turn on the top MOSFET. The LTM4662 has a minimum on time of $\sim 30 \mathrm{~ns}$, and far lower than what would be a concern based on the maximum operating frequency of 1 MHz .
The below equation can be checked against the $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$, and (FREQ) frequency of operation to insure the minimum on time $\mathrm{t}_{\mathrm{ON}(\mathrm{MIN})}$ is above 30 ns .

$$
\frac{V_{\text {OUT }}}{V_{\text {IN }} \bullet \text { FREQ }}>\mathrm{t}_{\text {ON(MIN })}
$$

If the duty cycle falls below what can be accommodated by the minimum on-time, the controller will begin to skip cycles. The output voltage will continue to be regulated, but the output ripple will increase. The on-time can be increased by lowering the switching frequency. The below equation can be checked against the $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT, }}$ and (FREQ) frequency of operation to insure the minimum off time $\mathrm{t}_{\text {OFF(MIN) }}$ is above 90 ns .

$$
\frac{V_{\text {OUT(MAX) }}}{V_{\text {IN(MAX) }}}=\mathrm{D}_{\text {MAX }} \quad \mathrm{D}_{\text {MAX }}=1-\text { FREQ } \bullet \mathrm{t}_{\text {OFF(MIN })}
$$

## APPLICATIONS INFORMATION

## Output Voltage Soft Starting and Tracking

Output voltage tracking can be programmed externally using the TRACK/SS pins. The output can be tracked up and down with another regulator. The master regulator's output is divided down with an external resistor divider that is the same as the slave regulator's feedback divider for to implement coincident tracking. The LTM4662 uses an accurate 60.4 k resistor internally for the top feedback resistor for each channel. Figure 5 shows an example of coincident tracking.

$$
\text { SLAVE }=\left(1+\frac{60.4 k}{R_{\text {TB }}}\right) \cdot V_{\text {TRACK }}
$$

$V_{\text {TRACK }}$ is the track ramp applied to the slave's track pin. $V_{\text {TRACK }}$ has a control range of 0 V to 0.6 V , or the internal reference voltage. When the master's output is divided down with the same resistor values used to set the slave's output, then the slave will coincident track with the master until it reaches its final value. The master will continue to its final value from the slave's regulation point. Voltage tracking is disabled when $V_{\text {TRACK/SS }}$ is more than 0.6 V . $\mathrm{R}_{\mathrm{TB}}$ in Figure 5 will be equal to the $\mathrm{R}_{\mathrm{FB}}$ for coincident tracking. Figure 6 shows the coincident tracking waveforms.
The TRACK/SS pins can be controlled by a capacitor placed on the regulator TRACK/SS pin to ground. A $1.0 \mu \mathrm{~A}$ current source will charge the TRACK/SS pin up to the voltage reference and then proceed up to INTV ${ }_{\text {CC }}$. After the 0.6 V ramp, the TRACK/SS pin will no longer be in control, and the internal voltage reference will control output regulation from the feedback divider. Foldback current limit is disabled during this sequence of turn-on during tracking or soft-starting. The TRACK/SS pins are pulled low when the RUN pin is below 1.2 V . The total soft-start time can be calculated as:

$$
\mathrm{t}_{\text {SOFT-START }}=\left(\frac{\mathrm{C}_{\mathrm{SS}}}{1.0 \mu \mathrm{~A}}\right) \cdot 0.6 \mathrm{~V}
$$

Ratiometric tracking can be achieved by a few simple calculations and the slew rate value applied to the master's TRACK/SS pin. As mentioned above, the TRACK/SS pin has a control range from 0 to 0.6 V . The master's TRACK/SS pin slew rate is directly equal
to the master's output slew rate in Volts/second. The equation:

$$
\frac{\mathrm{MR}}{\mathrm{SR}} \cdot 60.4 \mathrm{k}=\mathrm{R}_{\mathrm{TA}}
$$

where $M R$ is the master's output slew rate and SR is the slave's output slew rate in Volts/second. When coincident tracking is desired, then MR and SR are equal, thus $\mathrm{R}_{\mathrm{TA}}$ is equal the $60.4 \mathrm{k} . \mathrm{R}_{\text {TB }}$ is derived from equation:

$$
R_{T B}=\frac{0.6 \mathrm{~V}}{\frac{V_{\mathrm{FB}}}{60.4 \mathrm{k}}+\frac{\mathrm{V}_{\mathrm{FB}}}{\mathrm{R}_{\mathrm{FB}}}-\frac{\mathrm{V}_{\mathrm{TRACK}}}{R_{\mathrm{TA}}}}
$$

where $\mathrm{V}_{\mathrm{FB}}$ is the feedback voltage reference of the regulator, and $\mathrm{V}_{\text {TRACK/SS }}$ is 0.6 V . Since $\mathrm{R}_{\text {TA }}$ is equal to the 60.4 k top feedback resistor of the slave regulator in equal slew rate or coincident tracking, then $R_{T B}$ is equal to $R_{F B}$ with $V_{F B}=V_{\text {TRACK/SS }}$. In ratiometric tracking, a different slew rate maybe desired for the slave regulator. $\mathrm{R}_{\text {TB }}$ can be solved for when SR is slower than MR. Make sure that the slave supply slew rate is chosen to be fast enough so that the slave output voltage will reach its final value before the master output For example, $\mathrm{MR}=20 \mathrm{~V} / \mathrm{s}$, and $\mathrm{SR}=15 \mathrm{~V} / \mathrm{s}$. Then $R_{T A}=80.6 \mathrm{k}$. Solve for $\mathrm{R}_{\mathrm{TB}}$ to equal to 80.6k.
Each of the TRACK/SS pins will have a $1.0 \mu \mathrm{~A}$ current source on when a resistive divider is used to implement tracking on that specific channel. This will impose an offset on the TRACK/SS pin input. Smaller values resistors with the same ratios as the resistor value calculated from the above equation can be used. For example, where the 60.4 k is used then a 6.04 k can be used to reduce the TRACK/SS pin offset to a negligible value.

## Power Good

Each PGOOD pin is connected to an internal open-drain N-channel MOSFET. An external resistor or current source can be used to pull this pin up to 6 V (e.g., $\mathrm{V}_{\text {OUT1,2 }}$ or $\mathrm{DRV}_{\mathrm{CC}}$ ). Overvoltage or undervoltage comparators ( OV , UV) turn on the MOSFET and pull the PGOOD pin low when the feedback voltage is outside the $\pm 7.5 \%$ window of the reference voltage. The PGOOD pin is also pulled low when the channel's RUN pin is below the 1.2 V threshold

## APPLICATIONS InFORMATION



RAMP TIME
${ }^{\text {tsOFTSTART }}=\left(\mathrm{C}_{\text {SS }} / 1.0 \mu \mathrm{~A}\right) \cdot 0.6 \mathrm{~V}$
Figure 5. Example of Output Tracking Application Circuit


Figure 6. Output Coincident Tracking Waveform

## APPLICATIONS IOFORMATION

(hysteresis applies), or in undervoltage lockout (UVLO). In an overvoltage (OV) condition, MT is turned off and MB is turned on immediately without delay and held on until the overvoltage condition clears. This happens regardless of any other condition as long as the RUN pin is enabled. For example, upon enabling the RUN1 pin, if $\mathrm{V}_{\text {OUT }}$ is prebiased at more than $7.5 \%$ above the programmed regulated voltage, the OV stays triggered and BG forced on until $\mathrm{V}_{\text {OUT }}$ is pulled a $\sim 2.5 \%$ hysteresis below the $7.5 \% \mathrm{OV}$ threshold.

## Stability Compensation

The module has already been internally compensated for all output voltages. Table 5 is provided for most application requirements. LTpowerCAD will be provided for other control loop optimization. Use LTpowerCAD when tying output in parallel for higher current. External compensation may be necessary.

## Run Enable

The RUN pins have an enable threshold of 1.3 V maximum, typically 1.2 V with 160 mV of hysteresis. They control the turn on each of the channels and $\mathrm{DRV}_{C C}$ and $\mathrm{INTV}_{\text {CC }}$. A 100 k resistor to ground is internal, and can be used with a pull-up resistor to $\mathrm{V}_{\text {IN }}$ to turn on the module using the external and internal resistor to program under voltage lock out. Otherwise an external enable signal or source can drive these pins directly below the 6V max. The RUN pins can also be used for output voltage sequencing. In parallel operation the RUN pins can be tie together and controlled from a single control. See the Typical Application circuits in Figure 23.

## $\mathrm{DRV}_{\text {CC }}$, INTV $_{\text {CC }}$, and EXTV ${ }_{\text {CC }}$

The LTM4662 module has an internal 5.3V low dropout regulator ( $\mathrm{DRV}_{\mathrm{CC}}$ ) that is derived from the input voltage through the CPWR (control power) pin. This regulator is used to power the INTV $C C$ control circuitry and the power MOSFET drivers. This regulator can source up to 100 mA , and typically uses $\sim 50 \mathrm{~mA}$ for powering the device at the maximum frequency. This internal 5.3 V supply is enabled by either RUN1 or RUN2.

EXTV $_{C C}$ allows an external 5 V supply to power the LTM4662 and reduce power dissipation from the internal low dropout 5 V regulator. The power loss savings can be calculated by:

$$
(\mathrm{CPWR}-5 \mathrm{~V}) \cdot 50 \mathrm{~mA}=\mathrm{P}_{\mathrm{LOSS}}
$$

EXTV $_{\text {CC }}$ has a threshold of 4.7 V for activation, and a maximum rating of 6 V . When using a 5 V input, connect this 5 V input to $\mathrm{EXTV}_{\mathrm{CC}}$ also to maintain a 5 V gate drive level. EXTV ${ }_{\text {CC }}$ must sequence on after CPWR, and EXTV CC must sequence off before CPWR.

## CPWR (Control Power)

The LTM4662 module has a CPWR pin that is biased with a supply voltage minimum of 4.5 V , and up to $\mathrm{V}_{\text {IN }}$ maximum in normal operation. When operating at lower input voltages below the 4.5 V minimum, this pin can biased with an alternate source to power the controller section while operating down to the 2.375 V minimum.
For example, if 3.3 V is supplied to $\mathrm{V}_{\mathbf{I N}}$, and a 5 V bias with a 50 mA capability was used to source the CPWR pin, then 3.3V input power conversion can be implemented. Even though the CPWR can operate from 4.5 V to 20 V , a lower bias will lower the power loss if the module. See Figure 23 for an example.

## Output Remote Sense

The LTM4662's differential output sensing schemes are distinct from conventional schemes where the regulated output and its ground reference are directly sensed with a difference amplifier whose output is then divided down with an external resistor divider and fed into the error amplifier input. This conventional scheme is limited by the common mode input range of the difference amplifier and typically limits differential sensing to the lower range of output voltages.
The LTM4662 allows for seamless differential output sensing by sensing the resistively divided feedback voltage differentially. This allows for differential sensing in the full output range from 0.6 V to 5.5 V . Channel 1's difference amplifier (DIFFAMP) has a bandwidth of around 8 MHz , and channel 2's feedback amplifier has a bandwidth of around 4 MHz , both high enough so as to not affect main loop compensation and transient behavior.

## APPLICATIONS INFORMATION

The LTM4662 differential output sensing can correct for up to $\pm 300 \mathrm{mV}$ of common-mode deviation in the output's power and ground lines on channel 1 , and $\pm 200 \mathrm{mV}$ on channel 2.

To avoid noise coupling into the feedback voltages, the resistor dividers should be placed close to the $\mathrm{V}_{\text {OUTS } 1}$ and $V_{\text {OUTS1 }}{ }^{-}$, or $V_{\text {OUTS2 }}$ and $V_{\text {OUTS2 }}{ }^{-}$pins. Remote output and ground traces should be routed together as a differential pair to the remote output. For best accuracy, these traces to the remote output and ground should be connected as close as possible to the desired regulation point. Review the parallel schematics in Figure 22.

## OUTPUT CURRENT RANGE PIN (VRNG)

Tying the VRNG pin to SGND will set the output current to 7.5 A , and $\sim 10 \mathrm{~A}$ current limit. Tying the VRNG pin to INTV ${ }_{C C}$ will set the output current to 15 A , and $\sim 20 \mathrm{~A}$ current limit.

## SW Pins

The SW pins are generally for testing purposes by monitoring these pins. These pins can also be used to dampen out switch node ringing caused by LC parasitic in the switched current paths. Usually a series R-C combination is used called a snubber circuit. The resistor will dampen the resonance and the capacitor is chosen to only affect the high frequency ringing.
If the stray inductance or capacitance can be measured or approximated then a somewhat analytical technique can be used to select the snubber values. The inductance is usually easier to predict. It combines the power path board inductance in combination with the MOSFET interconnect bond wire inductance. First the SW pin can be monitored with a wide bandwidth scope with a high frequency scope probe. The ring frequency can be measured for its value. The impedance $Z$ can be calculated:

$$
Z(L)=2 \pi f L
$$

where $f$ is the resonant frequency of the ring, and $L$ is the total parasitic inductance in the switch path. If a resistor is selected that is equal to $Z$, then the ringing should be dampened. The snubber capacitor value is chosen so that its impedance is equal to the resistor at the ring frequency. Calculated by: $Z(C)=1 /(2 \pi f C)$. These values are a good
place to start with. Modification to these components should be made to attenuate the ringing with the least amount of power loss.

## Temperature Monitoring (TEMP1 and TEMP2)

A diode connected NPN transistor is used for temperature monitoring. Measuring the absolute temperature of a diode is possible due to the relationship between current, voltage and temperature described by the classic diode equation:

$$
\begin{aligned}
& I_{D}=I_{S} \bullet e\left(\frac{V_{D}}{\eta \bullet V_{T}}\right) \\
& \text { or }
\end{aligned}
$$

$$
V_{D}=\eta \cdot V_{T} \cdot \ln \frac{I_{D}}{I_{S}}
$$

where $I_{D}$ is the diode current, $V_{D}$ is the diode voltage, $\eta$ is the ideality factor (typically close to 1.0 ) and $\mathrm{I}_{S}$ (saturation current) is a process dependent parameter. $\mathrm{V}_{\mathrm{T}}$ can be broken out to:

$$
\mathrm{V}_{\mathrm{T}}=\frac{\mathrm{k} \bullet \mathrm{~T}}{\mathrm{q}}
$$

where T is the diode junction temperature in Kelvin, q is the electron charge and k is Boltzmann's constant. $\mathrm{V}_{\mathrm{T}}$ is approximately 26 mV at room temperature (298K) and scales linearly with Kelvin temperature. It is this linear temperature relationship that makes diodes suitable temperature sensors. The $\mathrm{I}_{\mathrm{S}}$ term in the equation above is the extrapolated current through a diode junction when the diode has zero volts across the terminals. The $\mathrm{I}_{\mathrm{S}}$ term varies from process to process, varies with temperature, and by definition must always be less than $\mathrm{I}_{\mathrm{D}}$. Combining all of the constants into one term:

$$
K_{D}=\frac{\eta \cdot k}{q}
$$

where $K_{D}=8.62-5$, and knowing $\ln \left(I_{D} / I_{S}\right)$ is always positive because $\mathrm{I}_{\mathrm{D}}$ is always greater than $\mathrm{I}_{\mathrm{S}}$, leaves us with the equation that:

$$
V_{D}=T(K E L V I N) \cdot K_{D} \cdot \ln \frac{I_{D}}{I_{S}}
$$

## APPLICATIONS INFORMATION

where $V_{D}$ appears to increase with temperature. It is common knowledge that a silicon diode biased with a current source has an approximate $-2 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ temperature relationship (Figure 7), which is at odds with the equation term, increases with temperature, reducing the $\ln \left(I_{D} / l_{S}\right)$ absolute value yielding an approximate $-2 \mathrm{mV} /{ }^{\circ} \mathrm{C}$ composite diode voltage slope.


Figure 7. Diode Voltage $V_{D}$ vs Temperature $T\left({ }^{\circ} \mathrm{C}\right)$ for Different Bias Currents

To obtain a linear voltage proportional to temperature, we cancel the $I_{S}$ variable in the natural logarithm term to remove the $I_{S}$ dependency from the following equation. This is accomplished by measuring the diode voltage at two currents $I_{1}$, and $I_{2}$, where $I_{1}=10 \bullet I_{2}$.

Subtracting we get:

$$
\Delta V_{D}=T(K E L V I N) \cdot K_{D} \cdot \ln \frac{\mathrm{I}_{1}}{\mathrm{I}_{\mathrm{S}}}-\mathrm{T}(\mathrm{KELVIN}) \cdot \mathrm{K}_{\mathrm{D}} \cdot \ln \frac{\mathrm{I}_{2}}{\mathrm{I}_{\mathrm{S}}}
$$

Combining like terms, then simplifying the natural log terms yields:

$$
\Delta V_{D}=T(K E L V I N) \cdot K_{D} \bullet \ln (10)
$$

and redefining constant

$$
K_{D}^{\prime}=K_{D} \bullet \ln (10)=198 \mu \mathrm{~V} / \mathrm{k}
$$

yields

$$
\Delta V_{D}=K_{D}^{\prime} \bullet T(K E L V I N)
$$

Solving for temperature:

$$
\begin{aligned}
& \mathrm{T}(\mathrm{KELVIN})=\frac{\Delta \mathrm{V}_{\mathrm{D}}}{\mathrm{~K}_{\mathrm{D}}^{\prime}}, \\
& \mathrm{T}(\mathrm{KELVIN})=\left[{ }^{\circ} \mathrm{C}\right]+273.15, \\
& {\left[{ }^{\circ} \mathrm{C}\right]=\mathrm{T}(\mathrm{KELVIN})-273.15}
\end{aligned}
$$

means that if we take the difference in voltage across the diode measured at two currents with a ratio of 10, the resulting voltage is $198 \mu \mathrm{~V}$ per Kelvin of the junction with a zero intercept at 0 Kelvin. The diode connected NPN transistor at the TEMP ${ }^{+}$, TEMP-${ }^{-}$pins can be used to monitor the internal temperature of the LTM4662. A general temperature monitor can be implemented by connecting a resistor between TEMP ${ }^{+}$and $\mathrm{V}_{\text {IN }}$ to set the current to $100 \mu \mathrm{~A}$, grounding the TEMP- pin and then monitoring the diode voltage drop with temperature. A more accurate temperature monitor can be achieved with a circuit injecting two currents that are at a 10:1 ratio. See LTC ${ }^{\text {® } 2997 ~}$ data sheet.

## Thermal Considerations and Output Current Derating

The thermal resistances reported in the Pin Configuration section of the data sheet are consistent with those parameters defined by JESD51-12 and are intended for use with finite element analysis (FEA) software modeling tools that leverage the outcome of thermal modeling, simulation, and correlation to hardware evaluation performed on a $\mu$ Module ${ }^{\circledR}$ package mounted to a hardware test board.
The motivation for providing these thermal coefficients is found in JESD51-12 ("Guidelines for Reporting and Using Electronic Package Thermal Information"). Many designers may opt to use laboratory equipment and a test vehicle such as the demo board to anticipate the $\mu$ Module regulator's thermal performance in their application at various electrical and environmental operating conditions to compliment any FEA activities. Without FEA software, the thermal resistances reported in the Pin Configuration section are in-and-of themselves not relevant to providing guidance of thermal performance; instead, the derating curves provided in the data sheet can be used in a manner that yields insight and guidance pertaining to one's application-usage, and can be adapted to correlate thermal performance to one's own application. The

## LTM4662

## APPLICATIONS INFORMATION

Pin Configuration section gives four thermal coefficients explicitly defined in JESD51-12; these coefficients are quoted or paraphrased below:

1. $\theta_{\mathrm{JA}}$, the thermal resistance from junction to ambient, is the natural convection junction-to-ambient air thermal resistance measured in a one cubic foot sealed enclosure. This environment is sometimes referred to as "still air" although natural convection causes the air to move. This value is determined with the part mounted to a $95 \mathrm{~mm} \times 76 \mathrm{~mm}$ PCB with four layers.
2. $\theta_{\mathrm{JCbottom}}$, the thermal resistance from junction to the bottom of the product case, is determined with all of the component power dissipation flowing through the bottom of the package. In the typical $\mu$ Module, the bulk of the heat flows out the bottom of the package, but there is always heat flow out into the ambient environment. As a result, this thermal resistance value may be useful for comparing packages but the test conditions don't generally match the user's application.
3. $\theta_{\mathrm{JCtop}}$, the thermal resistance from junction to top of the product case, is determined with nearly all of the component power dissipation flowing through the top of the package. As the electrical connections of the typical $\mu$ Module are on the bottom of the package, it is rare for an application to operate such that most of the heat flows from the junction to the top of the part. As in the case of $\theta_{\mathrm{JCbottom}}$, this value may be useful
for comparing packages but the test conditions don't generally match the user's application.
4. $\theta_{\mathrm{JB}}$, the thermal resistance from junction to the printed circuit board, is the junction-to-board thermal resistance where almost all of the heat flows through the bottom of the $\mu$ Module and into the board, and is really the sum of the $\theta_{\mathrm{JCbottom}}$ and the thermal resistance of the bottom of the part through the solder joints and through a portion of the board. The board temperature is measured a specified distance from the package.
A graphical representation of the aforementioned thermal resistances is given in Figure 8; blue resistances are contained within the $\mu$ Module regulator, whereas green resistances are external to the $\mu$ Module package.
As a practical matter, it should be clear to the reader that no individual or sub-group of the four thermal resistance parameters defined by JESD51-12 or provided in the Pin Configuration section replicates or conveys normal operating conditions of a $\mu$ Module regulator. For example, in normal board-mounted applications, never does 100\% of the device's total power loss (heat) thermally conduct exclusively through the top or exclusively through bottom of the $\mu$ Module package-as the standard defines for $\theta_{\text {Jctop }}$ and $\theta_{\text {Jcbottom, }}$, respectively. In practice, power loss is thermally dissipated in both directions away from the package-granted, in the absence of a heat sink and airflow, a majority of the heat flow is into the board.


Figure 8. Graphical Representation of JESD51-12 Thermal Coefficients

## APPLICATIONS INFORMATION

Within the LTM4662, be aware there are multiple power devices and components dissipating power, with a consequence that the thermal resistances relative to different junctions of components or die are not exactly linear with respect to total package power loss. To reconcile this complication without sacrificing modeling simplicitybut also, not ignoring practical realities-an approach has been taken using FEA software modeling along with laboratory testing in a controlled-environment chamber to reasonably define and correlate the thermal resistance values supplied in this data sheet: (1) Initially, FEA software is used to accurately build the mechanical geometry of the LTM4662 and the specified PCB with all of the correct material coefficients along with accurate power loss source definitions; (2) this model simulates a softwaredefined JEDEC environment consistent with JESD51-12 to predict power loss heat flow and temperature readings at different interfaces that enable the calculation of the JEDEC-defined thermal resistance values; (3) the model and FEA software is used to evaluate the LTM4662 with heat sink and airflow; (4) having solved for and analyzed these thermal resistance values and simulated various operating conditions in the software model, a thorough laboratory evaluation replicates the simulated conditions with thermocouples within a controlled-environment chamber while operating the device at the same power loss as that which was simulated. The outcome of this
process and due diligence yields a set of derating curves provided in other sections of this data sheet. After these laboratory tests have been performed, then the $\theta_{\mathrm{JB}}$ and $\theta_{\mathrm{BA}}$ are summed together to correlate quite well with the LTM4662 model with no airflow or heat sinking in a define chamber. This $\theta_{\mathrm{JB}}+\theta_{\mathrm{BA}}$ value should accurately equal the $\theta_{\mathrm{JA}}$ value because approximately $100 \%$ of power loss flows from the junction through the board into ambient with no airflow or top mounted heat sink. Each system has its own thermal characteristics, therefore thermal analysis must be performed by the user in a particular system. The LTM4662 has been designed to effectively remove heat from both the top and bottom of the package. The bottom substrate material has very low thermal resistance to the printed circuit board. An external heat sink can be applied to the top of the device for excellent heat sinking with airflow. Basically all power dissipating devices are mounted directly to the substrate and the top exposed metal. This provides two low thermal resistance paths to remove heat.

Figure 9 shows a temperature plot of the LTM4662 with 400LFM airflow. Figure 10 shows a temperature plot of the LTM4662 with 400LFM airflow. These plots equate to a paralleled 1 V at 30 A and 5 V at 22 A design operating at $87 \%$ and $95 \%$ efficiency.


Figure 10. LTM4662 12V to 5V at 22A with 400LFM, $30^{\circ} \mathrm{C}$ Ambient, 110 W

## APPLICATIONS INFORMATION

## Power Derating

The $5 \mathrm{~V}, 8 \mathrm{~V}$ and 12 V power loss curves in Figures 11 through 13 can be used in coordination with the load current derating curves in Figures 14 to 18 for calculating an approximate $\theta_{\mathrm{JA}}$ thermal resistance for the LTM4662 with airflow conditions. The power loss curves are taken at room temperature, and are increased with a 1.35 to 1.4 multiplicative factor at $125^{\circ} \mathrm{C}$. These factors come from the fact that the power loss of the regulator increases about $45 \%$ from $25^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$, thus a $50 \%$ spread over $125^{\circ} \mathrm{C}$ delta equates to $\sim 0.35 \% /{ }^{\circ} \mathrm{C}$ loss increase. A $125^{\circ} \mathrm{C}$ maximum junction minus $25^{\circ} \mathrm{C}$ room temperature equates to a $100^{\circ} \mathrm{C}$ increase. This $100^{\circ} \mathrm{C}$ increase multiplied by $0.35 \% /{ }^{\circ} \mathrm{C}$ equals a $35 \%$ power loss increase at the $125^{\circ} \mathrm{C}$ junction, thus the 1.35 multiplier.
The derating curves are plotted with $\mathrm{V}_{\text {OUT1 }}$ and $\mathrm{V}_{\text {OUT2 }}$ in parallel single output operation starting at 30A of load with low ambient temperature. The output voltages are $1 \mathrm{~V}, 2.5 \mathrm{~V}$ and 5 V . These are chosen to include the lower and higher output voltage ranges for correlating the thermal resistance. Thermal models are derived from several temperature measurements in a controlled temperature chamber along with thermal modeling analysis.
The junction temperatures are monitored while ambient temperature is increased with and without airflow. The power loss increase with ambient temperature change is factored into the derating curves. The junctions are maintained at $\sim 120^{\circ} \mathrm{C}$ maximum while lowering output current or power while increasing ambient temperature. The decreased output current will decrease the internal module loss as ambient temperature is increased.

The monitored junction temperature of $120^{\circ} \mathrm{C}$ minus the ambient operating temperature specifies how much temperature rise can be allowed. As an example in Figure 14, the load current is derated to $\sim 22.5 \mathrm{~A}$ at $\sim 80^{\circ} \mathrm{C}$ with no air or heat sink and the power loss for the 12 V to 1.0 V at 22.5 A output is a $\sim 4.05 \mathrm{~W}$ loss. The 4.05 W loss is calculated with the $\sim 3.0 \mathrm{~W}$ room temperature Ioss from the 12 V to 1.0 V power loss curve at 22.5 A , and the 1.35 multiplying factor at $125^{\circ} \mathrm{C}$ ambient. If the $80^{\circ} \mathrm{C}$ ambient temperature is subtracted from the $125^{\circ} \mathrm{C}$ junction
temperature, then the difference of $45^{\circ} \mathrm{C}$ divided by 4.05 W equals a $11^{\circ} \mathrm{C} / \mathrm{W} \theta_{\mathrm{JA}}$ thermal resistance. Table 2 specifies a $11^{\circ} \mathrm{C} / \mathrm{W}$ value which is pretty close. The airflow graphs are more accurate due to the fact that the ambient temperature environment is controlled better with airflow. As an example in Figure 15, the load current is derated to $\sim 24 \mathrm{~A}$ at $\sim 88^{\circ} \mathrm{C}$ with 200 LFM of airflow and the power loss for the 12 V to 1.0 V at 24 A output is a $\sim 4.35 \mathrm{~W}$ loss.

The 4.35W loss is calculated with the $\sim 3.2 \mathrm{~W}$ room temperature loss from the 12 V to 1.0 V power loss curve at 24 A , and the 1.35 multiplying factor at $125^{\circ} \mathrm{C}$ ambient. If the $88^{\circ} \mathrm{C}$ ambient temperature is subtracted from the $125^{\circ} \mathrm{C}$ junction temperature, then the difference of $37^{\circ} \mathrm{C}$ divided by 4.35 W equals a $8.5^{\circ} \mathrm{C} / \mathrm{W} \theta_{\mathrm{JA}}$ thermal resistance. Table 2 specifies a $8.5^{\circ} \mathrm{C} / \mathrm{W}$ value which is pretty close. Table 2 through Table 4 provide equivalent thermal resistances for 2.5 V and 5 V outputs with and without airflow and heat sinking.
The derived thermal resistances in Table 2 through Table 4 for the various conditions can be multiplied by the calculated power loss as a function of ambient temperature to derive temperature rise above ambient, thus maximum junction temperature. Room temperature power loss can be derived from the power loss curves and adjusted with the above ambient temperature multiplicative factors. The printed circuit board is a 1.6 mm thick four layer board with two ounce copper for the two outer layers and one ounce copper for the two inner layers.

## Safety Considerations

The LTM4662 modules do not provide isolation from $\mathrm{V}_{\text {IN }}$ to $V_{\text {OUT }}$. There is no internal fuse. If required, a slow blow fuse with a rating twice the maximum input current needs to be provided to protect each unit from catastrophic failure. The fuse or circuit breaker should be selected to limit the current to the regulator during overvoltage in case of an internal top MOSFET fault. If the internal top MOSFET fails, then turning it off will not resolve the overvoltage, thus the internal bottom MOSFET will turn on indefinitely trying to protect the load. Under this fault condition, the input voltage will source very large currents to ground through the failed internal top MOSFET and enabled

## LTM4662

## APPLICATIONS INFORMATION

Table 2. 1.0V Output

| DERATING CURVE | $\mathbf{V}_{\text {IN }}(\mathbf{V})$ | POWER LOSS CURVE | AIRFLOW (LFM) | HEAT SINK | BGA <br> $\theta_{\mathbf{J A}}\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Figures 14,15 | 5,12 | Figure 11,13 | 0 | None | 11 |
| Figures 14,15 | 5,12 | Figure 11,13 | 200 | None | 8.5 |
| Figures 14,15 | 5,12 | Figure 11,13 | 400 | None | 8 |

Table 3. 2.5V Output

| DERATING CURVE | $\mathbf{V}_{\mathbf{I N}}(\mathbf{V})$ | POWER LOSS CURVE | AIRFLOW (LFM) | HEAT SINK | LGA <br> $\theta_{\mathbf{J A}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | BGA <br> $\theta_{\mathbf{J A}}\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Figures 16,17 | 5,12 | Figure 11,13 | 0 | None | 6.5 to 7 | 11 |
| Figures 16,17 | 5,12 | Figure 11,13 | 200 | None | 5.5 to 6 | 8,5 |
| Figures 16,17 | 5,12 | Figure 11,13 | 400 | None | 4.5 | 8 |

Table 4. 5V Output

| DERATING CURVE | $\mathbf{V}_{\mathbf{I N}}(\mathbf{V})$ | POWER LOSS CURVE | AIRFLOW (LFM) | HEAT SINK | BGA <br> $\theta_{J A}\left({ }^{\circ} \mathrm{C} / \mathbf{W}\right)$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Figures 18 | 12 | Figure 13 | 0 | None | 11 |
| Figures 18 | 12 | Figure 13 | 200 | None | 8,5 |
| Figures 18 | 12 | Figure 13 | 400 | None | 8 |


| HEAT SINK MANUFACTURER | PART NUMBER | WEBSITE |
| :--- | :--- | :--- |
| Aavid Thermalloy | $375424 B 00034 \mathrm{G}$ | www.avvid.com |
| Cool Innovations | $4-050503 \mathrm{P}$ to 4-050508P | www.coolinnovations.com |

Table 5. Capacitor Matrix (All Parameters Are Typical and Dependent on Board Layout)

| VENDORS | VALUE | PART NUMBER | VENDORS | VALUE | PART NUMBER |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Taiyo Yuden | $22 \mu \mathrm{~F}, 25 \mathrm{~V}$ | C3216X7S0J226M | Panasonic SP | $470 \mu \mathrm{~F}, 2.5 \mathrm{~V}$ | EEFGX0E471R |
| Murata | $22 \mu \mathrm{~F}, 25 \mathrm{~V}$ | GRM31CR61C226KE15L | Panasonic POSCAP | $470 \mu \mathrm{~F}, 2.5 \mathrm{~V}$ | 2R5TPD470M5 |
| Murata | $100 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ | GRM32ER60J107M | Panasonic POSCAP | $470 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ | 6TPD470M |
| AVX | $100 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ | $18126 D 107 \mathrm{MAT}$ | Panasonic | $100 \mu \mathrm{~F}, 20 \mathrm{~V}$ | 20SEP100M |


| $\mathrm{V}_{\text {OUT }}$ <br> (V) | $\begin{gathered} \mathrm{C}_{\mathrm{IN}} \\ \text { (CERAMIC) } \end{gathered}$ | $\begin{gathered} \mathrm{C}_{\text {IN }} \\ (\text { BULK })^{* *} \end{gathered}$ | Cout1 (CERAMIC) | $\begin{gathered} \text { CouT2 }^{2} \\ \text { (CERAMIC/BULK) } \end{gathered}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{FF}} \\ & (\mathrm{pF}) \\ & \hline \end{aligned}$ | $\begin{gathered} \mathbf{C}_{\text {CoMP }} \\ (\mathrm{pF}) \end{gathered}$ | $\begin{aligned} & V_{\text {IN }} \\ & \text { (V) } \\ & \hline \end{aligned}$ | $\begin{gathered} \text { DROOP } \\ (\mathrm{mV}) \end{gathered}$ | $\begin{gathered} \text { P-P DEVIATION } \\ (\mathrm{mV}) \end{gathered}$ | RECOVERY TIME $(\mu \mathrm{s})$ | $\begin{gathered} \text { LOAD STEP } \\ (\mathrm{A} / \mu \mathrm{s}) \end{gathered}$ | $\begin{array}{\|l} \text { FREQ } \\ (\mathrm{kHz}) \\ \hline \end{array}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0.9 | $22 \mu \mathrm{~F} \times 4$ | 100 $\mu \mathrm{F}$ | $100 \mu \mathrm{~F} \times 4$ | $470 \mu \mathrm{~F} \times 2$ |  | 100 | 5,12 | 39 | 78 | 30 | 7.5 | 350 |
| 1 | $22 \mu \mathrm{~F} \times 4$ | $100 \mu \mathrm{~F}$ | $100 \mu \mathrm{~F} \times 4$ | $470 \mu \mathrm{~F} \times 2$ |  | 100 | 5,12 | 39 | 78 | 30 | 7.5 | 350 |
| 1.2 | $22 \mu \mathrm{~F} \times 4$ | $100 \mu \mathrm{~F}$ | $100 \mu \mathrm{~F} \times 4$ | $470 \mu \mathrm{~F} \times 2$ |  | 100 | 5,12 | 44 | 88 | 30 | 7.5 | 350 |
| 1.5 | $22 \mu \mathrm{~F} \times 4$ | $100 \mu \mathrm{~F}$ | $100 \mu \mathrm{~F} \times 3$ | None | 47 | 100 | 5,12 | 65 | 130 | 25 | 7.5 | 450 |
| 1.8 | $22 \mu \mathrm{~F} \times 4$ | 100 $\mu \mathrm{F}$ | $100 \mu \mathrm{~F} \times 3$ | None | 47 | 100 | 5,12 | 65 | 130 | 25 | 7.5 | 500 |
| 2.5 | $22 \mu \mathrm{~F} \times 4$ | 100 $\mu \mathrm{F}$ | $100 \mu \mathrm{~F} \times 2$ | None | 47 | 100 | 5,12 | 80 | 160 | 25 | 7.5 | 650 |
| 3.3 | $22 \mu \mathrm{~F} \times 4$ | 100 $\mu \mathrm{F}$ | $100 \mu \mathrm{~F} \times 1$ | None | 47 | 100 | 5,12 | 100 | 200 | 20 | 5 | 750 |
| 5 | $22 \mu \mathrm{~F} \times 4$ | 100 $\mu \mathrm{F}$ | $100 \mu \mathrm{~F} \times 1$ | None | 47 | 100 | 5,12 | 100 | 280 | 20 | 5 | 950 |

**Bulk capacitance is optional if $\mathrm{V}_{\text {IN }}$ has very low input impedance.

## LTM4662

## APPLICATIONS INFORMATION



Figure 11. $5 \mathrm{~V}_{\text {IN }}$ Power Loss Curve


Figure 14. 5V to 1V Derating Curve, No Heat Sink


Figure 12. 8V $\mathrm{IN}_{\mathrm{IN}}$ Power Loss Curve


Figure 15. 12V to 1V Derating Curve, No Heat Sink


Figure 13. 12V ${ }_{\text {IN }}$ Power Loss Curve


Figure 16. 5V to 2.5 V Derating Curve, No Heat Sink


Figure 17. 12V to 2.5V Derating Curve, No Heat Sink


Figure 18. 12V to 5V Derating Curve, No Heat Sink

## APPLICATIONS INFORMATION

internal bottom MOSFET. This can cause excessive heat and board damage depending on how much power the input voltage can deliver to this system. A fuse or circuit breaker can be used as a secondary fault protector in this situation.

The device does support over current protection. Temperature diodes are provided for monitoring internal temperature, and can be used to detect the need for thermal shutdown that can be done by controlling the RUN pin.

## Layout Checklist/Example

The high integration of LTM4662 makes the PCB board layout very simple and easy. However, to optimize its electrical and thermal performance, some layout considerations are still necessary.

- Use large PCB copper areas for high current paths, including $\mathrm{V}_{\text {IN }}$, GND, $\mathrm{V}_{\text {OUT1 }}$ and $\mathrm{V}_{\text {OUT2 }}$. It helps to minimize the PCB conduction loss and thermal stress.

(a)
TOP LAYER
$15 \mathrm{~mm} \times 11.25 \mathrm{~mm} \times 5.74 \mathrm{~mm}$
- Place high frequency ceramic input and output capacitors next to the $\mathrm{V}_{\text {IN }}$, PGND and $\mathrm{V}_{\text {OUT }}$ pins to minimize high frequency noise.
- Place a dedicated power ground layer underneath the unit.
- To minimize the via conduction loss and reduce module thermal stress, use multiple vias for interconnection between top layer and other power layers.
- Do not put vias directly on the pads, unless they are capped or plated over.
Use a separated SGND ground copper area for components connected to signal pins. Connect the SGND to GND underneath the unit.
- For parallel modules, tie the $\mathrm{V}_{0 U T}, \mathrm{~V}_{\mathrm{FB}}$, and COMP pins together. Use an internal layer to closely connect these pins together. The TRACK/SS pin can be tied a common capacitor for regulator soft-start.
- Bring out test points on the signal pins for monitoring.

Figures 19a and 19b give a good example of the recommended layout.


Figure 19. Recommended PCB Layout

## TYPICAL APPLICATIONS



Figure 20. 4.5V to 20V Input to 1.0 V and 1.5 V at 15 A Each

## TYPICAL APPLICATIONS



Figure 21. 12V Input to 0.75V at 30A Two Phase

## LTM4662

## TYPICAL APPLICATIONS



Figure 22. Four Phase Design 1V at 60A

## TYPICAL APPLICATIONS



Figure 23. 3.3V to 1.8V, and 2.5V at 15A each with PG00D Power Up Sequencing


Figure 24. Efficiency, $3.3 \mathrm{~V}_{\mathrm{IN}}$

TYPICAL APPLICATIONS


Figure 25.12 V to 3.3 V at $15 \mathrm{~A}, 5 \mathrm{~V}$ to 1.8 V at 15 A

## PACKAGE DESCRIPTION

$\triangle$
PACKAGE ROW AND COLUMN LABELING MAY VARY AMONG $\mu$ Module PRODUCTS. REVIEW EACH PACKAGE
LAYOUT CAREFULLY.

## LTM4662 Component BGA Pinout

| PIN ID | FUNCTION | PIN ID | FUNCTION | PIN ID | FUNCTION | PIN ID | FUNCTION | PIN ID | FUNCTION | PIN ID | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A1 | Vout2 | B1 | Vout2 | C1 | Vout2 | D1 | Vout2 | E1 | COMP2B | F1 | FREQ |
| A2 | $\mathrm{V}_{\text {OUT2 }}$ | B2 | $\mathrm{V}_{\text {OUT2 }}$ | C2 | $\mathrm{V}_{\text {OUT2 }}$ | D2 | VRNG | E2 | $\mathrm{V}_{\text {OUTS2 }}$ | F2 | TRACK/SS2 |
| A3 | GND | B3 | GND | C3 | GND | D3 | SGND | E3 | COMP2A | F3 | MODE_PLLIN |
| A4 | VIN2 | B4 | $V_{\text {IN2 }}$ | C4 | GND | D4 | $\mathrm{V}_{\text {OUTS2 }}{ }^{-}$ | E4 | $V_{\text {FB2 }}$ | F4 | CLKOUT |
| A5 | $V_{\text {IN2 }}$ | B5 | $V_{\text {IN2 }}$ | C5 | GND | D5 | RUN2 | E5 | PG00D2 | F5 | GND |
| A6 | GND | B6 | GND | C6 | GND | D6 | GND | E6 | GND | F6 | $\mathrm{INTV}_{\text {cc }}$ |
| A7 | GND | B7 | GND | C7 | GND | D7 | GND | E7 | EXTV $_{\text {CC }}$ | F7 | GND |
| A8 | TEMP2- | B8 | TEMP2+ | C8 | SW2 | D8 | SW2 | E8 | GND | F8 | CPWR |


| PIN ID | FUNCTION | PIN ID | FUNCTION | PIN ID | FUNCTION | PIN ID | FUNCTION | PIN ID | FUNCTION |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| G1 | COMP1B | H1 | $V_{\text {OUT1 }}$ | J1 | $\mathrm{V}_{\text {OUT1 }}$ | K1 | $\mathrm{V}_{\text {OUT1 }}$ | L1 | $\mathrm{V}_{\text {OUT1 }}$ |  |  |
| G2 | $V_{\text {OUTS1 }}$ | H2 | PHASMD | J2 | $\mathrm{V}_{\text {OUT1 }}$ | K2 | $\mathrm{V}_{\text {OUT1 }}$ | L2 | $\mathrm{V}_{\text {OUT1 }}$ |  |  |
| G3 | COMP1A | H3 | SGND | J3 | $\mathrm{V}_{\text {OUTS1 }}{ }^{-}$ | K3 | GND | L3 | GND |  |  |
| G4 | $V_{\text {FB1 }}$ | H4 | TRACK/SS1 | J4 | GND | K4 | $V_{\text {IN1 }}$ | L4 | $V_{\text {IN1 }}$ |  |  |
| G5 | PG00D1 | H5 | RUN1 | J5 | GND | K5 | $V_{\text {IN1 }}$ | L5 | $V_{\text {IN1 }}$ |  |  |
| G6 | GND | H6 | GND | J6 | GND | K6 | GND | L6 | GND |  |  |
| G7 | $\mathrm{DRV}_{\text {CC }}$ | H7 | GND | J7 | GND | K7 | GND | L7 | GND |  |  |
| G8 | GND | H8 | SW1 | J8 | SW1 | K8 | TEMP1 ${ }^{-}$ | L8 | TEMP1+ |  |  |

## PACKAGG DESCRIPTION



## REVISION HISTORY

| REV | DATE | DESCRIPTION | PAGE NUMBER |
| :---: | :---: | :---: | :---: |
| A | 09/18 | Changed Absolute Maximum voltage of $\mathrm{V}_{\text {FBI }}$ from " -0.3 V to 2.7 V " to " -0.3 V to (INTV $\mathrm{CC}^{\text {to }} 0.3 \mathrm{~V}$ )." Changed $\mathrm{R}_{\mathrm{FBHI} 1}, \mathrm{R}_{\mathrm{FBH} / 2}$ from 60.5 (min) and 60.75 (max) to 59.9 (min) and 60.9 (max). Corrected run enable hysteresis from 100 mV to 160 mV . | $\begin{gathered} \hline 2 \\ 4 \\ 19 \end{gathered}$ |
| B | 09/21 | Added MP-grade option to the Ordering Information table. | 2 |

## LTM4662

PACKAGE PHOTO
BGA


## DESIGח RESOURCES

| SUBJECT | DESCRIPTION |
| :---: | :---: |
| $\mu$ Module Design and Manufacturing Resources | Design: Manufacturing: <br> - Selector Guides •Quick Start Guide <br> - Demo Boards and Gerber Files • PCB Design, Assembly and Manuucacturing Guidelines <br> - Free Simulation Tools • Package and Board Level Reliability |
| $\mu$ Module Regulator Products Search | 1. Sort table of products by parameters and download the result as a spread sheet. <br> 2. Search using the Quick Power Search parametric table. <br> Quick Power Search |
| Digital Power System Management | Analog Devices' family of digital power supply management ICs are highly integrated solutions that offer essential functions, including power supply monitoring, supervision, margining and sequencing, and feature EEPROM for storing user configurations and fault logging. |

## RELATED PARTS




[^0]:    $C_{\text {OUT }}=100 \mu \mathrm{~F} \times 3$, CERAMIC
    $C_{C O M P}=100 \mathrm{pF}, \mathrm{C}_{\mathrm{FF}}=47 \mathrm{pF}$
    $\mathrm{f}=450 \mathrm{kHz}$

