

## DICE/DWF SPECIFICATION

### RH1016 UltraFast™ Precision 10ns Comparator



PAD FUNCTION

1. V<sup>+</sup> 2. +IN

GND

LATCH ENABLE

3. −IN 4. V<sup>−</sup>

5. 6.

7.

8

#### **DIE CROSS REFERENCE**

| LTC Finished<br>Part Number | Order<br>Part Number       |
|-----------------------------|----------------------------|
| RH1016M<br>RH1016M          | RH1016 DICE<br>RH1016 DWF* |

\*DWF = DICE in wafer form.

∠7, LT, LTC and LTM are registered trademarks of Linear Technology Corporation. UltraFast is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners.

56mils × 58mils Backside Connection is V<sup>-</sup>

### DICE ELECTRICAL TEST LIMITS

 $T_A = 25^{\circ}C. V^+ = 5V, V^- = -5V, V_{OUT(Q)} = 1.4V, V_{LATCH} = 0V, unless otherwise specified.$ 

| SYMBOL          | PARAMETER                    | CONDITIONS                                                                       | MIN           | MAX        | UNITS    |
|-----------------|------------------------------|----------------------------------------------------------------------------------|---------------|------------|----------|
| V <sub>OS</sub> | Input Offset Voltage         | $R_{S} \le 100\Omega$ (Note 1)                                                   |               | ±3         | mV       |
| l <sub>os</sub> | Input Offset Current         | (Note 1)                                                                         |               | 1          | μA       |
| I <sub>B</sub>  | Input Bias Current           | (Note 2)                                                                         |               | 10         | μA       |
|                 | Input Voltage Range          | (Note 3)<br>Single 5V Supply (Note 3)                                            | -3.75<br>1.25 | 3.5<br>3.5 | V<br>V   |
| CMRR            | Common Mode Rejection        | $-3.75V \le V_{CM} \le 3.5V$                                                     | 80            |            | dB       |
| PSRR            | Supply Voltage Rejection     | Positive Supply $4.6V \le V^+ \le 5.4V$<br>Negative Supply $-7V \le V^- \le -2V$ | 60<br>80      |            | dB<br>dB |
| A <sub>V</sub>  | Small-Signal Voltage Gain    | $1V \le V_{OUT} \le 2V$                                                          | 1400          |            | V/V      |
| V <sub>OH</sub> | Output High Voltage          | $V^+ \ge 4.6V$ , $I_{OUT} = 1mA$<br>$I_{OUT} = 10mA$                             | 2.80<br>2.60  |            | V<br>V   |
| V <sub>OL</sub> | Output Low Voltage           | I <sub>SINK</sub> = 4mA                                                          |               | 0.5        | V        |
| +               | Positive Supply Current      |                                                                                  |               | 35         | mA       |
| -               | Negative Supply Current      |                                                                                  |               | 5          | mA       |
| V <sub>IH</sub> | Latch Pin High Input Voltage |                                                                                  | 2.0           |            | V        |
| V <sub>IL</sub> | Latch Pin Low Input Voltage  |                                                                                  |               | 0.8        | V        |
| IIL             | Latch Pin Current            | V <sub>LATCH</sub> = 0V                                                          |               | 500        | μA       |

**Note 1:** Input offset voltage is defined as the average of the two voltages measured by forcing first one output, then the other to 1.4V. Input offset current is defined in the same way.

**Note 3:** Input voltage range is guaranteed in part by CMRR testing and in part by design and characterization. See the LT1016 data sheet for discussion of input voltage range for supplies other than ±5V or 5V.

Note 2: Input bias current  $(I_B)$  is defined as the average of the two input currents.



Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.

# RH1016

Rad Hard die require special handling as compared to standard IC chips. Rad Hard die are susceptible to surface damage because there is no silicon nitride passivation as on standard die. Silicon nitride protects the die surface from scratches by its hard and dense properties. The passivation on Rad Hard die is silicon dioxide that is much "softer" than silicon nitride. LTC recommends that die handling be performed with extreme care so as to protect the die surface from scratches. If the need arises to move the die around from the chip tray, use a Teflon-tipped vacuum wand. This wand can be made by pushing a small diameter Teflon tubing onto the tip of a steel-tipped wand. The inside diameter of the Teflon tip should match the die size for efficient pickup. The tip of the Teflon should be cut square and flat to ensure good vacuum to die surface. Ensure the Teflon tip remains clean from debris by inspecting under stereoscope.

During die attach, care must be exercised to ensure no tweezers touch the top of the die.

Wafer level testing is performed per the indicated specifications for dice. Considerable differences in performance can often be observed for dice versus packaged units due to the influences of packaging and assembly on certain devices and/or parameters. Please consult factory for more information on dice performance and lot qualifications via lot sampling test procedures.

Dice data sheet subject to change. Please consult factory for current revision in production.

I.D.No. 66-13-1016

