# **Safety Summary** To ensure thorough understanding of all functions and to ensure efficient use of this instrument, please read the manual carefully before using. Note that Advantest bears absolutely no responsibility for the result of operations caused due to incorrect or inappropriate use of this instrument. If the equipment is used in a manner not specified by Advantest, the protection provided by the equipment may be impaired. #### Warning Labels Warning labels are applied to Advantest products in locations where specific dangers exist. Pay careful attention to these labels during handling. Do not remove or tear these labels. If you have any questions regarding warning labels, please ask your nearest Advantest dealer. Our address and phone number are listed at the end of this manual. Symbols of those warning labels are shown below together with their meaning. **DANGER**: Indicates an imminently hazardous situation which will result in death or serious personal injury. **WARNING**: Indicates a potentially hazardous situation which will result in death or serious personal injury. **CAUTION**: Indicates a potentially hazardous situation which will result in personal injury or a damage to property including the product. #### Basic Precautions Please observe the following precautions to prevent fire, burn, electric shock, and personal injury. - Use a power cable rated for the voltage in question. Be sure however to use a power cable conforming to safety standards of your nation when using a product overseas. - When inserting the plug into the electrical outlet, first turn the power switch OFF and then insert the plug as far as it will go. - When removing the plug from the electrical outlet, first turn the power switch OFF and then pull it out by gripping the plug. Do not pull on the power cable itself. Make sure your hands are dry at this time. - Before turning on the power, be sure to check that the supply voltage matches the voltage requirements of the instrument. - Be sure to plug the power cable into an electrical outlet which has a safety ground terminal. Grounding will be defeated if you use an extension cord which does not include a safety ground terminal. - Be sure to use fuses rated for the voltage in question. - Do not use this instrument with the case open. #### Safety Summary - Do not place objects on top of this product. Also, do not place flower pots or other containers containing liquid such as chemicals near this product. - When the product has ventilation outlets, do not stick or drop metal or easily flammable objects into the ventilation outlets. - When using the product on a cart, fix it with belts to avoid its drop. - · When connecting the product to peripheral equipment, turn the power off. #### • Caution Symbols Used Within this Manual Symbols indicating items requiring caution which are used in this manual are shown below together with their meaning. **DANGER**: Indicates an item where there is a danger of serious personal injury (death or serious injury). **WARNING**: Indicates an item relating to personal safety or health. **CAUTION**: Indicates an item relating to possible damage to the product or instrument or relating to a restriction on operation. #### • Safety Marks on the Product The following safety marks can be found on Advantest products. : Protective ground (earth) terminal. CAUTION - Risk of electric shock. #### **Replacing Parts with Limited Life** The following parts used in the instrument are main parts with limited life. Replace the parts listed below after their expected lifespan has expired. Note that the estimated lifespan for the parts listed below may be shortened by factors such as the environment where the instrument is stored or used, and how often the instrument is used. There is a possibility that each product uses different parts with limited life. For more information, refer to Chapter 1. 4. 4. 4. 14. Main Parts with Limited Life | Part name | Life | |------------------------|-----------| | Unit power supply | 5 years | | Fan motor | 5 years | | Electrolytic capacitor | 5 years | | LCD panel | 6 years | | LCD backlight | 2.5 years | | Floppy disk drive | 5 years | ### Precautions when Disposing of this Instrument When disposing of harmful substances, be sure dispose of them properly with abiding by the state-provided law. - Harmful substances: (1) PCB (polycarbon biphenyl) - (2) Mercury - (3) Ni-Cd (nickel cadmium) - (4) Other Items possessing cyan, organic phosphorous and hexadic chromium and items which may leak cadmium or arsenic (excluding lead in sol der). Example: fluorescent tubes, batteries # **Environmental Conditions** This instrument should be only be used in an area which satisfies the following conditions: - An area free from corrosive gas - An area away from direct sunlight - · A dust-free area - An area free from vibrations **Figure-1 Environmental Conditions** **Figure-2 Instrument Placement** This instrument can be used safely under the following conditions: - Altitude of up to 2000 m - Installation Categories II - Pollution Degree 2 | 1. INTRODUCTION Volume 1 | 1 | |-------------------------------------------------------------------------------|---| | 2. SPECIFICATIONS Volume 1 | 2 | | 3. THEORY OF OPERATION Volume 1 | 3 | | 4. PERFORMANCE TEST<br>(CALIBRATION) volume 1 | 4 | | 5. ADJUSTMENT Volume I | 5 | | 6. TROUBLESHOOTING Volume 1 | 6 | | 7. REPLACEABLE MECHANICAL PARTS Volume 1 | 7 | | 8. REPLACEABLE ELECTRICAL PARTS, LOCATION AND CIRCUIT DIAGRAMS Volume II, III | 8 | Constitution (expense) Table of Contents # **TABLE OF CONTENTS** | 1. INTRODUCTION | 1-1 | |-------------------------------------------------------------------|------------| | 1.1 How to Use This Manual | 1-1<br>1-2 | | | . – | | 2. SPECIFICATIONS | 2-1 | | 2.1 R3265 Specifications | 2-1 | | 2.2 R3271 Specifications | 2-8 | | 3. THEORY OF OPERATION | 3-1 | | 3.1 GENERAL BLOCK DIAGRAMS | 3-1 | | 3.2 Front END BLOCK | 3-2 | | 3.2.1 Block Diagram | 3-2 | | 3.2.2 INPUT ATTENUATOR | 3-3 | | 3.2.3 YTF (YIG Tuned Filter) | 3-4 | | 3.2.4 Bias-Tee | 3-5 | | 3.2.5 First Mixer | 3-6 | | 3.2.6 Isolation Amplifier | 3-7 | | 3.3 SECOND AND THIRD CONVERTER BLOCKS | 3-8 | | 3.3.1 Block Diagram | 3-8 | | 3.3.2 Second Converter Operation Description | 3-9 | | 3.3.3 Third Converter Operation Description | 3-10 | | 3.4 IF BLOCK | 3-11 | | 3.4.1 Block Diagram | 3-11 | | 3.4.2 IF Filter Operation Description | 3-13 | | 3.4.3 RBW Step | 3-14 | | 3.4.4 Relationship between the Reference Level and Step Amplifier | 3-15 | | 3.4.5 Digital IF Description | 3-16 | | 3.5 LOG AMPLIFIER BLOCK | 3-17 | | 3.5.1 Block Diagram | 3-17 | | 3.5.2 Operation Description | 3-18 | | 3.6 A/D BLOCK AND RAMP GENERATOR BLOCK | 3-19 | | 3.6.1 Block Diagrams | 3-19 | | 3.6.2 Operation Description | 3-20 | | 3.7 SYNTHESIZER BLOCK | 3-22 | | 3.7.1 Block Diagram | 3-22 | | 3.7.2 YTO PLL | 3-23 | | 9.7.9 VIII 1 FLL | 3-24 | Table of Contents 4-1 4-1 4-7 | | 3.7.4 VHF2 PLL | |---|---------------------------------------------------------------------| | | 3.7.5 Sampler PLL | | | 3.7.6 Offset PLL | | | | | | 3.7.7 Reference PLL | | | 3.7.8 Calibration Amplifier Operation Description | | | 3.7.9 Span-Synthesizer Correspondence | | | 3.7.10 Typical Frequency Values of Synthesizers at Center Frequency | | _ | Settings | | 3 | 8.8 TUNED SWEEP BLOCK | | | 3.8.1 Block Diagram | | _ | 3.8.2 Operation Description | | 3 | 9.9 RF I/O BLOCK (YTO) | | | 3.9.1 Block Diagram | | | 3.9.2 Start and Multiband Offset DAC | | | 3.9.3 Span Attenuator | | | 3.9.4 UNTI Log | | | 3.9.5 Span Adjustment DAC and 1/N Attenuator | | | 3.9.6 YTO Main Coil Tuned DAC/Tuned Adjustment DAC | | | 3.9.7 YTO Main Coil Tuned Driver/Main Coil Filter | | | 3.9.8 YTO Main Coil Fixed Driver/0GHz Adjustment DAC | | | 3.9.9 FM Coil Driver | | 3 | .10 RF I/F BLOCK (YTF) | | | 3.10.1 Block Diagram | | | 3.10.2 Shaper, YTF Switch Driver, and Bias T Driver | | 3 | .11 RF I/O BLOCK (MIXING BIAS, ATTENUATOR DRIVER, FREQUENCY | | | 3.11.1 Block Diagram | | | 3.11.2 Local Switch Driver and Harmonic Mixing Bias | | | 3.11.3 Slope Gain Control and Band Gain Control | | | 3.11.4 Second Local Switch and Attenuator Driver | | | 3.11.5 Frequency Reference Adjustment DAC | | 3 | .12 CPU BLOCK | | _ | 3.12.1 Block Diagram | | | 3.12.2 Block Operation Descriptions | | | | 4. PERFORMANCE TEST (CALIBRATION) ..... 4.1 Introductory Description and UUT Performance Requirements ..... Requirement 4.2 Measurement Standards and Support Test Equipment Performance C-2 Jan 30/92 | | able of C | ontents | |------------------------------------------------------------------|-------------------|---------| | | , | | | 4.3 Preliminary Operations | | 4-10 | | 4.4 Performance Test Process | | 4-11 | | 4.4.1 Accuracy of Frequency Readout and Frequency Counter Marker | | 4-11 | | 4.4.2 Frequency Reference Output Accuracy | | 4-14 | | 4.4.3 Residual FM | | 4-16 | | 4.4.4 Frequency Drift | | 4-19 | | 4.4.5 Noise Sidebands | | 4-22 | | 4.4.6 Frequency Span Accuracy | | 4-24 | | 4.4.7 Resolution Bandwidth Accuracy and Selectivity | | 4-29 | | 4.4.8 Resolution Bandwidth Switching Uncertainty | | 4-33 | | 4.4.9 Displayed Average Noise Level | | 4-36 | | 4.4.10 Gain Compression | | 4-43 | | 4.4.11 Residual Response | | 4-48 | | 4.4.12 Second Harmonic Distortion | | 4-51 | | 4.4.13 Third Order Intermodulation Distortion | | 4-55 | | 4.4.14 Image, Multiple and Out-of-Band Response | | 4-59 | | 4.4.15 Frequency Response | | 4-66 | | 4.4.16 IF Gain Uncertainty | | 4-78 | | 4.4.17 Scale Fidelity | | 4-83 | | 4.4.18 Input Attenuator Accuracy | | 4-90 | | 4.4.19 Sweep Time Accuracy | | 4-94 | | 4.4.20 Calibration Amplitude Accuracy | | 4-97 | | 4.5 Checklist/Data Form | • • | 4-98 | | | | | | 5. ADJUSTMENT | | 5-1 | | 5.1 Measurement Standards and Support Test Equipment Performance | | | | Requirements | • • | 5-1 | | 5.2 Preliminary Operations | • • . | 5-4 | | 5.3 Adjustment | | | | 5.3.1 A/D Adjustment | | 5-5 | | 5.3.2 Log Amp Adjustment | | 5-11 | | 5.3.3 Interface Filter Adjustment | | 5-19 | | 5.3.4 IF Step Amp Adjustment | | 5-25 | | 5.3.5 28.6 MHz Rejection Circuit Adjustment | ا<br>اینسین به هر | 5-28 | | 5.3.6 YTO Adjustment | | 5-30 | | 5.3.7 YTF Adjustment | | 5-32 | C-3 Jan 30/92 | Tab | 10 | ۸f | ^^ | nta | nte | |-------|-----|-----|----|-----|-----| | I ao. | ıe. | OI. | Lυ | ше | nıs | | 5.3.10 10MHz Frequency Reference Adjustment | 5-47 | |-------------------------------------------------|------| | 5.3.11 Frequency Span Adjustment | 5-50 | | 5.3.12 Sample Synthesizer Adjustment | 5-54 | | | | | 6. TROUBLESHOOTING | 6-1 | | 6.1 Repairing Method for Each Board | 6-1 | | 6.2 Power Supply Section | 6-2 | | 6.2.1 Lighting of REMOTE Lamp | 6-2 | | 6.2.2 Check of Fuse | 6-2 | | 6.2.3 Fan Motor Operation | 6-2 | | 6.2.4 Flashing of Rear LED | 6-3 | | 6.2.5 Failure of Output Voltage | 6-4 | | 6.3 RF Section | 6-6 | | 6.3.1 1st LO ISO AMP | 6-6 | | 6.3.2 Dual Band Mixer | 6-7 | | 6.3.3 Input Attenuator | 6-11 | | 6.3.4 YTF (YIG Tuned Filter) | 6-13 | | 6.3.5 Bias T | 6-15 | | 6.3.6 Second Converter (BTF-017356, BTF-017504) | 6-15 | | 6.3.7 Third Converter | 6-17 | | 6.4 IF Section | 6-21 | | 6.4.1 Performance Test Failures | 6-21 | | 6.4.2 IF Assembly | 6-21 | | 6.5 LOG A/D Section | 6-27 | | 6.5.1 Configuration of Log Amp Block | 6-27 | | 6.5.2 AD Block Configuration | 6-39 | | 6.6 CPU Section | 6-57 | | 6.7 RF I/O Section | 6-58 | | 6.7.1 START and MULTIBAND OFFSET DAC | 6-58 | | 6.7.2 SPAN ATTENUATOR DAC | 6-59 | | 6.7.3 SPAN ADJUSTMENT DAC | 6-60 | | 6.7 RF I/O Section | 6-58 | | 6.7.1 START and MULTIBAND OFFSET DAC | 6-58 | | 6.7.2 SPAN ATTENUATOR DAC | 6-59 | | 6.7.3 SPAN ADJUSTMENT DAC | 6-60 | | 6.7.4 Span Control Switches | 6-61 | | 6.7.5 LOG SPAN OFFSET DAC | 6-62 | | 6.7.6 1/N ATTENUATOR DAC | 6-63 | | 6.7.7 YTO MAIN COIL TUNE DAC | 6-64 | |------------------------------------------------------------|-------| | 6.7.8 3.5 GHz TUNE ADJUSTMENT DAC | | | 6.7.9 0 GHz ADJUSTMENT DAC | | | 6.7.10 YTO Main Coil Filter Driver | | | 6.7.11 YTO PLL Circuit | | | 6.7.12 RF Bias Control DAC | | | 6.7.13 Slope Gain DAC | | | 6.7.14 Band Control Circuits | | | 6.7.15 YTF Gain Adjustment DAC | 6-74 | | 6.7.16 YTF Offset Adjustment DAC | | | 6.7.17 YTF Band Control Switches | | | 6.7.18 YTF Noise Filter Circuit | | | 6.7.19 Frequency Ref Adjustment DAC | 6-79 | | 6.7.20 RF Attenuator Driver | 6-80 | | 6.8 Synthesizer Section | | | 6.8.1 Before Synthesizer Troubleshooting | 6-84 | | 6.8.2 Problems Due to Span | | | 6.8.3 Unlocked PLL | 6-107 | | 6.8.4 25 MHz CAL OUT Section | 6-133 | | 6.8.5 Appendix | 6-138 | | 7. REPLACEABLE MECHANICAL PARTS | 7-1 | | | 1 | | 8. REPLACEABLE ELECTRICAL PARTS, LOCATION AND CIR DIAGRAMS | | | | | | 8.1 MAIN FRAME | | | 8.2 RF BLOCK | | | 8.3 2nd, 3rd CONVERTER | | | 8.4 IF BLOCK | 8.4-1 | | 8.5 LOG, A/D BLOCK | | | 8.6 CPU BLOCK | | | 8.7 RF I/O | | | 8.8 SINTHESIZER BLOCK | W | | 8.9 MEMORY CARD | | | FREQUENCY STANDARD | | | IF BLOCK | 8.9-5 | Table of Contents ### List of Illustrations # LIST OF ILLUSTRATIONS | No. | Title | | |--------|------------------------------------------------|--| | 3.1-1 | R3265/3271 Block Diagram | | | 3.2-1 | Front End Block Diagram | | | 3.2-2 | R3271 Input Attenuator | | | 3.2-3 | R3265 Input Attenuator | | | 3.2-4 | YIG Tuned Filter | | | 3.2-5 | Bias-Tee | | | 3.2-6 | YTF Band Selector Switch | | | 3.2-7 | 1st Mixer | | | 3.2-8 | Isolation Amplifier | | | 3.3-1 | 2nd, 3rd Conv Block | | | 3.4-1 | IF Block (1) | | | 3.4-2 | IF Block (2) | | | 3.5-1 | LOG AMP Block | | | 3.5-2 | Double-gain Amplifier | | | 3.6-1 | A/D Block | | | 3.6-2 | Ramp Generator Block | | | 3.7-1 | Synthe Block | | | 3.7-2 | YTO PLL | | | 3.7-3 | VHF1 PLL | | | 3.7-4 | VHF2 PLL | | | 3.7-5 | Sampler PLL | | | 3.7-6 | Offset PLL | | | 3.7-7 | Reference PLL | | | 3.7-8 | Differential Amplifier | | | 3.7-9 | Differential Amplifier Control | | | 3.8-1 | Tune Sweep Block | | | 3.9-1 | RF I/O Block Diagram (YTO) | | | 3.9-2 | Start and Multiband Offset DAC | | | 3.9-3 | Span ATT | | | 3.9-4 | UNTI Log | | | 3.9-5 | Span ADJ DAC | | | 3.9-6 | 1/N ATT | | | 3.9-7 | YTO Main Coil Tuned DAC/Tuned Adjustment DAC | | | 3.9-8 | YTO Main Coil Tuned Driver/Main Coil Filter | | | 3.9-9 | YTO Main Coil Fixed Driver/0GHz Adjustment DAC | | | 3.9-10 | FM Coil Driver | | List of Illustrations | Title | |--------------------------------------------------------------------| | RF I/O Block Diagram (YTF) | | SHAPER | | YTF Switch Driver & Bias T Driver | | RF I/O Block Diagram | | Local Switch Drive | | Harmonic Mixing Bias | | Slope Gain Control | | Band Gain Control | | 2nd Local Switch | | ATT Driver | | Frequency Reference Adjustment DAC | | R3265/3271 CPU Block Diagram | | CPU Peripheral Circuitry Block Diagram | | Display Circuitry | | Key Switch Code | | Clock Block Diagram | | Counter Block Diagram | | Frequency Readout and Frequency Counter Marker Accuracy Test Setup | | Frequency Reference Accuracy Test Setup | | Residual FM Test Setup | | Frequency Drift Test Setup | | Noise Sidebands Test Setup | | Frequency Span Accuracy Test Setup | | Resclution Bandwidth Accuracy/Selectivity Setup | | Resolution BW Switching Uncertainty Test Setup | | Displayed Average Noise Test Setup | | Gain Compression Test Setup | | Second Harmonic Distortion Test Setup | | Third Order Intermodulation (<300 MHz) Test Setup | | Image, Multiple and Out-of-Band Response Test Setup | | Frequency Response Test Setup | | IF Gain Uncertainty Test Setup | | Scale Fidelity Test Setup | | Input Attenuator Switching Accuracy Test Setup | | Sweep Time Accuracy Test Setup | | Calibration Amplitude Accuracy Test Setup | List of Illustrations | No. | Title | <u>Pa</u> | |------|------------------------------------------------|-----------| | 5-1 | Setup for Reference Voltage Adjustment | ; | | 5-2 | Adjustment Setup | | | 5-3 | Setup for Slope Detector Adjustment | | | 5-4 | 21.4 MHz B.P.F. Adjustment Setup | 5. | | 5-5 | Adjustment Setup | 5. | | 5-6 | LC Filter Adjustment Setup | 5- | | 5-7 | Resonator Filter Adjustment Setup | 5- | | 5-8 | IF Step Amp Adjustment | 5- | | 5-9 | 28.6 MHz Rejection Circuit Adjustment | 5- | | 5-10 | YTO Adjustment Setup | 5- | | i-11 | YTF Adjustment Setup | 5- | | 5-12 | Frequency Response Adjustment Setup | 5- | | 5-13 | Calibrator Amplitude Adjustment Setup | 5- | | -14 | 10 MHz Frequency Reference Adjustment Setup | 5- | | -15 | 10 MHz Reference Cristal Oscillator Adjustment | 5- | | -16 | SPAN Adjustment Setup | 5- | | -17 | Sampler Synthe Adjustment | 5- | | -18 | Frequency Response Adjustment (2) Setup | 5- | | -1 | Removing Panel | ( | | -2 | Rear LED | ( | | -3 | Connector and Pin No | ( | | -4 | J1 and J2 on the RF I/O Board | 6 | | -5 | YTF Center Shift | 6- | | -6 | WBL-3265,3271 THR Connector | 6- | | -7 | RF Section BLOCK DIAGRAM | 6- | | -8 | IF Section BLOCK DIAGRAM | 6- | | .9 | LOG AMP BLOCK DIAGRAM | 6- | | -10 | Output Waveform of Signal at Pin 17 of U43 | 6- | | -11 | Output Waveform of Signal at Pin 2 of J7 | 6- | | 12 | AD BLOCK DIAGRAM(1) | 6- | | 13 | AD BLOCK DIAGRAM(2) | 6- | | 14 | RF I/O BLOCK DIAGRAM(1) | 6- | | ·15 | RF I/O BLOCK DIAGRAM(2) | 6- | | -16 | Synthesizer BLOCK DIAGRAM | 6- | | -17 | 0 MHz ADJ and 3.5 GHz ADJ Boards | 6- | | -18 | Fault Waveforms | 6- | | -19 | Lamp Waveforms of Each Part | 6- | | -20 | Lamp Waveforms of U18 and U28 | 6-1 | List of Illustrations | No. | Title | Page | |------|------------------------------------------------------|------| | 6-21 | R1 VCO Check | 6-11 | | 6-22 | Synthesizer BLOCK DIAGRAM | 6-13 | | 6-23 | I/O Board DIAGRAM | | | 6-24 | State to lay main body and to open Synthesizer Board | | ### List of Tables # **LIST OF TABLES** | 0 | Title | P | |-----|---------------------------------------------------------------------------------|---| | -1 | RBW Step Table | ; | | -2 | Relationship between the REF LEVEL and Steep AMP | ; | | '-1 | Span-Synthesizer Correspondence | ; | | -2 | Typical Frequency Values of Synthesizer | ; | | | Measurement Standards (MS) Performance Requirements | | | | Support Measuring & Test Equipment (M&TE) Performance Requirements | | | | Span Adjustment | Ę | | | LOG SPAN Adjustment | ŧ | | | UUT Performance Requirements (1 of 5) | | | | Measurement Standards (MS) Performance Requirements | | | | Support Measuring & Test Equipment (M&TE) Performance Requirements | | | | Frequency Readout Accuracy | | | | Frequency Counter Marker Accuracy | | | | Noise Sidebands | | | | Frequency Span Accuracy | | | | LOG Span Accuracy | | | | Resolution Bandwidth Accuracy | | | | Resolution Bandwidth Selectivity | | | | Resolution BW Switching Uncertainty | | | | Displayed Average Noise Level (R3265) | | | | Displayed Average Noise Level (R3271) | | | | Gain Compression | | | | Third Order Intermodulation Distortion | | | | Image, Multiple and Out-of-Band Responses (R3271) | | | | Image, Multiple and Out-of-Band Responses (R3265) | | | | Frequency Response (R3265/3271: 100 Hz to 3.6 GHz Band) | | | | Frequency Response (R3265/3271: 3.6 GHz to 7.5 GHz Band) | | | | Frequency Response (R3265 : 7.5 GHz to 8 GHz Band) (R3271 : 7.5 GHz to 15.4 GHz | z | | | Band) | | | | Frequency Response (R3271: 15.4 GHz to 23.3 GHz Band) | • | | | Frequency Response (R3271: 23.3 GHz to 26.5 GHz Band) | | | | IF Gain Error (RBW = 1 MHZ, 1 dB/div.) | 4 | | | IF Gain Error (RBW = 3 kHZ, 1 dB/div.) | 4 | | | IF Gain Error (RBW = 300 kHZ, 0.5 dB/div.) | 2 | List of Tables | Title | |--------------------------------------------------------------------| | 1 dB/div. Log Scale Fidelity (RBW = 1 MHz) | | 10 dB/div. Log Scale Fidelity (RBW=3 kHz) | | Linear Scale Fidelity (X1) | | QP-mode Log Scale Fidelity | | Input Attenuator Accuracy | | Sweep Time Accuracy | | Performance Test Record (1 of 12) | | Measurement Standards (MS) Performance Requirements (1 of 2) | | Support Measuring & Test Equipment (M&TE) Performance Requirements | | Span Adjustment | | LOG SPAN Adjustment | | List of Repairing Method for Each Board | | Connector Pin No | | Gain for each Port | | The Voltage Measured (Band SW) | | The Voltage Measured (mixer bias: R3271 only) | | Dual Mixer Conversion Loss | | RF I/O Board U57, J4 Status (R3265 only) | | RF I/O Board U57, U66, J3 Status (R3271 only) | | YTF Insertion Loss | | YTF Tuning Sensitivity | | SW Terminal Voltages | | Conversion Loss and Control Voltage | | RBW Control Signals | | Switch Settings | | Step Gain Amplifier Settings | | Step Gain Control Signals | | Log Amp Settings | | Linear Amp Settings | | Video Filter Settings | | Step Amp Settings | | MAG Amp Settings | | QP Log Detector Settings | | AM/FM Demodulator Settings | | ADC MUX Setup | | SWEEP TIME and SPAN Setup Conditions | List of Tables | <u>No.</u> | Title | Pa | |---------------|---------------------------------------------|-----| | 6-25 | PEAK DETECTOR Signal Levels | 6 | | 6-26 | LIN SPAN | 6 | | 6-27 | LOG SPAN | 6 | | 6-28 | Measured Values of DVM | 6 | | 6-29 | YTO PLL Control | 6 | | 6-30 | Band Control (1) | 6 | | 6-31 | Band Control (2) | 6 | | 6-32 | YTF Band Control | 6 | | 6-33 | Attenuator Setup | 6- | | 6-34 | Voltages at Test Pin (I/O board) | 6- | | 6-35 | YTO TUNE DAC | 6- | | 6-36 | 0 MHz ADJ | 6- | | 6-37 | 3.5 GHz ADJ | 6- | | 6-38 | X10, X1, X0.1, and X0.01 ATT's | 6- | | 6-39 | FM Coil Driver | 6- | | 6-40 | Voltage Setup at U18 Control Pins | 6-1 | | 6-41 | Waveforms and Voltages if SPAN ≦ 2 MHz | 6-1 | | 6-42 | Waveforms and Voltages if SPAN ≤ 50 kHz | 6-1 | | 6-43 | YTO PLL Loop Filter | 6-1 | | 6-44 | Loop Filter of Sampler PLL | 6-1 | | 6-45 | Each Connector of Reference PLL | 6-1 | | 6-46 | Voltage at Pin 1 of 200 MHz VCXO | 6-1 | | 3-47 | Signal Frequency at Pin 2 of U165 | 6-1 | | 6-48 | Signals of Polarity Converter | 6-1 | | 5-49 | Voltage at Pin 1 of U81 | 6-1 | | S-50 | Voltage at Pin 5 of Sampler VCO | 6-1 | | 3-51 | Voltage at Pin 2 of Sampler VCO | 6-1 | | 6-52 | Voltage at Pin 1 of U125 | 6-1 | | S-53 | Voltage at Pin 5 of R1 VCO | 6-1 | | 6-54 · | Signal Frequency and Level at Pin 8 of U167 | 6-1 | | 6-55 | Signal Voltage at Pin 3 of U66 | 6-1 | | 6-56 | Voltage at Pin 5 of OFF VCO | 6-1 | | 6 <b>-</b> 57 | R2 VCO Linearity Check | 6-1 | | 6-58 | Reference Check | 6-1 | | 6-59 | Voltage at Pin 3 of U24 | 6-1 | | 6-60 | Power Supply Check | 6-1 | | 6-61 | DAC Setup (at R1 Pretune Section) | 6-1 | | 5-62 | Voltages at Each Part of R1 Pretune Section | 6-1 | | 5-63 | DAC Setup (at R2 Pretune Section) | 6-1 | | , 00 | Dito octop (at the tretaine occition) | 0-1 | List of Tables | Title | اِ | |---------------------------------------------|----| | Voltages at Each Part of R2 Pretune Section | 6 | | CAL Voltages | ( | | Hexadecimal Data Key Assignment | 6 | | Each Bit Setup (at Address 440160) | ( | | Binary Data Conversion of 17 (HEX) | | | YTO Loop Status | ( | | YTO IF Calculation | | | Signal Sweep Direction for YTO R1 and R2 | | | Loop Filter Setup (YTO PLL) | | | Each Bit Setup (at Address 440110) | | | YTO PLL Voltage Switching by SPAN Setup | | | Switching of Reference Frequency by Bit 0 | | | Each Bit Setup (at Address 440120) | | | Loop Filter Setup (Sampler PLL) | | | Each Bit Setup (at Address 440000) | | | Lamp Voltage Polarity of Bit 7 | | | Bits 6 and 4 Relating to RBW | | | Switching of Reference Frequency of Bit 5 | | | Each Bit Setup (at Address 440240) | | | Each Bit Setup (at Address 440040) | | | Each Bit Setup (at Address 440010) | | | Set Values of Each Span | ı | | Relationship between Each Address and Latch | ļ | | Relationship between Each Address and Latch | | ### 1. INTRODUCTION This chapter explains how to use this manual, and features of this spectrum analyzer. #### 1.1 How to Use This Manual 1.2 The R3265/3271 Spectrum Analyzer ### 1.2 The R3265/3271 Spectrum Analyzer The R3265/3271 series is a swept-turned spectrum analyzer with an analog-to-digital section for displaying and analyzing data. It operates in the following frequency, input, and display ranges: Frequency range : 100Hz to 8.0GHz (R3265) 100Hz to 26.5GHz (R3271) Input range : -140dBm to +30dBm (R3265) -135dBm to +30dBm (R3271) Display range : 95dB In these ranges, the analyzer features a maximum resolution of 10Hz, a residual FM (frequency modulation) of 3Hz<sub>p-p</sub>, and a noise sideband of -112dBc/Hz (at 10kHz from the carrier). The analyzer is equipped with GPIB remote control and a memory card fuction for saving and recalling waveform data and panel settings. The anlayzer provides the following additional features: - the ability to sweep over a wide frequency range: from 100Hz to 26.5GHz (for the R3271) or from 100Hz to 8GHz (for the R3265). The analyzer can also perform a log sweep over the range from 1kHz to 1GHz. - high-frequency resolution of up to 10Hz, which permits analysis of adjacent signals and spurious signals at high frequencies. - a precise measurement mode that uses the analyzer's built-in reference crystal to measure with 1Hz accuracy signals too weak to measure with a counter. - a memory card that can store waveform and control settings. - the ability to observe directly the electric field strength and the QP (quasi-peak) value. - a digital memory CRT screen that displays signal traces without flickering. Digital memory also allows marker functions for accurate and easy reading of trace values. - a zero span mode that allows the analyzer to be set to a sweep time of $50\mu$ s. This is useful for analyzing wave bursts and modulation. - two independent channels of digital memory for simultaneous display of two traces. - computer-controlled operation using a GPIB command set. # 2. SPECIFICATIONS This chapter describes the specifications and accessories for the R3265 and R3271. ### 2.1 R3265 Specifications ### (1) Frequency Characteristics | ● Frequency range | 100Hz to 8GHz<br>Frequency ba<br>100Hz to 3.6GHz<br>3.5GHz to 7.5GH<br>7.4GHz to 8GHz | J | ner harmonics degree<br>1<br>1<br>1 | |----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------| | <ul> <li>Frequency read accuracy<br/>(Start, Stop, Center frequency,<br/>Marker frequency)</li> </ul> | ± (Frequency rea<br>Span × Span acc<br>10Hz)<br>Span accuracy | ding × Frequency<br>curacy +0.15× Ro<br>(Span > 2MHz)<br>(Span ≤ 2MHz) | | | <ul> <li>Marker frequency counter<br/>Resolution<br/>Accuracy (S/N ≥25dB)</li> <li>Delta counter accuracy</li> </ul> | 5Hz + 1LSD) | | reference accuracy +<br>nce accuracy + 10Hz | | <ul> <li>Frequency reference accuracy</li> </ul> | ±2 × 10-8 Cycle<br>±1 × 10-7 Cycle | | | | <ul> <li>Frequency stability Residual FM (Zero span) Drift (After 1 hour warm-up)</li> </ul> | | MHz, <2.5kHz×S | weep speed (min.)×N<br>veep speed (min.)×N | | <ul> <li>Signal purity noise side band</li> </ul> | Offset | f ≤2.6GHz | f >2.6GHz | | | 1kHz | < -100dBc/Hz | < -95dBc/Hz | | | 10kHz | < -110dBc/Hz | < -108dBc/Hz | | | 20kHz | < -110dBc/Hz | < -108dBc/Hz | | | 100kHz | < -114dBc/Hz | < -110dBc/Hz | 2.1 R3265 Specifications | <ul> <li>● Frequency span Linear span Range Accuracy Logarithmic span Range Accuracy </li> </ul> | 200Hz to 8GHz, Zero span<br>±3% (Span > 2MHz), ±5% (Span≤2MHz)<br>1kHz to 1GHz (1, 2, or 3 decades can be selected)<br>±(10% + Stop frequency × 0.1%) | |------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <ul> <li>Resolution bandwidth (-3dB) Range Accuracy </li> </ul> | 10Hz to 3MHz, 1, 3, 10 sequence ±50% (Resolution bandwidth 10 to 100Hz, Digital IF) ±15% (Resolution bandwidth 100Hz to 1MHz) ±25% (Resolution bandwidth 3MHz, 30Hz) Note: 30Hz at 25°C ±10°C | | Selectivity Bandwidth (6dB) | < 15:1 (100Hz to 3MHz)<br>< 20:1 (30Hz) 5:1 (10 to 100Hz, Digital IF) Nominal<br>200Hz, 9kHz, 120kHz (based on the CISPR specification) | | <ul><li>Video bandwidth<br/>Range</li></ul> | 1Hz to 3MHz, 1, 3, 10 sequence | ### (2) Amplitude Range | Measurement range | +30dBm to the average indicated noise level | |------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | <ul> <li>Maximum safe input Average continuous power (Input ATT≥10dB) DC input </li> </ul> | ±30dBm (1W)<br>0 [V] | | <ul><li>Display range</li><li>Logarithmic</li><li>Linear</li><li>QP logarithm</li></ul> | 10 × 10 div<br>10, 5, 2, 1, 0.5, 0.2, 0.1 dB/div<br>(10% of the reference level)/div<br>40dB (5dB/div) | | <ul> <li>Reference level range</li> <li>Logarithmic</li> <li>Linear</li> </ul> | -140dBm to +60dBm (0.1dB increments) 2.2µV to 223V (approx. 1% step of the full scale) | | <ul> <li>Input attenuator range</li> </ul> | 0 to 70dB (10dB step) | ### (3) Dynamic Range | Maximum dynamic range 1dB gain compression level Noise level Input frequency Distortion characteristics Higher harmonics 100MHz to 3.6GHz 10MHz to 3.6GHz > 3.5GHz Tertiary intermodulation > 200MHz > 10MHz | 100MHz to 3.6GHz: 135dB - 1.55 × f(GHz)dB<br>10MHz to 3.6GHz: 130dB - 1.55 × f(GHz)dB<br>87dB<br>82.5dB<br>112dB<br>93dB<br>90dB | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------| | <ul> <li>Average display noise level (Resolution bandwidth 10Hz (Digital IF), Input attenuator 0dB, Average 20 times)</li> <li>Frequency range <ul> <li>1kHz</li> <li>10kHz</li> <li>1MHz to 3.6GHz</li> </ul> </li> <li>3.5GHz to 8GHz</li> </ul> | -100dBm<br>-110dBm<br>-111dBm<br>-{140 - 1.55 × f (GHz)}dBm<br>-{145 - 1.55 × f (GHz)}dBm (Low noise mode)<br>-135dBm | | <ul><li>1dB gain compression</li><li>200MHz</li><li>10MHz</li></ul> | -5dBm (Mixer input level)<br>-10dBm (Mixer input level) | | Spurious response Secondary higher harmonics distortion Frequency range 100MHz to 3.6GHz 10MHz to 3.6GHz > 3.5GHz Tertiary higher harmonics distortion Frequency range 200MHz to 3.6GHz 10MHz to 3.6GHz > 3.5GHz | Mixer level -30dBm <-70dBc -30dBm <-60dBc -10dBm <-100dBc Mixer level -30dBm <-70dBc -30dBm <-60dBc -30dBm <-75dBc -30dBm <-75dBc | | lmage/Multiple/Band external<br>response<br>10MHz to 8GHz | < -70dBc | 2.1 R3265 Specifications | 300kHz to 8GHz < -90dBm | Residual response<br>(No input signal, Input ATT<br>0dB, 50Ω terminate)<br>1MHz to 3.6GHz | < -100dBm | |-------------------------|-------------------------------------------------------------------------------------------|-----------| | | <b>■</b> | | ### (4) Amplitude Accuracy | Frequency response Flatness within the band (Input ATT 10dB) 100Hz to 3.6GHz 50MHz to 2.6GHz 3.5GHz to 7.5GHz 7.4GHz to 8GHz Additional error due to band switching Calibration signal as the reference (Input ATT 10dB) | ±1.5dB<br>±1.0dB<br>±1.5dB<br>±1.5dB<br>< +0.5dB<br>= ±3dB (100Hz to 8GHz) | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | Calibration signal accuracy | -10dBm ±0.3dBm | | <ul> <li>IF gain error (After self-calibration)</li> <li>0dBm to -50dBm</li> <li>0dBm to -80dBm</li> <li>Scale indication accuracy</li> <li>(After self calibration)</li> <li>Logarithmic</li> <li>Linear</li> <li>QP mode logarithmic</li> </ul> | ± 0.3dB<br>± 0.7dB<br>± 0.2dB/1dB<br>± 1dB/10dB<br>± 1.5dB/90dB<br>± 5% of reference level<br>± 1.0dB/30dB, ± 2dB/40dB<br>± 1.0dB/40dB (25°C ± 10°C) | | <ul> <li>Error due to input attenuator switching <ul> <li>(10dB as the reference; at 20 to 70 dB)</li> <li>Frequency range</li> <li>0 to 8 GHz</li> </ul> </li> </ul> | ±1.1dB/10dB step, Maximum 2.0dB | | <ul> <li>Error due to resolution<br/>bandwidth switching<br/>(Resolution bandwidth: 300kHz,<br/>reference; after self-calibration)</li> </ul> | 100Hz to 3MHz (analog IF) ±0.3dB<br>30Hz (analog IF) ±1dB<br>10Hz to 100Hz (digital IF) ±1.5dB | 2.1 R3265 Specifications | <ul> <li>Pulse quantization error<br/>(In pulse measurement mode,<br/>PRF &gt; 700/Sweep time)</li> <li>Peak to peak</li> </ul> | | |---------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | Logarithmic | 1.2dB (Resolution bandwidth≤1MHz) | | Linear | 3dB (Resolution bandwidth = 3MHz) 4% of the reference level (Resolution bandwidth ≤ 1MHz) 12% of the reference level (Resolution bandwidth = 3MHz) | ### (5) Sweep | <ul><li>Sweep time</li><li>Zero span</li><li>Span ≥ 200Hz</li><li>Accuracy</li></ul> | $50\mu s$ to 1000s, manual sweep 20ms to 1000s, manual sweep $\pm 3\%$ | |--------------------------------------------------------------------------------------|------------------------------------------------------------------------| | <ul><li>Trigger</li></ul> | Free run, Line, Single, Video, TV-H, TV-V, External | ### (6) Demodulation | Spectrum demodulation | | |-----------------------|----------------------------------------------------------| | Modulation type | AM, FM | | Audio output | Internal speaker, earphone jack, sound volume adjustable | | Demodulation duration | 100ms to 1000s | ### (7) Input/Output | ● RF input | | |------------------------------------------------------------------|------------------------------------------------------------------| | Connector | N-type female | | Impedance<br>VSWR | $50\Omega$ (nominal) | | (Frequency setting input<br>ATT≥10 dB)<br>LO radiation (average) | < 1.5 : 1 (≤3.6GHz) (nominal)<br>< 2.0 : 1 ( > 3.6GHz) (nominal) | | Frequency setting (0 to 8GHz) | < -80dBm typical, input attenuation 10dB | | <ul> <li>Calibration signal output Connector Frequency Impedance Amplitude </li> </ul> | BNC female, Front panel 25MHz × (1 ± Frequency reference accuracy) 50Ω (nominal) - 10dBm ± 0.3dB | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--| | ● 10MHz frequency reference input/output Connector Impedance Frequency range Amplitude Input range | BNC female, Rear panel 50Ω (nominal) 10MHz × Frequency reference accuracy 0dBm ± 3dB -5dBm to +5dBm | | | <ul> <li>21.4MHz IF output Connector Impedance Amplitude 3dB bandwidth </li> </ul> | BNC female, Rear panel 50Ω (nominal) 0dBm (Typ) in full scale = Resolution bandwidth | | | <ul> <li>421MHz IF output Connector Impedance Gain, Noise factor, 3dB bandwidth Frequency range 1MHz to 3.6GHz 3.5GHz to 8GHz</li> </ul> | BNC female, Rear panel 50Ω (nominal) 3dB bandwidth Noise factor Gain (nominal) (nominal) >15MHz 17dB +6dB >30MHz 24dB -9dB | | | Video output Connector Impedance (AC connection) Amplitude (75Ω terminate) | BNC female, Rear panel 75Ω (nominal) Approx. 1V <sub>p-p</sub> (Composite video signal) | | | <ul> <li>X axis, 2V/n GHz output Connector Impedance X axis output 2V/n GHz</li> </ul> | BNC female, Rear panel 1kΩ (nominal), DC connection approx5V to +5V approx. 2V per 1GHz | | | <ul><li>Y axis output</li><li>Connector</li><li>Impedance</li><li>Amplitude</li></ul> | BNC female, Rear panel 220Ω (nominal) approx. 2V in full scale | | | <ul> <li>Z axis output Connector Amplitude During sweep Retrace interval</li> </ul> | BNC female, Rear panel<br>TTL level<br>High level<br>Low level | |---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------| | <ul> <li>External trigger input Connector Impedance Trigger level </li> </ul> | BNC female, Rear panel 10k $\Omega$ (nominal), DC connection TTL level | | <ul> <li>Gate input Connector Impedance Sweep stop Sweep </li> </ul> | BNC female, Rear panel 10 $k\Omega$ (nominal) During low mode at TTL level During high mode at TTL level | | <ul><li>Probe power</li><li>Voltage</li><li>Current</li></ul> | 4-pin connector, Front panel<br>+15V, -15V<br>150mA each | | <ul><li>Voice output<br/>(Demodulation audio)<br/>Connector<br/>Power output</li></ul> | Small-size monophonic jack, Front panel Maximum 0.2W, $8\Omega$ (nominal) | | GPIB Plotters | IEEE-488 bus connector<br>R9833, HP7470A, HP7475A, HP7440A, HP7550A | ### (8) General Specifications | <ul> <li>Temperature and humidity During operation When stored Relative Humidity </li> </ul> | 0°C to 50°C<br>-20°C to 60°C<br>85% or below | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------| | <ul> <li>Power source <ul> <li>During 100VAC operation</li> <li>Voltage</li> <li>Power consumption</li> <li>Frequency</li> </ul> </li> <li>During 220VAC operation</li> <li>Voltage</li> <li>Power consumption</li> <li>Frequency</li> </ul> | 90V to 132V<br>400VA at maximum<br>48Hz to 440Hz<br>198V to 250V<br>400VA at maximum<br>48Hz to 66Hz | | ■ Weight | 22kg (nominal) (Excluding optional blocks, front cover, and accessories) | | <ul><li>Dimensions</li></ul> | Approx. 177mm (Height) × 353mm (Width) × 450mm (Depth) (Excluding the handle, legs and front cover) | 2.2 R3271 Specifications # 2.2 R3271 Specifications ### (1) Frequency Characteristics | Frequency range | up to 325G | OGHz (Using an ex<br>Hz)<br>ncy band<br>6GHz<br>7.5GHz<br>15.4GHz<br>23.3GHz | cternal mixer; Tuning available Higher harmonics degree 1 1 2 3 4 | |---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------| | <ul> <li>Frequency read accuracy<br/>(Start, Stop, Center frequency,<br/>Marker frequency)</li> </ul> | ± (Frequency read x Frequency reference accuracy + Span<br>× Span accuracy + 0.15 × Resolution bandwidth +10Hz)<br>Span accuracy (Span > 2MHz) ±3%<br>(Span ≤ 2MHz) ±5% | | | | <ul> <li>Marker frequency counter<br/>Resolution<br/>Accuracy (S/N≥25dB)</li> <li>Delta counter accuracy</li> </ul> | 1Hz to 1kHz ± (Marker frequency × Frequency reference accuracy + 5Hz × N + 1LSD) ± (Delta frequency × Frequency reference accuracy + 10Hz × N + 2LSD) | | | | Frequency reference accuracy | ±2 × 10-8<br>±1 × 10-7 | • | | | <ul> <li>Frequency stability Residual FM (Zero span) Drift (After 1 hour warm-up) </li> </ul> | 50kHz < | | 5kHz×Sweep speed (min)×N<br>0Hz×Sweep speed (min)×N | | <ul> <li>Signal purity noise side band</li> </ul> | Offset | f ≤2.6GHz | f >2.6GHz | | | 1kHz | <-100dBc/Hz | < (-95 + 20logN)dBc/Hz | | | 10kHz | <-110dBc/Hz | < (-108 + 20logN)dBc/Hz | | | 20kHz | <-110dBc/Hz | < (-108 + 20logN)dBc/Hz | | | 100kHz | <-114dBc/Hz | <(-110 + 20logN)dBc/Hz | | | | | | | <ul> <li>Frequency span <ul> <li>Linear span</li> <li>Range</li> <li>Accuracy</li> </ul> </li> <li>Logarithmic span <ul> <li>Range</li> <li>Accuracy</li> </ul> </li> </ul> | 200Hz to 26.5GHz, Zero span<br>±3% (Span > 2MHz)<br>±5% (Span≤2MHz)<br>1kHz to 1GHz (1, 2, or 3 decades can be selected)<br>± (10% + Stop frequency × 0.1%) | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <ul> <li>Resolution bandwidth (-3dB) Range Accuracy </li> <li>Selectivity</li> <li>Bandwidth (6dB)</li> </ul> | 10Hz to 3MHz; 1, 3, 10 sequence ±50% (Resolution bandwidth 10 to 100Hz, Digital IF) ±15% (Resolution bandwidth 100Hz to 1MHz) ±25% (Resolution bandwidth 3MHz, 30Hz) Note: 30Hz at 25°C 10°C < 15:1 (100Hz to 3MHz) < 20:1 (30Hz) 5:1 (10 to 100Hz, Digital IF) Nominal 200Hz, 9kHz, 120kHz (based on the CISPR specification) | | <ul><li>Video bandwidth<br/>Range</li></ul> | 1Hz to 3MHz; 1, 3, 10 sequence | ### (2) Amplitude Bandwidth | Measurement range | + 30dBm to Average indication noise level | |------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------| | <ul> <li>Maximum safe input Average continuous power (Input ATT≥10dB) DC input </li> </ul> | +30dBm (1W) 0 [V] | | <ul><li>Display range</li><li>Logarithmic</li><li>Linear</li><li>QP logarithmic</li></ul> | 10 × 10 div<br>10, 5, 2, 1, 0.5, 0.2, 0.1 dB/div<br>(10% of the reference level) /division<br>40dB (5dB/div) | | <ul> <li>Reference level range Logarithmic Linear </li> </ul> | -140dBm to +60dBm (0.1dB step) 2.2µV to 223V (approx. 1% step of the full scale) | | <ul> <li>Input attenuator range</li> </ul> | 0 to 70 dB (10dB step) | ### (3) Dynamic Range | <ul> <li>Maximum dynamic range 1dB gain compression level noise level Input frequency Distortion characteristics Higher harmonics 10MHz to 3.6GHz 10MHz &gt; 3.5GHz Tertiary intermodulation &gt; 10MHz</li> </ul> | 10MHz to 3.6GHz: 130dB - 1.55 × f(GHz) dB 85dB 110dB 90dB | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------| | Average indication noise level (Resolution bandwidth 10Hz (Digital IF), Input attenuator 0dB, Average 20 times) Frequency range 1kHz 10kHz 10kHz 1MHz to 3.6GHz 3.5GHz to 7.5GHz 7.5GHz to 15.4GHz 15.2GHz to 23.3GHz 23GHz to 26.5GHz | -100dBm<br>-110dBm<br>-111dBm<br>-{135 - 1.55 × f (GHz)}dBm<br>-130dBm<br>-123dBm<br>-116dBm<br>-110dBm | | <ul><li>1dB gain compression</li><li>10MHz</li></ul> | -5dBm (Mixer input level) | | Spurious response Secondary higher harmonics distortion Frequency range 10MHz to 3.6GHz 10MHz > 3.5GHz Tertiary higher harmonics distortion Frequency range 10MHz to 3.6GHz 10MHz > 3.5GHz | Mixer level -30dBm < -70dBc -10dBm < -100dBc Mixer level -30dBm < -70dBc -30dBm < -75dBc | | Image/Multiple/Band external<br>response<br>10MHz to 18GHz<br>10MHz to 23GHz<br>10MHz to 26.5Hz | < -70dBc<br>< -60dBc<br>< -50dBc | | Residual response<br>(No input signal, Input ATT<br>0dB, 50Ωterminate) | | |------------------------------------------------------------------------|-----------| | 1MHz to 3.6GHz | < -100dBm | | 300kHz to 26.5GHz | < - 90dBm | ### (4) Amplitude Accuracy | Frequency response Flatness within the band (Input ATT 10dB) 100Hz to 3.6GHz 50MHz to 2.6GHz 3.5GHz to 7.5GHz 7.4GHz to 15.4GHz 15.4GHz to 23.3GHz 23GHz to 26.5GHz Additional error due to band switching When the calibration signal is used as the reference (Input ATT 10dB) | ±1.5dB<br>±1.0dB<br>±1.5dB<br>±3.5dB<br>±4.0dB<br>±4.0dB<br>±0.5dB<br>±5dB (100Hz to 26.5GHz) | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | Calibration signal accuracy | -10dB ±0.3dBm | | <ul> <li>IF gain error (After self-calibration)</li> <li>0dBm to -50dBm</li> <li>0dBm to -80dBm</li> <li>Scale indication accuracy (after self-calibration)</li> <li>Logarithmic</li> <li>Linear</li> <li>QP mode logarithmic</li> </ul> | ±0.3dB<br>±0.7dB<br>±0.2dB/1dB<br>±1dB/10dB<br>±1.5dB/90dB<br>±5% of the reference level<br>±1.0dB/30dB ±2dB/40dB<br>±1.0dB/40dB (25°C ±10°C) | | <ul> <li>Input attenuator Switching error (Based on 10dB; in the range of 20 to 70 dB) Frequency range 0 to 12.4 GHz 12.4 to 18 GHz 18 to 26.5 GHz</li> </ul> | ±1.1dB/10dB step; Maximum 2.0dB<br>±1.3dB/10dB step; Maximum 2.5dB<br>±1.8dB/10dB step; Maximum 3.5dB | | <ul> <li>Resolution bandwidth switching<br/>error<br/>(Resolution bandwidth: 300kHz;<br/>After self calibration)</li> </ul> | 100Hz to 3MHz: ± 0.3dB<br>30Hz : ± 1dB<br>10 to 100 Hz (Digital IF) ± 1.5dB | | <ul> <li>Pulse quantization error<br/>(In pulse measurement mode:<br/>PRF &gt; 700/Sweep time)</li> <li>Peak to peak</li> </ul> | | |---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | Logarithmic | 1.2dB (Resolution bandwidth≤1MHz) | | Linear | 3dB (Resolution bandwidth = 3MHz) 4% of the reference level (Resolution bandwidth≤1MHz) 12% of the reference level (Resolution bandwidth = 3MHz) | ### (5) Sweep | <ul><li>Sweep time</li><li>Zero span</li><li>Span ≥ 200Hz</li><li>Accuracy</li></ul> | $50\mu s$ to 1000s, Manual sweep 20ms to 1000s, Manual sweep $\pm 3\%$ | |--------------------------------------------------------------------------------------|------------------------------------------------------------------------| | ■ Trigger | Free run, Line, Single, Video, TV-H, TV-V, External | ### (6) Demodulation | <ul> <li>Spectrum demodulation</li> </ul> | | |-------------------------------------------|----------------------------------------------------------| | Modulation type | AM, FM | | Audio output | Internal speaker, earphone jack, sound volume adjustable | | Demodulation duration | 100ms to 1000s | ### (7) Input/Output | <ul> <li>RF input Connector Impedance VSWR (Input ATT≥10dB, frequency setting) LO radiation (average) Frequency setting 0 to 26.5GHz</li> </ul> | N-type, female (can be converted into SMA type) 50Ω (nominal) < 1.5:1 (≤3.6GHz) (nominal) < 2.5:1 ( >3.6GHz) (nominal) < -80dBm Typ, Input ATT 10dB | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | <ul> <li>First LO output Connector Impedance Frequency range Amplitude </li> </ul> | SMA, female, Front panel<br>50Ω (nominal)<br>3.921 to 7.921 GHz<br>±5dB or above | | <ul> <li>Calibration signal output Connector Frequency Impedance Amplitude </li> </ul> | BNC female, Front panel 25MHz × (1 ± Frequency reference accuracy) 50Ω (nominal) -10dBm ± 0.3dB | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------| | <ul> <li>10MHz frequency reference<br/>input/output</li> <li>Connector<br/>Impedance</li> <li>Frequency range</li> <li>Amplitude</li> <li>Input range</li> </ul> | BNC female, Rear panel 50Ω (nominal) 10MHz × Frequency reference accuracy 0dBm ± 3dB -5dBm to +5dBm | | <ul> <li>21.4MHz IF output Connector Impedance Amplitude 3dB bandwidth </li> </ul> | BNC female, Rear panel 50Ω (nominal) 0dBm (Typ) in full scale = Resolution bandwidth | | • 421MHz IF output Connector Impedance Gain, Noise factor, 3dB bandwidth Frequency range 1MHz to 3.6GHz 3.5GHz to 8GHz 7.4GHz to 15.4GHz 15.2GHz to 23.3GHz 23GHz to 26.5GHz | BNC female, Rear panel 50Ω (nominal) Something Something Something | | <ul> <li>Video output Connector Impedance (AC connection) Amplitude (75Ω terminate)</li> </ul> | BNC female, Rear panel 75Ω (nominal) Approx. 1V <sub>P-P</sub> (Composite video signal) | | <ul> <li>X axis, 2V/n GHz output Connector Impedance X axis output 2V/n GHz</li> </ul> | BNC female, Rear panel 1kΩ (nominal), DC connection approx5V to +5V approx. 2V per 1GHz | | <ul> <li>Y axis output Connector Impedance Amplitude </li> </ul> | BNC female, Rear panel 220Ω (nominal) approx. 2V in full scale | 2-13 | <ul> <li>Z axis output Connector Amplitude During sweep Retrace interval</li> </ul> | BNC female, Rear panel<br>TTL level<br>High level<br>Low level | |---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------| | <ul> <li>External trigger input Connector Impedance Trigger level </li> </ul> | BNC female, Rear panel 10k $\Omega$ (nominal), DC connection Trigger at the TTL level raise | | ● Gate input Connector Impedance Sweep stop Sweep | BNC female, Rear panel<br>10kΩ (nominal)<br>During low mode at TTL level<br>During high mode at TTL level | | <ul><li>Probe power</li><li>Voltage</li><li>Current</li></ul> | 4-pin connector, Front panel<br>+ 15V, -15V<br>Max. 150mA each | | <ul><li>Voice output<br/>(Demodulation audio)<br/>Connector<br/>Power output</li></ul> | Small-size monophonic jack, Front panel Maximum 0.2W, $8\Omega$ (nominal) | | ● GPIB<br>Plotters | IEEE-488, Bus connector<br>R9833, HP7470A, HP7475A, HP7440A, HP7550A | ### (8) General Specifications | <ul> <li>Temperature and Humidity During operation When stored Relative Humidity </li> </ul> | 0°C to 50°C<br>-20°C to 60°C<br>85% or below | |--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------| | Power source During 100VAC operation Voltage Power consumption Frequency During 220VAC operation Voltage Power consumption Frequency | 90V to 132V 400VA at maximum 48Hz to 440Hz 198V to 250V 400VA at maximum 48Hz to 66Hz | | <ul><li>Weight</li></ul> | 22kg (nominal) (excluding optional blocks, front cover, and accessories) | | <ul><li>Dimensions</li></ul> | Approx. 177mm (height) × 353mm (width) × 450mm (depth) (excluding the handle, legs, and front cover) | #### 3.1 GENERAL BLOCK DIAGRAMS ### 3. THEORY OF OPERATION ### 3.1 GENERAL BLOCK DIAGRAMS Figure 3.1-1 R3265/3271 Block Diagram ### 3.2 Front END BLOCK ### 3.2.1 Block Diagram Figure 3.2-1 Front End Block Diagram ## 3.2.2 INPUT ATTENUATOR ## (1) R3271 (DAT-001882-1) Figure 3.2-2 R3271 Input Attenuator | | 1 | 2 | 3 | 4 | |------|----|----|----|----| | 0dB | | | | | | 10dB | ON | | | | | 20dB | | | | ON | | 30dB | ON | | | | | 40dB | | ON | | ON | | 50dB | ON | ON | | ON | | 60dB | | ON | ON | ON | | 70dB | ON | ON | ON | ON | ## (2) R3265 (DAT-001936-1) Figure 3.2-3 R3265 Input Attenuator | | 1 | 2 | 3 | |------|----|----|----| | 0dB | | | | | 10dB | ON | | | | 20dB | | | ON | | 30dB | ON | | | | 40dB | | ON | | | 50dB | ON | ON | | | 60dB | | ON | ON | | 70dB | ON | ON | ON | ## 3.2.3 YTF (YIG Tuned Filter) YTF(YIG Tuned Filter) TOP2201(R3271), TOP2202(R3265) Figure 3.2-4 YIG Tuned Filter The YTF consists of YIG couplings shifted by 90° as shown above. Introducing a current through the tuning terminal generates a magnetic field. While the YIG varies its resonance frequency in proportion to the intensity of this magnetic field, the YTF makes a variable-frequency bandpass filter by controlling the intensity of the magnetic field (current). A built-in switch selects the input signal source between the base band and the high band. ## 3.2.4 Bias-Tee Figure 3.2-5 Bias-Tee In the high band operation, the bias-tee circuit is used to prevent signals (particularly, 421.4MHz) form leaking to the base band. Figure 3.2-6 YTF Band Selector Switch ## 3.2.5 First Mixer 1st Mix THD293(R3271), THD294(R3265) Figure 3.2-7 1st Mixer A base-band and a high-band mixer are enclosed in a single casing. Local signals from the YTO are switched to either the base or high band by a LO-CONT signal from an internal switch. The mixing bias for the high band setting is selectable using the number of degrees of the local signal. It is not necessary for R3265 to use the mixing bias for the base-band mixer. LO-CONT base band : -2.8V high band : +1.8V ## 3.2.6 Isolation Amplifier Isolation amplifier (THD290, common to both R3265 and R3271) Figure 3.2-8 Isolation Amplifier The isolation amplifier distributes the signal from the YTO (4-8GHz) to the first mixer, external mixer, and synthesizers at appropriate levels. It also maintains an isolation between the individual ports to suppress unwanted responses. The External mixer output holds a bias circut and a isolation circut separated with local and IF. #### 3.3 SECOND AND THIRD CONVERTER BLOCKS # 3.3 SECOND AND THIRD CONVERTER BLOCKS # 3.3.1 Block Diagram J6: Base Band J5: High Band J4: Ext Band P.D.: Power Divider Isolator, 1st IF Amp: R3265 Only Figure 3.3-1 2nd, 3rd Conv Block 3.3 SECOND AND THIRD CONVERTER BLOCKS ## 3.3.2 Second Converter Operation Description #### (1) Second converter block The base-band IF signal (4.2314GHz) from the first mixer are routed differently between the R3265 and the R3271. R3265: The signal passes through the isolator and the first IF amplifier. R3271: The signal does not pass through the first IF amplifier. The IF signal input from the J12 connector passes through a bandpass filter (using a dielectric resonator) before it enters the second mixer. In the second fixer, the input IF signal is mixed with a second local signal (3.810GHz) to produce a second IF signal (421.4MHz), which is then output from the J11 connector. Why the isolator and the first IF amplifier are used In the R3265, a first IF amplifier (ultra-low noise amplifier: gain +15dB, N/F 1dB) is inserted in the first stage of the second converter block to achieve - 145dB sensitivity. ## (2) Second local oscillator (3.810GHz) The second local oscillator is a PLL operating on a 200MHz reference signal. In operation, the 200MHz reference signal from the synthesizer block is input to the second PLL, where it is distributed to the sampler and the phase detector. On entering the sampler, the 200MHz signal is multiplied by 19 by SRD to produce a 3.800GHz signal. In the sampler, the 3.800GHz signal is combined with the second local signal (3.810GHz) input from the J7 connector to produce a sampler IF signal (10MHz) for input to the phase detector in the second PLL. On entering the second PLL, the 200MHz signal is divided by 20 to 10MHz, which is subsequently compared with the sampler IF signal by the phase detector. The resultant control voltage signal (from +1V to +13V) is applied to the tuning varactor in the second local oscillator to lock it at 3.810GHz. #### 3.3 SECOND AND THIRD CONVERTER BLOCKS ## 3.3.3 Third Converter Operation Description #### (1) Input selector The three possible sources of the input IF signal (421.4MHz) of the third converter are the base band, high band, and external mixer. A built-in pin diode switch electrically selects these sources from among the J4, J5, and J6 connectors. #### (2) Third mixer The input IF signal (421.4MHz) passes through an amplifier (Q1) before it is distributed to the third mixer and the rear panel IF OUT connector (J3). The IF signal led to the third mixer is sent through a BPF1, a BPF2, and an amplifier to the third mixer. In the third mixer, the input signal is mixed with the third local signal (400MHz) input from the J1 connector to produce a third IF signal (21.4MHz). ### (3) Gain control amplifier The third IF signal (21.4MHz) passes through a BPF and an amplifier, then through a slope gain amplifier and a band gain amplifier before it is output to the IF block through the J2 connector. #### Slope gain amplifier Corrects the system's frequency characteristics. The correction values are stored in EEPROM. #### Band gain amplifier Corrects Conversion losses of the each band in the first mixer. The correction values are stored in EEPROM. #### 3.3 SECOND AND THIRD CONVERTER BLOCKS ## 3.3.3 Third Converter Operation Description #### (1) Input selector The three possible sources of the input IF signal (421.4MHz) of the third converter are the base band, high band, and external mixer. A built-in pin diode switch electrically selects these sources from among the J4, J5, and J6 connectors. #### (2) Third mixer The input IF signal (421.4MHz) passes through an amplifier (Q1) before it is distributed to the third mixer and the rear panel IF OUT connector (J3). The IF signal led to the third mixer is sent through a BPF1, a BPF2, and an amplifier to the third mixer. In the third mixer, the input signal is mixed with the third local signal (400MHz) input from the J1 connector to produce a third IF signal (21.4MHz). ### (3) Gain control amplifier The third IF signal (21.4MHz) passes through a BPF and an amplifier, then through a slope gain amplifier and a band gain amplifier before it is output to the IF block through the J2 connector. #### Slope gain amplifier Corrects the system's frequency characteristics. The correction values are stored in EEPROM. #### Band gain amplifier Corrects Conversion losses of the each band in the first mixer. The correction values are stored in EEPROM. # 3.4 IF BLOCK # 3.4.1 Block Diagram ## 3.4.2 IF Filter Operation Description #### **Basic Arrangement** ## ① RBW (Resolution Bandwidth) 10Hz to 3MHz (1 to 3 steps). Setting of RBWs of 300kHz to 3MHz (3dB) and 1MHz (6dB) is accomplished by the use of DAC (U45), U44, and U46. With RBW settings of 300kHz to 3MHz, the input IF signal does not pass through the step amplifier circuit. Changing reference levels are lifted by the use of U34 (21MHz 10dB) and the log amplifier. Setting of RBWs of 10Hz to 100kHz (3dB), and 200Hz, 9kHz, and 120kHz (6dB) is accomplished by the use of latch IC (U39) and U40 to U43. In digital IF operation, the three RBW settings of 10Hz, 30Hz, and 100Hz are converted to 900Hz at the final and the same way as the RBW setting of 300Hz in the IF Filter. DAC (U63), working like a variable attenuator, is set the same way as U54 (see the step amplifier description below). ## AR (Acoustic Resonant) Filter The FAR filter is a resonance filter made of a lithium tantalate material. In the R3265/71 the AR filter covers RBW settings of 3kHz to 100kHz. #### 3 Step Amplifier The step amplifier consists of 10dB (1), 20dB (4), 21MHz 10dB (1), and a variable attenuator (1). These amplification levels are selectable with the input attenuator and the reference level setting. The variable attenuator is automatically set by DAC (U54) according to the input attenuator, reference level, and calibration data. Table 2 gives the relationship between the reference level and the step amplifier. #### Preamplifier The preamplifier is installed to improve the IF noise figure. When the Low Noise Mode option available from the spectrum analyzer menu is turned ON, the 10dB preamplifier (Q1) is set ON by latch IC (U39) and U3. This function is available only with the R3265. # 3.4.3 RBW Step Table 3.4-1 RBW Step Table | | | | | | | | | U39 | Pin | No | | | | | _ | | |-------------|---------------------------------------------|---|----|-------|----|----|----|-----|-----|----|----|-----|------|------|-------|---| | Filter | RBW | 3 | 64 | 61 | 60 | 56 | 55 | 54 | 4 | 62 | 59 | 6 | 7 | 8 | 11 | 9 | | L∕C | 3 MHz<br>1 MHz<br>300kHz | | | | | | | | | | | 000 | 000 | 000 | | | | FAR | 100kHz<br>30kHz<br>10kHz<br>3kHz | 0 | 0 | 0 | | : | | · | · | | | | 0000 | 0000 | 0 | | | X'tal | 1 kHz<br>300 Hz<br>100 Hz<br>30 Hz<br>10 Hz | | | 00000 | 0 | 0 | 0 | 0 | | | | | | | 00000 | | | QP<br>(EMC) | 1 MHz<br>120 kHz<br>9 kHz<br>200 Hz | | | 0 | _ | | | ) | 0 | 0 | 0 | 0 | 000 | 000 | 0 0 0 | | | Digital IF | | | | 0 | 0 | | | | | | | | | | | 0 | Note: In the table above, columns marked by a circle indicate the state of a U39 pin being at 0V; blank columns indicate the state of a U39 pin being at +5V. | • 6Pin | : | 0V | U1, 55 | (ON) | U2, 56 ( | OFF) | |---------|---|----|----------|-------|-----------|------| | • 7Pin | : | 0V | U12, 13 | (ON) | U11, 14 ( | OFF) | | • 8Pin | : | 0V | U26, 27 | (ON) | U25, 28 ( | OFF) | | • 11Pin | : | 0V | Q28, D46 | S(ON) | D42, 44 ( | OFF) | | • 9Pin | : | 0V | U62 | (ON) | U58 ( | OFF) | # 3.4.4 Relationship between the Reference Level and Step Amplifier Table 3.4-2 Relationship between the REF LEVEL and Steep AMP | Low Noise | RBW | REF<br>LEVEL | 10dB<br>PreAmp | 10dB<br>-2 | 20dB<br>- 1 | 20dB<br>-2 | 20dB<br>-3 | 20dB<br>-4 | 21M<br>10dB | |-----------|-------------------------|------------------------------|----------------|------------|-------------|------------|------------|------------|-------------| | OFF | 10Hz | 0dBm<br>- 10<br>- 20 | | 0 | 0 | | | | | | | 100kHz | -30<br>-40 | | 0 | 00 | 0 | | | | | | 120kHz<br>9kHz | - 50<br>- 60<br>- 70 | | 0 0 | 000000 | 0 | 0000 | | | | | 200 Hz | - 80 to | | 00 | 00 | | 00 | 00 | 0 | | | 300kHz<br>3MHz | 0dBm | | | | | | | 0 | | | (3dB)<br>1 MHz<br>(6dB) | – 10 to | | | | | | | | | ON | 10Hz | - 10<br>- 20<br>- 30<br>- 40 | 000000000 | 0 0 | 00 | | | | | | | 100kHz | - 50<br>- 60 | 0000 | 0 | 0000000 | 0 | 0 | | | | | 120kHz<br>9kHz<br>200Hz | – 70<br>– 80<br>– 90 to | 000 | 00 | 000 | 0 | 0000 | 00 | 0 | | | 300 kHz | 0dBm | 0 | | | | | | | | | 3 MHz<br>(3dB)<br>1 MHz | – 20 to | 0 | | | ; | | | 0 | | | (6dB) | | | | | | | | | Note: In the table above, columns marked by a circle indicate that the step amplifier is ON when the input attenuator setting is 10dB; blank columns indicate that it is OFF. # 3.4.5 Digital IF Description Example: 800Hz span The digital IF (FFT) mode setting places the spectrum analyzer into the zero span state. In this state, the analyzer converts timebase data from analog to digital while moving the center frequency by 200Hz at a time as shown above, with the resultant digital data being subjected to FFT (with a Gaussian window function) for subsequent synthesized display. ## 3.5 LOG AMPLIFIER BLOCK # 3.5 LOG AMPLIFIER BLOCK # 3.5.1 Block Diagram Figure 3.5-1 LOG AMP Block ## 3.5.2 Operation Description The log amplifier block is designed as a true log system encompassing 10 double-gain amplifiers, U101 to U110. Figure 3.5-2 Double-gain Amplifier As Figure 2 shows, a double-gain amplifier is a combination of two amplifiers, one with a 0dB gain and the other with a 10dB gain. Chaining 10 of such double-gain amplifiers together makes a log amplifier with a 0dB gain. Because the dynamic range of the log amplifier is limited by amplification noise, the input signal is limited in frequency band by an LC filter and, further, noise figure is improved by the use of a preamplifier composed of Q31 and Q32 to widen the dynamic range. The log-compressed signal is controlled by a gain adjustment amplifier consisting of Q100, Q101, and Q35 and detected by a full-wave detector consisting of Q49 through Q53. The signal is then limited in band between 3MHz and 1Hz by a video filter circuit for input to a scale attenuator or QP circuit. The scale attenuator selects the vertical axis setting (10dB, 5dB, 2dB, or 1dB/div). The QP circuit detects the envelopes of the signal with a detector consisting of U117 U118, and D56 and a charge/discharge circuit consisting of R334 through R338 and C287. The switch is set according to the set frequency to vary the charge/discharge time constant. The QP-detected signal passes through a low-pass filter and log-compressed by a 40dB DC log amplifier for output. Signals controlled in the LOG, LIN, or QP Mode pass through the output buffer, U161, and output to the A/D block. The audio FM detector, U128, detects FM signals following the switch selection of FM/ AM, which are then amplified by the audio amplifier, U134, for output to PHONE OUT. #### 3.6 A/D BLOCK AND RAMP GENERATOR BLOCK ## 3.6 A/D BLOCK AND RAMP GENERATOR BLOCK # 3.6.1 Block Diagrams #### 3.6 A/D BLOCK AND RAMP GENERATOR BLOCK ## 3.6.2 Operation Description Figure 3.6-2 Ramp Generator Block #### 3.6 A/D BLOCK AND RAMP GENERATOR BLOCK #### A/D conversion #### Sweep time ≥ 20ms (normal speed) The signal input from the log amplifier passes through a pair of high-speed positive peak detectors and a pair of low-speed negative peak detectors, a low-speed positive/negative peak detector, and a sample hold circuit before it is sent to the A/D converter. ## Sweep time < 20ms (high speed) The input signal goes through an 8-bit high-speed A/D converter consisting of U22 and U23, with the resultant digital data being sent to the CPU. ## Digital IF In Digital IF processing, the input signal (900Hz) is directed to the A/D converter without passing the log amplifier. ## 3.7 SYNTHESIZER BLOCK # 3.7 SYNTHESIZER BLOCK # 3.7.1 Block Diagram Figure 3.7-1 Synthe Block #### 3.7.2 YTO PLL Figure 3.7-2 YTO PLL In YTO PLL, a signal from Sampler, Synthe of Sampler PLL is generated to be pulse in SRD of Sampler (THD295), and YTO signal from Front End is sampled to generate YTO IF signal. The phase comparison between YHF1 PLL and YTO IF generates PLL. YTO IF signal, divided into quarter, is sent into a counter of CPU board to be used as a data receiving a frequency in the counter. ## 3.7.3 VHF1 PLL Figure 3.7-3 VHF1 PLL The VHF1 PLL mixes the signals received from the VHF1 VCO and the offset PLL by using mixer 3, and compares the phase of the resultant VHF1 IF signal with that of the signal input from the VHF2 PLL as divided. Division by 40 is used only when the relation $50 \text{kHz} \ge \text{span} > 20 \text{kHz}$ is true. Division by 100 is used for all other spans. 3.7 SYNTHESIZER BLOCK #### R3265/3271 SPECTRUM ANALYZER MAINTENANCE MANUAL ## 3.7.4 VHF2 PLL Figure 3.7-4 VHF2 PLL The VHF2 PLL mixes the signals received from the VHF2 VCO and the offset VCO by using mixer 1, and compares the phase of the resultant VHF2 IF signal with that of the 400kHz signal received from the offset PLL. # 3.7.5 Sampler PLL Figure 3.7-5 Sampler PLL The sampler PLL mixes the signals received from the sampler VCO and the reference PLL by using mixer 4, and compares the phase of the resultant sampler IF signal with that of the 400MHz signal as divided by N. ## 3.7.6 Offset PLL Figure 3.7-6 Offset PLL The offset PLL mixes the 400MHz signals received from the offset VCO and the reference PLL by using mixer 2, and compares the phase of the resultant offset IF signal as divided by N with that of the 400MHz signal from the reference PLL as divided by 1,000. The offset PLL operates in 400kHz steps (center frequency setting in 100kHz steps). ## 3.7.7 Reference PLL Figure 3.7-7 Reference PLL The reference PLL establishes a frequency and Phase Noise basis for the R3265/3271. It boosts the 200MHz VCO output to 400MHz by using a doubler, then divides it by 40 to 10MHz, and compares its phase with that of the standard 10MHz. ## 3.7.8 Calibration Amplifier Operation Description Figure 3.7-8 Differential Amplifier The calibration amplifier is used to generate frequencies stabilized at 25MHz, which is obtained by dividing the 200MHz VCXO output that is phase-locked with an internal reference source by eight. Level stability is accomplished by saturating a differential amplifier as shown above. Figure 3.7-9 Differential Amplifier Control The current I of the constant current source for the differential amplifier is regulated by the DA converter to vary the output in 0.5dB steps from - 10dBm to - 30dBm with high accuracy. This signal is directed to the front panel BNC connector as the CAL OUT signal, which can be used for automatic level calibration purposes. The output level available in the absence of automatic calibration is - 10dBm. ## 3.7.9 Span-Synthesizer Correspondence Table 3.7-1 Span-Synthesizer Correspondence | SPAN | YTO | Sampler PLL | VHF1<br>PLL | OFFSET<br>PLL | VHF2<br>PLL | I/N ATT<br>(RAMP) | |---------------|------------------|-------------|-------------|---------------|--------------------------|-------------------| | SPAN > 500M | MAIN<br>TUNE | | | | | | | 500M≥SPAN>2M | SAMPLE<br>& HOLD | | LOCK | * LOCK | LOCK | | | 2M≥SPAN>400K | | | SAMPLE | * LOOK | LOOK | 1/1 | | 400K≥SPAN>50K | | | &<br>HOLD | | | 1/10 | | 50K ≥SPAN>20K | LOCK | LOCK | | · | SAMPLE<br>&<br>HOLD 1/40 | | | 20K ≥SPAN>2K | | | | | SAMPLE<br>& | 1/1 | | 2K≥SPAN>200Hz | | | LOCK | | HOLD<br>1/100 | 1/10 | | ZERO SPAN | | | | | LOCK | | <sup>\*</sup>LOCK: Locked off after being pulled in with a span higher than 500kHz but not exceeding 2MHz. # 3.7.10 Typical Frequency Values of Synthesizers at Center Frequency Settings Table 3.7-2 Typical Frequency Values of Synthesizer | CENTER | | | YTO PLL (400M VCO) | | | | | | | PLL | | |------------|-----------|------------|--------------------|------------|--------------|----------|-------------|----------|-------|-----|--| | f<br>(MHz) | YTO (MHz) | POL<br>U79 | IMI 'I | | VTO IF (MHz) | | POL<br>U135 | XM | N | | | | 0 | 4231.4205 | + | 11 | 395. | 3488 | 1 | 117.4167 | | 2 | 43 | | | 25 | 4256.4205 | + | 11 | 397. | 6744 | 1 | 17.9981 | + | 2 | 86 | | | 100 | 4331.4205 | + | 11 | 404. | 5854 | 1 | 18.5795 | _ | 2 | 44 | | | 500 | 4731.4205 | + | 12 | 404. | 1666 | 1 | 18.5795 | _ | 2 | 48 | | | 1000 | 5231.4205 | - | 13 | 393. | 2203 | 1 | 19.5560 | + | 1 | 59 | | | 2000 | 6231.4205 | + | 16 | 6 396.8253 | | 117.7858 | | + | 2 | 63 | | | 3000 | 7231.4205 | - | 18 | 395.1219 | | 119.2253 | | + | 2 | 41 | | | CENTER | • | | VHF Synthe | | | | | | | | | | f | YTO (MHz) | Offs | et PLL | . \ | VHF1 PLL | | V | VHF2 PLL | | | | | (MHz) | | | N1 | R | R1 IF (MHz) | | N2 | NN2 | | 2 | | | 0 | 4231.4205 | | 183 | | 3.533162 | | 11670 | 11670 | | 09 | | | 25 | 4256.4205 | | 189 | 3 | 3.607581 | | 9810 | 981 | | 04 | | | 100 | 4331.4205 | 195 | | | 3.682 | | 7949 | 794 | | 99 | | | 500 | 4731.4205 | 195 | | 3 | 3.682 | | 7949 | | 794 | 99 | | | 1000 | 5231.4205 | 205 | | 3 | 3.775627 | | 5609 | 56093 | | 93 | | | 2000 | 6231.4205 | 187 | | 3 | 3.656603 | | 8584 | 85849 | | 49 | | | 3000 | 7231.4205 | 2 | 202 | 3 | 3.898487 | | 2537 | | 25378 | | | \* SPAN > 2K : Use N2. \* SPAN≤2K : Use NN2. #### 3.8 TUNED SWEEP BLOCK # 3.8 TUNED SWEEP BLOCK # 3.8.1 Block Diagram Figure 3.8-1 Tune Sweep Block 3.8 TUNED SWEEP BLOCK ## 3.8.2 Operation Description The ramp signal input from the RF I/O block is switched by U11, then attenuated to 1/N (attenuation to 1/5 is used only in special situations). The tuned sweep block also decides which is to be swept, VHF1 VCO or VHF2 VCO. The gain adjustment, VHF1 tuned DAC, and VHF2 tuned DAC are set by the CPU on the basis of calibration data stored in the EEPROM during adjustment. The gain-controlled ramp signal and tuned voltage are summed up by U15 (VHF1) and R169 (VHF2) before they pass through a linearlizer circuit to produce a tuned + ramp signal with corrected VCO linearity. #### 3.9 RF I/O BLOCK (YTO) # 3.9 RF I/O BLOCK (YTO) # 3.9.1 Block Diagram Figure 3.9-1 RF I/O Block Diagram (YTO) # 3.9.2 Start and Multiband Offset DAC Figure 3.9-2 Start and Multiband Offset DAC In the center span, start stop, and multiband modes, the start and multiband offset DA converter gives an offset to -5V to +5V ramp signals received from the log AD (BLS-017013)board. ## 3.9.3 Span Attenuator Figure 3.9-3 Span ATT The ramp signal is input to a reference point of a DA converter of 12-bit multiplier type to determine the required rate of attenuation by varying the data with the span setting. The table below lists the rates of attenuation with varying span settings. | Span setting | Span ATT | Remarks | | | |--------------------|------------------------|---------------------|--|--| | 40GHz≥Span> 4GHz | 4000/4095 to 401/4095 | | | | | 4GHz≥Span> 400MHz | | YTO Main Coil Sweep | | | | 400MHz≥Span> 40MHz | i | · | | | | 40MHz≥Span> 10MHz | 4000/4095 to 1000/4095 | | | | | 10MHz≥Span> 2MHz | 1000/4095 to 201/4095 | YTO FM Coil Sweep | | | | 2MHz≥Span> 400kHz | 2000/4095 to 401/4095 | | | | | 400kHz≥Span> 50kHz | 4000/4095 to 501/4095 | Synthe VCO Sweep | | | | 50kHz≥Span> 20kHz | 2000/4095 to 404/4095 | | | | | 20kHz≥Span> 2kHz | 2000/4095 to 201/4095 | | | | | 2kHz≥Span> 200Hz | 2000/4095 to 200/4095 | | | | ## **3.9.4 UNTI Log** Figure 3.9-4 UNTI Log With the log span setting, the input ramp signal passes through the UNTI log circuit to produce a log sweep signal. The UNTI log signal is derived from the $V_{BE}$ -lc characteristics of Q6. R41 is used for temperature compensation of these characteristics. R41 has a response of 3300 ppm/°C. With a log span setting of 3 decades, U8 (between 2 and 3) turns on, controlling the start and multiband DAC and the span attenuator to hold the input ramp signal between 0 and 7.3V. With a log span setting of 2 decades, U8 (between 14 and 15) turns on, regulating the input ramp signal between 0 and 4.9V; with a log span setting of 1 decade, U8 (between 10 and 11) turns on, allowing 0-2.4V ramp signals to be input to ramp IN. ### 3.9.5 Span Adjustment DAC and 1/N Attenuator # (1) Span adjustment DAC Ramp IN Ramp IN Ramp IN Ramp IN $V \text{ out} = V \text{ in } (1 - (1 + \frac{\text{Data}}{255}) \frac{\text{R33}}{\text{R33} + \text{R34}})$ Figure 3.9-5 Span ADJ DAC Span adjustment is effected by the use of an 8-bit DA converter (U7). Span setting data is stored in EEPROM, and is updated every time the spans are reset. #### (2) 1/N attenuator Figure 3.9-6 1/N ATT The 1/N attenuator, similar in circuitry to the span attenuator, is a variable attenuator that uses a DA converter of multiplier type. When the harmonics mixer or external mixer is used, the 1/N attenuator attenuates the sweep ramp signal by the number of mixing degrees to 4,000/N (N being the number of mixing degrees). #### 3.9.6 YTO Main Coil Tuned DAC/Tuned Adjustment DAC Data: U21 set data Figure 3.9-7 YTO Main Coil Tuned DAC/Tuned Adjustment DAC U19 is a 12-bit DA converter that generates a YTO tuned voltage with resolutions of 1MHz $\times$ N. The output voltage is 0.88V for a 0MHz center frequency or 9.67V for a 3.6GHz center frequency. U21 is a tuned adjustment DA converter. Its set data is adjusted for a YTO oscillation frequency of 7731.4MHz, with a center frequency setting of 3.5GHz. The adjustment data is stored in EEPROM in the CPU, and is read and reset when the power is turned on. #### 3.9.7 YTO Main Coil Tuned Driver/Main Coil Filter Figure 3.9-8 YTO Main Coil Tuned Driver/Main Coil Filter The tuned voltage from the tuned DA converter and the sweep voltage (sweep SIG) from the span attenuator are converted to a current by a V-I conversion circuit consisting of V24 and Q10. The resultant current flows through the YTO main coil to determine the tuned frequency. U23, C31, and R75 make up a YTO main filter. With a span setting of 10MHz or less, K1 is set to R75 and R75 and C31 are inserted in the YTO main coil to remove harmonics noise from it. A charger circuit (U23) prevents a transient current from flowing through R and C to slow down the YTO response when this filter turns on. Consequently, transient current flow is suppressed when off to on transitions occur in the filter, thus speeding up the response time. When the center frequency is varied by a wide margin (500MHz or more), the filter is turned off and charged with U23 to speed up the response before it is turned on again. ## 3.9.8 YTO Main Coil Fixed Driver/0GHz Adjustment DAC Figure 3.9-9 YTO Main Coil Fixed Driver/0GHz Adjustment DAC A V-I conversion circuit consisting of V26 and Q11, the YTO coil fixed driver introduces a fixed tuned current through the YTO main coil. Data set in the 0GHz adjustment DAC (U21, 22) is adjusted to set the YTO oscillation frequency to 4231.4MHz with a center frequency setting of 0MHz. The adjustment data is stored in EEPROM in the CPU, and is read and reset when the power is turned on. #### 3.9.9 FM Coil Driver Figure 3.9-10 FM Coil Driver YTO tuning by the FM coil is used for sweeping with a span setting of 10MHz or lower and for correcting YTO PLL error voltages. The sweep signal passing through U18 (between 6 and 7) is added, at U28, to the YTO PLL error signal coming from U30, then led to the FM coil via a current buffer amplifier consisting of Q12 and Q13. The YTO FM coil has a current response of 300kHz/mA. PLL error voltage addition takes place when the span setting is 500MHz or lower. #### 3.10 RF I/F BLOCK (YTF) 3.10 RF I/F BLOCK (YTF) 3.10.1 Block Diagram Figure 3.10-1 RF I/O Block Diagram (YTF) ## 3.10.2 Shaper, YTF Switch Driver, and Bias T Driver #### (1) Shaper Figure 3.10-2 SHAPER The shaper is a linearizer circuit that corrects YTF linearity when n to 4 (17 to 26.5GHz). #### (2) YTF Switch Driver & Bias T Driver Figure 3.10-3 YTF Switch Driver & Bias T Driver The YTF switch driver and the bias T driver control base band/high band switching in the YTF in the front end block. 3.10 RF I/F BLOCK (YTF) | | | Q27 | VTF Switch | Bias T | |-----------|-------------|-----|--------------|--------| | Base Band | 0 to 3.6GHz | OFF | + 15V | – 15V | | High Band | 3.6GHz to | ON | - 1V <b></b> | +4V® | <sup>\*</sup>The YTF switch and the bias T generate $\pm 15V$ with the J11 connector being removed. # 3.11 RF I/O BLOCK (MIXING BIAS, ATTENUATOR DRIVER, FREQUENCY REFERENCE ADJUSTMENT) #### 3.11.1 Block Diagram Figure 3.11-1 RF I/O Block Diagram # 3.11.2 Local Switch Driver and Harmonic Mixing Bias #### (1) Local Switch Drive Figure 3.11-2 Local Switch Drive The local switch driver selects the local signal to the first mixer in the front end block between the base band and high band. #### (2) Harmonic Mixing Bias Figure 3.11-3 Harmonic Mixing Bias The harmonic mixing bias uses a DA converter (U32) to provide a mixing bias for the high band setting. The mixing bias is selectable using the number of degrees of the local signal. The mixing bias is stored in EEPROM in the CPU and is reset every time the band selection is switched. Only the R3271 has a mixing bias. #### 3.11.3 Slope Gain Control and Band Gain Control #### (1) Slope Gain Control Figure 3.11-4 Slope Gain Control The slope gain control uses a DA converter (U37) and Q19 to correct system frequency characteristics. The corrected value is stored in EEPROM in the CPU, and is called every time the center frequency or span is set, to control the slope gain amplifier in the third converter block for frequency characteristics correction. D15 is used for V<sub>BE</sub> temperature compensation of Q19. #### 3.11 RF I/O BLOCK (MIXING BIAS, ATTENUATOR DRIVER, FREQUENCY REFERENCE ADJUSTMENT) #### (2) Band Gain Control Figure 3.11-5 Band Gain Control The band gain control uses a DA converter (U32, with four built-in DA converters), U33, Q17, and Q18 to correct the band-dependent conversion loss in the first mixer. The corrected values are stored in EEPROM in the CPU, and is called every time the band selection is switched, to control the band gain amplifier in the third converter block. #### 3.11.4 Second Local Switch and Attenuator Driver #### (1) Second local switch Figure 3.11-6 2nd Local Switch The second local switch controls the second oscillator power supply (-12V). It turns on (to supply -12V) only when the base band (0 to 3.6GHz) is selected. #### (2) Attenuator driver Figure 3.11-7 ATT Driver The RF attenuator driver differs in its configuration between the R3265 and the R3271. The RF attenuator in the R3265 is composed of three sections, 10dB, 20dB, and 40dB. The RF attenuator in the R3271 has U36 added, because it is composed of four sections, 10dB, 20dB, 20dB, and 20dB. # 3.11.5 Frequency Reference Adjustment DAC Figure 3.11-8 Frequency Reference Adjustment DAC The frequency reference adjustment DA converter makes fine adjustments with the standard frequency in the CAL FREQ REF menu available provided by the calibration facility. Keys adjust the 10MHz reference signal when -1V to +1V are input to the F.ADJ terminal of the STD block (BLK-017041). The variable adjustment range is 3 x $10^{-7}$ or more. ## 3.12 CPU BLOCK # 3.12.1 Block Diagram Figure 3.12-1 R3265/3271 CPU Block Diagram 3.12 CPU BLOCK # 3.12.2 Block Operation Descriptions ## CPU (BLS-017500) summaries ① Configuration The CPU board (BLS-017500) provides basic functions for the R3265/3271. Its components consist of: - @ CPU - **®** ROM - © RAM - ① Display control - ① Clock - Counter Figure 3.12-1 is an overall block diagram of the CPU board. #### Detailed block description #### @ CPU The CPU is a 10MHz version 68000 programmable gate array ceramic package. A programmed command is generated from address decoders in two gate arrays, and is transmitted to other boards and blocks as a Chip Select signal. The voltage monitoring IC TL7700 is used as for RESET signal generation. When the +5V power supply falls below +4.6V, it issues a \* RESET signal to the CPU and other blocks. DATACK is normally returned to the CPU without a wait time, but only when an apalog. DATACK is normally returned to the CPU without a wait time, but only when an analog RF, LOG, IF, or synthesizer command is programmed, \* DATACK is returned to the CPU with a 100ns wait time after the command is transmitted. A block diagram of the CPU peripheral circuitry is shown below. Figure 3.12-2 CPU Peripheral Circuitry Block Diagram 3.12 CPU BLOCK #### **®** ROM ROM consists of four sets of 2M bit EPROM, SIM-27C2001D15-1. With a 150ns access time, it is organized into 512K by 16 bits. #### © RAM The CPU board contains four kinds of RAM, as follows: - Pseudo-RAM, SMM-658128LP12 x 2 (128K words), used as a program, arithmetic, and A/D data storage area. It is designed to share the upper 1K addresses of its storage space with the CPU and A/D board gate array. - Bit-RAM, SMM-8464CS x 1 (8K bytes), used as marker and sweep stop bit RAM. Since bit-RAM has the upper 1K addresses allocated in the same address space as pseudo-RAM, it can be used to set markers at the addresses corresponding to A/D lamp positions or generate sweep-stop interrupts. - Battery backup RAM Low-power RAM with battery backup, used to store programmed data or secondary calibration data. #### d Display control R3265/327 is used as a display controller, and is made of 16 sets of VRAM to hold four screenfuls of data, each consisting of $64k \times 16$ bits. Video signal are output as a 0 to 5V analog signal of positive polarity by combining these four screenfuls of data. Figure 3.12-3 Display Circuitry Contents of the four screenfuls of data stored in VRAM Screen 1: Trace A data Screen 2: Trace B data Screen 3: Menu/scale data Screen 4: Marker data #### Example 1 Example 2 3 Example 2 Example 3 Example 3 Example 3 Example 3 Example 3 Example 4 Example 3 Example 4 The key controller gate array controls 43 keys switches, the rotary encoder, and eight LEDs. The key switch codes (in hex) are listed below. #### Soft menu keys CENTER S K 0 В LCL 8 0 8 8 9 8 A 0 B 0 COUPLE S K 1 SPAN MODE RECALL SHIFT 8 1 8 9 9 1 9 9 A 1 A 9 START S K 2 STOP 0 N PEAK $MKR \rightarrow$ OFF 8 2 8 A 9 2 9 A A 2 A A B 2 S K 3 REF MENU 7 8 9 GHz8 3 8 B 9 3 9 B A 3 ΑВ B 3 S K 4 MHz8 4 9 C A 4 A C B 4 S K 5 1 2 kHz8 5 9 D A 5 A D B 5 S K 6 Û ① 0 BKSP Ηz 8 E 8 6 9 6 9 E A 6 ΑE B 6 Figure 3.12-4 Key Switch Code #### ① Clock Clock pulses used for the CPU board are generated on the basis of the 80MHz clock produced by dividing the 400MHz reference clock. The 80MHz clock input, after a TTL level conversion, is divided by four to a 20MHz clock for use as a display and A/D clock. The 20MHz clock is further divided by the CPU peripheral gate array MB654815 to create 10MHz, 5MHz, and 2.5MHz. Figure 3.12-5 Clock Block Diagram 20MHz clock: Display and A/D 10MHz clock: CPU, FPU, counter (interval timer), and other system timing 5MHz clock: GPIB and SI/O 2.5MHz clock: Input unit SI/O #### Counter The counter counts the number of IF/YTO IF pulses received during a specified interval timer period. Figure 3.12-6 Counter Block Diagram # MEMO Ø 4.1 Introductory Description and UUT Performance Requirements # 4. PERFORMANCE TEST (CALIBRATION) #### 4.1 Introductory Description and UUT Performance Requirements This procedure describes the performance test of the spectrum analyzer R3265/3271. The unit being test will be referred to herein as the UUT (Unit-Under-Test). **UUT** Environmental range : TEMP. 20°C to 30°C RH 85% or less UUT Warm-up/Stabilization period requirements : 60 minutes Table 4-1 UUT Performance Requirements (1 of 5) | F | Unit-Under-Test<br>(UUT)<br>arameter/Function | Performance Specifications | Test Method | |----|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | 1. | Frequency Readout Accuracy and Frequency Countor Marker Accuracy. | Frequency Readout Accuracy: < ± [Counter Frequency × Frequency Reference Accuracy) + (Span × Span Accuracy) + (0.15 × RES.BW) + 10 Hz] Span Accuracy: Span > 2 MHz ± 3% Span≤ 2 MHz ± 5% Marker Frequency Counter Accuracy: < ± [(Marker Frequency × Frequency Reference Accuracy) + (5 Hz × N) + 1LSD] | Signals are input from<br>the SG where high-<br>precision frequency<br>standard is set as the<br>reference frequency<br>for measurement. | | 2. | Frequency<br>Reference Output<br>Accuracy. | Frequency: <1×10 <sup>-7</sup> /year<br><2×10 <sup>-8</sup> /day | The frequency of CAL OUT signal locked to the internal 10 MHz reference is measured with the counter. | | 3. | Residual FM | Residual FM: <3 Hz×Np-p/0.1 sec | Highly stabilized signals are input for measurement. | | 4. | Frequency Drift | Frequency Drift: 2.5 kHz×Sweep Time (min.)×N (50 kHz <span≦2 (min.)×n="" (span≦50="" 60="" hz×sweep="" khz)<="" mhz)="" td="" time=""><td>Highly stabilized signals are input for measurement.</td></span≦2> | Highly stabilized signals are input for measurement. | | 5. | Noise Sidebands | f≦2.6 GHz: 1 kHz offset < - 100 dBc/Hz 10 kHz offset < - 110 dBc/Hz 20 kHz offset < - 110 dBc/Hz 100 kHz offset < - 114 dBc/Hz | Good noise sideband signals are input for measurement. | | | | f>2.6 GHz: 1 kHz offset < (-95 + 20 logN) dBc/Hz 10 kHz offset < (-108 + 20 logN) dBc/Hz 20 kHz offset < (-108 + 20 logN) dBc/Hz 100 kHz offset < (-110 + 20 logN) dBc/Hz | | | 6. | Frequency Span<br>Accuracy | Linear Span: <±3% (Span>2 MHz) <±5% (Span≤2 MHz) Log Span: ±(10+Stop Frequency×0.1%) | Signals at two frequencies according to each span are input to measure the difference between the frequencies. | Table 4-1 UUT Performance Requirements (2 of 5) | Unit-Under-Test<br>(UUT)<br>Parameter/Function | Performance Specifications | Test Method | |--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------| | 7. Resolution Bandwidth Accuracy and Selectivity | Range Accuracy: 10 Hz to 3 MHz 1, 3, 10 sequence ± 15% 100 Hz to 1 MHz ± 25% 30 Hz (25°C±10°C), 3 MHz ± 50% 10 Hz to 100 Hz nominal (digital IF) Selectivity (-60 dB/-3 dB): <15:1 100 Hz to 3 MHz <20:1 30 Hz 5:1 10 Hz to 100 Hz nominal (digital IF) Bandwidth (-6 dB): 200 Hz, 9 kHz, 120 kHz Conformed to CISPR standard | CAL OUT signals are input for measurement. | | 8. Resolution Bandwidth Switching Uncertainty | 100 Hz to 3 MHz RBW: | CAL OUT signals are input for measurement. | | 9. Displayed Average Noise Level | (10 Hz res BW, 0 dB input atten, 1 Hz video filter) R3265: - 100 dBm | No signal is input and average noise level at each frequency is measured. | Table 4-1 UUT Performance Requirements (3 of 5) | | , | | | | | |------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------| | Unit-Under-Test<br>(UUT)<br>Parameter/Function | Performance Specifications | | | Test Method | | | 10. Gain Compression (1 dB) | R3265: -5 dBm mixer input level > 200 MHz -10 dBm mixer input level > 10 MHz R3271: -5 dBm mixer input level > 10 MHz | | | Two signals are input simultaneously to measure the level at which one of the signals is lowered by 1 dB. | | | 11. Residual<br>Response | (no signal at input, 0 dB RF Attenuation) R3265: <-100 dBm | | No signal is input and the test is terminated at 50 $\Omega$ . | | | | \$ | R3271:<br>< - 100 dBm | | | | | | | < -90 dBi | 0 dBm 300 kHz to 26.5 GHz | | | | | 12. Second Harmonic Distortion | R3265: | | freq range | mixer level | The lowpass filter is connected to the SG output for | | | < -70 dBc | 10 | 00 MHz to 3.6 GHz | -30 dBm | measurement. | | | < -60 dBc | 1 | 0 MHz to 3.6 GHz | -30 dBm | | | | < 100 dBc | | >3.5 GHz | 10 dBm | | | | R3271: | | | | | | | | | freq range | mixer level | _ | | | < -70 dBc | 1 | 0 MHz to 3.6 GHz | -30 dBm | - | | | < - 100 dBc | | >3.5 GHz | 10 dBm | | | | I | | | | ` | Table 4-1 UUT Performance Requirements (4 of 5) | Unit-Under-Test<br>(UUT)<br>Parameter/Function | Performance Specifications | | | Test Method | |-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------| | 13. Third Order Intermodulation | R3265: | Two neighboring signals are input | | | | Distortion | | freq range | mixer level | simultaneously for | | | < 70 dBc | 200 MHz to 3.6 GHz | -30 dBm | measurement. | | | < -60 dBc | 10 MHz to 3.6 GHz | -30 dBm | , | | | < -75 dBc | >3.5 GHz | -30 dBm | | | | R3271: | | | | | | | freq range | mixer level | | | 1 | <-70 dBc | 10 MHz to 3.6 GHz | -30 dBm | | | | < - 75 dBc | >3.6 GHz | -30 dBm | • | | 14. Image, Multiple,<br>Out of Band<br>Response | R3271:<br>< - 70 dBc<br>< - 60 dBc | < -70 dBc (10 MHz to 8 GHz) | | | | 15. Frequency<br>Response | R3265:<br>±1.5 dB 100<br>±1.0 dB 50<br>±1.5 dB 3.5<br>±1.5 dB 7.4<br>Additional Ur<br>±0.5 dB<br>Frequency F<br>±5 dB 100<br>R3271:<br>±1.5 dB 100<br>±1.5 dB 3.5<br>±3.5 dB 7.4<br>±4.0 dB 23<br>Additional Ur<br>±0.5 dB | 10 dB input attenuation R3265: ± 1.5 dB 100 Hz to 3.6 GHz ± 1.0 dB 50 MHz to 2.6 GHz ± 1.5 dB 3.5 GHz to 7.5 GHz ± 1.5 dB 7.4 GHz to 8 GHz Additional Uncertainly Due to Band Switching: ± 0.5 dB Frequency Response Referenced to CAL Signal: ± 5 dB 100 Hz to 8 GHz R3271: ± 1.5 dB 100 Hz to 3.6 GHz ± 1.0 dB 50 MHz to 2.6 GHz ± 1.5 dB 3.5 GHz to 7.5 GHz ± 3.5 dB 7.4 GHz to 15.4 GHz ± 4.0 dB 15.4 GHz to 23.3 GHz ± 4.0 dB 23 GHz to 26.5 GHz Additional Uncertainly Due to Band Switching: | | The signal level of SG at a certain level on the screen is measured at each frequency with the power meter. | Table 4-1 UUT Performance Requirements (5 of 5) | Unit-Under-Test<br>(UUT)<br>Parameter/Function | Performance Specifications | Test Method | |------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------| | 16. IF Gain<br>Uncertainty | (after automatic calibration)<br>±0.5 dB 0 dBm to -50 dBm<br>±0.7 dB 0 dBm to -80 dBm | The REF level is raised while lowering the signal level with the external attenuator to measure the error. | | 17. Scale Fidelity | Log:<br>±0.2 dB/1 dB, ±1 dB/10 dB, ±1.5 dB/90 dB<br>Linear:<br>±5% of reference level<br>QP Mode Log:<br>±1.0 dB/30 dB, ±2 dB/40 dB, ± 1.0 dB/40 dB<br>(25°C±10°C) | Input signal is lowered with the external attenuator for measurement. | | 18. Input Attenuator<br>Accuracy | (20 dB to 70 dB settings referenced to 10 dB) R3265: ±1.1 dB/10 dB step, 2.0 dB max, 100 Hz to 8 GHz R3271: ±1.1 dB/10 dB step, 2.0 dB max, 100 Hz to 12.4 GHz ±1.3 dB/10 dB step, 2.5 dB max, 12.4 GHz to 18 GHz ±1.8 dB/10 dB step, 3.5 dB max 18 GHz to 26.5 GHz | Signal at a frequency is input and measured with the internal attenuator. | | 19. Sweep Time<br>Accuracy | Accuracy: < ±3% | Square wave signals at a known frequency are input repeatedly according to each sweep time for sweep time measurement. | | 20. Calibration Amplitude Accuracy | Amplitude: -10 dBm ± 0.3 dB | CAL OUT signals are measured with the power meter. | #### 4.2 Measurement Standards and Support Test Equipment Performance Requirement # 4.2 Measurement Standards and Support Test Equipment Performance Requirement Minimum-Use-Specifications (MUS) are the calculated minimum performance specifications criteria needed for the Measurement Standards (MS) and support M&TE to be used for the comparison measurements required in the Test Procedure (TP) process. The MUS is developed through uncertainty analysis and is calculated through assignment of a defines and documented uncertainty/accuracy ratio or margin between the specified tolerances of the UUT and the capability (uncertainty specification) required of the measurement standards system. MUS is required to assist a measurement specialist in the evaluation of existing or selection of alternate measurement standards equipment. The uncertainty/accuracy ratio applied in this TP is 10:1 and any exception to that is indicated in Section 4.1. #### CAUTION The instructions in this TP relate specifically to the equipment and conditions listed in Section 4.2. If other equipment is substituted, the information and instructions must be interpreted and revised accordingly. MS and SM&TE Environmental Range: Temperature: 18°C to 28°C Relative Humidity: 30% to 70% MS and SM&TE Warm-up/Stabilization Period Requirements : 60 minutes #### 4.2 Measurement Standards and Support Test Equipment Performance Requirement Table 4-2 Measurement Standards (MS) Performance Requirements | Equipment Generic<br>Name (Qty) | Minimum-Use-Specifications | Mfr., Model/Option<br>Applicable | |---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | Frequency Standard | Output Frequency : 10 MHz Stability : 5×10 <sup>-10</sup> /day Output Impedance : about 50 Ω Output Voltage : 1 Vpp or more | TR3110 | | Synthesized Sweeper | Frequency Range : 10 MHz to 18 GHz Frequency Accuracy (CW): 3×10 <sup>-8</sup> /day Power Level Range : -15 dBm to +15 dBm | TR4515 | | Frequency Counter | Frequency Range : 10 Hz to 120 MHz Gate Time : 10s Number of Digits Displayed : 8 digits Input Voltage Range : 25 mVrms to 500 mVrms | TR5823 | | Frequency<br>Synthesizer | Frequency Range : 10 MHz to 20 MHz Stability : 5×10 <sup>-6</sup> /year Power Level Range: -10 dBm to +13 dBm | HP3325 | | Synthesized Signal<br>Generator | Frequency Range : 10 MHz to 4 GHz Residual SSB Phase Noise: 1 kHz offset < -115 dBc/Hz 10 kHz offset < -125 dBc/Hz 100 kHz offset < -130 dBc/Hz Power Level Range: -20 dBm to +10 dBm | R4262 | | Power Meter | Accuracy : ±0.02 dB (dB Relative Mode) | HP436A | | Power Sensor | Frequency Range : 50 MHz to 26.5 GHz Power Range : 1 µW to 100 mW Maximum SWR : 1.25 (26.5 GHz) | HP 8485A | | | Frequency Range : 10 MHz to 18 GHz Power Range : 1 µW to 10 mW | HP8481A | | Sweeper | Frequency Range : 10MHz to 26.5 GHz Power Range : -5 dBm to +10 dBm (at 3.6 GHz) | HP8350<br>+<br>HP83595A | | 1 dB Step Attenuator | Frequency Range : DC to 18 GHz<br>Attenuation Range : 12 dB | HP8494H | | 10 dB Step Attenuator | Frequency Range : DC to 18 GHz<br>Attenuation Range : 70 dB | HP8495H | | Attenuator Driver | | HP11713A | #### 4.2 Measurement Standards and Support Test Equipment Performance Requirement Table 4-3 Support Measuring & Test Equipment (M&TE) Performance Requirements | Equipment Generic<br>Name (Qty) | Minimum-Use-Spe | ecifications Mfr., Model/Option Applicable | |-------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------| | Adapter | Type N(m) to BNC(f) | Generic | | | Type N(m) to SMA(f) | Generic | | | SMA(m) to SMA(m) | 50-673-0000-31<br>(Sealectro) | | | Type N(f) to BNC(m) | Generic | | 50 Ω Termination | SMA | Generic | | 20dB Fixed, 3dB<br>Fixed Attenuator | Connector : SMA(m), | SMA(f) Generic | | Power Splitter | Frequency Range : 10 MHz to Insertion Loss : 6 dB (not | to 26.5 GHz Model 1579 minal) (Weinschel) | | Low-pass Filter | Cutoff Frequency : 2.2 GHz<br>Rejection at 3 GHz : >40 dB<br>Rejection at 3.8 GHz: >80 dB | | | Power Divider | Frequency Range : 10 MHz t : >20 dB | to 300 MHz H-8-4 (ANZAC) | | ; | Frequency Range : 2 GHz to Isolation : >20 dB | 4313-2<br>(NARDA) | | Cable | Frequency Range : DC to 26.5 Maximum SWR : <1.45 GH Length : about 70 c Connector : SMA(m) b | dz at 26.5 GHz<br>cm | | | Length : 150 cm Connector : BNC(m) be | oth ends | | | Length : 10 cm Connector : BNC(m) be | MC-61 oth ends | | 43 | Prelin | inarv | Oper | ations | |-----|---------|-------|------|--------| | 4.0 | rieilli | marr | UNEI | อแบบเจ | #### 4.3 Preliminary Operations | | | _ | |-----|-----|---| | W/A | IIN | | | | | | Always makes sure spectrum analyzer's power supply cord is plugged into a 3-hole grounded outlet or 2-hole outlet with grounded adapter. You can be fatally shocked if you fail to follow this rule. Do not touch live circuits when calibrating instrument. - (1) Review this entire procedure before starting calibration procedure. - (2) Always confirm that the POWER switch is OFF before connecting the power cable to the AC line. #### 4.4 Performance Test Process #### 4.4.1 Accuracy of Frequency Readout and Frequency Counter Marker #### SPECIFICATION Frequency Readout Accuracy < ± [(Center Frequency × Frequency Reference Accuracy) + (Span × Span Accuracy) + (0.15 × RES.BW) + 10 Hz] Span Accuracy: Span > 2MHz $\pm 3\%$ Span $\leq$ 2MHz $\pm$ 5% Marker Frequency Counter Accuracy < ± [(Marker Freq. × Freq. Reference Accuracy) + (5 Hz × N) + 1 LSD] #### RELATED ADJUSTMENT YTO Adjustment 10 MHz Frequency Reference Adjustment #### DESCRIPTION The accuracy of the R3265/3271 frequency readout and frequency counter marker is tested with an input signal of known frequency. Figure 4-1 Frequency Readout and Frequency Counter Marker Accuracy Test Setup #### EQUIPMENT | Frequency Standard | <br>TR3110 | |---------------------|------------| | Synthesized Sweeper | <br>TR4515 | #### Cables: | SMA, 70 cm | <br>A01002 | |-------------|------------| | BNC, 150 cm | <br>MI-09 | | 4.4 | Performance | Test | Process | |-----|-------------------|-------|---------| | 7.7 | r ci ioi illalice | 1 636 | | | • | P | F | lO | CE | ΞD | UF | ₹E | |---|---|---|----|----|----|----|----| | | | | | | | | | | - | | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (1) | Connect the equipment as shown in Figure 4-1 | | [Fre | quency Readout Accuracy] | | (2) | Press the INSTRUMENT PRESET key on the TR4515. Set the TR4515 controls as follows: | | | CW 2 GMz Power Level - 10 dBm Frequenty Reference EXT (Rear Panel) | | (3) | On the R3265/3271, press the PRESET key and set the controls as follows: | | | Center Freq | | (4) | On the R3265/3271, press the PEAK key. Record the MKR frequency on Table 4-4 as the Actual Marker Reading. The reading should be within the limits shown. | | (5) | Repeat step (4) for all the frequency and span combinations listed in Table 4-4. Peak the R3265/3271 preselector for and set the Analyzer and the TR4515's well key to frequencies of 5 GHz and above. | | [Fre | quency Counter Marker Accuracy] | | (6) | Set the FREQ SPAN key of the R3265/3271 to 1 MHz. | | | Press the MARKER ON key to COUNTER and CNT RES . | | (7) | Key in the TR4515 CW frequencies and the R3265/R3271 center as indicated in Table 4-5. For each pair of settings, press the PEAK key and record the MKR frequency at each point in Table 4-5. The marker readings should be within the limits shown. | | | | Table 4-4 Frequency Readout Accuracy | TR4515 | R3265/3271 | | Marker Reading | | | |---------------------------------------------------------------------------------|------------|---------------------|----------------|-----------------|---------------| | Frequency<br>(GHz) | Span | Center<br>Frequency | Min.<br>(GHz) | Actual<br>(GHz) | Max.<br>(GHz) | | 2 | 1 MHz | 2 GHz | 1.999948 | | 2.000051 | | 2 | 10 MHz | 2 GHz | 1.99968 | | 2.00031 | | 2 | 20 MHz | 2 GHz | 1.99935 | | 2.00064 | | 2<br>2<br>2 | 50 MHz | 2 GHz | 1.99845 | | 2.00154 | | 2 | 100 MHz | 2 GHz | 1.9968 | | 2.0031 | | 2 | 2 GHz | 2 GHz | 1.939 | | 2.060 | | | | | | | | | 5 | 1 MHz | 5 GHz | 4.999947 | | 5.000052 | | 5 | 10 MHz | 5 GHz | 4.99968 | | 5.00031 | | 5 | 20 MHz | 5 GHz | 4.99935 | | 5.00064 | | 5 | 50 MHz | 5 GHz | 4.99845 | | 5.00154 | | 5 | 100 MHz | 5 GHz | 4.9968 | | 5.0031 | | 5 | 2 GHz | 5 GHz | 4.939 | | 5.060 | | <r3271 onl<="" td=""><td>Υ&gt;</td><td></td><td></td><td></td><td></td></r3271> | Υ> | | | | | | 11 | 1 MHz | 11 GHz | 10.999947 | | 11.000052 | | 11 | 10 MHz | 11 GHz | 10.99968 | , | 11.00031 | | 11 | 20 MHz | 11 GHz | 10.99935 | | 11.00064 | | 11 | 50 MHz | 11 GHz | 10.99845 | · | 11.00154 | | 11 | 100 MHz | 11 GHz | 10.9968 | | 11.0031 | | 11 | 2 GHz | 11 GHz | 10.939 | | 11.060 | | 18 | 1 MHz | 18 GHz | 17.999946 | | 18.000053 | | 18 | 10 MHz | 18 GHz | 17.99968 | | 18.000053 | | 18 | 20 MHz | 18 GHz | 17.99935 | } | 18.00031 | | 18 | 50 MHz | 18 GHz | 17.99845 | | 18.00064 | | 18 | 100 MHz | 18 GHz | 17.9968 | | 18.00154 | | 18 | 2 GHz | 18 GHz | 17.939 | | 18.060 | | ,,, | 2 01 12 | 10 (3) 12 | 17.303 | | 10.000 | Table 4-5 Frequency Counter Marker Accuracy | TR4515<br>Frequency | R3265/3271<br>Center | Marker Frequency | | | | |-------------------------|----------------------|------------------------------|-------------|------------------------------|--| | (GHz) | Frequency<br>(GHz) | Min.(GHz) | Actual(GHz) | Max.(GHz) | | | . 2<br>5 | 2<br>5 | 1.999999794<br>4.999999494 | | 2.000000206<br>5.000000506 | | | <r3271 only=""></r3271> | | | | | | | 11<br>18 | 11<br>18 | 10.999998889<br>17.999998184 | | 11.000001111<br>18.000001816 | | # 4.4.2 Frequency Reference Output Accuracy #### SPECIFICATION Frequency: $<1 \times 10^{-7}/\text{year}$ , $<2 \times 10^{-8}/\text{day}$ #### RELATED ADJUSTMENT Frequency Reference Adjustment ### DESCRIPTION The 10 MHz reference signal is measured for frequency accuracy by measuring the frequency of the 25 MHz CAL OUTPUT signal. The CAL OUTPUT signal is referenced to the 10 MHz reference. Figure 4-2 Frequency Reference Accuracy Test Setup ### EQUIPMENT #### Cables: BNC, 150 cm (2 required) ..... MI-09 | MA | Performance | Tast Process | |-----|-------------|----------------| | 4.4 | renominance | I EST LI OCESS | | • PRO | OCEDURE | |---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (1) | Connect the equipment as shown in Figure 4-2. | | (2) | Set the TR5823 controls as follows: | | | FREQUENCY STD SWITCH (Rear Panel) EXT INPUT CHANNEL INPUT A GATE TIME 10 sec | | (3) | Press the PRESET key on the R3265/3271. | | | | | | CAUTION - | | than 30 | starting this measurement, perform warm-up operation of the R3265/3271 for more minutes. If the frequency reference of the R3265/3271 is set to EXT, set it to INT or 15-minute warm-up operation after instrument preset. | | | | | (4) | Wait for the frequency counter to settle down. | | (5) | Read the frequency counter display. The frequency should be within the following limits: | | | (2)*4.9999975 ≤ ≤ (2)*5.0000025 *: The counter can display only eight digits. | #### 4.4.3 Residual FM #### SPECIFICATION Residual FM: < 3 Hz×Np-p/0.1 sec ### RELATED ADJUSTMENT There is no related adjustment procedure for this performance test. #### DESCRIPTION The Residual FM Test measures the short-term stability of the spectrum analyzer's LO system. A stable signal is applied to the input. In zero span, the signal is slope detected on the IF bandwidth filter skirt. Any instability in the LO system transfers to the IF signal in the mixing process. The test determines the slope of the IF filter in Hz/dB and then measures the signal amplitude variation caused by the residual FM. Multiplying these two values gives the residual FM in Hz. Figure 4-3 Residual FM Test Setup ### EQUIPMENT BNC, 150 cm ..... MI-09 | • | PROCEDU | RE | |---|---------|----| |---|---------|----| | [Determining | the i | F Filter | Slope | |--------------|-------|----------|-------| |--------------|-------|----------|-------| - (1) Connect the equipment as shown in Figure 4-3. - (2) Set the Frequency Synthesizer controls as follows: (3) On the R3265/3271, press the PRESET key and set the CENTER FREQ to 10 MHz, FREQ SPAN to 100kHz. Press the CPL key and NEXT MENU, then press DIGITAL IF twice to set the Digital IF to "OFF". Press the PEAK key, marker ON key, SIG TRK to set the signal track to "ON". Press the FREQ SPAN key, then press ↓ six times to set the SPAN to 1kHz. Set the RBW to 30 Hz. Press the MARKER ON key, SIG TRK ON/OFF to set the signal track to "OFF". Set the REF LEVEL -5 dBm and dB/div to 1 dB, and set FREQ SPAN to 200 Hz. Press the PEAK key, MKR $\rightarrow$ key, MKR $\rightarrow$ REF and PEAK MKR $\rightarrow$ REF MKR $\rightarrow$ REF Press the MENU key, SWEEP and SINGLE SWP Press ON MKR - (4) Rotate the data entry knob clockwise until MKR reads $-3 \text{ dB} \pm 0.1 \text{ dB}$ . Press [ MKR read $-6 \text{ dB} \pm 0.1 \text{ dB}$ . Rotate the data entry knob clockwise until MKR read $-6 \text{ dB} \pm 0.1 \text{ dB}$ . - (5) Divide the ∠ MKR frequency by the ∠ MKR amplitude to obtain the slope of the RBW filter. For example, if the ∠ MKR frequency is 14 Hz and the ∠ MKR amplitude is 6.05 dB, the slope is 2.3 Hz/dB. Record the result below: Slope\_\_\_\_Hz/dB | [Me | asuring the Residual FM] | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------| | (6) | Press the MARKER OFF key, the MENU key, SWEEP and CONT SWP . Set FREQ SPAN to 0 Hz. | | | Set the SWEEP to 100 ms. | | (7) | Press the CENTER FREQ key. Rotate the data entry knob clockwise to place the displayed trace about six divisions below the reference level. | | | Press the MENU key, SWEEP and SINGLE SWP . | | | Press the PEAK key, MARKER ON key MKR and PEAK key MIN. | | (8) | Read the $\triangle$ MKR amplitude, take its absolute value, and record the result as the deviation. | | | Deviation:dB | | (9) | Calculate the residual FM by multiplying the slope recorded before by the deviation. Record the result below. The residual FM should be less the 3 Hz. | | | Residual FM:Hz | # 4.4.4 Frequency Drift ### SPECIFICATION Frequency Drift — $\begin{bmatrix} 2.5 \text{ kHz} \times \text{sweep time (min)} \times \text{N (50 kHz} < \text{span} \le 2 \text{ MHz)} \\ 60 \text{ Hz} \times \text{sweep time (min)} \times \text{N (span} \le 50 \text{ kHz)} \end{bmatrix}$ ### RELATED ADJUSTMENT There is no related adjustment procedure for this performance test. ### DESCRIPTION In the frequency drift test, drift of the spectrum analyzer's LO system is measured when the sweep time is long. Drifts are measured for two spans by inputting highly-stabilized signal. Figure 4-4 Frequency Drift Test Setup ### EQUIPMENT Frequency Synthesizer ..... HP3325 Cable: BNC 150 cm (2 required) ..... MI-09 Adapter: Type (N) to BNC | PF | OCEDURE | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (1) | Connect the equipment as shown in Figure 4-4. | | (2) | On the HP3325, set the controls as follows: | | | FREQ 10 MHz AMPTD — 8 dBm FUNCTION ~ key | | (3) | On the R3265/3271, press PRESET and set the controls as follows: | | · | CENTER FREQ 10 MHz SPAN 50.1 kHz dB/div 2 dB/div SWP 1 sec | | (4) | On the R3265/3271, press CENTER FREQ, $\downarrow$ , $\downarrow$ , $\downarrow$ and the signal on the screen moves to the second division from the right. Wait for sweep to be performed three times or more. | | (5) | On the R3265/3271, press A VIEW and B WRITE . Set the sweep time to 80 sec. | | | Press MENU SWEEP SINGLE SWP SWP WODE WOD SWP WODE WOD SWP WODE | | (6) | On the R3265/3271, press PEAK, MARKER, ON, MRR, A and PEAK. | | (7) | Read the MKR frequency and record this as the frequency drift. It should be less than 2.5 kHz. Frequency Drift:Hz | | (8) | On the R3265/3271, press MENU , SWEEP , CONT and MARKER OFF . | | | Press A WRITE A B BLANK and CPL , [SWP] , [AUTO] , [NEXT MENU] , DIGITAL IF 1/2/OFF to set to the DIGITAL IF to "OFF". | | | Set the R3265/3271 as follows: | | 1 | |------|----------------------------------------------------------------------------------|------------------|----| | | Center Freq | 10 MHz | | | | Span | 200 Hz | | | | RBW | 30 Hz | | | | SWP | 5 sec | | | (9) | Wait for sweep to be performed three times or more Repeat (4) through (6). | <b>).</b> | | | (10) | Read the MKR frequency and record this as the free It should be less than 60 Hz. | equency drift. | | | | | Frequency Drift: | Hz | # 4.4.5 Noise Sidebands ### SPECIFICATION ### Noise Sidebands: | Offset | f ≤2.6 GHz | f>2.6 GHz | |---------|--------------|---------------------------| | 1 kHz | < 100 dBc/Hz | < (-95 + 20 logN) dBc/Hz | | 10 kHz | < 110 dBc/Hz | < (-108 + 20 logN) dBc/Hz | | 100 kHz | < 114 dBc/Hz | < (-110+20 logN) dBc/Hz | # RELATED ADJUSTMENT There is no related adjustment procedure for this performance test. ### DESCRIPTION The noise sidebands of a 2.6 GHz and 3.7 GHz, -10 dBm, signal are measured at an offset of 1 kHz, 10 kHz and 100 kHz from the carrier. Figure 4-5 Noise Sidebands Test Setup # • EQUIPMENT: Synthesized Signal Generator | Critical Specifications for Equipment Substitution | Recommended model | |------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Frequency Range = 10 MHz to 4 GHz Residual SSB Phase Noise at 1 kHz offset < -115 dBc/Hz 10 kHz offset < -125 dBc/Hz 100 kHz offset < -130 dBc/Hz | R4262 | #### PROCEDURE - (1) Connect the equipment as shown in Figure 4-5. - (2) Set the Signal Generator controls as follows: (3) Press the PRESET key on the R3265/3271. Press the CPL key and NEXT MENU then press DIGITAL twice, to set the Digital IF to "OFF". Set CENTER FREQ to 2.6GHz. Since the measurement is made for each of 1 kHz, 10 kHz and 100 kHz offset frequency, set the span frequency to 2.5 times each offset frequency, or 2.5 kHz, 25 kHz and 250 kHz. Keep other settings unchanged. (4) Operate keys on the R3265/3271 as follows to measure noise sidebands of each offset frequency. The measurement procedure for 100 kHz offset frequency is explained here, and the procedure is applicable for 10 kHz and 1 kHz offset frequency. Set the span corresponding to offset. Press the key and the PEAK MKR→ key Press the PEAK key and the MARKER ON kev NOISE/ and XHz kHz to set each offset frequency. Press 0 | 0 | Press the reference level by 20 dB and perform averaging for about 20 samples. After averaging, read the marker level and write it down in Table 4-6. Also, measure noise sidebands with the center frequency at 3.7 GHz, and Table 4-6 is completed. Table 4-6 Noise Sidebands | Offset | CF 2.6 GHz | | CF 3.7 GHz | | |--------|-----------------|---------------|-----------------|---------------| | (kHz) | Actual (dBc/Hz) | Max. (dBc/Hz) | Actual (dBc/Hz) | Max. (dBc/Hz) | | 1 | | 100 | | <b>–</b> 95 | | 10 | | <u> </u> | | <b>–</b> 108 | | 100 | | -114 | | <b>–110</b> | # 4.4.6 Frequency Span Accuracy #### SPECIFICATION - < ± 3% of actual frequency separation (SPAN > 2 MHz) - < ± 5% of actual frequency separation (SPAN ≤ 2 MHz) - < ± (10% of actual frequency + 0.1% of Stop frequency): LOG Span Accuracy # RELATED ADJUSTMENT Span adjustment. #### DESCRIPTION Set the signal frequency twice with the synthesized sweeper and measure the difference between signal frequencies with the analyzer. Check the span accuracy using the signal frequency difference measured with the ⊿MARKER function. Figure 4-6 Frequency Span Accuracy Test Setup ### EQUIPMENT | Synthesized Sweeper | TR4515 | |---------------------|--------| | Cables: | | | SMA, 70 cm | A01002 | | BNC, 150 cm | MI-09 | | PRO | OCEDURE | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (1) | Connect the equipment as shown in Figure 4-6. | | (2) | Set the TR4515 controls as follows: | | | CW 1.999992 GHz Output Power -5 dBm Frequency STD Switch (Rear Panel) EXT | | (3) | On the R3265/3271, press the PRESET key and set the R3265/3271 controls as follows: | | | Center Freq 2 GHz | | | Span 20 kHz | | (4) | On the R3265/3271, press the MENU key, SWEEP SINGLE SWP SWP , | | | the PEAK key and the MARKER ON key, MKR. | | (5) | Set the TR4515 controls as follows: | | | CW 2.000008 GHz | | (6) | On the R3265/3271, press the MENU key, SWEEP, SINGLE, SINGLE and SWP and | | | the PEAK key. Record the ⊿MARKER frequency reading as the Actual ⊿ MARKER Reading in Table 4-7. The reading should be within the limits shown. | | (7) | Set the frequency of the TR4515, the center frequency and span of the R3265/3271 as shown in Table 4-7, and repeat steps (5) through (7). | | (LO | G Span Accuracy) | | (8) | On the R3265/3271, press the PRESET key and the FREQ SPAN key LOG SPAN . | | (9 | ) Set the R3265/3271 controls as follows: | |----|-----------------------------------------------------------------------------------------------------------------------------------------------| | | Start frequency | | (1 | 0) Set the TR4515 controls as follows: | | | CW 200 MHz | | (1 | 1) On the R3265/3271, press the MENU key, SWEEP NODE, SINGLE, SINGLE SWP and | | | the PEAK key. Record the MARKER frequency in Table 4-8 as the Actual Marker Reading. The reading should be within the limits shown. | | (1 | 2) Set the frequency of the TR4515, the start and stop frequency of the R3265/3271 as shown in Table 4-8, and repeat steps (10) through (12). | Table 4-7 Frequency Span Accuracy | TR4515 | TR4515 | R3265 | /R3271 | ⊿ M | arker Read | ing | |------------------------------------------------------------------------------------------|------------------|---------------------|-----------------|-----------|------------|-----------| | 1st<br>Frequency | 2nd<br>Frequency | Center<br>Frequency | Span<br>Setting | Min. | Actual | Max. | | 1.999992 GHz | 2.000008 GHz | 2 GHz | 20 kHz | 15.2 kHz | | 16.8 kHz | | 1.999980 GHz | 2.000020 GHz | 2 GHz | 50 kHz | 38 kHz | | 42 kHz | | 1.999840 GHz | 2.000160 GHz | 2 GHz | 400 kHz | 304 kHz | | 336 kHz | | 1.9992 GHz | 2.0008 GHz | 2 GHz | 2 MHz | 1.52 MHz | | 1.68 MHz | | 1.9992 GHz | 2.0008 GHz | 2 GHz | 2.01 MHz | 1.552 MHz | | 1.648 MHz | | 1.998 GHz | 2.002 GHz | 2 GHz | 5 MHz | 3.88 MHz | ļ | 4.12 MHz | | 1.996 GHz | 2.004 GHz | 2 GHz | 10 MHz | 7.76 MHz | | 8.24 MHz | | 1.992 GHz | 2.008 GHz | 2 GHz | 20 MHz | 15.52 MHz | | 16.48 MHz | | 1.98 GHz | 2.02 GHz | 2 GHz | 50 MHz | 38.8 MHz | İ | 41.2 MHz | | 1.96 GHz | 2.04 GHz | 2 GHz | 100 MHz | 77.6 MHz | - | 82. 4 MHz | | 1.92 GHz | 2.08 GHz | 2 GHz | 200 MHz | 155.2 MHz | | 164.8 MHz | | 1.8 GHz | 2.2 GHz | 2 GHz | 500 MHz | 388 MHz | | 412 MHz | | 1.6 GHz | 2.4 GHz | 2 GHz | 1 GHz | 776 MHz | | 824 MHz | | 1.2 GHz | 2.8 GHz | 2 GHz | 2 GHz | 1.552 GHz | | 1.648 GHz | | 2.9 GHz | 6.1 GHz | 4.5 GHz | 4 GHz | 3.104 GHz | | 3.296 GHz | | 1.3 GHz | 7.7 GHz | 4.5 GHz | 8 GHz | 6.208 GHz | | 6.592 GHz | | <r3271 only<="" td=""><td>&gt;</td><td></td><td></td><td></td><td></td><td></td></r3271> | > | | | | | | | 9.996 GHz | 10.004 GHz | 10 GHz | 10 MHz | 7.76 MHz | | 8.24 MHz | | 9.96 GHz | 10.04 GHz | 10 GHz | 100 MHz | 77.6 MHz | | 82.4 MHz | | 9.6 GHz | 10.4 GHz | 10 GHz | 1 GHz | 776 MHz | | 824 MHz | | 9.2 GHz | 10.8 GHz | 10 GHz | 2 GHz | 1.552 GHz | | 1.648 GHz | | 16.996 GHz | 17.004 GHz | 17 GHz | 10 MHz | 7.76 MHz | | 8.24 MHz | | 16.96 GHz | 17.04 GHz | 17 GHz | 100 MHz | 77.6 MHz | | 82.4 MHz | | 16.6 GHz | 17.4 GHz | 17 GHz | 1 GHz | 776 MHz | | 824 MHZ | | 16.2 GHz | 17.8 GHz | 17 GHz | 2 GHz | 1.552 GHz | | 1.648 GHZ | | 8 GHz | 12 GHz | 10 GHz | 5 GHz | 3.88 GHz | | 4.12 GHZ | | 6 GHz | 14 GHz | 10 GHz | 10 GHz | 7.76 GHz | | 8.24 GHZ | | 2 GHz | 18 GHz | 10 GHz | 19 GHz | 15.52 GHz | | 16.48 GHZ | | <del> </del> | | | | | | · · | Table 4-8 LOG Span Accuracy | TR4515 | R3265/ | /R3271 | Marker Reading | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Frequency | Start<br>Frequency | Stop<br>Frequency | Min. | Actual | Max. | | | | 200 MHz<br>500 MHz<br>800 MHz<br>20 MHz<br>50 MHz<br>80 MHz<br>100 MHz<br>500 MHz<br>800 MHz<br>10 MHz<br>20 MHz<br>50 MHz<br>100 MHz<br>100 MHz<br>100 MHz<br>100 MHz<br>800 MHz | 100 MHz 100 MHz 100 MHz 10 1 | 1 GHz | 179MHz 449 MHz 719 MHz 17 MHz 44 MHz 71 MHz 89 MHz 179 MHz 449 MHz 719 MHz 8 MHz 17 MHz 44 MHz 41 MHz 41 MHz 41 MHz 41 MHz 41 MHz 41 MHz 419 MHz 419 MHz 419 MHz 419 MHz 419 MHz | | 221 MHz 551 MHz 881 MHz 23 MHz 56 MHz 89 MHz 111 MHz 221 MHz 551 MHz 881 MHz 12 Mhz 23 MHz 56 MHz 89 MHz 111 MHz 221 MHz 56 MHz 89 MHz 111 MHz 221 MHz 89 MHz 111 MHz 221 MHz 881 MHz | | | # 4.4.7 Resolution Bandwidth Accuracy and Selectivity #### SPECIFICATION Range: 10 Hz to 3 MHz; 1, 3, 10 Sequence Accuracy: ±50% (Resolution Bandwidth 10 Hz to 100 Hz, Digital IF) ±15% (Resolution Bandwidth 10 Hz to 1 MHz) ±25% (Resolution Bandwidth 3 MHz, 30 Hz) Note: 30 Hz at 25°C ± 10°C Selectivity: <15:1 (100 Hz to 3 MHz) <20:1 (30 Hz) 5:1 (10 Hz to 100 Hz, Digital IF) Nominal Bandwidth (6 dB): 200 Hz, 9 kHz and 120 kHz (based on CISPR specifications) # RELATED ADJUSTMENT #### DESCRIPTION This test measures the resolution bandwidth accuracy and selectivity. The 60 dB bandwidth is then determined and the results used to calculate the selectivity for each bandwidth (Selectivity = 60 dB BW/3 dB BW). Figure 4-7 Resclution Bandwidth Accuracy/Selectivity Setup ### PROCEDURE [Resolution Bandwidth Accuracy] - (1) Connect the R3265/3271 CALOUT to the INPUT 50 $\Omega$ as shown in Figure 4-7. - (2) Press PRESET and set the controls as follows: Press CENTER 2 5 MHz Press FREQ SPAN MHz Press -dBm dB/div PEF LEVEL and RBW Press MHz DIGTAL IF DIGTAL IF to set Digital IF to "OFF". Press CPL MENU 1/2/OFF 1/2/OFF TRACE SAMPLE MENU **Press** DET - (3) Press PEAK, MARKER ON dB DOWN X dB DOWN and set CONT DOWN to ON. - (4) Press MENU SWEEP I SINGLE , SINGLE and wait for a new sweep to finish. - (5) Record the marker frequency in Tables 4-9 and 4-10 as actual 3 dB bandwidth. - (6) Change the RBW and span frequency as shown in Table 4-9, and repeat steps 4 and 5 for remaining RBWs. [Resolution Bandwidth Selectivity] (7) Press PRESET and set the controls as follows: 4.4 Performance Test Process - (9) Press MENU SWEEP I SINGLE SWP and wait for a new sweep to finish. - (10) Record the marker frequency in Table 4-10 as actual 60 dB bandwidth. - (11) Divide the 60 dB bandwidth by the 3 dB bandwidth and record as the Actual Resolution Bandwidth Selectivity in Table 4-10. - (12) Change the RBW and span frequency as shown in Table 4-10, and repeat steps (9) through (11) for remaining RBWs. (For 10 Hz RBW, digital IF, set averaging to ten times because of close noise sidebands involved. Set VBW to AUTO if RBW is 10kHz or below. Table 4-9 Resolution Bandwidth Accuracy | Resolution | Frequency<br>Span | | 3dB Bandwidth | | |-----------------------|-------------------|----------|---------------|----------| | Bandwith Setting | Setting | Min. | Actual | Max. | | 3 MHz | 5 MHz | 2.25 MHz | | 3.75 MHz | | 1 MHz | 2 MHz | 850 kHz | | 1.15 MHz | | 300 kHz | 500 kHz | 255 kHz | | 345 kHz | | 100 kHz | 200 kHz | 85 kHz | ŧ | 115 kHz | | 30 kHz | 50 kHz | 25.5 kHz | | 34.5 kHz | | 10 kHz | 20 kHz | 8.5 kHz | | 11.5 kHz | | 3 kHz | 5 kHz | 2.55 kHz | | 3.45 kHz | | 1 kHz | 2 kHz | 850 Hz | | 1150 Hz | | 300 Hz | 500 Hz | 255 Hz | | 345 Hz | | 100 Hz | 200 Hz | 85 Hz | | 115 Hz | | <sup>(*1)</sup> 30 Hz | 200 Hz | 22.5 Hz | | 37.5 Hz | | 100 Hz, Digital IF | 200 Hz | 50 Hz | : | 150 Hz | | 30 Hz, Digital IF | 200 Hz | 15 Hz | | 45 Hz | | 10 Hz, Digital IF | 200 Hz | 5 Hz | | 15 Hz | <sup>\*1:</sup> The MIN and MAX values for RBW 30 Hz are those when the temperature is 25°C±10°C. Values for other temperature range are not specified. Table 4-10 Resolution Bandwidth Selectivity | Resolution | Frequency<br>Span | 60 dB | Pandwidth Pandwidth | | ctivity | |--------------------|-------------------|-----------|---------------------|--|-------------| | Bandwith Setting | Setting | Bandwidth | | | Max. | | 3 MHz | 25 MHz | | | | 15 | | 1 MHz | 20 MHz | | · | | 15 | | 300 kHz | 5 MHz | | | | 15 | | 100 kHz | 1 MHz | | | | 15 | | 30 kHz | 500 kHz | | | | 15 | | 10 kHz | 200 kHz | | | | 15 | | 3 kHz | 50 kHz | | | | 15 | | 1 kHz | 20 kHz | | | | 15 | | 300 Hz | 5 kHz | | | | 15 | | 100 Hz | 2 kHz | | | | 15 | | 30 Hz | 1 kHz | | | | 20 | | 100 Hz, Digital IF | 1 kHz | | | | 5 (nominal) | | 30 Hz, Digital IF | 500 Hz | | | | 5 (nominal) | | 10 Hz, Digital IF | 200 Hz | | | | 5 (nominal) | # 4.4.8 Resolution Bandwidth Switching Uncertainty #### SPECIFICATION 100 Hz to 3 MHz RZSBW: $< \pm 0.3$ dB (referred to 300 kHz RES BW) 30 Hz RESBW: $< \pm 1 dB$ Digital IF: 10 Hz to 100 Hz < 1.5 dB #### RELATED ADJUSTMENT There is no related adjustment procedure for this performance test. ### DESCRIPTION This test utilizes the CALOUT signal for measuring the switching uncertainty between resolution bandwidths. At each resolution bandwidth setting, the displayed amplitude variation of the signal in measured. All measurements are referenced to the 300 kHz bandwidth. Figure 4-8 Resolution BW Switching Uncertainty Test Setup ### EQUIPMENT | 4.4 | Performance | Test Process | |-----|-----------------|--------------| | 7.7 | 1 6110111101106 | 1631110663 | | • | P | 'nR | 0 | C | Ε | D | U | F | ìΕ | |---|---|-----|--------|--------|---|---|--------|---|----| | _ | | , , | $\sim$ | $\sim$ | _ | _ | $\sim$ | | ۰. | (1) Connect the R3265/3271 CALOUT to the INPUT 50 $\Omega$ as shown in Figure 4-8. (2) Press the PRESET key, the SHIFT key and the 7 key FACH I RBW TEM SWITCH Wait for the "Calibration in progress" message to disappear then press the CPL key, NEXT MENU , DIGTAL IF | DIGTAL IF | to set the Digital IF to "OFF". Set the instrument controls as follows: Center Freq 25 MHz Span 1 MHz Ref Level -5 dBm RBW 300 kHz Sweep Mode SINGLE dB/Div 1 dB (3) Press the MENU key, SWEEP SINGLE , the PEAK key and the MARKER ON key, - (4) Set the frequency span and RBW to the values listed in the second entry of Table 4-11 (Span 5 MHz, RBW 3 MHz). - (5) Press the MENU key, SWEEP SINGLE and the PEAK key, Record the ⊿MARKER amplitude in the Actual⊿ MARKER Reading column of Table 4-11. The MARKER reading should be within the limit shown. Press the CPL key NEXT MENU and DIGTAL IF 1/2/OFF set Digital IF to "1" when measuring the resoution BW switching uncertainty of digital IF. (7) Repeat steps 4 and 5 for each set of frequency span and RBW settings in Table 4-11. Table 4-11 Resolution BW Switching Uncertainty | R3265 | /R3271 | | | | | | |-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------|--|--| | Span | Span RBW | | Min. (dB) Actual | | | | | 1 MHz 5 MHz 2 MHz 200 kHz 50 kHz 20 kHz 5 kHz 2 kHz 500 Hz 200 Hz 200 Hz 200 Hz 200 Hz 200 Hz | 300 kHz 3 MHz 1 MHz 100 kHz 30 kHz 10 kHz 3 kHz 1 kHz 300 Hz 100 Hz 30 Hz *100 Hz *30 Hz *100 Hz *100 Hz | 0<br>-0.3<br>-0.3<br>-0.3<br>-0.3<br>-0.3<br>-0.3<br>-0.3<br>-1<br>-1.5<br>-1.5 | 0 (Ref.) | 0<br>+0.3<br>+0.3<br>+0.3<br>+0.3<br>+0.3<br>+0.3<br>+0.3<br>+1.5<br>+1.5 | | | \*: Digital IF # 4.4.9 Displayed Average Noise Level # SPECIFICATIONS Displayed Average Noise level: Resolution bandwidth 10 Hz, input attenuator 0 dB, video bandwidth 1 Hz. (R3265) | Frequency range | Average Noise Level | |-------------------|----------------------------------------------------------------------| | 1 kHz | 100 dBm | | 10 kHz | -110 dBm | | 100 kHz | -111 dBm | | 1 MHz | – 135 dBm | | 10 MHz to 3.6 GHz | -{140-1.55×f(GHz)} dBm<br>-{145-1.55×f(GHz)} dBm<br>(Low noise mode) | | 3.5 GHz to 8 GHz | – 135 dBm | # (R3271) | Frequency range | Average Noise Level | |----------------------|------------------------| | 1 kHz | 100 dBm | | 10 kHz | -110 dBm | | 100 kHz | -111 dBm | | 1 MHz to 3.6 GHz | -{135-1.55×f(GHz)} dBm | | 3.5 GHz to 7.5 GHz | – 130 dBm | | 7.5 GHz to 15.4 GHz | – 123 dBm | | 15.2 GHz to 23.3 GHz | – 116 dBm | | 23 GHz to 26.5 GHz | – 110 dBm | RELATED ADJUSTMENT Frequency response adjustment. #### DESCRIPTION This test measures the displayed average noise level in all frequency tests. The analyzer's input is terminated at 50 $\Omega$ . In Band 1, in the frequence range from 100 Hz to 3.6 GHz, the test first measures the average noise at 1 kHz, 10 kHz, 100 kHz and 1000 kHz, then at any frequency point in zero span. For the rest of Band 1, and for all remaining bands, the test tunes the analyzer frequency across the band, uses the marker to locate the frequency with the highest response, and then reads the average noise in zero span. In the case of the R3265 only, a LOW NOISE function is provided, so the test measures the average noise level at 25 MHz when the LOW NOISE function is set to ON. Figure 4-9 Displayed Average Noise Test Setup EQUIPMENT 50 Ω Terminator #### 4.4 Performance Test Process | <ul> <li>PROCEDURE</li> </ul> | DURE | |-------------------------------|------| |-------------------------------|------| [Displayed Average Noise, Band 1] (1) Connect the eqiptment as shown in Figure 4-9. Press PRESET and set the controls as follows: | Center Frequency 1 k | | |-------------------------|--------| | Span Frequency 0 H | Ίz | | Reference Level –6 | 30 dBm | | Resolution Bandwidth 30 | Hz | | Digital IF OF | F | | Video Bandwidth 1 F | łz · | | Input Attenuator Odd | В | - (2) Press A AVG 1 0 Hz and wait for averaging to finish and press PEAK - (3) Read the marker level and record it in Table 4-12 as the Displayed Noise Level at 1kHz. - (4) Press PRESET and set the controls as follows: | Center Frequency | 10 kHz | |----------------------|----------| | Span Frequency | 0 Hz | | Reference Level | -60 dBm | | Input Attenuator | 0 dB | | Resolution Bandwidth | 300 Hz | | Video Bandwidth | 1 Hz | | Sweep Time | 500 msec | (5) Press MENU SWEEP SINGLE and wait for a new sweep to finish, then press PEAK - (6) Read the marker level and record it in Table 4-12 as the Displayed Noise Level at 10 kHz. - (7) Change the center frequency to each of the values listed in column 1 of Table 4-12 and repeat step 5 sequentially. Read the marker level and record it in Table 4-12 as the Displayed Noise level at Center Frequency. - (8) Press PRESET and set the controls as follows: | Start Frequency | <br>3.501 GHz | |----------------------|-------------------------------| | Stop Frequency | <br>8 GHz (7.5 GHz for R3271) | | Reference Level | <br>-40 dBm | | Resolution Bandwidth | <br>3 MHz | | Video Bandwidth | <br>100 kHz | | Input Attenuator | <br>0 dB | | | | - (9) Press A AVG 1 0 Hz and wait for averaging to finish. - (10) Press $\overline{PEAK}$ , $\overline{MKR} \rightarrow \overline{CF}$ and $\overline{A}$ $\overline{WRITE}$ - (11) Set the controls as follows: | Span Frequency | 0 Hz | |----------------------|----------| | Reference Level | 60 dBm | | Resolution Bandwidth | 300 Hz | | Video Bandwidth | 1 Hz | | Sweep Time | 500 msec | - (12) Press MENU SWEEP I SINGLE SINGLE and PEAK - (13) Read the marker level and record it in Table 4-12 as the Displayed Average Noise Level from 3.5 GHz to 8 GHz (7.5 GHz for R3271). 4.4 Performance Test Process (This page has been intentionally left blank.) 4.4 Performance Test Process [Displayed Average Noise Level, Band 2 (R3271 only)] (14) Press PRESET and set the controls as follows: | Start Frequency | 7.501 GHz | |----------------------|-----------| | Stop Frequency | 15.4 GHz | | Reference Level | -40 dBm | | Resolution Bandwidth | 3 MHz | | Video Bandwidth | 100 kHz | | Input Attenuator | 0 dB | - (15) Repeat steps (9) through (12). - (16) Read the marker level and record it in Table 4-12 as the Displayed Noise level from 7.5 GHz to 15.4 GHz. [Displayed Average Noise, Band 3 (R3271 only)] (17) Press | PRESET | and set the controls as follows: | Start Frequency | 15.201 GHz | |----------------------|------------| | Stop Frequency | 23.3 GHz | | Reference Level | -40 dBm | | Resolution Bandwidth | 3 MHz | | Video Bandwidth | 100 kHz | | Input Attenuator | 0 dB | - (18) Repeat steps (9) through (12). - (19) Read the marker level and record it in Table 4-12 as the Displayed Average Noise Level from 15.2 GHz to 23.3 GHz. 4.4 Performance Test Process [Displayed Average Noise, Band 4 (R3271 only)] (20) Press PRESET and set the controls as follows: | Start Frequency | 23.001 GHz | |----------------------|------------| | Stop Frequency | 26.5 GHz | | Reference Level | -40 dBm | | Resolution Bandwidth | 3 MHz | | Video Bandwidth | 100 kHz | | Input Attenuator | 0 dB | - (21) Repeat steps (9) through (12). - (22) Read the marker level and record it in Table 4-12 as the Displayed Average Noise Level from 23 GHz to 26.5 GHz. [Displayed Average Noise at 25 MHz when setting the LOW NOISE function On. (R3265 only)] (23) Press PRESET and set the R3265 controls as follows: - (24) Press A AVG 5 0 Hz and wait for averaging to finish. - (25) Press PEAK and read the marker level and record it as Maximum Low Noise. Press PEAK MIN and read the marker level and record it as Minimum Low Noise. (26) Displayed Average Noise in LOW NOISE mode is provided: Record the result as the LOW NOISE in Table 4-12. Table 4-12 Displayed Average Noise Level (R3265) | Frequency | Displayed Average<br>Noise Level<br>(dBm) | Specification (dBm) | |--------------------|-------------------------------------------|---------------------| | 1 kHz | | - 95.23 | | 10 kHz | | - 95.23 | | 100 kHz | | - 96.23 | | 1.1 MHz | | - 120.23 | | 10.1 MHz | | <b>– 125.21</b> | | 101 MHz | | <b>– 125.07</b> | | 501 MHz | | <del></del> 124.45 | | 1001 MHz | | <b>–</b> 123.68 | | 1.5 GHz | | <b>– 122.90</b> | | 2.0 GHz | | - 122.13 | | 2.5 GHz | , | - 121.35 | | 3.0 GHz | | <b>–</b> 120.58 | | 3.5 GHz | | 119.80 | | 3.5 GHz to 8 GHz | | - 120.23 | | 24 MHz (LOW NOISE) | | <b>– 145.0</b> | Table 4-13 Displayed Average Noise Level (R3271) | Frequency | Displayed Average<br>Noise Level<br>(dBm) | Specification (dBm) | |----------------------|-------------------------------------------|---------------------| | 1 kHz | | - 95.23 | | 10 kHz | | - 95.23 | | 100 kHz | | - 96.23 | | 1.1 MHz | | - 120.23 | | 10.1 MHz | | - 120.21 | | 101 MHz | | - 120.07 | | 501 MHz | | <b>– 119.45</b> | | 1001 MHz | | -118.68 | | 1.5 GHz | | 117.90 | | 2.0 GHz | | -117.13 | | 2.5 GHz | | -116.35 | | 3.0 GHz | | <b>–</b> 115.58 | | 3.5 GHz | | 114.80 | | 3.5 GHz to 7.5 GHz | | 115.23 | | 7.5 GHz to 15.4 GHz | | -108.23 | | 15.2 GHz to 23.3 GHz | | -101.23 | | 23 GHz to 26.5 GHz | | -95.23 | # 4.4.10 Gain Compression #### SPECIFICATION #### RELATED ADJUSTMENT There is no related adjustment procedure for this performance test. #### DESCRIPTION This test means gain compression in the low and high bands. Two signals, separated by 1 MHz, are used. First a -30 dBm signal is placed at the input of the R3265/3271. After that, input a signal at -5 dBm or above and increase its signal level. The initial signal level at -30 dBm is lowered. Measure the input level when the signal is lowered by 1 dB. Figure 4-10 Gain Compression Test Setup ### 4.4 Performance Test Process # • EQUIPMENT | | | Sweeper | R4515<br> P8350 + HP83<br> P436A<br> P848/A<br> odel 1579<br> EE-000480-1<br> EF-000685-1 | 3595A | |---|-----|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------| | • | PRO | OCEDURE | | | | | (1) | Zero and calibrate the power meter. | | | | | (2) | Connect the equipment as shown in Figure 4-10. | | | | | (3) | Press the INSTR PRESET by on both the TR4515 ar Set the controls for the HP8350 as follows: | nd the sweepe | r. | | | | CW CW Filter Power Level | O | I MHz<br>N<br>2 dBm | | | (4) | Set the controls for the TR4515 as follows: | | | | | | CW | | ) MHz<br>4 dBm | | | (5) | On the R3265/3271, press the PRESET key. Set the R3265/3271 controls as follows: | | | | | | Center Freq Span ATT dB/div | 10.5 MHz<br>20 MHz<br>0 dB<br>1 dB/div | | | (6) | On the HP8350, press the vernier key. Turn the vernier knob of the HP8350 so that the displayed signal on the R3265/327 screen enters the range within $\pm 2$ div. from the center on the horizontal axis. On the R3265/3271, press SPAN and $\downarrow$ . Turn the vernier knob of the HP8350 so that the displayed signal on the R3265/3271 screen enters the range within $\pm 1$ div. from the center on the horizontal axis. On the R3265/3271, press SPAN and $\downarrow$ . Turn the vernier knob of the HP8350 so that the displayed signal on the R3265/3271 screen enters the range within $\pm 1$ div. from the center on the horizontal axis. On the R3265/3271, press SPAN and $\downarrow$ . Turn the vernier knob of the HP8350 so that the displayed signal on the R3265/3271 screen enters the range of 2.5 div. $\pm 0.5$ div. on the right side of the center on the horizontal axis. Now, the frequency of the HP8350 output signal is set to 11 MHz $\pm 0.1$ MHz. | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (7) | On the R3265/3271, set the REF LEVEL to -30 dBm. | | (8) | On the HP8350, press the RF key to set the output to OFF. | | (9) | Adjust the power level of the TR4515 for a displayed signal level of $-30~\mathrm{dBm}\pm0.1~\mathrm{dB}$ on the R3265/3271 screen. | | (10) | On the HP8350, press the RF key to set the output to ON. | | (11) | Turn the power level knob on the HP8350 until the signal level at 2.5 div. in the lefthand part on the R3265/3271 screen is lowered by 1 dB from $-30$ dBm. If the power level knob cannot be turned any more, stop it there. | | (12) | Remove the SMA cable from the input terminal of the R3265/3271 and connect the power sensor there. | | (13) | Record the amplitude reading on the power meter. It should be greater than -5 dBm (R3265: -10 dBm) | | Ston | dBm | | Step | s 14 through 18 are not necessary for the R3271. | | (14) | Set the HP8350 controls as follows: | | | CW 200 MHz | | (15) | Set the TR4515 controls as follows: | | |------|------------------------------------------------------------------------------------|------------------------------------------| | | cw | 200 MHz | | (16) | Set the R3265 controls as follows: | | | | Center Freq | 20 MHz | | (17) | Repeat steps (6) through (12). | | | (18) | Record the amplitude reading on the power meter. It should be greater than -5 dBm. | | | The | following steps are to be performed for both the R3265 | 5 and R3271. | | (19) | Rotate the CAL FACTOR switch to the power sensor' | s 3.6 GHz calibration factor. | | (20) | Set the HP8350 controls as follows: | | | | CW Power Level | | | (21) | Set the TR4515 controls as follows: | | | | cw | 3.6 GHz | | (22) | Set the R3265/3271 controls as follows: | | | | Center Freq | 20 MHz<br>10 dBm<br>10 dB | | (23) | On the R3265/3271, press MARKER ON NEXT MENU | PRESELE PEAK AUTO SEARCH PEAKING | | | Wait for the "peaking!!" message to disappear.<br>Set the dB/div to 1dB/div. | | | 4.4 | Performance | <b>Test Process</b> | |-----|-------------|---------------------| |-----|-------------|---------------------| - (24) Repeat steps (6) through (12). - (25) Record the amplitude reading on the power meter. It should be greater than $-5~\mathrm{dBm}$ . | dBm | |-----| | | Table 4-14 Gain Compression | R3265/71<br>Center Freq<br>(MHz) | TR4515<br>CW<br>(MHz) | . HP8350<br>CW<br>(MHz) | 1dB Gain<br>Compression<br>level (dBm) | |----------------------------------|-----------------------|-------------------------|----------------------------------------| | 10.5 | 10 | 11 | | | 200.5 | 200 | 201 | | | 3600.5 | 3600 | 3601 | | 4.4 Performance Test Process # 4.4.11 Residual Response #### SPECIFICATION #### RELATED ADJUSTMENT There is no related adjustment for this performance test. #### DESCRIPTION This test checks for residual responses. Any response located above the display line is measured in a narrow frequency span and resolution bandwidth. The RF INPUT is terminated in 50 $\Omega$ . #### EQUIPMENT Coaxial 50 Ω Termination Adapters: #### PROCEDURE (1) On the R3265/3271, press the PRESET key and set the controls as follows; | Center Freq | 25 MHz | |-------------|----------| | Span | 10 kHz | | Ref Level | – 10 dBm | | RES BW | 300 Hz | | ATT | 0 dB | #### 4.4 Performance Test Process | (2) | Connect a BNC cable between the CAL OUTPUT and the RF INPUT and press the | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Key. | | | Check that the marker amplitude is within -10.0 dBm ±0.2 dB. If it is out of the range, | | | press SHIFT, 7 and CALL ALL . Then, red-check that the marker amplitude is within | | | - 10.0 dBm ± 0.2 dB. | | | < < Residual Responses, base band > > | | (3) | Remove the BNC cable and adapter from the RF INPUT. | | | Install the Type N to SMA adapter and 50 $\Omega$ termination on the RF INPUT. Press the | | | PRESET key and set the controls as follows: | | | Center Freq 1.3 MHz Span 2 MHz CF Step 1.9 MHz Ref Level - 50 dBm ATT 0 dB RES BW 10 kHz Video BW 300Hz | | (4) | Press MENU key DSP LINE ON/OFF and I 0 0 , -dBm key. | | | Press MENU key SWEEP and SINGLE SWP | | | The noise level should be at least 3 dB below the display line. If it is not, it will be | | | necessary to reduce the Span and RES BW to reduce the noise level. | | | If the Span is reduced, reduce the CF Step to no more than 95 % of the Span. | (5) If a residual is suspected, press [SINGLE] again. A residual response will persist, but a noise peak will not. Record the frequency and amplitude of any responses above the display line. | (6) | If a response is marginal, verify the response amplitude as follows: | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | ① Press the SHIFT and RECALL key, [ , Hz key, SAVE EXECUTE]. | | | Press the MENU key, SWEEP, CONT SWP. | | | ③ Place the marker on the peak of the response in question. | | | ⊕ Press the MKR→ key, MKR→CF | | | ⑤ Press the CPL key, RBW, AUTO. | | | © Continue to reduce the Span until a RES BW of 300 Hz is reached. | | | Press PEAK MKR→CF set peak to center. | | | Record the frequency and amplitude of any residual response above the display line. | | | ® Press the RECALL key, RECALL EXECUTE. | | (7) | Check for residuals up to 3.599 GHz using the procedure of step (4) through (6) above. | | | To change the center frequency, then press the CENTER FREQ and keys. | | | < < Residual Response, 3.5 to 7.5 GHz Band > > | | (8) | Set the R3265/3271 as follows: | | | Center Freq 3.625 GHz Span 50 MHz CF Step 47.5 MHz RES BW 300 kHz Video BW 300 Hz Press the MENU key, ON/OFF 9 0 -dBm key. | | (9) | Check for residuals up to center frequency 7.425GHz using the procedure of steps (4) through (6) above. To change the center frequency, then press the CENTER FREQ and keys. Lastly check for residuals at center frequency 7.475GHz using the procedure of steps (4) | | | through (6) above. | #### 4.4.12 Second Harmonic Distortion #### SPECIFICATION #### RELATED ADJUSTMENT There is no related adjustment procedure for the performance test. #### DESCRIPTION A synthesized sweeper and low-pass filter provide the signal for measuring second harmonic distortion. The low-pass filter eliminates any harmonic distortion originating at the signal source. The R3265/3271 frequency response is calibrated. The synthesized sweeper is phase-locked to the spectrum analyzer's 10 MHz reference. Figure 4-11 Second Harmonic Distortion Test Setup | • | EQI | JIPMENT | | |----|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---| | | Pow<br>Pow<br>2 G<br>Ada | BNC, 150 cm MI-09 | | | | | SMA, 70 cm A01002 | | | • | PRO | DCEDURE | | | | [100 | Hz to 3.6 GHz Band] | | | ٠. | (1) | Zero and calibrate the power meter. Rotate the CAL FACTOR switch to the power sensor's 1.5 GHz calibration factor. | r | | | (2) | Connect the equipment as shown in Figure 4-11. | | | | (3) | Press the INSTR PRESET key on the TR4515. Set the TR4515 controls as follows: | | | | | CW | | | | (4) | On the R3265/3271, press PRESET and set the controls as follows: | | | | | Center Freq 1.5 GHz Span 10 kHz VBW 30 Hz ATT 20 dB Ref Level - 10 dBm | | | | (5) | Set the TR4515 POWER LEVEL key for a -10 dBm ± 0.1 dB reading on the power meter. | | | | (6) | On the R3265/3271, press MENU SWEEP SINGLE SWP , PEAK , MARKER ON MKR ON/OFF | | | (7) | On the R3265/3271, press CENTER FREQ 3 GHz, MENU SWEEP SINGLE MODE SWP Wait for completion of the sweep. Press PEAK and record the amplitude of MKR . It should be less than -70 dBc. Second Harmonic Distortion (<3.6 GHz) dBc | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [>3 | .6 GHz Band] | | (8) | Remove the low-pass-filter and connect an SMA cable between the TR4515 and the R3265/3271. | | (9) | On the R3265/3271, press PRESET and set the controls as follows: | | | Center Freq 3.8 GHz Span 500 kHz | | (10) | Set the TR4515 controls as follows: | | | CW 3.8 GHz Power Level – 10 dBm | | (11) | On the R3265/3271, press MAKER ON NEXT MENU PRESELE PEAK AUTO SEARCH PEAKING. Wait for the "peaking" message to disappear. | | (12) | Set the TR4515 controls as follows: | | | CW 1.9 GHz Power Level 0 dBm | | (13) | Connect the equipment as shown in Figure 4-11. | | (14) | Rotate the CAL FACTOR switch to the power sensor's 1.9 GHz calibration factor. | | (15) | Set the TR4515 POWER LEVEL key for a 0 dBm ± 0.1 dB reading on the power meter. | | (16) | Set the R3265/3271 center frequency to 1.9 GHz and span to 1 kHz. Press PEAK MAKER ON FIXED MKR | | |------|--------------------------------------------------------------------------------------------------|--| | | Set the center frequency to 3.8 GHz and ref-level to -40 dBm. | | | | Press A AVG 2 0 Hz . | | | | Wait for the end of 20 averagings. | | | | Press PEAK and record the △ MKR amplitude. | | | | It should be less than -100 dBc | | | | Second Harmonic Distortion (>3.6 GHz)dBc | | #### 4.4.13 Third Order Intermodulation Distortion #### SPECIFICATION For a total mixer input level\* of -30 dBm: | R3265 | R3271 | |-------------------------------------------------------------------|----------------------------------| | 10 MHz to 3.6 GHz : < - 60 dBc<br>200 MHz to 3.6 GHz : < - 70 dBc | 10 MHz to 3.6 GHz: -70 dBc | | 3.5 GHz to 8 GHz : < -75 dBc | 3.5 GHz to 26.5 GHz : < - 75 dBc | <sup>\*</sup> Total mixer input level = Total Input Level - Input Attenuation Converted Specification for a total mixer input level\* of -20dBm: | R3265 | R3271 | |---------------------------------|----------------------------------| | 10 MHz to 3.6 GHz : < - 40 dBc | 10 MHz to 3.6 GHz : < - 50 dBc | | 200 MHz to 3.6 GHz : < - 50 dBc | | | 3.5 GHz to 8 GHz : < -55 dBc | 3.5 GHz to 26.5 GHz : < - 55 dBc | #### RELATED ADJUSTMENT There is no related adjustment procedure for this performance test. #### DESCRIPTION Two synthesized sweepers provide the signals required for measuring third order intermodulation. It is difficult when the input level is low because of being buried to the noise, to measure the spectrum generated by the distortion. Third order intermodulation distortion is raised by 20dB if the input level is raised by 10dB. Then, examine with mixer input level set in -20dBm after the spec is converted into a value which is 20dB larger. Figure 4-12 Third Order Intermodulation (<300 MHz) Test Setup # 4.4 Performance Test Process #### EQUIPMENT | Instrument | l ' | cations for Equipment ostitutuion | Recommended Model | |---------------------|----------------------------------|-----------------------------------|-------------------| | Synthesized Sweeper | Frequency Range:<br>Power Level: | | TR4515<br>R4262 | | Power Divider #1 | Frequency Range: Isolation: | 10 MHz to 300 MHz<br>> 20 dB | H-8-4 (ANZAC) | | Power Divider #2 | Frequency Range: | 1 GHz to 4 GHz | 4313-2 (NARDA) | #### PROCEDURE The following procedure carryout at -20dBm for a total mixer input level. [Third Order Intermodulation (<300 MHz)] - (1) Select power divider #1 and connect the units as shown in Figure 4-12. - (2) Press the INSTR PRESET key on each synthesized sweeper. Set each of the synthesized sweeper controls as follows: | Power Level | <ul><li>10 dBm</li></ul> | |-----------------------------|--------------------------| | CW (synthesized sweeper #1) | 10.5 MHz (205 MHz) | | CW (synthesized sweeper #2) | 10.6 MHz (205.1 MHz) | | RF Out | OFF | (3) On the R3265/3271, press the PRESET key. Set the R3265/3271 controls as follows: | Center Freq | 10.5 MHz (205 Mhz) | |-------------|--------------------| | Ref Level | – 10 dBm | | Freq Span | 1 MHz | | RBW | 3 kHz | | VBW | 300 Hz | | ATT | 10 dB | - (4) On the synthesized sweeper #1, set the RFOUT key to ON. - (5) On the R3265/3271, press the PEAK key, NEXT MENU and CONT PK and CONT PK | (6) | On the synthesized sweeper #1, adjust the POWER LEVEL key for a - 10 dBm ± 0.1 dB reading on the R3265/3271 display. | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (7) | On the synthesized sweeper #1, set the RFOUT key to OFF. On the synthesized sweeper #2, set the RFOUT key to ON. | | (8) | On the synthesized sweeper #2, adjust the $\boxed{\text{POWER LEVEL}}$ key for a -10 dBm $\pm$ 0.1 dB reading on the R3265/3271 display. | | (9) | On the synthesized sweeper #1, set the RFOUT key to ON. | | (10) | On the R3265/3271, press the following keys: CONT PK ON/ONE and the PEAK key. | | | Wait for a new sweep to finish, then press the following keys: the A key, | | | VIEW , the PEAK key, ON key and MKR. | | (11) | Third order intermodulation distortions appear symmetrically 100 kHz apart from the two carriers. Move ∠I MKR to each distorted position with the knob or key, read the level in dBc and record the greater reading. | | (12) | For the R3271, only measurement with 10.5 MHz center frequency is made. For the R3265, repeat the steps for measurement with 205 MHz center frequency and record i result. | | [Thi | rd Order Intermodulation, 3.6 GHz] | | (13) | Switch power divider #1 to #2. | | (14) | Press the INSTR PRESET key on each synthesized sweeper. Set each of the synthesized sweeper controls as follows: | | | Power Level - 10 dBm CW (synthesized sweeper #1) 3.6 GHz CW (synthesized sweeper #2) 3600.1 GHz RF Out OFF | #### 4.4 Performance Test Process (15) On the R3265/3271, press the PRESET key. Set the R3265/3271 controls as follows: | Center Freq | 3.6 GHz | |-------------|----------| | Ref Level | – 10 dBm | | Span | 1 MHz | | (RBW) | 3 kHz | | (ATT) | 10 dB | | (VBW) | 100 HZ | (16) Repeat steps (4) to (11) to measure the third order intermodulation distortions and record the greater reading. Table 4-15 Third Order Intermodulation Distortion # (R3265) | Sythsized | Sythsized<br>Sweeper #2<br>[CW] (GHz) | Third Order Intermo | odulation Distortion | |--------------------------|---------------------------------------|---------------------|----------------------| | Sweeper #1<br>[CW] (MHz) | | Actual (dBc) | Max (dBc) | | 10.5 | 10.6 | | -40 | | 205 | 205.1 | · | -50 | | 3600 | 3600.1 | | -55 | # (R3271) | Sythsized Sythsized | Third Order Intermo | odulation Distortion | | |--------------------------|---------------------|----------------------|-----------| | Sweeper #1<br>[CW] (MHz) | ' ' ' | Actual (dBc) | Max (dBc) | | 10.5 | 10.6 | | -50 | | 3600 | 3600.1 | | -55 | # 4.4.14 Image, Multiple and Out-of-Band Response #### SPECIFICATION Image, Multiple and Out-of-Band Response: R3265: -70 dBc (10 MHz to 8 GHz) -70 dBc (10 MHz to 18 GHz) -70 dBc (10 MHz to 23 GHz) -50 dBc (10 Mhz to 26.5 GHz) # RELATED ADJUSTMENT YTF adjustment #### DESCRIPTION The performance tests in the R3265 and R3271 differ in measurement frequency. Make measurement with each band. Figure 4-13 Image, Multiple and Out-of-Band Response Test Setup | • | EQ | UIPMENT | |---|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Pov<br>Pov<br>Pov<br>Ada | eeper HP8350 + HP83594A ver Meter HP436A ver Sensor HP8485A ver Splitter Model 1579 apter: Type N to SMA bles: HRM-554S | | | | SMA, 70 cm A01002 | | • | PRO | OCEDURE | | | [10 | 0 Hz to 3.6 GHz Band (R3265/3271)] | | | (1) | Connect the equipment as shown in Figure 4-13, but do not connect the power sensor. | | | (2) | Press the INSTR PRESET key on the sweeper and set the controls as follows: | | | | CW 2 GHz Power Level 0 dBm | | | (3) | On the R3265/3271, press the PRESET key and set the controls as follows: | | | | Center Freq 2 GHz Span 40 MHz RBW 100 kHz VBW 300 Hz | | | (4) | Zero and calibrate the power meter. Rotate the CAL FACTOR switch to the power sensor's 2 GHz calibration factor. | | | | Connect the power sensor to the power splitter. | | | (5) | Adjust the sweeper POWER LEVEL key for a 0 dBm ± 0.1 dB reading on the power meter. | | | (6) | On the R3265/3271, press PEAK , MKR , MKR ON , MKR OF , SPAN 5 MHz MENU SWEEP SINGLE , PEAK MARKER ON MKR FIXED MKR SPAN 4 0 MHz . | | 4.4 | Peri | orman | ce 7 | est l | Process | |-----|------|-------|------|-------|---------| | | | | | | | | | | • | |------|----------|---------------------------------------------------------------------------------------------------------| | (7) | | r each of the frequencies listed in Table 4-16 (R3271) for the 100 Hz to 3.6 GHz and, do the following: | | | 1 | Set the sweeper to the listed cw key frequency. | | | 2 | On the power meter, rotate the CAL FACTOR switch to the appropriate power sensor calibration factor. | | | 3 | Set the sweeper POWER LEVEL key for a 0 dBm reading on the power meter. | | | <b>4</b> | Press MENU SWEEP SINGLE on the R3265/3271. | | | <b>⑤</b> | On the R3265/3271, press PEAK and record the ⊿MKR amplitude in Table 4-16 | | | | (R3271) as the response amplitude. The response amplitude should be less than | | | | the specification listed in the table. | | (8) | On | the R3265/3271, press the MARKER OFF , MENU SWEEP CONT SWP | | | Mea | asurement frequency for the R3265 is different for the following bands. Therefore, | | | skip | steps (9) to (27) and restart from step (28). The following steps are for the R3271. | | [3.5 | to 7. | 5 GHz Band (R3271 Only)] | | (9) | Set | the R3271 center frequency to 5.5 GHz. Set the sweeper cw to 5.5 GHz. | | (10) | Rota | ate the CAL FACTOR switch to the power sensor's 5.5 GHz calibration factor on the | | | | er meter. | | | • | | | (11) | On t | the sweeper, set the power level to the power meter indicate 0dBm. | | | On : | the R3271, press PEAK MKR-) MKR-CF , SPAN 5 MHz , MARKER ON | | | NEXT | MENU PRESELE PEAK AUTO . Wait for the "peaking!!" message to | | | disa | ppear. | | | Pres | SS MENU SWEEP SINGLE SWP , PEAK MARKER ON MKR FIXED MKR SPAN 4 | | | 0 | MHz . | | | | | (12) Repeat steps (7) and (8) for the sweeper frequencies listed in Table 4-16 for the 3.5 GHz to 7.5 GHz band. | [7.4 | GHz to 15.4 GHz Band (R3271 oNLY)] | |-------|-------------------------------------------------------------------------------------------------------------| | (13) | Set the R3271 center frequency to 12 GHz. Set the sweeper wow to 12 GHz. | | (14) | Rotate the CAL FACTOR switch to the power sensor's 12 GHz calibration factor on the power meter. | | (15) | Repeat step (11) for the R3271. | | (16) | Repeat steps (7) and (8) for the sweeper frequencies listed in Table 4-16 for the 7.4 GHz to 15.4 GHz band. | | [15.2 | 2 GHz to 23.3 GHz Band (R3271 Only)] | | (17) | Set the R3271 CENTER FREQ to 21 GHz. Set the sweeper CW to 21 GHz. | | (18) | Rotate the CAL FACTOR switch to the power sensor's 21 GHz calibration factor on the power meter. | | (19) | Repeat step (11) for the R3271. | | (20) | Repeat steps (7) and (8) for the sweeper frequencies listed in Table 4-16 for the 15.2 to 23.3 GHz band. | | [23 t | to 26.5 GHz Band (R3271 Only)] | | (21) | Set the R3271 center frequency to 24.4 GHz. Set the sweeper wow to 24.4 GHz. | | (22) | Rotate the CAL FACTOR switch to the power sensor's 24.4 GHz calibration factor on the power meter. | | (23) | Repeat step (11) for the R3271. | | (24) | Repeat steps (7) and (8) for the sweeper frequencies listed in Table 4-16 for the 23 to 26.5 GHz band. | | (25) | Record the maximum response amplitude from Table 4-16. (At frequency less than 18 GHz) | | | Maximum Response Amplitude (<18 GHz)dBc | | (26 | Record the maximum response amplitude from Table 4-16. | |------|--------------------------------------------------------------------------------------------------| | | (At frequency ranging from 18 to 23 GHz) | | | Maximum Response Amplitude(<23 GHz)dBo | | (27) | Record the maximum response amplitude from Table 4-16. (At frequency ranging from 23 to 26 GHz) | | | Maximum Response Amplitude(< 26.5GHz)dB | | The | following steps are for the R3265. | | [3.5 | to 8 GHz Band (R3265 Only)] | | (28) | Set the R3265 center frequency to 7 GHz. Set the sweeper wow to 7 GHz. | | (29) | Rotate the CAL FACTOR switch to the power sensor's 7 GHz calibration factor on the power meter. | | (30) | On the sweeper, set the power level to the power meter indicate 0dBm. | | | On the R3265, press PEAK MKR $\rightarrow$ MKR $\rightarrow$ CF , FREQ SPAN 5 MHz , | | | MARKER ON NEXT MENU PRESELE PEAK AUTO SEARCH PEAKING. Wait for the "peaking!!" | | | message to disappear. | | | Press MENU SWEEP SINGLE , PEAK MARKER ON MKR FIXED MKR FREQ SPAN | | | 4 0 MHz . | | (31) | Repeat steps (7) and (8) for the sweeper frequency listed in Table 4-17 for the 3.5 to | | | 8GHz band's 7GHz center frequency. | | (32) | Set the R3265 center frequency to 8GHz. Set the sweeper cw to 8GHz. | | | Rotate hte CAL FACTOR switch to the power sensor's 8GHz calibration factor on the power meter. | #### 4.4 Performance Test Process - (34) Repeat step (30) for the R3265. - (35) Repeat steps (7) and (8) for the sweeper frequencies listed in Table 4-17 for the 3.5 to 8 GHz band's 8 GHz center frequency. - (36) Record the maximum response amplitude from Table 4-17. Maximum Response Amplitude \_\_\_\_\_dBc Table 4-16 Image, Multiple and Out-of-Band Responses (R3271) | Band | R3271<br>Center Freq.<br>(GHz) | SG<br>CW<br>(MHz) | Response<br>Amplitude<br>(dBc) | Specification (dBc) | |---------------------------|--------------------------------|-------------------------------------------------|--------------------------------|--------------------------| | 100 Hz to 3.6 GHz Band | 2.0<br>2.0<br>2.0<br>2.0 | 1957.159<br>1157.159<br>10462.841<br>8231.4205 | | 70<br>70<br>70<br>70 | | 3.5 GHz to 7.5 GHz Band | 5.5<br>5.5<br>5.5<br>5.5 | 6342.841<br>11421.421<br>17342.841<br>23264.262 | | -70<br>-70<br>-70<br>-50 | | 7.4 GHz to 15.4 GHz Band | 12.0<br>12.0<br>12.0<br>12.0 | 12842.841<br>5789.29<br>18210.71<br>24421.421 | | -70<br>-70<br>-60<br>-50 | | 15.2 GHz to 23.3 GHz Band | 21.0<br>21.0<br>21.0 | 21842.841<br>6719.053<br>13859.527 | | 60<br>70<br>70 | | 23 GHz to 26.5 GHz Band | 24.4<br>24.4<br>24.4<br>24.4 | 25242.841<br>5783.935<br>11989.29<br>18194.645 | | 60<br>70<br>70<br>60 | Table 4-17 Image, Multiple and Out-of-Band Responses (R3265) | Band | R3265<br>Center Freq.<br>(GHz) | SG<br>CW<br>(MHz) | Response<br>Amplitude<br>(dBc) | Specification (dBc) | |------------------------|--------------------------------|------------------------------------------------|--------------------------------|----------------------| | 100 Hz to 3.6 GHz Band | 2.0<br>2.0<br>2.0<br>2.0 | 1957.159<br>1157.159<br>10462.841<br>8231.4205 | | 70<br>70<br>70<br>70 | | 3.5 GHz to 8 GHz Band | 7.0<br>8.0<br>8.0 | 7842.841<br>4632.131<br>3789.29 | | -70<br>-70<br>-70 | # 4.4.15 Frequency Response #### SPECIFICATION Frequency response relative to the calibrator (25 MHz): $<\pm5$ dB Band switching uncertainty: $<\pm0.5$ dB ### RELATED ADJUSTMENT YTF adjustment. Frequency response adjustment. #### DESCRIPTION The sweeper signal is fed through a power splitter to a power sensor and the R3265/3271. The sweeper's power level is adjusted at 25 MHz to place the displayed signal at the R3265/3271 center horizontal graticule line. The power meter is placed in RATIO mode. At each new sweeper frequency, the sweeper's power level is adjusted to the center horizontal graticule line. The power meter displays the inverse of the frequency response relative to the calibrator. Figure 4-14 Frequency Response Test Setup #### EQUIPMENT | Sweeper | HP8350 + HP83595A | |--------------------|-------------------| | Power Meter | HP436A | | Power Sensor | HP8485A | | Power splitter | | | Adapter: | | | Type N to SMA | HRM-554S | | SMA (m) to SMA (m) | 50-673-0000-31 | | Cables: | | | SMA, 70 cm | A01002 | ### PROCEDURE - (1) Zero and calibrate the power meter. - (2) Connect the equipment as shown in Figure 4-14. - (3) Press the INSTR PRESET key on the sweeper. Set the sweeper controls as follows: | CW | 25 MHz | |-------------|---------| | Freq Step | 100 MHz | | Power Level | – 4 dBm | 4.4 Performance Test Process | (4) | On the R3265/3271, press the PRESET key. | | | | | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | Center Freq 25 MHz CF Step 100 MHz Span 40 MHz Ref Level - 5 dBm dB/div 1 dB/div RBW 3 MHz VBW 1 KHz | | | | | | (5) | Press PEAK NEXT MENU (CONT PK) | | | | | | (6) | Adjust the sweeper wernier for a MKR frequency reading 100MHz ±2MHz. | | | | | | | Adjust the sweeper POWER LEVEL for a MKR amplitude reading of $-10~\mathrm{dBm}~\pm0.09~\mathrm{dB}.$ | | | | | | (7) | Press the dB [REF] switch on the power meter. | | | | | | [Fre | quency Response (R3765/3271: 100 Hz to 3.6 GHz Band)] | | | | | | (8) | Set the sweeper CW to 100 MHz. | | | | | | (9) | Set the R3265/3271 CENTER FREQ to 100 MHz. | | | | | | (10) | ) Adjust the sweeper POWER LEVEL for an R3265/3271 MKR amplitude reading of -10 dBm ± 0.09 dB. | | | | | | (11) | ) Record the reverse sign value of the power ratio displayed on the power meter in Table 4-18. | | | | | | (12) | On the sweeper, press the CW and ↑ keys. On the R3265/3271, press the CENTER FREQ and ↑ keys. At each new frequency, repeat steps (10) and (11), rotating the CAL FACTOR switch to the power sensor's calibration factor Whine the peak is out of CRT display, adjust the CW VERNIER of the sweeper for near the center. | | | | | 4-68 | [Fred | quency Response (R3265/3271: 3.5 to 7.5 GHz Band)] | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (13) | Set the R3265/3271 CENTER FREQ to 3.6 GHz. | | (14) | Set the sweeper w to 3.6 GHz. | | | On the R3265/3271, press MARKER ON NEXT MENU PRESELE PEAK AUTO PEAKING Wait for the "peaking!!" message to disappear. | | | Adjust the sweeper POWER LEVEL for an R3265/3271 MKR amplitude reading of -10 dBm ± 0.09 dB. | | | Record the reverse sign value of the power ratio displayed on the power meter in Table 4-19. | | | On the sweeper, press the CW and \(\frac{1}{2}\) keys. On the R3265/3271, press the CENTER FREQ and \(\frac{1}{2}\) keys. At each new frequency, repeat steps (15) through (17), rotating the CAL FACTOR switch to the power sensor's calibration factor. When the peak is out of CRT display, adjust the CW VERMER of sweeper for near the center. | | [Freq | uency Response (R3265: 7.5 to 8.0 GHz Band) (R3271: 7.5 to 15.4 GHz Band)] | | (19) | Set the R3265/3271 CENTER FREQ to 7.5 GHz and CF STEP AUTOMINE to 200 MHz. | | (20) | Set the sweeper to 7.5 GHz and cw step size to 200 MHz. | | | | | ` ' | On the R3265/3271, press MARKER ON NEXT MENU PRESELE PEAK AUTO PEAKING. Wait for the "peaking!!" message to disappear. | | | Adjust the sweeper POWER LEVEL for an R3265/3271 MKR amplitude reading of $-10$ dBm $\pm 0.09$ dB. | | (23) | Recording the reverse sign value of the power ratio displayed on the power meter in | Table 4-20. | (24) | On the sweeper, press the CW and \(\frac{1}{2}\) keys. On the R3265/3271, press the CENTER FREQ and \(\frac{1}{2}\) keys. At each new frequency, repeat steps (21) through (23), rotating the CAL FACTOR switch | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | to the power sensor's calibration factor. | | [Fred | quency Response (R3271: 15.4 to 23.3 GHz Band)] | | (25) | Set the R3271 CENTER FREQ to 15.4 GHz. | | (26) | Set the sweeper www to 15.4 GHz. | | (27) | On the R3271, press MARKER ON NEXT MENU PRESELE PEAK SEARCH, AUTO PEAKING Wait for the "peaking!!" message to disappear. | | (28) | Adjust the sweeper POWER LEVEL for an R3271 MKR amplitude reading of $-10~\mathrm{dBm}$ $\pm0.09~\mathrm{dB}$ . | | (29) | Record the negative value of the power ratio displayed on the power meter in Table 4-21. | | (30) | On the sweeper, press the CW and \( \bar{\chi}\) keys. On the R3271, press the CENTER FREQ and \( \bar{\chi}\) keys. At each new frequency, repeat steps (27) through (29), rotating the CAL FACTOR switch to the power sensor's calibration factor. | | [Free | quency Response (R3271:233 to 26.5 GHz Band)] | | (31) | Set the R3271 CENTER FREQ to 23.4 GHz. | | (32) | Set the sweeper cw to 23.4 GHz. | | (33) | On the R3271, press MARKER ON NEXT MENU PRESELE PEAK AUTO PEAKING. Wait for the "peaking!!" message to disappear. | | (34) | Adjust the sweeper POWER LEVEL for an R3271 MKR amplitude reading of -10 dBm ± 0.09 dB. | | (34) | Adjust the sweeper POWER LEVEL for an R3271 MKR amplitude reading of $-10~\mathrm{dBm}$ $\pm0.09~\mathrm{dB}.$ | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (35) | Record the reverse sign value of the power ratio displayed on the power meter in Table 4-22. | | (36) | On the sweeper, press the _cw_ and _ ↑ keys. On the R3271, press the _center freq and _ ↑ keys. At each new frequency, repeat steps (33) through (35), rotating the CAL FACTOR switch to the power sensor's calibration factor. When the peak is out of CRT display, adjust the _cw_ VERNIER of the sweeper for near the center. | | [Tes | t Results] | | (37) | Frequency Response (R3265/3271:100 Hz to 3.6 GHz Band) | | | ① Enter the most positive number from Table 4-18, HP436A Reading :dB The absolute value of this number should be less than 5 dB. | | | © Enter the most negative number from Table 4-18, HP436A Reading:dB The absolute value of this number should be less than 5 dB. | | | ③ Subtract ② from ①:dB The result should be less than 3 dB. | | (38) | Frequency Response (R3265/3271:50 MHz to 2.6 GHz Band) | | | ① Enter most positive number from Table 4-18, HP436A Reading within the range of 100 MHz to 2.6 GHz frequency: | | | © Enter most negative number from Table 4-18, HP436A Reading within the range of 100 MHz to 2.6 GHz frequency: | | | ③ Subtract ② from ①:dB | | (39) | Frequency Response (R3265/3271:3.5 GHz to 7.5 GHz Band) | | |------|-------------------------------------------------------------------------------------------------------------------------------|----| | | ① Enter the most positive number from Table 4-19, HP436A Reading: The absolute value of this number should be less than 5 dB. | dE | | | © Enter the most negative number from Table 4-19, HP436A Reading: The absolute value of this number should be less than 5 dB. | dB | | | ③ Subtract ② from ①: The result should be less than 3 dB. | dB | | (40) | Frequency Response (R3265:7.5 to 8 GHz Band)(R3271:7.5 to 15.4 GHz Band) | | | | ① Enter the most positive number from Table 4-20, HP436A Reading: The absolute value of this number should be less than 5 dB. | dB | | | © Enter the most negative number from Table 4-20, HP436A Reading: The absolute value of this number should be less than 5 dB. | dB | | | ③ Subtract ② from ①: The result should be less than 7 dB (R3265:3 dB). | dB | | (41) | Frequency Response (R3271:15.4 to 23.3 GHz Band) | | | | ① Enter the most positive number from Table 4-21, HP436A Reading: The absolute value of this number should be less than 5 dB. | dB | | | © Enter the most negative number from Table 4-21, HP436A Reading: The absolute value of this number should be less than 5 dB. | dB | | | ③ Subtract ② from ①: The result should be less than 8 dB. | dB | | (42) | Frequency Response (R3271:23.3 to 26.5 GHz Band) | | | | ① Enter the most positive number from Table 4-22, HP436A Reading: The absolute value of this number should be less than 5 dB. | dB | | | © Enter the most negative number from Table 4-22, HP436A Reading: The absolute value of this number should be less than 5 dB. | dB | | | ③ Subtract ② from ①: The result should be less than 8 dB | dB | Table 4-18 Frequency Response (R3265/3271 : 100 Hz to 3.6 GHz Band) | Column 1 | Column 2 | Column 3 | |--------------|--------------|-------------| | Frequency | HP436A | CAL Factor | | (MHz) | Reading (dB) | Freq. (GHz) | | 100 | | 0.05 | | 200 | | 0.05 | | 300 | | 0.05 | | 400 | | 0.05 | | 500 | | 0.05 | | 600 | | 0.05 | | 700 | | 0.05 | | 800 | | 0.05 | | 900 | | 0.05 | | 1000 | | 0.05 | | 1100 | | 2.0 | | 1200 | | 2.0 | | 1300 | | 2.0 | | 1400 | | 2.0 | | 1500 | | 2.0 | | 1600 | | 2.0 | | 1700 | | 2.0 | | 1800 | | 2.0 | | 1900 | | 2.0 | | 2000 | | 2.0 | | 2100<br>2200 | | 2.0 | | 2300 | | 2.0 | | 2400 | | 2.0 | | 2500 | | 2.0 | | 2600 | | 3.0<br>3.0 | | 2700 | | 3.0 | | 2800 | | 3.0 | | 2900 | | 3.0 | | 3000 | | 3.0 | | 3100 | | 3.0 | | 3200 | | 3.0 | | 3300 | | 3.0 | | 3400 | | 3.0 | | 3500 | | 3.0 | Table 4-19 Frequency Response (R3265/3271 : 3.6 GHz to 7.5 GHz Band) | Column 1 | Column 2 | Column 3 | |--------------------|------------------------|---------------------------| | Frequency<br>(GHz) | HP436A<br>Reading (dB) | CAL Factor<br>Freq. (GHz) | | 3.6 | | 4.0 | | 3.7 | | 4.0 | | 3.8<br>3.9 | | 4.0 | | 4.0 | | 4.0<br>4.0 | | 4.1 | | 4.0 | | 4.2 | | 4.0 | | 4.3 | · | 4.0 | | 4.4 | | 4.0 | | 4.5 | | 5.0 | | 4.6 | | 5.0 | | 4.7 | | 5.0 | | 4.8<br>4.9 | | 5.0 | | 5.0 | | 5.0<br>5.0 | | 5.1 | | 5.0 | | 5.2 | | 5.0 | | 5.3 | | 5.0 | | 5.4 | | 5.0 | | 5.5 | | 6.0 | | 5.6 | | 6.0 | | 5.7 | | 6.0 | | 5.8<br>5.9 | | 6.0 | | 6.0 | | 6.0<br>6.0 | | 6.1 | | 6.0 | | 6.2 | | 6.0 | | 6.3 | | 6.0 | | 6.4 | | 6.0 | | 6.5 | | 7.0 | | 6.6 | | 7.0 | | 6.7<br>6.8 | | 7.0 | | 6.9 | | 7.0<br>7.0 | | 7.0 | | 7.0 | | 7.1 | | 7.0 | | 7.2 | | 7.0 | | 7.3 | | 7.0 | | 7.4 | | 7.0 | Table 4-20 Frequency Response (R3265 : 7.5 GHz to 8 GHz Band) (R3271 : 7.5 GHz to 15.4 GHz Band) | Column 2 | Column 3 | |------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HP436A<br>Reading (dB) | CAL Factor<br>Freq. (GHz) | | | 8.0<br>8.0<br>8.0 | | | 8.0<br>8.0<br>9.0<br>9.0<br>9.0<br>9.0<br>10.0<br>10.0<br>10.0<br>11.0<br>11.0<br>11.0<br>12.0<br>12.0<br>12.0<br>12.0<br>12.0<br>13.0<br>13.0<br>13.0<br>13.0<br>14.0<br>14.0<br>14.0<br>14.0<br>14.0<br>15.0<br>15.0<br>15.0<br>15.0<br>15.0<br>15.0<br>15.0<br>15.0<br>15.0<br>15.0<br>15.0<br>15.0 | | | HP436A | Table 4-21 Frequency Response (R3271: 15.4 GHz to 23.3 GHz Band) | <u> </u> | | | |--------------|--------------|--------------| | Column 1 | Column 2 | Column 3 | | Frequency | HP436A | CAL Factor | | (GHz) | Reading (dB) | Freq. (GHz) | | 15.4 | | 15.0 | | 15.6 | | 16.0 | | 15.8 | | 16.0 | | 16.0 | | 16.0 | | 16.2 | | 16.0 | | 16.4 | | 16.0 | | 16.6 | | 17.0 | | 16.8 | į | 17.0 | | 17.0 | | 17.0 | | 17.2 | | 17.0 | | 17.4 | | 17.0 | | 17.6 | | 18.0 | | 17.8 | • | 18.0 | | 18.0 | | 18.0 | | 18.2<br>18.4 | | 18.0 | | 18.6 | | 18.0 | | 18.8 | | 19.0 | | 19.0 | | 19.0<br>19.0 | | 19.2 | | 19.0 | | 19.4 | | 19.0 | | 19.6 | | 20.0 | | 19.8 | | 20.0 | | 20.0 | | 20.0 | | 20.2 | | 20.0 | | 20.4 | | 20.0 | | 20.6 | | 21.0 | | 20.8 | | 21.0 | | 21.0 | | 21.0 | | 21.2 | | 21.0 | | 21.4 | | 21.0 | | 21.6 | | 22.0 | | 21.8 | | 22.0 | | 22.0 | | 22.0 | | 22.2 | | 22.0 | | 22.4 | | 22.0 | | 22.6 | | 23.0 | | 22.8 | | 23.0 | | 23.0 | | 23.0 | | 23.2 | | 23.0 | Table 4-22 Frequency Response (R3271: 23.3 GHz to 26.5 GHz Band) | Column 1 | Column 2 | Column 3 | |----------------------------------------------------------------------------------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------| | Frequency<br>(GHz) | HP436A<br>Reading (dB) | CAL Factor<br>Freq. (GHz) | | 23.4<br>23.6<br>23.8<br>24.0<br>24.2<br>24.4<br>24.6<br>24.8<br>25.0<br>25.2<br>25.4<br>25.6<br>25.8<br>26.0<br>26.2 | | 23.0<br>24.0<br>24.0<br>24.0<br>24.0<br>25.0<br>25.0<br>25.0<br>25.0<br>25.0<br>26.0<br>26.0<br>26.0<br>26.0 | | 25.8<br>26.0 | | 26.0<br>26.0 | # 4.4.16 IF Gain Uncertainty #### SPECIFICATION #### IF Gain Uncertainty: - < ± 0.5 dB, reference levels 0 dBm to -50 dBm with 10 dB input attenuation - < ± 0.7 dB, reference levels 0 dBm to -80 dBm with 10 dB input attenuation # RELATED ADJUSTMENT IF amplitude adjustment. #### DESCRIPTION This test measures IF gain error in resolution band width 1 MHz, 3 kHz and 300 kHz. The input signal level is decreased as the spectrum analyzer's reference level is decreased (IF gain increased). Since the signal level is decreased in precise steps, any error between the reference level and the signal level is caused by the analyzer's IF gain. The frequency synthesizer is phase-looked to the analyzer's 10 MHz reference. Figure 4-15 IF Gain Uncertainty Test Setup #### EQUIPMENT | Frequency Synthesizer | HP3325B | |--------------------------|----------| | 1 dB Step Attenuator | HP8494H | | 10 dB Step Attenuator | HP8495H | | Attenuator/Switch Driver | HP11713A | | 4.4 | Per | forma | nce | Test | <b>Process</b> | s | |-----|-----|-------|-----|------|----------------|---| | | | | | | | | | • | Ρ | F | 1 | 0 | С | Ē | D | U | R | Ε | |---|---|---|---|---|---|---|---|---|---|---| | | | | | | | | | | | | | | Amolituda | E dDm | | |-----|----------------------------------------------------|--------|--| | | Freq | 11 MHz | | | (2) | Set the frequency synthesizer controls as follows: | | | | (1) | Connect the equipment as shown in Figure 4-15. | | | (3) On the R3265/3271, press the PRESET key and set the controls as follows: | Center Freq | 11 MHz | |-------------|--------| | Freq Span | 0 Hz | | dB/div | 1 dB | | VBW | 1 Hz | | RBW | 1 MHz | - (4) Set 1 dB and 10 dB step attenuator to 0 dB. Set the output level of the frequency synthesizer to the value 5 dB lower than the R3265/3271 reference level. - (5) After several sweeps in the R3265/3271, press the A VIEW and PEAK keys to read the data on the screen and record it as the reference value. Then, press the ON, - (6) Press the 1 dB step attenuator to lower the R3265/3271 reference level by 1 dB. - (7) After several sweeps in the R3265/3271, press the PEAK key to read the marker level on the screen and record it in Table 4-23. - (8) Repeat steps (6) and (7) until the 1 dB step attenuator is lowered to 10 dB. - (9) Press the 10 dB step attenuator to lower the R3265/3271 reference level by 10 dB. - (10) After several sweeps in the R3265/3271, press the PEAK key to read the data on the screen and record it in Table 4-23. - (11) Repeat steps (9) and (10) until the 10 dB attenuator is lowered to 60 dB. - (12) Repeat steps (2) to (11) above for the R3265/3271 resolution band width 3 kHz and 300 kHz. For resolution band width 3 kHz, repeat steps (11) until the 10 dB step attenuator is lowered to 70 dB and record the result in Table 4-24. For resolution band width 300 kHz, set dB/div to 0.5 dB/div in step (3) and record the result in Table 4-25. Table 4-23 IF Gain Error (RBW = 1 MHZ, 1 dB/div.) Reference value (dBm) | | | | ricicionee val | de (dBiii) | |-------------------------------------------|------------------------------------------------|-------------------------------------------------|---------------------------|---------------| | R3265/3271<br>Reference<br>Level<br>(dBm) | 1 dB Step<br>Attenuator<br>Attenuation<br>(dB) | 10 dB Step<br>Attenuator<br>Attenuation<br>(dB) | ⊿ Marker<br>Level<br>(dB) | Specification | | 0 | 0 | 0 ' | 0 (Ref.) | _ | | _1 | 1 | 0 | | ± 0.5 dB | | -2 | 2 | 0 | | ± 0.5 dB | | -3 | 3 | 0 | | ± 0.5 dB | | -4 | 4 | 0 | | ± 0.5 dB | | -5 | 5 | 0 | | ± 0.5 dB | | 6 | . 6 | 0 | | ± 0.5 dB | | <b>-</b> 7 | 7 | 0 | | ± 0.5 dB | | -8 | 8 | 0 | | ± 0.5 dB | | -9 | 9 | 0 | | ± 0.5 dB | | -10 | 10 | 0 | | ± 0.5 dB | | _20 | 10 | 10 | | ± 0.5 dB | | _30 | 10 | 20 | | ± 0.5 dB | | <b>-40</b> | 10 | 30 | , | ± 0.5 dB | | <b>–</b> 50 | 10 | 40 | | ± 0.5 dB | | 60 | 10 | 50 | | ± 0.7 dB | | <b>–</b> 70 | -10 | 60 | | ± 0.7 dB | Table 4-24 IF Gain Error (RBW = 3 kHZ, 1 dB/div.) | | | | | Reference val | ue (dBm) | |---|-------------------------------------------|------------------------------------------------|-------------------------------------------------|---------------------------|---------------| | | R3265/3271<br>Reference<br>Level<br>(dBm) | 1 dB Step<br>Attenuator<br>Attenuation<br>(dB) | 10 dB Step<br>Attenuator<br>Attenuation<br>(dB) | ⊿ Marker<br>Level<br>(dB) | Specification | | | 0 | 0 | 0 | 0 (Ref.) | _ | | | <b>—1</b> | 1 | 0 | | ± 0.5 dB | | | -2 | 2 | 0 | | ± 0.5 dB | | Ì | -3 | 3 | 0 | | ± 0.5 dB | | | -4 | 4 | 0 | | ± 0.5 dB | | | <b>-</b> 5 | 5 | 0 | | ± 0.5 dB | | | <del>-</del> 6 | 6 | 0 | | ± 0.5 dB | | | <b>-</b> 7 | 7 | 0 | | ± 0.5 dB | | | -8 | 8 | 0 | | ± 0.5 dB | | | <b>-</b> 9 | 9 | 0 | | ± 0.5 dB | | | <del>-</del> 10 | 10 | 0 | | ± 0.5 dB | | | -20 | 10 | 10 | | ± 0.5 dB | | | -30 | 10 | 20 | | ± 0.5 dB | | | -40 | 10 | 30 | | ± 0.5 dB | | | <del></del> 50 | 10 | 40 | · | ± 0.5 dB | | | <b>-60</b> | 10 | 50 ' | | ± 0.7 dB | | | <b>-</b> 70 | 10 | 60 | | ± 0.7 dB | | | <del>-</del> 80 | 10 | 70 | | ± 0.7 dB | Table 4-25 IF Gain Error (RBW = 300 kHZ, 0.5 dB/div.) Reference value (dBm) | | | | Reference van | <u>de (dbiii)</u> | |-------------------------------------------|------------------------------------------------|-------------------------------------------------|---------------------------|-------------------| | R3265/3271<br>Reference<br>Level<br>(dBm) | 1 dB Step<br>Attenuator<br>Attenuation<br>(dB) | 10 dB Step<br>Attenuator<br>Attenuation<br>(dB) | △ Marker<br>Level<br>(dB) | Specification | | 0 | 0 | 0 | 0 (Ref.) | _ | | _1 | . 1 | 0 ' | | ± 0.5 dB | | -2 | 2 | 0 | | ± 0.5 dB | | -3 | 3 | . 0 | | ± 0.5 dB | | -4 | 4 | 0 | | ± 0.5 dB | | <b>-</b> 5 | 5 | 0 | | ± 0.5 dB | | -6 | 6 | 0 | | ± 0.5 dB | | _7 | 7 | 0 | | ± 0.5 dB | | -8 | 8 | 0 | | ± 0.5 dB | | <b>-</b> 9 | 9 | 0 | | ± 0.5 dB | | <b>–</b> 10 | 10 | 0 | | ± 0.5 dB | | -20 | 10. | 10 | | ± 0.5 dB | | -30 | 10 | 20 | | ± 0.5 dB | | -40 | 10 | 30 | | ± 0.5 dB | | -50 | 10 | 40 | | ± 0.5 dB | | 60 | 10 | 50 | | ± 0.7 dB | | <b>-70</b> | 10 | 60 | | ± 0.7 dB | # 4.4.17 Scale Fidelity #### SPECIFICATION Log Scale Fidelity: ± 0.2 dB/1 dB, $\pm$ 1 dB/10 dB to a maximum of $\pm$ 1.5 dB over 0 to 90 dB range. Linear Scale Fidelity: < ±5% of reference level QP-mode Log Scale Fidelity: ±1.0 dB/30 dB, ±2dB/40 dB, ±1.0 dB/40 dB (25°C ±10°C) # RELATED ADJUSTMENT IF amplitude adjustment. #### DESCRIPTION This test measures display accuracy for 1 dB, 10 dB log scales, X1, X2 linear scales and 10 dB QP mode log scale. All scales are measured with 0 dBm reference signal. Figure 4-16 illustrates the measurement system of this test. The frequency synthesizer is phase-locked to the 10 MHz reference source of the spectrum analyzer. Figure 4-16 Scale Fidelity Test Setup #### EQUIPMENT | Frequency Synthesizer | HP3325B | |--------------------------|----------| | 1 dB Step Attenuator | HP8494H | | 10 dB Step Attenuator | HP8495H | | Attenuator/Switch Driver | HP11713A | 4.4 Performance Test Process | • | PR | ററ | FD | <b>JRE</b> | |---|----|----|----|------------| | | | | | | | (1) | Connect the equipment as shown in Figure 4-16. | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (2) | Set the frequency synthesizer controls as follows: | | | Freq | | (3) | On the R3265/3271, press the PRESET key and set the controls as follows: | | | Center Freq 11 MHz Freq Span 0 Hz Ref Level 0 dBm RBW 1 MHz VBW 1 Hz dB/div 1 dB/div | | (4) | Set the 1 dB and 10 dB step attenuators to 0 dB. | | (5) | On the R3265/3271, press the MARKER ON key. | | [1 d | B/div Log Scale] | | (6) | On the frequency synthesizer, adjust the amplitude until the R3265/3271 marker reads exactly 0.00 dBm. | | (7) | On the R3265/3271, press the A, [VIEW] MARKER ON and [MKR] keys. | | | Then press the B and WRITE . | | (8) | On the R3265/3271, press the MENU key, SWEEP, SINGLE SWP | | (9) | Lower the frequency synthesizer level by 1 dB. | | (10) | On the R3265/3271, press the MENU key, SWEEP, SINGLE and SINGLE SWP. | | (11) | Record the ⊿ marker level in the Actual Columm in Table 4-26. Calculate the incremental error according to the following equation and record the result in the Incremental Error column in Table 4-26. Incremental error = (Current ⊿ marker level) - (Previous ⊿ marker level) + 1 dB | | (12) | Repeat steps (9) to (11) until the frequency synthesizer level is set to the value 10 dB lower than the initially set level. | [10 dB/div Log Scale] - (13) On the R3265/3271, press the MENU SWEEP and CONT keys set REF LEVEL and dB/div to 10 dB/div. Set the resolution band width to 3 kHz. - (14) Set the frequency synthesizer level so that the R3265/3271 marker indicates just 0.00 dBm. - (15) On the R3265/3271, press the A, VIEW AMARKER ON and WRITE keys. Then press the B and WRITE . - (16) Lower the frequency synthesizer level by 10 dB. If the level cannot be lowered by 10 dB, use the 10 dB step attenuator to lower it by 10 dB. - (17) On the R3265/3271, press the MENU, SWEEP, SINGLE and SINGLE keys. - (18) Record the ∠marker level in the Actual column in Table 4-27. Calculate the incremental error from the following expression and record the result in the Incremental Error column in Table 4-27. Incremental error = (Current ∠ marker level) (Previous ∠ marker level) + 10 dB - (19) Repeat steps (16) to (18) until the frequency synthesizer level is set to the value 90 dB lower than the initially set level. Table 4-26 1 dB/div. Log Scale Fidelity (RBW = 1 MHz) | Input Signal | dB from | 2 | Incremental | | | |-------------------------|------------------------------|------------|--------------|-------------|------------| | Level<br>(dBm, nominal) | Reference<br>Level (nominal) | Min. (dBm) | Actual (dBm) | Max. (dBm) | Error (dB) | | 0 | 0 | 0 | 0 (Ref.) | 0 | 0 (Ref.) | | -1 | -1 | -1.2 | | -0.8 | | | -2 | -2 | -2.4 | | <b>-1.6</b> | | | -3 | -3 | -3.6 | | -2.4 | | | -4 | -4 | -4.8 | | -3.2 | | | -5 | -5 | -6.0 | | 4.0 | | | -6 | -6 | -7.0 | | -5.0 | | | -7 | <b>-7</b> | -8.0 | | -6.0 | | | -8 | -8 | -9.0 | | -7.0 | | | -9 | -9 | 10.0 | | -8.0 | | | -10 | -10 | -11.0 | | -9.0 | | Table 4-27 10 dB/div. Log Scale Fidelity (RBW = 3 kHz) | Input Signal | dB from | . 4 | Incremental | | | |-------------------------|------------------------------|--------------|--------------|------------------|------------| | Level<br>(dBm, nominal) | Reference<br>Level (nominal) | Min. (dBm) | Actual (dBm) | Max. (dBm) | Error (dB) | | 0 | 0 | 0 | 0 (Ref.) | 0 | 0 (Ref.) | | -10 | <b>-10</b> | -11 | | -9 | | | -20 | 20 | -21.5 | | <del></del> 18.5 | | | -30 | -30 | -31.5 | | -28.5 | | | -40 | <b>-40</b> | <b>-41.5</b> | | -38.5 | | | -50 | <b>-50</b> | -51.5 | | <b>-48.5</b> | | | -60 | <b>-60</b> | -61.5 | | -58.5 | | | -70 | <b>-70</b> | <b>-71.5</b> | - | -68.5 | | | -80 | <b>–</b> 80 | <b>-81.5</b> | | − <i>7</i> 8.5 | | | -90 | <b>-90</b> | -91.5 | | -88.5 | | 4.4 Performance Test Process | [Line | ear Scale] | | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | (20) | Set the frequency synthesizer as follows: | | | | Freq | 11 MHz<br>0 dBm | | | Set the 1 dB and 10 dB attenuator to 0 dB. | | | (21) | On the R3265/3271, press the PRESET key and set the co | ntrols as follows: | | | Center Freq Freq Span Ref Level RBW VBW ATT | 11 MHz<br>10 kHz<br>0 dBm<br>1 kHz<br>1 kHz<br>20 dB | | (22) | On the R3265/3271, press the REF LEVEL , LINEAR and X1 mode. Then, press the MARKER ON key. | x1 keys to select the linea | | (23) | Precisely set the frequency synthesizer level to the R3265/reading the marker level on the screen. | '3271 reference level while | | (24) | On the R3265/3271, press the MENU , SWEEP and SINGLE kmode. | eys to set the single sweep | | (25) | Read the level value displayed on the frequency synthesize reference value (Ref). Then, set the frequency synthesizer lower than the reference value. | | | (26) | On the R3265/3271, perform single sweep twice, read the m Table 4-28. | arker level and record it in | | (27) | Set the frequency synthesizer level as shown in the Input Signature 4-28 sequentially and repeat step (26) for each. | gnal Level column in Table | Table 4-28 Linear Scale Fidelity (X1) | Input Signal Level | | Div. from | Marker Level | | | | |--------------------|---------------|--------------------|--------------|--------------|-----------|--| | (dB, nominal) | (mV, nominal) | Reference<br>Level | Min. (mV) | Actual (mV) | Max. (mV) | | | 0 (Ref.) | 223.6 | 0 | 223.6 | 223.6 (Ref.) | 223.6 | | | -0.92 | 201.24 | 1 | 190.06 | | 212.42 | | | -1.94 | 178.88 | 2 | 167.7 | · | 190.06 | | | -3.10 | 156.52 | 3 | 145.34 | | 167.7 | | | -4.44 | 134.16 | 4 | 122.98 | | 145.34 | | | -6.02 | 111.8 | 5 . | 100.62 | | 122.98 | | | -7.96 | 89.44 | 6 | 78.26 | | 100.62 | | | - 10.46 | 67.08 | 7 | 55.9 | | 78.26 | | | - 13.98 | 44.72 | 8 | 33.54 | | 55.9 | | | -20 | 22.36 | 9 | 11.18 | | 33.54 | | Table 4-29 QP-mode Log Scale Fidelity | Input Signal | dB from | ∠ Marker Level | | | | | |-------------------------|-------------------------------|----------------|--------------|---------------|--|--| | Level<br>(dBm, nominal) | Reference Level (dB, nominal) | Min. (dBm) | Actual (dBm) | Max. (dBm) | | | | 0 (Ref.) | 0 | 0 | 0 (Ref.) | 0 | | | | -10 | - 10 | <b>–11</b> | | -9 | | | | -20 | -20 | -21 | | <b>– 1</b> 9 | | | | -30 | -30 | -31 | | -29 | | | | -40 | -40 | -41* | | <b>–</b> 39** | | | <sup>\*: -42</sup> dBm when the ambient temperature is out of range 25°C ±10°C. <sup>\*\*:</sup> -38 dBm whe the ambient temperature is out of range $25^{\circ}$ C $\pm 10^{\circ}$ C. 4.4 Performance Test Process | [QP- | mode Log Scale] | |------|------------------------------------------------------------------------------------------------------------------------------------------------| | (28) | Set the frequency synthesizer as follows: | | | Freq | | | Set the 1dB and 10dB attenuator to 0dB. | | (29) | On the R3265/3271, press the PRESET key and set the controls as follows: | | | Center Freq | | (30) | On the R3265/3271, press the SHIFT , [QP] keys to set the QP mode. | | | Then, press the MARKER ON key. | | (31) | Precisely set the frequency synthesizer level to the R3265/3271 reference level. | | (32) | On the R3265/3271, press the A, VIEW MARKER ON and MKR keys. | | | Then, press the B key and WRITE . | | (33) | Lower the frequency synthesizer level by 10 dB. After (2) to (3) seconds, read the △ marker level on the screen and record it in Table 4-29. | | | Repeat step (33) until the frequency synthesizer level is set to the value 40 dB lower than the level set in step (31). | # 4.4.18 Input Attenuator Accuracy #### SPECIFICATION Input attenuator accuracy (referenced to 10 dB input attenuation, for 20 to 70 dB settings): R3265: 100 Hz to 8 GHz: $< \pm 1.1$ dB/10 dB step to a maximum of $\pm 2.0$ dB R3271: - 100 Hz to 12.4 GHz: < ±1.1 dB/10 dB step to a maximum of ±2.0 dB 12.4 GHz to 18 GHz: < ±1.3 dB/10 dB step to a maximum of ±2.5 dB 18 GHz to 26.5 GHz: < ±1.8 dB/10 dB step to a maximum of ±3.5 dB #### RELATED ADJUSTMENT There is no related adjustment procedure for this performance test. #### DESCRIPTION This test measures the input attenuator's switching accuracy over the full 70 dB. The number of frequency measured points is one point at 4 GHz for the R3265, and three points at 4 GHz, 15 GHz and 18 GHz for the R3271. The synthesized sweeper is phase-locked to the spectrum analyzer's 10 MHz reference. The input attenuator switching accuracy is referenced to the 10 dB attenuator setting. Step-to-step accuracy is calculated from switching accuracy data. Figure 4-17 Input Attenuator Switching Accuracy Test Setup #### EQUIPMENT Synthesized Sweeper: Frequency Range: 10 MHz to 18 GHz (Critical Specifications for Equipment Substitution) TR4515 (Recommended model) 4.4 Performance Test Process | • | P | R | 0 | CE | DI | ال | Ri | = | |---|---|---|---|----|----|----|----|---| | | | | | | | | | | (1) IF gain uncertainty is measured when the resolution bandwidth is set to 3kHz and the result is filled in on the IF Gain uncertainty of Table 4-30. For the test method, refer to "4.4.16 IF Gain Uncertainty". | | CAUTION — | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | IF gain ur | gain uncertainty when the resolution bandwidth is set to 3kHz before doing this test. accertainty is included in the measurement result because of IF gain's changing and in this test. | | | | | (2) | Connect the equipment as shown in Figure 4-17. | | (3) | Set the synthesized generator controls as follows: | | | Freq 4 GHz | | | Amplitude | | (4) | On the R3265/3271, press the PRESET key and set the controls as follows: | | | Center Freq 4 GHz Freq Span 10 kHz Ref Level 0 dBm dB/div 1 dB/div RBW 3 kHz VBW 10 Hz SWP 1 sec | | (5) | On the synthesized generator, adjust the POWER LEVEL to place the peak of the signal five divisions below the R3265/3271 reference level. | | (6) | On the R3265/3271, press the MENU key, SWEEP , SINGLE and SINGLE SWP . | | | Press the PEAK key, read the MKR level and record it in Table 4-30 as the reference value. | | (7) | On the R3265/3271, press the CPL , ATT and the keys. | 4.4 Performance Test Process (8) On the R3265/3271, press the MENU key, SWEEP I SINGLE and SINGLE SWP Press the PEAK key, read the MKR level. The marker level measured here is subtracted from the reference value measure in the (6). IF gain uncertainty measured in the (1) is subtracted from the value. Records it in Table 4-30 as Actual MKR Reading. Actual MKR Reading = Reference value measured in the (6) . Marker level measured in the the (9) IF gain uncertainty measured in the (1) - (9) Repeat steps (7) and (8) for the remaining R3265/3271 ATT setting listed in Table 4-30. - (10) Calculate the step-to-step accuracy as described in the following steps and record the results in Table 4-30. Step-to-step accuracy should be within the limits shown in Table 4-30. [Step-to-Step Accuracy Calculation] - (11) For the 20 dB ATT setting, switching accuracy becomes step-to-step accuracy. - (12) For the 30, 40, 50, 60 and 70 dB ATT settings, subtract the 10dB down ATT switching accuracy from the current ATT switching accuracy. - (13) Center Frequency is changed to 15GHz and 18GHz and the operations in (2) to (12) are executed for R3271. Fill in the value measured in the (1) when Center Frequency is 4GHz on the IF Gain Uncertainty Table 4-30. Table 4-30 Input Attenuator Accuracy | | _ | | | |----|------|----|----| | ГΓ | ₹32 | 20 | ~7 | | 17 | 3.3/ | m | ור | | | | | | Center Frequency: 4 GHz, Reference value\_\_\_\_dBm | R3265<br>Attenuator | IF Gain | IF Gain<br>Uncertainty | S | witching Accu | uracy | Step-to-Ste | p Accuracy | |----------------------------------------|---------------------------------|------------------------|----------------------------------------|---------------|----------------------------------------------|-------------|--------------------------------------------------| | (dB) | (dB) | (dB) | Min. (dB) | Actual (dB) | Max. (dB) | Actual (dB) | Spec. (dB) | | 10<br>20<br>30<br>40<br>50<br>60<br>70 | 0<br>10<br>20<br>30<br>40<br>50 | 0 | 0 (Ref.)<br>-2<br>-2<br>-2<br>-2<br>-2 | 0 (Ref.) | 0 (Ref.)<br>+2<br>+2<br>+2<br>+2<br>+2<br>+2 | 0 (Ref.) | 0 (Ref.)<br>±1.1<br>±1.1<br>±1.1<br>±1.1<br>±1.1 | [R3271] Center Frequency: 4 GHz, Reference value\_\_\_\_dBm | R3271<br>Attenuator | IF Gain | IF Gain<br>Uncertainty | Switching Accuracy | | Step-to-Step Accuracy | | | |----------------------------------------|---------------------------------|------------------------|----------------------------------------|-------------|----------------------------------------------|-------------|--------------------------------------------------| | (dB) | (dB) | (dB) (dB) | Min. (dB) | Actual (dB) | Max. (dB) | Actual (dB) | Spec. (dB) | | 10<br>20<br>30<br>40<br>50<br>60<br>70 | 0<br>10<br>20<br>30<br>40<br>50 | 0 | 0 (Ref.)<br>-2<br>-2<br>-2<br>-2<br>-2 | 0 (Ref.) | 0 (Ref.)<br>+2<br>+2<br>+2<br>+2<br>+2<br>+2 | 0 (Ref.) | 0 (Ref.)<br>±1.1<br>±1.1<br>±1.1<br>±1.1<br>±1.1 | [R3271] Center Frequency: 15 GHz, Reference value\_\_\_\_dBm | R3271<br>Attenuator | IF Gain | IF Gain<br>Uncertainty | Switching Accuracy | | | Step-to-Step Accuracy | | | |---------------------|-----------|------------------------|--------------------|-------------|-----------|-----------------------|------------|--| | (dB) | (dB) (dB) | , | Min. (dB) | Actual (dB) | Max. (dB) | Actual (dB) | Spec. (dB) | | | 10 | 0 | 0 | 0 (Ref.) | 0 (Ref.) | 0 (Ref.) | 0 (Ref.) | 0 (Ref.) | | | 20 | 10 | | -2.5 | , | + 2.5 | , , | ± 1.3 | | | 30 | 20 | | -2.5 | | + 2.5 | | ± 1.3 | | | 40 | 30 | | -2.5 | | + 2.5 | | ± 1.3 | | | 50 | 40 | | -2.5 | | + 2.5 | | ± 1.3 | | | 60 | 50 | | -2.5 | | + 2.5 | | ± 1.3 | | | 70 | 60 | | -2.5 | | + 2.5 | | ± 1.3 | | [R3271] Center Frequency: 15 GHz, Reference value\_\_\_\_dBm | R3271<br>Attenuator | IF Gain | IF Gain<br>Uncertainty | Switching Accuracy | | | 3 | p Accuracy | |---------------------|---------|------------------------|--------------------|-------------|-----------|-------------|------------| | (dB) | (dB) | (dB) | Min. (dB) | Actual (dB) | Max. (dB) | Actual (dB) | Spec. (dB) | | 10 | 0 | 0 | 0 (Ref.) | 0 (Ref.) | 0 (Ref.) | 0 (Ref.) | 0 (Ref.) | | 20 | 10 | | -3.5 | , , | +3.5 | | ± 1.8 | | 30 | 20 | | -3.5 | | + 3.5 | | ± 1.8 | | 40 | 30 | | -3.5 | · | + 3.5 | | ± 1.8 | | 50 | 40 | | -3.5 | | + 3.5 | | ± 1.8 | | 60 | 50 | | -3.5 | | + 3.5 | | ± 1.8 | | 70 | 60 | | -3.5 | | + 3.5 | | ± 1.8 | # 4.4.19 Sweep Time Accuracy #### SPECIFICATION For Span = 0 HzSweep Time $\leq \pm 3\%$ #### RELATED ADJUSTMENT There is no related adjustment procedure for this performance test. #### DESCRIPTION A low frequency signal (Square Wave) is displayed on the R3265/3271 Spectrum Analyzer in ZERO Span mode, and measure the frequency of the displayed signal. Figure 4-18 Sweep Time Accuracy Test Setup #### EQUIPMENT | Synthesized Function Generator | HP3325A | |--------------------------------|---------------| | Adapters: Type N(m)to-BNC(f) | JCF-AF00IEXO3 | | Cable: BNC, 150 cm | MI-09 | 4.4 Performance Test Process #### PROCEDURE | (1) | Connect the equipment as shown in Figure | 4-18 using the | he BNC cable | e from the I | HP3325A | |-----|------------------------------------------|----------------|--------------|--------------|---------| | | SIGNAL OUT. | | | | | | | Connected it to the R3265/3271 INPUT. | | | | | Span 0 MHz Sweep Time 50 µs dB/div 1 dB/div (3) On the HP3325A, set the controls as follows: Frequency 22 kHz Amplitude - 10 dBm Function Square - (4) On the R3265/3271, press MENU key, set TRIG and VIDEO, and adjust with the knob to trigger with VIDEO. And press the MENU key, SWEEP, SINGLE and SINGLE. Wait for the sweeper stops. - (5) On the R3265/3271, press the MARKER ON key. Set the marker at the second rising edge from left. Record the Marker time as the Measured Sweep Time in Table 4-31 for the 50 s Sweep Time setting. The Measured Sweep Time should be within the limits shown in Table 4-31. - (6) Repeat step (5) for the HP3325A frequencies and R3265/3271 sweep times as indicated in Table 4-31. Table 4-31 Sweep Time Accuracy | HP3325A | R3265/3271 | | Marker Readin | g | |-----------|-----------------------|---------|---------------|---------| | Frequency | Sweep Time<br>Setting | Min. | Actual | Max. | | 22 kHz | 50 μs | 44.1 µs | | 46.8 μs | | 11 kHz | 100 µs | 88.2 µs | | 93.6 µs | | 5.5 kHz | 200 µs | 177 µs | | 187 µs | | 2.2 kHz | 500 µs | 441 µs | | 468 µs | | 1.1 kHz | 1 ms | 882 µs | | 936 µs | | 550 Hz | 2 ms | 1.77 ms | | 1.87 ms | | 220 Hz | 5 ms | 4.41 ms | · | 4.68 ms | | 110 Hz | 1'0 ms | 8.82 ms | | 9.36 ms | | 55 Hz | 20 ms | 17.7 ms | | 18.7 ms | | 22 Hz | 50 ms | 44.1 ms | | 46.8 ms | | 11 Hz | 100 ms | 88.2 ms | | 93.6 ms | | 5.5 Hz | 200 ms | 177 ms | | 187 ms | | 2.2 Hz | 500 ms | 441 ms | | 468 ms | | 1.1 Hz | 1 s | 882 ms | | 936 ms | | 0.55 Hz | 2 s | 1.77 s | | 1.87 s | | 0.22 Hz | 5 s | 4.41 s | | 4.68 s | | 0.11 Hz | 10 s | 8.82 s | | 9.36 s | | 0.055 Hz | 20 s | 17.7 s | | 18.7 s | | 0.022 Hz | 50 s | 44.1 s | , , | 46.8 s | | 0.011 Hz | 100 s | 88.2 s | | 93.6 s | # 4.4.20 Calibration Amplitude Accuracy SPECIFICATION Amplitude: - 10 dBm ± 0.3 dB - RELATED ADJUSTMENT Calibration amplitude adjustment. - DESCRIPTION The amplitude accuracy of the CALOUT signal are checked for 10 dBm ± 0.3 dBm. Figure 4-19 Calibration Amplitude Accuracy Test Setup EQUIPMENT Power Meter HP436A Power Sensor HP8481A - PROCEDURE - (1) Connect the equipment as shown in Figure 4-19. - (2) Press the power sensor zero of the power meter and calibrate the power sensor. Enter the power sensor's 25 MHz calibration factor into the power meter. - (3) Connect the power sensor via an N(f) BNC(m) adapter directly to the CALOUT connector. Read the power meter display. The power level should be within the following limits (±0.3 dB): $-10.3 \text{ dBm} \leq -9.7 \text{ dBm}$ | 4.5 Checklist/Data Fo | orm | |-----------------------|-----| |-----------------------|-----| # 4.5 Checklist/Data Form | File No. | • | Description : SPECTRUM ANALYZER | |----------|-----------------|---------------------------------| | UUT MFR | : ADVANTEST CO. | ID No. : | | Model | :R3265/3271 | Date : | Table 4-32 Performance Test Record (1 of 12) | Para. | Took Door inting | | Results | | |-------|------------------------------|-----------------|---------|-----------------| | No. | Test Description | Min. | Actual | Max. | | 1 | Frequency Readout Accuracy | | | | | | and Frequency Counter Marker | | | | | | Accuracy | | | | | | 2.0 GHz CENTER FREQ | | | | | | 1 MHz SPAN | 1.99994829 GHz | | 2.00005171 GHz | | , | 10 MHz SPAN | 1.99968479 GHz | | 2.00031521 GHz | | | 20 MHz SPAN | 1.99935479 GHz | | 2.00064521 GHz | | | 50 MHz SPAN | 1.99845479 GHz | | 2.00154521 GHz | | | 100 MHz SPAN | 1.99684979 GHz | | 2.00315021 GHz | | | 2 GHz SPAN | 1.93954979 GHz | | 2.06045021 GHz | | | 5.0 GHz CENTER FREQ | | | | | | 1 MHz SPAN | 4.99994799 GHz | | 5.00005201 GHz | | | 10 MHz SPAN | 4.99968449 GHz | | 5.00031551 GHz | | | 20 MHz SPAN | 4.99935449 GHz | | 5.00064551 GHz | | | 50 MHz SPAN | 4.99845449 GHz | | 5.00154551 GHz | | | 100 MHz SPAN | 4.99684949 GHz | | 5.00315051 GHz | | | 2 GHz SPAN | 4.93954949 GHz | | 5.06045051 GHz | | ٠. | <r3271 only=""></r3271> | | | | | | 11.0 GHz CENTER FREQ | | | | | | 1 MHz SPAN | 10.99994739 GHz | | 11.00005261 GHz | | | 10 MHz SPAN | 10.99968389 GHz | | 11.00031611 GHz | | | 20 MHz SPAN | 10.99935389 GHz | | 11.00064611 GHz | | | 50 MHz SPAN | 10.99845389 GHz | | 11.00154611 GHz | | | 100 MHz SPAN | 10.99684889 GHz | | 11.00315111 GHz | | | 2 GHz SPAN | 10.93954889 GHz | | 11.06045111 GHz | | | 18.0 GHz CENTER FREQ | | | | | | 1 MHz SPAN | 17.99994669 GHz | | 18.00005331 GHz | | | 10 MHz SPAN | 17.99968319 GHz | | 18.00031681 GHz | | | 20 MHz SPAN | 17.99935319 GHz | | 18.00064681 GHz | | | 50 MHz SPAN | 17.99845319 GHz | | 18.00154681 GHz | | - | 100 MHz SPAN | 17.99684819 GHz | | 18.00315181 GHz | | | 2 GHz SPAN | 17.93954819 GHz | | 18.06045181 GHz | Table 4-32 Performance Test Record (2 of 12) | Para. | Test Description | | Results | | |-------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|---------|----------------------------------------------------------------------------| | No. | rest Description | Min. | Actual | Max. | | 1 | Frequency Readout Accuracy<br>and Frequency Counter Marker<br>Accuracy (cont'd) | | | | | | Frequency Counter Marker<br>Accuracy | | | | | | 2.0 GHz CENTER FREQ<br>5.0 GHz CENTER FREQ<br>11.0 GHz CENTER FREQ<br>18.0 GHz CENTER FREQ | 1.999999794 GHz<br>4.999999494 GHz<br>10.999998889 GHz<br>17.999998184 GHz | | 2.000000206 GHz<br>5.000000506 GHz<br>11.000001111 GHz<br>18.000001816 GHz | | 2 | Frequency Reference Output<br>Accuracy<br>10 MHz Reference Frequency | 24.9999975 MHz | | 25.0000025 MHz | | 3 | Residual FM<br>Residual FM | | | 3 Hz | | 4 | Frequency Drift<br>50.1 kHz SPAN<br>200 Hz SPAN | | | 2.5 kHz<br>60 Hz | | 5 | Noise Sidebands | | | | | , | 2.6 GHz Center Frequency<br>1 kHz Offset<br>10 kHz Offset<br>100 kHz Offset | | | – 100 dBc/Hz<br>– 110 dBc/Hz<br>– 114 dBc/Hz | | , | <ul><li>3.7 GHz Center Frequency</li><li>1 kHz Offset</li><li>10 kHz Offset</li><li>100 kHz Offset</li></ul> | | | – 95 dBc/Hz<br>– 108 dBc/Hz<br>– 110 dBc/Hz | Table 4-32 Performance Test Record (3 of 12) | Para. | Toot Description | | Results | | |-------|--------------------------|-----------|---------|------------| | No. | Test Description | Min. | Actual | Max. | | 6 | Frequency Span Accuracy | | | | | , , | 2 GHz Center Frequency | | | | | | 20 kHz SPAN | 15.2 kHz | | 16.8 kHz | | | 50 kHz SPAN | 38.0 kHz | | 42 kHz | | | 400 kHz SPAN | 304 kHz | | 336 kHz | | | 2 MHz SPAN | 1.52 MHz | | 1.68 MHz | | | 2.01 MHz SPAN | 1.552 MHz | | 1.648 MHz | | | 5 MHz SPAN | 3.88 MHz | | 4.12 MHz | | | 10 MHz SPAN | 7.76 MHz | | 8.24 MHz | | | 20 MHz SPAN | 15.52 MHz | | 16.48 MHz | | | 50 MHz SPAN | 38.8 MHz | | 41.2 MHz | | | 100 MHz SPAN | 77.6 MHz | | 82.4 MHz | | | 200 MHz SPAN | 155.2 MHz | | 164.8 MHz | | | 500 MHz SPAN | 388 MHz | | 412 MHz | | | 1 GHz SPAN | 776 MHz | | 824 MHz | | | 2 GHz SPAN | 1.552 GHz | | 1.648 GHz | | | 4.5 GHz Center Frequency | | | | | | 4 GHz SPAN | 3.104 GHz | | 3.296 GHz | | | 8 GHz SPAN | 6.208 GHz | | 6.592 GHz | | | <r3271 only=""></r3271> | | | | | | 10 GHz Center Frequency | | | | | | 10 MHz SPAN | 7.76 MHz | | 8.24 MHz | | | 100 MHz SPAN | 77.6 MHz | | 82.4 MHz | | | 1 GHz SPAN | 776 MHz | | 824 MHz | | | 2 GHz SPAN | 1.552 GHz | | 1.6484 GHz | | | 17 GHz Center Frequency | | | | | | 10 MHz SPAN | 7.76 MHz | | 8.24 MHz | | | 100 MHz SPAN | 77.6 MHz | | 82.4 MHz | | | 1 GHz SPAN | 776 MHz | | 824 MHz | | | 2 GHz SPAN | 1.552 GHz | | 1.648 GHz | | | 10 GHz Center Frequency | | | | | | 5 GHz SPAN | 3.88 GHz | | 4.12 GHz | | | 10 GHz SPAN | 7.76 GHz | | 8.24 GHz | | | 19 GHz SPAN | 15.52 GHz | | 16.48 GHz | Table 4-32 Performance Test Record (4 of 12) | Para. | Toot Description | | Results | | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------| | No. | Test Description | Min. | Actual | Max. | | 6 | Frequency Span Accuracy (cont'd) | | | · | | | LOG Span Accuracy | | | | | ı | 100 MHz Start Frequency<br>200 MHz TR4515 FREQ<br>500 MHz TR4515 FREQ<br>800 MHz TR4515 FREQ | 179 MHz<br>449 MHz<br>719 MHz | | 221 MHz<br>551 MHz<br>881 MHz | | | 10 MHz Start Frequency 20 MHz TR4515 FREQ 50 MHz TR4515 FREQ 80 MHz TR4515 FREQ 100 MHz TR4515 FREQ 200 MHz TR4515 FREQ 500 MHz TR4515 FREQ 800 MHz TR4515 FREQ | 17 MHz<br>44 MHz<br>71 MHz<br>89 MHz<br>179 MHz<br>449 MHz<br>719 MHz | | 23 MHz<br>56 MHz<br>89 MHz<br>111 MHz<br>221 MHz<br>551 MHz<br>881 MHz | | • • | 1 MHz Start Frequency 10 MHz TR4515 FREQ 20 MHz TR4515 FREQ 50 MHz TR4515 FREQ 80 MHz TR4515 FREQ 100 MHz TR4515 FREQ 200 MHz TR4515 FREQ 500 MHz TR4515 FREQ 800 MHz TR4515 FREQ | 8 MHz<br>17 MHz<br>44 MHz<br>71 MHz<br>89 MHz<br>179 MHz<br>449 MHz<br>719 MHz | | 12 MHz<br>23 MHz<br>56 MHz<br>89 MHz<br>111 MHz<br>221 MHz<br>551 MHz<br>881 MHz | | 7 | Resolution Bandwidth Accuracy and Selectivity | | | | | | Resolution Bandwidth Accuracy 3 MHz 1 MHz 300 kHz 100 kHz 30 kHz 10 kHz 3 kHz 1 kHz 3 kHz 1 kHz 300 Hz 100 Hz 100 Hz 30 Hz 100 Hz Digital IF 10 Hz Digital IF | 2.25 MHz<br>850 kHz<br>255 kHz<br>85 kHz<br>25.5 kHz<br>8.5 kHz<br>2.55 kHz<br>255 Hz<br>255 Hz<br>255 Hz<br>50 Hz<br>50 Hz<br>50 Hz | | 3.75 MHz 1.15 MHz 345 kHz 115 kHz 34.5 kHz 11.5 kHz 3.45 kHz 1150 Hz 345 Hz 115 Hz 37.5 Hz 45 Hz 15 Hz | Table 4-32 Performance Test Record (5 of 12) | Para. | Test Description | | Results | | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------| | No. | Test Description | Min. | Actual | Max. | | 7 | Resolution Bandwidth Accuracy and Selectivity (cont'd) Resolution Bandwidth Selectivity 3 MHz 1 MHz 300 kHz 100 kHz 30 kHz 10 kHz 10 kHz | | | 15<br>15<br>15<br>15<br>15<br>15 | | | 3 kHz<br>1 kHz<br>300 Hz<br>100 Hz<br>30 Hz<br>100 Hz Digital IF<br>30 Hz Digital IF<br>10 Hz Digital IF | | | 15<br>15<br>15<br>15<br>20<br>5 (nominal)<br>5 (nominal) | | 8 | Resolution Bandwidth Switching Uncertainty | | | | | | 3 MHz 1 MHz 300 kHz 100 kHz 30 kHz 10 kHz 3 kHz 1 kHz 3 kHz 1 kHz 300 Hz 100 Hz 30 Hz 100 Hz Digital IF 30 Hz Digital IF | -0.3 dB -1.5 dB -1.5 dB -1.5 dB | | +0.3 dB<br>+0.3 dB<br>+0.3 dB<br>+0.3 dB<br>+0.3 dB<br>+0.3 dB<br>+0.3 dB<br>+0.3 dB<br>+1.5 dB<br>+1.5 dB<br>+1.5 dB<br>+1.5 dB | Table 4-32 Performance Test Record (6 of 12) | | Table 4-32 Performance Test Record (6 of 12) | | | | | |-------|----------------------------------------------|---------|--------|---------------|--| | Para. | Test Description | Results | | | | | No. | rest bescription | Min. | Actual | Max. | | | 9 | Displayed Average Noise Level | | | | | | | | | | | | | | <r3265 only=""></r3265> | | | | | | İ | 1 kHz | , | | -95.23 dBm | | | | 10 kHz | | | −95.23 dBm | | | | 100 kHz | ÷ | | −96.23 dBm | | | | 1.1 MHz | | | -120.23 dBm | | | 1 | 10.1 MHz | | | - 125.21 dBm | | | ľ | 101 MHz | | | - 125.07 dBm | | | | 501 MHz | | | - 124.45 dBm | | | | 1001 MHz | | | - 123.68 dBm | | | | 1.5 GHz | | | - 122.90 dBm | | | | 2.0 GHz | | | - 122.13 dBm | | | | 2.5 GHz | | | -121.35 dBm | | | | 3.0 GHz | | | - 120.58 dBm | | | | 3.5 GHz | | | - 119.80 dBm | | | | 3.5 GHz to 8 GHz | , | | - 120.23 dBm | | | | 24 MHz (Low Noise) | | | - 145.00 dBm | | | | <r3271_only></r3271_only> | | | | | | | 1 kHz | | | -95.23 dBm | | | | 10 kHz | | | -95.23 dBm | | | | 100 kHz | | | -96.23 dBm | | | | 1.1 MHz | | | - 120.23 dBm | | | | 10.1 MHz | | | - 120.21 dBm | | | | 101 MHz | | | - 120.07 dBm | | | | 501 MHz | | | -119.45 dBm | | | | 1001 MHz | | | - 118.68 dBm | | | | 1.5 GHz | | | - 117.90 dBm | | | | 2.0 GHz | | | - 117.13 dBm | | | | 2.5 GHz | | | -116.35 dBm | | | , | 3.0 GHz | | | - 115.58 dBm | | | | 3.5 GHz | | | -114.80 dBm | | | | 3.5 GHz to 7.5 GHz | | | -115.23 dBm | | | | 7.5 GHz to 15.4 GHz | | | -108.23 dBm | | | | 15.2 GHz to 23.3 GHz | | | - 101.23 dBm | | | | 23 GHz to 26.5 GHz | | | - 95.23 dBm | | | | 23 GHZ 10 20.3 GHZ | | | - 35.23 ubiii | | Table 4-32 Performance Test Record (7 of 12) | Para. | Toot Description | | Results | | |-------|-----------------------------|----------|---------|-----------------------| | No. | Test Description | Min. | Actual | Max. | | 10 | Gain Compression | | | | | | <r3265 only=""></r3265> | | | | | į | 10.5 MHz | - 10 dBm | | | | | 200.5 MHz | −5 dBm | | · | | | 3600.5 MHz | −5 dBm | | | | | <r3271 only=""></r3271> | | | | | ļ | 10.5 MHz | _5 dBm | | | | | 200.5 MHz | _5 dBm | | ] | | | 3600.5 MHz | -5 dBm | | | | 11 | Residual Response | | | | | | 1 MHz to 3.6 GHz | | | - 100 dBm | | | 3.5 GHz to 7.5 GHz | | | -90 dBm | | 12 | Second Harmonic Distortion | | | | | '- | INPUT FREQ: 1.5 GHz | | | _70 dBc | | | INPUT FREQ: 1.9 GHz | | | -100 dBc | | | | | | | | 13 | Third Order Intermodulation | | | | | | Distortion | | | | | | 4 DOOGE ONLY V | | | ( Mixer Input Level ) | | İ | <r3265 only=""></r3265> | | · · | : -20dBm | | | 10.5 MHz | | | -40 dBc | | | 205 MHz | | | -50 dBc | | | 3600 MHz | | | -55 dBc | | | <r3271 only=""></r3271> | | | | | | 10.5 MHz | | | -50 dBc | | | 3600 MHz | | | -55 dBc | | 14 | Image, Multiple, and | | | | | | Out-of-Band Response | | | | | | Maximum Response Amplitude | | | | | ' | <r3265 only=""></r3265> | | | | | | 10 MHz to 8 GHz | | | -70 dBc | | | <r3271 only=""></r3271> | | | | | | 10 MHz to 18 GHz | | | _70 dBc | | | 10 MHz to 23 GHz | | | -60 dBc | | | 10 MHz to 26.5 GHz | | | 1 | | | 10 MHz to 26.5 GHz | | | _50 dBc | Table 4-32 Performance Test Record (8 of 12) | | Table 4-32 Perioritatice Test Record (8 of 12) | | | | | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Para. | Test Description | | Results | | | | No. | 1 oot Beschpuon | Min. | Actual | Max. | | | 15 | Frequency Response | | | | | | | <r3265 only=""> 100 MHz to 3.6 GHz 50 MHz to 2.6 GHz 3.5 GHz to 7.5 GHz 7.4 GHz to 8 GHz <r3271 only=""> 100 MHz to 3.6 GHz 50 MHz to 2.6 GHz 3.5 GHz to 7.5 GHz 7.4 GHz to 15.4 GHz 15.4 GHz to 23.3 GHz 23.0 GHz to 26.5 GHz</r3271></r3265> | - 1.5 dB<br>- 1.0 dB<br>- 1.5 dB<br>- 1.5 dB<br>- 1.5 dB<br>- 1.0 dB<br>- 1.5 dB<br>- 3.5 dB<br>- 4.0 dB<br>- 4.0 dB | | +1.5 dB<br>+1.0 dB<br>+1.5 dB<br>+1.5 dB<br>+1.5 dB<br>+1.0 dB<br>+1.5 dB<br>+3.5 dB<br>+4.0 dB<br>+4.0 dB | | | 16 | IF Gain Uncertainty | | · | | | | | RBW 1 MHz Attenuation 1 dB 2 dB 3 dB 4 dB 5 dB 6 dB 7 dB 8 dB 9 dB 10 dB 20 dB 30 dB 40 dB 50 dB 60 dB | - 0.5 dB<br>- 0.7 dB<br>- 0.7 dB | · | +0.5 dB<br>+0.5 dB<br>+0.7 dB<br>+0.7 dB | | Table 4-32 Performance Test Record (9 of 12) | Para. | Test Description | · | Results | | |-------|------------------------------|----------------------|---------|----------------------| | No. | rest Description | Min. | Actual | Max. | | 16 | IF Gain Uncertainty (cont'd) | | | | | | RBW 3 kHz Attenuation | | | | | | 1 dB | -0.5 dB | | +0.5 dB | | | 2 dB | -0.5 dB | | + 0.5 dB | | | 3 dB | -0.5 dB | | + 0.5 dB | | | 4 dB | -0.5 dB | · | +0.5 dB | | | 5 dB | − 0.5 dB | | +0.5 dB | | | 6 dB | -0.5 dB | | +0.5 dB | | İ | 7 dB | -0.5 dB | | +0.5 dB | | | 8 dB | -0.5 dB | | +0.5 dB | | | 9 dB | -0.5 dB | 1 | +0.5 dB | | • | 10 dB | −0.5 dB | | +0.5 dB | | | 20 dB | -0.5 dB | | +0.5 dB | | | 30 dB | −0.5 dB | | +0.5 dB | | | 40 dB | -0.5 dB | ļ | +0.5 dB | | | 50 dB | -0.7 dB | | +0.7 dB | | | 60 dB | -0.7 dB | | +0.7 dB | | | 70 dB | -0.7 dB | · | +0.7 dB | | | RBW 300 kHz Attenuation | | | | | | 1 dB | 0.5 dB | | +0.5 dB | | | 2 dB | -0.5 dB | | +0.5 dB | | | 3 dB | −0.5 dB | | +0.5 dB | | | 4 dB | −0.5 dB | | +0.5 dB | | | 5 dB | -0.5 dB | | +0.5 dB | | | 6 dB | -0.5 dB | | +0.5 dB | | | 7 dB | -0.5 dB | | +0.5 dB | | | 8 dB<br>9 dB | -0.5 dB | | + 0.5 dB | | · | 9 0B<br>10 dB | -0.5 dB | | + 0.5 dB | | | 20 dB | − 0.5 dB<br>− 0.5 dB | | +0.5 dB | | | 30 dB | -0.5 dB<br>-0.5 dB | | +0.5 dB | | | 40 dB | -0.5 dB<br>-0.5 dB | | + 0.5 dB<br>+ 0.5 dB | | , | 50 dB | =0.5 dB<br>=0.7 dB | | +0.5 dB<br>+0.7 dB | | | 60 dB | -0.7 dB<br>-0.7 dB | | +0.7 dB | | | 00 00 | _ 0.7 db | | T 0.7 UD | Table 4-32 Performance Test Record (10 of 12) | | | Populte | | | | |-------|------------------------------|----------------------|--------|---------------------|--| | Para. | Test Description | Results | | | | | No. | | Min. | Actual | Max. | | | 17 | Scale Fidelity | | | | | | | 4 15/11 0 5/11 | | | | | | | 1 dB/div Log Scale Fidelity | 0.0 40 | | | | | | −1 dB<br>−2 dB | -0.2 dB<br>-0.4 dB | | +0.2 dB<br>+0.4 dB | | | | -3 dB | -0.4 dB<br>-0.6 dB | | +0.4 dB<br>+0.6 dB | | | | -4 dB | -0.8 dB | | +0.8 dB | | | | -5 dB | -1.0 dB | 1 | +1.0 dB | | | | −6 dB | -1.0 dB | | +1.0 dB | | | | −7 dB | -1.0 dB | | +1.0 dB | | | | -8 dB | -1.0 dB | | +1.0 dB | | | | −9 dB | -1.0 dB | | +1.0 dB | | | | — 10 dB | -1.0 dB | | +1.0 dB | | | | 10 dB/div Log Scale Fidelity | | ŀ | | | | | -10 dB | -1.0 dB | | +1.0 dB | | | | -20 dB | -1.5 dB | | +1.5 dB | | | | −30 dB | 1.5 dB | | +1.5 dB | | | | -40 dB | −1.5 dB | | +1.5 dB | | | | -50 dB | -1.5 dB | | +1.5 dB | | | | -60 dB | −1.5 dB | | +1.5 dB | | | | -70 dB | -1.5 dB | | +1.5 dB | | | | -80 dB | 1.5 dB | | +1.5 dB | | | | -90 dB | −1.5 dB | | +1.5 dB | | | | Linear Scale Fidelity | | | | | | | div from Ref Level | | | | | | | 1 . | 190.06 mV | | 212.42 mV | | | | 2 | 167.7 mV | | 190.06 mV | | | | 3 | 145.34 mV | | 167.7 mV | | | | 4 | 122.98 mV | | 145.34 mV | | | | 5 | 100.62 mV | | 122.98 mV | | | | 6 | 78.26 mV | | 100.62 mV | | | | 7<br>8 | 55.9 mV<br>33.54 mV | | 78.26 mV | | | | 9 | 33.54 mV<br>11.18 mV | | 55.9 mV<br>33.54 mV | | | | | | | 30.0-T 111V | | | | QP-mode Log Scale Fidelity | | · | | | | | dB from Ref Level | | | | | | l | -10 dB | 11 dBm | · | −9 dBm | | | İ | -20 dB | −21 dBm | | −19 dBm | | | | -30 dB | -31 dBm | | -29 dBm | | | | -40 dB | −41 dBm | | -39 dBm | | Table 4-32 Performance Test Record (11 of 12) | Para. | <b>T</b> D | | Results | | |-------|------------------------------------------------------------------------|--------------------|---------|----------------------| | No. | Test Description | Min. | Actual | Max. | | 18 | Input Attenuator Accuracy<br>(4 GHz Center Freq)<br>Switching Accuracy | | | | | | 20 dB | -2 dB | | +2 dB | | | 30 dB | -2 dB | İ | +2 dB | | | 40 dB | -2 dB | | +2 dB | | | 50 dB | -2 dB | | +2 dB | | | 60 dB | -2 dB | | +2 dB | | , | 70 dB | -2 dB | | + 2 dB | | | Step-to-Step Accuracy | | | 1 | | | 20 dB | -1.1 dB | | +1.1 dB | | | 30 dB | -1.1 dB | | +1.1 dB | | | 40 dB<br>50 dB | −1.1 dB<br>−1.1 dB | · | +1.1 dB | | | 60 dB | -1.1 dB | | +1.1 dB<br>+1.1 dB | | | 70 dB | -1.1 dB | | +1.1 dB | | | | 22 | | 1 42 | | | <r3271 only=""></r3271> | | | | | | (15 GHz Center Freq) | | | | | | Switching Accuracy | , <b>_</b> | | · | | | 20 dB | -2.5 dB | | +2.5 dB | | | 30 dB | -2.5 dB | | +2.5 dB | | : | 40 dB<br>50 dB | -2.5 dB<br>-2.5 dB | | +2.5 dB | | : | 60 dB | -2.5 dB<br>-2.5 dB | | + 2.5 dB<br>+ 2.5 dB | | | 70 dB | -2.5 dB<br>-2.5 dB | | +2.5 dB<br>+2.5 dB | | | 70 05 | 2.0 00 | | . 2.5 0.5 | | | Step-to-Step Accuracy | | | | | | 20 dB | -1.3 dB | | +1.3 dB | | | 30 dB | -1.3 dB | | +1.3 dB | | | 40 dB | -1.3 dB | | +1.3 dB | | | 50 dB | -1.3 dB | | +1.3 dB | | | 60 dB<br>70 dB | −1.3 dB<br>−1.3 dB | | +1.3 dB<br>+1.3 dB | | | 70 00 | — 1.0 UB | | 1.0 UD | | | (18 GHz Center Freq) | | | , | | | Switching Accuracy | | | | | | 20 dB | -3.5 dB | | +3.5 dB | | | 30 dB | -3.5 dB | | +3.5 dB | | | 40 dB | -3.5 dB | | +3.5 dB | | | 50 dB | -3.5 dB | | +3.5 dB | | İ | 60 dB | -3.5 dB | | +3.5 dB | | | 70 dB | -3.5 dB | | +3.5 dB | Table 4-32 Performance Test Record (12 of 12) | Para. | Test Description | | Results | | |-------|------------------------------------|------------|---------|----------| | No. | rest Description | Min. | Actual | Max. | | 18 | Input Attenuator Accuracy (cont'd) | | | | | | <r3271 only=""></r3271> | | | | | | Step-to-Step Accuracy | | | | | | 20 dB | -1.8 dB | | +1.8 dB | | | 30 dB | -1.8 dB | | +1.8 dB | | | 40 dB | - 1.8 dB | | +1.8 dB | | | 50 dB | -1.8 dB | | +1.8 dB | | | 60 dB | - 1.8 dB | | +1.8 dB | | | 70 dB | -1.8 dB | | +1.8 dB | | 19 | Sweep Time Accuracy | | | | | | 50 μs | 44.1 μs | | 46.8 μs | | | 100 μs | 88.2 μs | | 93.6 μs | | | 200 μs | 177 μs | | 187 μs | | | 500 μs | 441 μs | | 468 μs | | | 1 ms | 882 μs | | 936 μs | | | 2 ms | 1.77 ms | | 1.87 ms | | | 5 ms | 4.41 ms | | 4.68 ms | | | 10 ms | 8.82 ms | | 9.36 ms | | | 20 ms | 17.7 ms | | 18.7 ms | | | 50 ms | 44.1 ms | | 46.8 ms | | | 100 ms | 88.2 ms | | 93.6 ms | | | 200 ms | 177 ms | | 187 ms | | | 500 ms | 441 ms | | 468 ms | | | 1 s | 882 ms | | 936 ms | | | 2 s | 1.77 s | | 1.87 s | | | 5 s | 4.41 s | | 4.68 s | | | 10 s | 8.82 s | | 9.36 s | | | 20 s | 17.7 s | | 18.7 s | | | 50 s | 44.1 s | | 46.3 s | | | 100 s | 88.2 s | | 93.6 s | | 20 | Calibration Amplitude Accuracy | | | | | | | - 10.3 dBm | | −9.7 dBm | # MEMO Ø # 5.1. Measurement Standards and Support Test Equipment Performance Requirements #### 5. **ADJUSTMENT** #### Measurement Standards and Support Test Equipment Performance 5.1 Requirements The Minimum Use Specifications (MUS) are the calculated minimum performance specifications criteria needed for the Measurement Standards (MS) and support M&TE to be used for comparison measurement required in the Adjustment Procedure (AP) process. The MUS is developed through uncertainty analysis and is calculated through assignment of a defined and documented uncertainty/accuracy ratio or margin between the specified tolerances of the UUT and the capability (uncertainty specifications) required of the measurement standards system. The MUS is required to assist a measurement specialist in the evaluation of existing or selected alternate measurement standards equipment. MS and SM&TE environmental range: Temperature: 18 to 28°C Relative humidity: 30 to 70% MS and SM&TE warmup/stabilization period requirements: 60 minutes Table 5-1 Measurement Standards (MS) Performance Requirements (1 of 2) | Equipment Generic Name<br>(Quantity) | Minimum Use Specifications (MUS) | Manufacturer/Model<br>/Option Applicable | |--------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------| | Frequency standard | Output frequency: 10 MHz Stability: 5×10-10/day Output impedance: Approx. 50 Ω Output voltage: 1 Vp-p or more | TR3110 | | Synthesized sweeper | Frequency range: 10 to 18 MHz Frequency accuracy (CW): 3×10-8/day Power level range: -15 to +15 dBm | TR4515 | | Frequency synthesizer | Frequency range: 1 to 20 MHz Stability: 5×10-6/year Power level range: -10 to +13 dBm | HP 3325 | # 5.1. Measurement Standards and Support Test Equipment Performance Requirements Table 5-1 Measurement Standards (MS) Performance Requirements (2 of 2) | Equipment Generic Name (Quantity) | Minimum Use Specifications (MUS) | Manufacturer<br>/Model/Option Applicable | |-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------| | Digital multimeter | DC voltage resolution:<br>5 digits or more | TR6851 | | Spectrum analyzer | Frequency range:<br>Up to 4.5 GHz | TR4173 | | Synthesized signal generator | Frequency range: 10 MHz to 4 GHz Residual SSB phase noise: 1 kHz offset < -115 dBc/Hz 10 kHz offset < -125 dBc/Hz 100 kHz offset < -130 dBc/Hz Power level range: -100 to +10 dBm | R4262 | | Power meter | Accuracy: ±0.02 dB<br>Decibel relative mode | HP436A | | Power sensor | Frequency range: 50 MHz to 26.5 GHz Power range: 1 µW to 100 mW Maximum SWR: 1.25 (26.5 GHz) | HP8485A | | Power sensor | Frequency range: 10 MHz to 18 GHz Power range: 1 µW to 100 mW | HP8481A | | Spectrum analyzer | Frequency range: Up to 100 MHz With built-in TG | R3361B | | Sweeper | Frequency range: 10 MHz to 26.5 GHz Power range: -5 to +10 dBm (at 3.0 GHz) | HP8350 and HP83595A | | Sweep adapter | | TR13211 | | Frequency comparator | Frequency: 10 MHz 1×10-9 frequency detectable | | | Impedance generator | | R14602 | 5 - 2 Oct 28/91 # 5.1. Measurement Standards and Support Test Equipment Performance Requirements Table 5-2 Support Measuring & Test Equipment (M&TE) Performance Requirements | Equipment Generic Name (Quantity) | Minimum Use Specifications (MUS) | Manufacturer<br>/Model/Option Applicable | |-----------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------| | Adapter | Type N (male) to BNC (female) | JUG -201A/U (Hirose) | | Adapter | Type N (male) to SMA (female) | HRM-554S | | Adapter | SMA (male) to SMA (male) | 50-673-0000-31 (Selectro) | | Adapter | Type N (female) to BNC (male) | NJ-BNCP (DDK) | | Adapter | SMA (female) to SMA (female) | HRM-501 (Hirose) | | 20 dB fixed attenuator | Connector:<br>SMA (male), SMA (female) | AT-120 (Hirose) | | Low-pass filter | Cutoff frequency: 2.2 GHz<br>Rejection at 3 GHz: >40 dB<br>Rejection at 3.8 GHz: >80 dB | DEE-001172-1 (Advantest) | | Double balanced mixer | Frequency range:<br>10 to 100 MHz | | | Cable | Frequency range: DC to 26.5 GHz Maximum SWR: <1.45 at 26.5 GHz Length: Approx. 70 cm Connector: SMA (male) at both ends | A01002 | | Cable | Length: 150 cm Connection: BNC (male) at both ends | MI-09 | | Cable | Length: 10 cm Connection: BNC (male) at both ends | MC-61 | | Cable | Frequency: 21.4 MHz<br>Length: 100 cm<br>Connector:<br>UM (male), BNC (male) | MC-36A | | Probe | Frequency: 21.4 MHz<br>10:1<br>Impedance: 10 MHz | P6133 (Tektronix) | 5.2 Preliminary Operations # 5.2 Preliminary Operations | | | _ | | | _ | |---|---|---|----|---|----| | W | Α | н | NI | N | (3 | Always make sure that the power cord of the spectrum analyzer is plugged into a three-hole grounded outlet or two-hole outlet with the grounded adapter. You can be fatally shocked if you fail to follow this rule. Do not touch live circuits when adjusting an instrument. - (1) Always confirm that the POWER switch is OFF before connecting the power cord to the AC line. - (2) Before performing any adjustment, allow the instrument to warm up for five minutes. # 5.3 Adjustment # 5.3.1 A/D Adjustment - ASSEMBLY ADJUSTMENT Log block (WBL-32xxLOG) - RELATED PORFORMANCE TEST There is no related porformance test. #### DESCRIPTION The A/D adjustment including offset and gain adjustment of the positive peak detector, negative peak detector, sample mode, FFT mode, and high-speed mode can be made by changing the DAC data and variable resistance. Also, the reference voltage and slope detector can be adjusted by changing the variable resistance. # [Reference Voltage Adjustment] Figure 5-1 Setup for Reference Voltage Adjustment #### EQUIPMENT | DVM | <br>TR6851 | |-------|------------| | Probe | <br>P6133 | #### • PROCEDURE (1) Turn off the POWER switch of the R3265/3271, unplug the power cord, and remove the system cover. Place the system in the side angle, remove the interface block screws, and open the interface block. Also, remove the top cover (MBS-72887) from the A/D section. Plug the power cord, and turn the POWER switch on. (2) Connect the DVM probe between TP1 (GND) and TP3 (REF), and adjust R157 to have +2.000 ±1 mV. [Adjusting the positive peak detector, negative peak detector, sample mode, FFT mode, and high-speed mode] Figure 5-2 Adjustment Setup #### • PROCEDURE (1) Turn off the POWER switch of the R3265/3271, unplug the power cord, and remove the system cover. Place the system in the side angle, remove the interface block screws, and open the interface block. Also, remove the top cover (MBS-72887) from the A/D section. Plug the power cord, turn the POWER switch on, and warm up the system 30 minutes or more. (2) Press the PRESET key of the R3265/3271, and press the MARKER ON key 5.3 Adjustment | (3) | Hold down the SHIFT key and press the 5 key on the R3265/3271. | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | | When the "Please input password!!" message appears, press 9, 4, 2, 8 and | | | 4 keys in this sequence. | | (4) | Hold down the SHIFT key and press the REF LEVEL key. | | (5) | Press the AD and AMP keys (to select the Sample mode). | | (6) | Press the BOTTOM key and adjust the data knob to have the marker value of -100.00 ± 0.03 dB. | | (7) | Press the $\begin{bmatrix}1 \\ TOP \end{bmatrix}$ key and adjust R84 to have the marker value of 0.00 $\pm$ 0.03 dB. | | (8) | Repeat Steps (6) and (7) until the $\begin{bmatrix} BOTTOM \\ \end{bmatrix}$ and $\begin{bmatrix} TOP \\ \end{bmatrix}$ values reach $-100 \pm 0.03$ dB | | | and 0.00 ±0.03 dB, respectively. | | (9) | Press the RETURN and Positive-Negative mode). | | (10) | Press the BOTTOM key, and adjust the data knob to have the marker value of | | | -100 ±0.03 dB. | | | Press the P-N1 key, and adjust R11 to have the marker value of 0.00 ± 0.03 dB. | | (12) | Repeat Steps (10) and (11) until the P-N1 and P-N1 values reach - 100 | | | ±0.03 dB and 0.00 ±0.03 dB, respectively. | | (13) | Press the BOTTOM key, and adjust the data knob to have the marker value of | | | $-100 \pm 0.03$ dB. | | (14) | Press the RETURN and P-P/D keys. (Positive peak detector) | | (15) | Press the P-P/D1 key, and adjust the data knob to have the marker value of | | | $-100 \pm 0.03 \text{ dB}.$ | | (16) | Press the P-P/D2 key, and adjust the data knob to have the marker value of | | | -100 ±0.03 dB. | | (17) | As the P-P/D1 and P-P/D2 data are displayed alternately, repeat Steps (15) and | | | (16) until the two lines become a single line. | # [Slope Detector Adjustment] Figure 5-3 Setup for Slope Detector Adjustment | • | | IIP | ME | NIT | |---|------|-----|-----|------| | • | -(.) | | VI- | IN I | | Function generator | <br>HP3325A | | |--------------------|-------------------------------|------| | Cable | <br>MI-09; BNC (male), 150 cm | lone | - (1) Turn off the POWER switch of the R3265/3271, unplug the power cord, and remove the system cover. Place the system in the side angle, remove the interface block screws, and open the interface block. - Plug the power cord, turn the POWER switch on, and warm up the system 30 minutes or more. - (2) Connect the BNC cable between the EXT TRIG terminal and SYNC OUT terminal of the HP3325A on the R3265/3271 rear panel. - (3) Connect the signal cable between J5 of the AD block and SIGNAL terminal of HP3325A. FREQ SPAN ..... ZERO SPAN TRIG ..... EXT (5) Hold down the SHIFT key and press the key of the R3265/3271 to select the Debug mode. Then, press the following keys in this sequence. 3 1 5 0 0 0 ENTER 1 2 ENTER Press the RETURN key to exit the Debug mode. 5.3 Adjustment | (6) | Set the HP3325A as follows: | | |-----|-----------------------------|--------------| | | FREQ | 50 Hz (SINE) | | | AMPTD | 900 mV | | | DC OFFSET | 500 mV | | | | | (7) Adjust R111 so that the smooth waveforms are displayed on the screen. #### 5.3.2 Log Amp Adjustment - ASSEMBLY ADJUSTMENT Log block (WBL-32xxLOG) - RELATED PERFORMANCE TEST Scale fidelity #### • DESCRIPTION The Log Amp can be adjusted for 21.4 MHz BPF by changing the coil and variable resistor values. The LOG/LIN GAIN, OFFSET, MAG AMP, STEP AMP, and QP DET values can be adjusted by changing the DAC data. #### [21.4 MHz BPF Adjustment] Figire 5-4 21.4 MHz B.P.F. Adjustment Setup #### EQUIPMENT #### PROCEDURE - (1) Turn off the POWER switch of the R3265/3271, unplug the power cord, and remove the system cover. Place the system in the side angle, remove the interface block screws, and open the interface block. - Plug the power cord, turn the POWER switch on, and warm up the system 30 minutes or more. - (2) Connect the signal cable between J8 of the LOG block and the TG OUT terminal of R3361. Also, connect the cable between J9 of the LOG block and the INPUT terminal of R3361. | (3) | Press the PRESET key of the R3265/3271, and set the | controls as follows: | |------|-------------------------------------------------------|-----------------------------------| | | CENTER FREQ | 0 MHz | | | FREQ SPAN | 10 MHz | | | VBW | 1 kHz | | (4) | Press the PRESET and TG keys of R3361B, and set | the controls as follows: | | | CENTER FREQ | 21.42 MHz | | | FREQ SPAN | 5 MHz | | | TG LEVEL | 10 dBm | | | dB/DIV | 1 dB/DIV | | | BK SP | | | (5) | Hold down the SHIFT key and press the key | of the R3265/3271 to select | | | the Debug mode. Then, press the following keys in the | his sequence. | | | 4 1 0 2 7 0 ENTER 0 7 ENTER | | | (6) | Adjust L14 so that the peak of waveforms comes at | t the center of the screen on the | | | R3361B. | | | | | | | (7) | Press the following keys in this sequence on the R32 | 65/3271: | | | 4 1 0 2 7 0 ENTER 2 7 ENTER | | | (8) | Press the B WRITE , and VIEW keys on the R33 | 61 to store the waveforms. | | (9) | Press the following keys in this sequence on the R32 | 65/3271: | | | 4 1 0 2 7 0 ENTER 0 7 ENTER | | | (10) | Adjust R239 so that the peak of the waveforms on th | e R3361B reaches the same level | | | as that stored in B . | | | (11) | Panest Stone (7) to (10) so that they have the same | level | 5.3 Adjustment ### [MAG AMP Adjustment] | • | PROCEDURE | |---|-----------| |---|-----------| | (1) | Turn on the POWER switch of the R3265/3271 and warm up it 30 minutes or more. | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (2) | Press the PRESET key of the R3265/3271 and set the controls as follows: CENTER FREQ 0 MHz FREQ SPAN 10 kHz VBW 1 kHz MARKER 0N | | (3) | Hold down the SHIFT key and press the 5 key on the R3265/3271. When the "Please input password!!" message appears, press the 9, 4, 2, 8 and 4 keys in this sequence. | | (4) | Hold down the SHIFT key and press the PEF LEVEL key. | | (5) | Press the LOG and MAG keys. | | (6) | Press the MAG 10/5 dB.A key, and adjust the data knob to have the marker value of -100.00 dBm ±0.2 dB. | | (7) | Press the MAG to MAG key, and adjust the data knob to have the marker value of 0.00 dBm ± 0.2 dB. | | (8) | Press the LIN key and enter the same value as the MAG 5dB.A data. | | (9) | Press the LiN key and enter the same value as the MAG 5dB.A data. | | (10) | Press the $\begin{bmatrix} NEXT \\ MENU \end{bmatrix}$ and $\begin{bmatrix} MAG \\ 2 \text{ db.A} \end{bmatrix}$ key, and adjust the data knob to have the marker value of $-100.00 \text{ dBm } \pm 0.2 \text{ dB.}$ | | (11) | Press the $\begin{bmatrix} MAG \\ 2 & dB.B \end{bmatrix}$ key, and adjust the data knob to have the marker value of 0.00 dBm $\pm 0.2$ dB. | | (12) | Press the $\begin{bmatrix} MAG \\ 1 & dBA \end{bmatrix}$ key, and adjust the data knob to have the marker value of $-100.00 \text{ dBm } \pm 0.2 \text{ dB}.$ | | (13) | Press the $\begin{bmatrix} MAG \\ 1 & dB.B \end{bmatrix}$ key, and adjust the data knob to have the marker value of 0.00 dBm $\pm 0.2$ dB. | [LOG/LIN GAIN, OFFSET, STEP AMP, and QP Adjustment] Figure 5-5 Adjustment Setup #### EQUIPMENT #### • PROCEDURE - (1) Turn off the POWER switch of the R3265/3271, unplug the power cord, and remove the system cover. Place the system in the side angle, remove the interface block screws, and open the interface block. - Plug the power cord, turn the POWER switch on, and warm up the system 30 minutes or more. - (2) Connect the signal cable between J8 of the LOG block and the OUTPUT terminal of R4262. - (3) Set the R4262 as follows: FREQ ..... 21.42 MHz | (4) | Press the PRESET key of the R3265/3271, and set the controls as follows: | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | CENTER FREQ 0 MHz | | | FREQ SPAN 10 MHz | | | VBW 1 kHz | | | MARKER ON | | (5) | Hold down the SHIFT key and press the 5 key on the R3265/3271. | | | When the "Please input password!!" message appears, press the [9], [4], [2], [8] | | | and 4 keys in this sequence. | | (6) | Hold down the SHIFT key and press the REF LEVEL key. | | (7) | Press the LOG key. | | (8) | Set the AMPLITUDE of R4262 to 0 dBm. | | (9) | Press the GAIN and LOG keys, and adjust the data knob to have the marker value of | | | 0.00 dBm ±0.2 dB. | | (10) | Set the AMPLITUDE of R4262 to -90 dBm. | | (11) | Press the RETURN and OFFSET keys, and adjust the data knob to have the marker value of -90.00 dBm ± 0.2 dB. | | (12) | Repeat Steps (12) to (15) so that the $\begin{bmatrix} LOG \\ OFFSET \end{bmatrix}$ and $\begin{bmatrix} LOG \\ OFFSET \end{bmatrix}$ values become 0.00 dBm $\pm$ 0.2 dB and $-$ 90.00 dBm $\pm$ 0.2 dB, respectively. | | (13) | Press the RETURN, GAIN, LIN keys in this sequence. | | (14) | Set the AMPLITUDE of R4262 to 0 dBm. | | (15) | Adjust the data knob to have the marker value of 0.00 dBm ± 0.2 dB. | | (16) | Set the AMPLITUDE of R4262 to -10 dBm. | | (17) | Press the $\begin{bmatrix} LIN \\ 10 & dB \end{bmatrix}$ key, and adjust the data knob to have the marker value of 0.00 dBm $\pm$ 0.2 dB. | | (18) | Set the AMPLITUDE of R4262 to 20 dBm | - (20) Set the AMPLITUDE of R4262 to -30 dBm. - (21) Press the LIN key, and adjust the data knob to have the marker value of 0.00 dBm ± 0.2 dB. - (22) Set the AMPLITUDE of R4262 to -40 dBm. - (23) Press the NEXT and LIN keys, and adjust the data knob to have the marker value of 0.00 dBm ± 0.2 dB. - (24) Set the AMPLITUDE of R4262 to -50 dBm. - (25) Press the LIN key, and adjust the data knob to have the marker value of 0.00 dBm ± 0.2 dB. - (26) Set the AMPLITUDE of R4262 to -60 dBm. - (27) Press the $\begin{bmatrix} LIN \\ 60 & dB \end{bmatrix}$ key, and adjust the data knob to have the marker value of 0.00 dBm $\pm$ 0.2 dB. - (28) Set the AMPLITUDE of R4262 to -70 dBm. - (29) Press the $\begin{bmatrix} LIN \\ 70 & dB \end{bmatrix}$ key, and adjust the data knob to have the marker value of 0.00 dBm $\pm 0.2$ dB. - (30) Set the AMPLITUDE of R4262 to -80 dBm. - (31) Press the LIN key, and adjust the data knob to have the marker value of 0.00 dBm ± 1 dB. - (32) Press the RETURN, SHIFT, MARKER and ON keys (to write data in the EEPROM). - (33) Press the QP , QP ZERO , QP GAIN and QP offset keys in this sequence. - (34) Set the AMPLITUDE of R4262 to 0 dBm. - (35) Adjust the data knob to have the marker value of 0.00 dBm $\pm$ 0.2 dB. - (36) Set the AMPLITUDE of R4262 to -20 dBm. - (37) Press the $\begin{bmatrix} QP GAIN \\ ADJ \end{bmatrix}$ key, and adjust the data knob to have the marker value of $-40.00 \text{ dBm } \pm 0.5 \text{ dB}$ . - (38) Set the AMPLITUDE of R4262 to -40 dBm. - (39) Press the $\begin{bmatrix} QP \ ZERO \end{bmatrix}$ key, and adjust the data knob to have the marker value of $-80.00 \ dBm \pm 0.5 \ dB$ . - (40) Repeat Steps (36) to (41) so that the OFFSET, OFFSET, OFFSET, ADJ and OFFSET values. become 0.00dBm ± 0.2dB, -40.00dBm ± 0.5dB, and -80.00dBm ± 0.5dB, respectively. - (41) Press the RETURN, MARKER and ON keys (to write data in the EEPROM) - (42) Set the AMPLITUDE of R4262 to 0 dBm. - (43) Press the STEP AMP and OFF keys, and record the marker value. - (44) Set the AMPLITUDE of R4262 to -10 dBm. - (45) Press the $\begin{bmatrix} 3\text{TPP} \\ 10 & \text{dB} \end{bmatrix}$ key, and adjust the data knob so that the marker value reaches the value recorded in Step (47) subtracted by $-10 \text{ dBm } \pm 0.2 \text{ dB}$ . - (46) Set the AMPLITUDE of R4262 to -20 dBm. - (47) Press the $\begin{bmatrix} \text{STEP} \\ 20 & \text{dB} \end{bmatrix}$ key, and adjust the data knob so that the marker value reaches the value recorded in Step (47) subtracted by $-20 \text{ dBm } \pm 0.2 \text{ dB}$ . - (48) Set the AMPLITUDE of R4262 to -30 dBm. - (49) Press the $\begin{bmatrix} \text{STEP} \\ 130 & \text{dB} \end{bmatrix}$ key, and adjust the data knob so that the marker value reaches the value recorded in Step (47) subtracted by $-30 \text{ dBm} \pm 0.2 \text{ dB}$ . - (50) Set the AMPLITUDE of R4262 to -40 dBm. - (51) Press the $\begin{bmatrix} \text{STEP} \\ \frac{40 \text{ dB}}{2} \end{bmatrix}$ key, and adjust the data knob so that the marker value reaches the value recorded in Step (47) subtracted by $-40 \text{ dBm } \pm 0.2 \text{ dB}$ . - (52) Set the AMPLITUDE of R4262 to -50 dBm. - (53) Press the NEXT 1, STEP keys, and adjust the data knob so that the marker value reaches the value recorded in Step (47) subtracted by -50 dBm ± 0.2 dB. - (54) Set the AMPLITUDE of R4262 to -60 dBm. - (55) Press the $\begin{bmatrix} STEP \\ 60 & dB \end{bmatrix}$ key, and adjust the data knob so that the marker value reaches the value recorded in Step (47) subtracted by $-60 \text{ dBm } \pm 0.2 \text{ dB}$ . - (56) Set the AMPLITUDE of R4262 to -70 dBm. - (57) Press the $\begin{bmatrix} \text{STEP} \\ 70 & \text{dB} \end{bmatrix}$ key, and adjust the data knob so that the marker value reaches the value recorded in Step (47) subtracted by $-70 \text{ dBm } \pm 0.2 \text{ dB}$ . - (58) Set the AMPLITUDE of R4262 to -80 dBm. - (59) Press the $\begin{bmatrix} STEP \\ 80 & dB \end{bmatrix}$ key, and adjust the data knob so that the marker value reaches the value recorded in Step (47) subtracted by $-80 \text{ dBm } \pm 0.2 \text{ dB}$ . - (60) Press the RETURN, MARKER and ON keys (to write data in the EEPROM). #### 5.3.3 IF Filter Adjustment - ASSEMBLY ADJUSTED IF block (WBL-32xxIF) - RELATED PERFORMANCE TEST Resolution bandwidth accuracy and selectivity #### DESCRIPTION The IF filter consists of the 4-stage band-pass filter of the LC and the 8-stage band-pass filter of the resonator (4-stage lithium tantalum and 4-stage crystal filters). The IF filter can easily be adjusted by observing the filter waveforms on the spectrum analyzer having the TG. #### [LC Filter Adjustment] Figure 5-6 LC Filter Adjustment Setup #### EQUIPMENT | Spectrum analyzer with TG | R3361A/B | |-------------------------------|------------| | Impedance converter | R14602 | | Probe | P6133 | | Adapter: | | | Type N (male) to BNC (female) | JUG-201A/U | | Cable: | | | UM-BNC, 100 cm long | MC-36A | #### PROCEDURE (1) Turn off the POWER switch of the R3265/3271, unplug the power cord, and remove the system cover. Then, remove the top cover from the interface block (WBL-32xxIF). Plug the power cord, turn the POWER switch on, and warm up the system 30 minutes or more. - (2) Connect the UM-BNC cable (and N-BNC conversion adapter) between J1 of the IF block and TG OUTPUT of the R3361. Connect the probe to the INPUT terminal of R3361 using the R14602 impedance converter. - (3) Press the RESET key of the R3361 and set the controls as follows: | CENTER FREQ | | |-------------|----------| | SPAN | 1 MHz | | REF. LEVEL | - 15 dBm | | SCALE | 1 dB/div | | TG LEVEL | 10 dBm | - (4) Press the RESET key of the R3265/3271, hold down the SHIFT key and press 7 key to set the CAL CORR ON/OFF. Then, press the CPL and RBW keys to set the RBW to 300 kHz. - (5) Connect the probe connected to the R3361 to TP16 of the IF block. - (6) Adjust L62 so that the peak of waveforms reaches the center of the screen on the R3361. - (7) Connect the probe to TP17, and adjust L64 in the same way as for Step (6). - (8) Connect the probe to TP18, and adjust L68 in the same way as for Step (6). - (9) Connect the UM-BNC cable (and N-BNC conversion adapter) between J5 of the IF block and the INPUT terminal of the R3361. - (10) Set the REF LEVEL of the R3361 to 0 dBm. - (11) Adjust L70 in the same way as for Step (6). #### [Resonator Filter Adjustment] Figure 5-7 Resonator Filter Adjustment Setup #### EQUIPMENT | Spectrum analyzer with TG | R3361A/B | |-----------------------------------------------|--------------------------------| | Synthesized signal source | TR4515 | | Double balanced mixer | Frequency range: 10 to 100 MHz | | Probe | P6133 | | Cable | MI-09; BNC (male), 150 cm long | | Impedance converter | R14602 | | Coaxial cable and others for mixer connection | | #### PROCEDURE Adjustment of lithium tantalum filter: - (1) Turn off the POWER switch of the R3265/3271, unplug the power cord, and remove the system cover. Then, remove the top cover from the interface (IF) block. Plug the power cord, turn the POWER switch on, and warm up the system 30 minutes or more. - (2) Connect the BNC cables between the 10 MHz REF IN/OUT terminal of R3265/3271, 10 MHz REF terminal of R3361, and the EXT 10 MHz terminal of TR4515. Also, connect the TG of R3361 to the IF port of the double balanced mixer. Connect the OUTPUT terminal of TR4515 to the LO port of the double balanced mixer. Connect the J1 terminal of IF block of the R3265/3271 to the RF port of the double balanced mixer. Connect the probe to the INPUT terminal of R3361 using the R14602 impedance converter. | (3) | Press the PRESET key of the R3265/3271, hold down the SHIFT key and press 7 | |------|-----------------------------------------------------------------------------| | | key to set the CAL CORR to OFF. | | | Also, press the PRESET key of the R3361, and set the controls as follows: | | | race, process the process, and set the controls as follows. | | | CENTER FREQ 3.5795 MHz SPAN 0 Hz | | | REF. LEVEL –25 dBm | | | SCALE 1 dB/div | | | TG LEVEL — 10 dBm | | | RBW 100 Hz | | | 10 MHz REF EXT IN | | | Press the PRESET key of the TR4515, and set the controls as follows: | | | CW FREQ 25 MHz | | | LEVEL + 10 dBm | | | 10 MHz REF EXT IN | | (4) | Press the CPL and [RBW] keys of the R3265/3271 to set the RBW to 3 kHz. | | (5) | Connect the prove from R3361 to TP6. | | (6) | Adjust C43 of the IF block to have the highest display level of R3361. | | (7) | Adjust C57 in the same way as for Step (6). | | (8) | Repeat Steps (6) and (7) to have the highest display level of R3361. | | (9) | Connect the probe to TP11. | | (10) | Adjust C110 of the IF block to have the highest display level of R3361. | | (11) | Adjust C123 in the same way as for Step (10). | | (12) | Repeat Steps (10) and (11) to have the highest display level of R3361. | | (13) | Set the SPAN of R3361 to 500 kHz, and set RBW to AUTO. | | (14) | Set the RBW of R3265/3271 to 100 kHz. | | (15) | Connect the probe to TP5. | - (16) Set the R3361 to 10 dB/div, and adjust C41 so that the right and left sides of waveforms have the same signal level on the screen. - (17) Set the R3361 to 1 dB/div, and adjust L18 so that the peak of the waveforms comes to the center of the screen. - (18) Connect the probe to TP6, and adjust C55 in the same way as for Step (16). Also, adjust L22 in the same way as for Step (17). - (19) Connect the probe to TP10, and adjust C108 in the same way as for Step (16). Also, adjust L36 in the same way as for Step (17). - (20) Connect the probe to TP11, and adjust C121 in the same way as for Step (16). Also, adjust L40 in the same way as for Step (17). 5.3 Adjustment #### [Crystal Filter Adjustment] - (1) Perform Steps (1) to (3) of the lithium tantalum filter adjustment. - (2) Set the RBW of R3265/3271 to 10 Hz. - (3) Connect the probe to TP8. - (4) Adjust C75 to have the highest display level of R3361. - (5) Adjust C85 in the same way as for Step (4). - (6) Repeat Steps (4) and (5) to have the highest display level of R3361. - (7) Connect the probe to TP13. - (8) Adjust C137 and C149 in the same way as for Steps (4) to (6). - (9) Set the RBW of R3265/3271 to 1 kHz. - (10) Connect the probe to TP7. - (11) Set the SPAN of R3361 to 2 kHz, and set its SCALE to 10 dB/div. Also, adjust C71 so that the right and left sides of waveforms have the same signal level on the screen. - (12) Set the SPAN of R3361 to 2 kHz, and set its SCALE to 1 dB/div. Also, adjust L26 so that the peak of waveforms comes to the center of the screen. - (13) Connect the prove to TP8, and adjust C83 in the same way as for Step (11). Also, adjust L30 in the same way as for Step (12). - (14) Connect the probe to TP12, and adjust C135 in the same way as for Step (11). Also, adjust L44 in the same way as for Step (12). - (15) Connect the probe to TP13, and adjust C147 in the same way as for Step (11). Also, adjust L48 in the same way as for Step (12). #### 5.3.4 IF Step Amp Adjustment - ASSEMBLY ADJUSTED IF block (WBL-32xxIF) - RELATED PERFORMANCE TEST IF gain uncertainty test #### DESCRIPTION The IF step amp consists of two 10dB amps and four 20dB amps. In addition, it contains the 10dB amp that is used for the R3265 in the Low Noise mode. These amplifier gains can be adjusted using the variable resistors. If the amp has the 10dB gain, it must be adjusted so that its output level matches the original one when the CAL Signal Level is reduced for 10 dB. Also, if the amp has the 20dB gain, it must be adjusted so that the output level matches the original one when the CAL Signal Level is reduced for 20 dB. Figure 5-8 IF Step Amp Adjustment #### EQUIPMENT | Cable | MC-61; BNC (male), 10 cm long | |---------|----------------------------------| | Adapter | JUG-201A/U; type N (male) to BNC | | | (female) | #### PROCEDURE - (1) Turn off the POWER switch of the R3265/3271, unplug the power cord, and remove the system cover. Plug the power cord, turn the POWER switch on, and warm up the system 30 minutes or more. - (2) Connect the BNC cable (using the N-BNC conversion adapter) between the CAL OUT and INPUT terminals of the R3265/3271. | (3) | Press the PRESET key of the R3265/3271, and set the controls as follows: | |-------|-----------------------------------------------------------------------------------------------------------------------------------------| | | CENTER FREQ 25 MHz SPAN 0 Hz REF. LEVEL -5 dBm SCALE 1 dB/div RBW 100 kHz | | (4) | Make sure that approximately - 10 dBm of signals are displayed on the screen. | | | Then, press the following keys in this sequence. | | | B, WRITE I VIEW MARKER ON , NEXT , DSP POSI , PREV , MKR , A . | | (5) | Hold down the SHIFT key and press the 7 and CAL SIG keys to set to | | ` ' | the CAL LEVEL to -20 dBm. | | (6) | Hold down the SHIFT key and press the key to select the DEBUG mode. | | (0) | Then, press the following keys in this sequence. | | | 4 2 0 0 2 0 ENTER 3 D ENTER | | (7) | Adjust R122 so that the $\triangle$ MARKER value enters within $\pm$ 0.1 dB. | | (8) | Press the following keys in this sequence. | | | 4 2 0 0 2 0 ENTER 3 F ENTER 4 2 0 0 2 2 ENTER 1 ENTER | | (9) | Adjust R144 in the same way as for Step (7). | | (10) | Press the following keys in this sequence. | | ( / | 4 2 0 0 2 2 ENTER 2 ENTER 4 2 0 0 0 4 ENTER 1 1 ENTER | | (4.4) | | | (11) | Adjust R338 in the same way as for Step (7) | | (12) | Press the following keys in this sequence. | | | 4 2 0 0 0 4 ENTER 1 ENTER RETURN | | (13) | Set the CAL LEVEL to -30 dBm. | | (14) | Hold down the SHIFT key and press the key to select the DEBUG mode. | | (15) | Press the following keys in this sequence. | | | 4 2 0 0 2 0 ENTER 3 B ENTER | | (16) | Adjust R114 in the same way as for Step (7). | |------|-------------------------------------------------------------------------------| | (17) | Press the following keys in this sequence. 4 2 0 0 2 0 ENTER 3 7 ENTER | | (18) | Adjust R120 in the same way as for Step (7). | | (19) | Press the following keys in this sequence. 4 2 0 0 2 0 ENTER 2 F ENTER | | (20) | Adjust R128 in the same way as for Step (7). | | (21) | Press the following keys in this sequence. 4 2 0 0 2 0 ENTER 1 F ENTER | | (22) | Adjust R134 in the same way as for Step (7). | | (23) | Press the following keys in this sequence. 4 2 0 0 2 0 ENTER 3 F ENTER RETUR | #### 5.3.5 28.6 MHz Rejection Circuit Adjustment - ASSEMBLY ADJUSTMENT IF block (WBL-32xxIF) - RELATED PERFORMANCE TEST There is no related performance test. #### DESCRIPTION When the interface (IF) frequency of the IF block is converted from 21.4205 MHz to 3.5795 MHz, a +7.159 MHz spurious is generated. The 28.5795 MHz frequency rejection circuit is provided to suppress the spurious generation. The circuit must be adjusted so that the 32.159 MHz spurious is reduced to -100 dBc when the 25 MHz CAL signals are entered in the INPUT terminal of R3265/3271. Figure 5-9 28.6 MHz Rejection Circuit Adjustment #### EQUIPMENT #### • PROCEDURE (1) Turn off the POWER switch of the R3265/3271, unplug the power cord, and remove the system cover. Plug the power cord, turn the POWER switch on, and warm up the system 30 minutes or more. 5.3 Adjustment | (2) | Connect the BNC cable (using the N-BNC conversion adapter) between the CAL OU | T | |-----|-------------------------------------------------------------------------------|---| | | and INPUT terminals of the R3265/3271. | | (3) Press the RESET key of the R3265/3271, and set the controls as follows: | CENTER FREQ | 25 MHz | |-------------|--------| | SPAN | 500 Hz | | REF. LEVEL | 0 dBm | | RBW | 30 kHz | | DIGITAL IF | OFF | - (4) Press the RESET, $MKR \rightarrow and$ $MKR \rightarrow REF$ keys in this sequence on the R3265/3271. - (5) Set the CENTER FREQ of the R3265/3271 to 32.159 MHz. Then, reduce the PEF LEVEL 50 dB below the current setup. - (6) Press the CPL and ATT keys of R3265/3271 to set the Input Attenuator to 0 dB. - (7) Adjust C5 to have the minimum signal level on the screen. - (8) Adjust C6 in the same way as for Step (7). - (9) Adjust C400 in the same way as for Step (7). - (10) Repeat Steps (7) to (9) until the signal level drops below the center scale position of the screen. #### 5.3.6 YTO Adjustment - ASSEMBLY ADJUSTMENT RF I/O assembly (BLL-017508x01/x02) - RELATED PERFORMANCE TEST Frequency span accuracy #### DESCRIPTION Enter the 3.5GHz frequency signals and set the center frequency to 0 Hz. Set the YTO offset of the center frequency to 3.5 GHz, and adjust the YTO gain. The adjustment can be made by changing data of the RF I/O DAC. The first local PLL must be turned off. Figure 5-10 YTO Adjustment Setup EQUIPMENT #### PROCEDURE - (1) Connect the equipment as illustrated in Figure 5-10. - (2) Press the INSTR PRESET key on the TR4515 and set the controls as follows: CW ..... 3.5 GHz LEVEL .... –20 dBm | (3) | Press the RESET key on the R3265/3271 and set the controls as follows: | |---------|--------------------------------------------------------------------------------------| | | CENTER FREQ 0 Hz SPAN 100 MHz | | (4) | Hold down the SHIFT key and press the 5 key on the R3265/3271. | | | When the "Please input password!!" message appears, press keys 9, 4, 2, [8] | | | and 4 in this sequence. | | (5) | Press the TUNE and ON/OFF keys. | | (6) | Press the OMHZ key and adjust the data knob so that the local-feed-through | | | locates within the center scale position ± 0.5 div. | | (7) | Press the CENTER, 3, , , 5 and GHz keys in this sequence. | | (8) | Press the 3.5 MHZ ADJ key and adjust the data knob so that the signal locates within | | | the center scale position ± 0.5 div. | | (9) | Press the SPAN, 1, 0 and MHz keys in this sequence. | | (10) | Press the \[ \begin{align*} 3.5 \text{ MHZ} \\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | (11) | Press the CENTER, 0 and MHz keys in this sequence. | | (12) | Press the OMHZ key and adjust the data knob so that the local-feed-through | | | iADJi locates within the center scale position ±0.5 div. | | (12) | Repeat Steps (10) to (12) so that the 0 MHz and 3.5GHz signals locate within | | (13) | the center scale position ±1 div. | | | the center scale position I have | | [Data W | riting in EEPROM] | | (14) | Hold down the SHIFT key and press the MARKER ON key on the R3265/3271, | | | and wait for approximately 10 seconds. Data writing in the EEPROM will complete. | | (15) | Press the PLL ON/OFF , RETURN and RETURN keys in this sequence. | #### 5.3.7 YTF Adjustment - ASSEMBLY ADJUSTMENT RF I/O assembly (BLL-017508x01/x02) - RELATED PERFORMANCE TEST Image, multiple and out-of-band response Second harmonic distortion Frequency response #### DESCRIPTION The gain and offset of YTF tuning voltage are set by DACs on the RF I/O assembly. The offset DAC value is optimized at a low frequency and the gain DAC value is optimized at a high frequency of each band. Figure 5-11 YTF Adjustment Setup #### **EQUIPMENT** Sweeper: HP8350 and HP83595A Sweep adapter: ...... TR13211 A01002; SMA (male), 70 cm long MI-09; BNC (male), 150 cm long <u>nt</u> | | | 5.3 Adjustme | |---|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | • | PR | OCEDURE | | | (1) | Connect the equipment as illustrated in Figure 5-11. | | | (2) | Press the PRESET key on the HP8350 and set the controls as follows: | | | | CW 3.7 GHz Power Level —2 dBm | | | (3) | Set the TR13211 controls as follows: | | | | FM FREQ 200 Hz LEVEL Approx. 10 Vpp FM SWITCH: EXT | | | (4) | Press the PRESET key on the R3265/3271 and set the controls as follows: | | | | CENTER FREQ 3.7 HGz RBW: 300 kHz dB/div: 2 dB/div SWEEP TIME: 500 msec SPAN: 0 Hz | | | (5) | Hold down the SHIFT key and press the 5 key on the R3265/3271. When the "Please input password!!" message appears, press keys 9, 4, 2, 8 and 4 in this sequence. | | | (6) | Press the YTF and YTF SWEEP keys to set YTF SWEEP to "ON". | | | [3.5 | to 7.5GHz Band] | | | (7) | Press the following keys on the R3265/3271: | | | | BAND 2 Hz SPAN 0 Hz | | | (8) | Press the CENTER 3 7 and GHz keys in this sequence. | | | (9) | Set the cw to 3.7 GHz on the sweeper. | | | (10) | Press the VTF OFFSET key on the R3265/3271, and adjust the data control so that the peak of band-pass filter waveforms locates within the center scale position ±0.5 div on the screen. | | | (11) | Set the Cw to 7.4 GHz on the sweeper. | and GHz keys on the R3265/3271. 5.3 Adjustment (14) Repeat Steps (8) to (13) so that the YTF OFFSET and YTF GAIN reach within the center scale position = $\pm 0.5$ div. Caution: Skip Steps (15) to (22) for the R3271. Jump to Step (23). [7.4 to 8GHz band (R3265 only)] (15) Press the following keys on the R3265 in this sequence. - (16) Press the CENTER , 7 . 6 and GHz keys in this sequence. - (17) Set the cw to 7.6 GHz on the sweeper. - (18) Press the OFFSET key on the R3265, and adjust the data control so that the peak of band-pass filter waveforms locates within the center scale position ± 0.5 div. - (19) Press the CENTER, , 8 3 and GHz keys on the R3265 in this sequence. - (20) Set the CW to 8.3 GHz on the sweeper. - (21) Press the GAIN key on the R3265, and adjust the data control so that the peak of band-pass filter waveforms locates within the center scale position ±0.5 div. - (22) Repeat Steps (16) to (21) so that both the YTF OFFSET and YTF GAIN locate within the center scale position ±0.5 div. Caution: Skip Steps (23) to (46) for the R3265. Jump to Step (47). [7.4 to 15.4GHz band (R3271 only)] (23) Press the following keys on the R3271 in this sequence. - (24) Press the CENTER, , 8 . 3 and GHz keys in this sequence. - (25) Set the cw to 7.6 GHz on the sweeper. | (26) | Press the OFFSET key on the R3271, and adjust the data control so that the peak of band-pass filter waveforms locates within the center scale position ±0.5 div. | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (27) | Press the CENTER , 1 , 5 and GHz keys on the R3271 in this sequence. | | | Set the Cw to 15 GHz on the sweeper. | | (29) | Press the GAIN key on the R3271, and adjust the data control so that the peak of band-pass filter waveforms locates within the center scale position ±0.5 div. | | (30) | Repeat Steps (24) to (29) so that both the YTF OFFSET and YTF GAIN locate within the center scale position $\pm 0.5$ div. | | [15. | 2 to 23.3GHz band (R3271 only)] | | (31) | Press the following keys on the R3271 in this sequence. | | | BAND 4 Hz , SPAN 0 Hz | | (32) | Press the CENTER, , 1 , 6 and GHz keys in this sequence. | | (33) | Set the cw to 16 GHz on the sweeper. | | (34) | Press the $\begin{bmatrix} VTF \\ OFFSET \end{bmatrix}$ key on the R3271, and adjust the data control so that the peak of band-pass filter waveforms locates within the center scale position $\pm 0.5$ div. | | (35) | Press the GENTER, , 2 , 3 and GHz keys on the R3271 in this sequence. | | (36) | Set the cw to 23 GHz on the sweeper. | | (37) | Press the $\begin{bmatrix} \text{YTF} \\ \text{GAIN} \end{bmatrix}$ key on the R3271, and adjust the data control so that the peak of band-pass filter waveforms locates within the center scale position $\pm 0.5$ div. | | (38) | Repeat Steps (32) to (37) so that both the YTF OFFSET and YTF GAIN locate within the center scale position $\pm0.5$ div. | | [23 t | o 26.5GHz band (R3271 only)] | | (39) | Press the following keys on the R3271 in this sequence. | | | BAND 5 Hz , SPAN 0 Hz | | (40) | Press the CENTER, 2, 4 and GHz keys in this sequence. | | (41) | Set the CW to 24 GHz on the sweeper. | | (42) | Press the $\left[\begin{array}{c} \text{YTF} \\ \text{OFFSET} \end{array}\right]$ key on the R3271, and adjust the data control so that the peak of band-pass filter waveforms locates within the center scale position $\pm 0.5$ div. | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (43) | Press the CENTER, , 2 , 6 and GHz keys on the R3271 in this sequence. | | (44) | Set the cw to 26 GHz on the sweeper. | | (45) | Press the $\begin{bmatrix} \text{YTF} \\ \text{GAIN} \end{bmatrix}$ key on the R3271, and adjust the data control so that the peak of band-pass filter waveforms locates within the center scale position $\pm 0.5$ div. | | (46) | Repeat Steps (40) to (45) so that both the YTF OFFSET and YTF GAIN locate within the center scale position $\pm0.5$ div. | | [Data | a Writing in EEPROM] | | (47) | Hold down the SHIFT key and press the MARKER ON key on the R3265/3271, and wait for approximately 10 seconds. Data writing in the EEPROM will complete. | | (48) | Press the YTF SWEEP, RETURN and RETURN keys in this sequence. | #### 5.3.8 Frequency Response Adjustment # ASSEMBLY ADJUSTED RF I/O assembly (BLL-017508x01/x02) ## RELATED PERFORMANCE TEST Frequency response Displayed average noise level #### DESCRIPTION Enter the RF signals synchronized with the R3265/3271 sweep signals from the sweeper using the sweep adapter. Adjust the BAND GAIN and SLOPE GAIN of each band, and adjust the MIXER BIAS for the R3271 band greater than 3.5 GHz. Before the frequency response adjustment, the YTF adjustment has been completed. Figure 5-12 Frequency Response Adjustment Setup #### EQUIPMENT | Sweeper: | HP8350 and HP83595A | |----------------|-------------------------| | Sweep adapter: | TR13211 | | Power meter: | ḤP436A | | Power sensor: | HP8485A | | Cable: | | | A01002; | SMA (male), 70 cm long | | Two MI-09's; | BNC (male), 150 cm long | 5.3 Adjustment | <ul><li>P</li></ul> | RO | CED | URE | |---------------------|----|-----|-----| |---------------------|----|-----|-----| - (1) Zero and calibrate the power meter. Rotate and set the CAL FACTOR control to the 2GHz calibration factor of the power sensor. - (2) Connect the equipment as illustrated in Figure 5-12. | | | | | i e e e e e e e e e e e e e e e e e e e | | |---|-----|------------|---------------|------------------------------------------------|-----| | 1 | 2 | Droop the | INIOTE DEFORT | key on the HP8350, and set the control as foll | | | ſ | .31 | Press me | LINSTH PRESET | i kev on me mpaasu, and sei me control as ioli | OWS | | ٩ | ~, | 1 1000 010 | | | | START FREQ: 10 MHz STOP FREQ: 3.6 GHz POWER LEVEL: -4 dBm SWEEP: EXT SWEEP TRIGGER: EXT (4) Press the PRESET key on the R3265/3271, and set the controls as follows: START: 0 MHz STOP: 3.6 GHz SWEEP TIME: 500 msec (5) Set the controls of TR13211 as follows: FM: INT FREQ: 100 Hz LEVEL: Center position of variable range - (6) Press the START key on the TR13211, and adjust the START control so that the signal overlaps on the left vertical axis of the screen on the R3265/3271. - (7) Press the STOP key on the TR13211, and adjust the STOP control so that the signal overlaps on the right vertical axis of the screen on the R3265/3271. - (8) Press the SWEEP key on the TR13211, and fine adjust the START and STOP controls of the TR13211 so that the signals are displayed on the entire R3265/3271 screen from its leftmost end to the rightmost end. (For the TR13211 operations, refer to the TR13211 operation manual.) - (9) Disconnect the SMA cable from the input terminal of R3265/3271, and connect the power sensor to it. | (10) | Press the MENU, SWEEP, and SINGLE SWP keys on the R3265/3271, and set the sweep time to 20 seconds. | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (11) | Press the MENU, SWEEP, and SINGLE keys on the R3265/3271, and measure the frequency characteristics of sweeper output on the power meter. Using the result data adjust the POWER LEVEL and SLOPE controls of the sweeper so that the frequency characteristics waveforms enter within $-4 \mathrm{dBm} \pm 1 \mathrm{dB}$ . | | (12) | Press the MENU, SWEEP, and SINGLE keys on the R3265/3271, and repeat Step (11) until the frequency characteristics waveforms enter within -4 dBm ±1 dB. | | (13) | Press the SAVEn and 1 keys on the sweeper. | | (14) | Disconnect the SMA cable from the power sensor, and connect it to the R3265/3271 input. | | (15) | Press the MENU, SWEEP, and CONT keys on the R3265/3271, and set the controls as follows: | | | SWEEP TIME: 500 msec START: 3.61 GHz STOP: 7.5 GHz Rotate and adjust the CAL FACTOR control of the power meter to the 6GHz calibration factor of power sensor. | | (16) | Repeat Steps (6) to (12). | | | Press the SAVEn and 2 keys of the sweeper. | | (18) | Disconnect the SMA cable from the power sensor, and connect it to the R3265/3271 input. | | Caut | ion: Skip Steps (19) to (22) for the R3271. Jump to Step (23). | | ני נטב | 265 only] | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (19) | Press the MENU, SWEEP, and CONT keys on the R3265, and set the controls as follows: | | | SWEEP TIME: 500 msec START: 7.5 GHz STOP: 8.3 GHz | | | Rotate and adjust the CAL FACTOR control of the power meter to the 6GHz calibration factor of power sensor. | | (20) | Repeat Steps (6) to (12). | | (21) | Press the SAVEn and 3 keys of the sweeper. | | (22) | Disconnect the SMA cable from the power sensor, and connect it to the R3265/3271 input. Skip Steps (23) to (34), and jump to Step (35). | | | | | [R32 | 271 only] | | _ | Press the MENU, SWEEP, and CONT SWP keys on the R3271, and set the controls as follows: | | _ | Press the MENU , SWEEP , and SWEEP keys on the R3271, and set the controls as | | _ | Press the MENU , SWEEP , and CONT SWP keys on the R3271, and set the controls as follows: SWEEP TIME: 500 msec START: 7.5 GHz | | (23) | Press the MENU , SWEEP , and SWEEP , and SWEEP , and SWEEP TIME: SWEEP TIME: 500 msec START: 7.5 GHz STOP: 15.4 GHz Rotate and adjust the CAL FACTOR control of the power meter to the 12GHz calibration | | (23) | Press the MENU , SWEEP , and SWEEP , and SWEEP , and SWEEP TIME: SOU msec START: 7.5 GHz STOP: 15.4 GHz Rotate and adjust the CAL FACTOR control of the power meter to the 12GHz calibration factor of power sensor. | | - | (27) | Press the MENU, SWEEP, and CONT SWP keys on the R3271, and set the controls as follows: | |---|------|--------------------------------------------------------------------------------------------------------------------------------------------------| | | | SWEEP TIME: 500 msec START: 15.4 GHz STOP: 23.3 GHz | | | | Rotate and adjust the CAL FACTOR control of the power meter to the 20GHz calibration factor of power sensor. | | | (28) | Repeat Steps (6) to, (12). | | | (29) | Press the SAVEn and 4 keys of the sweeper. | | | (30) | Disconnect the SMA cable from the power sensor, and connect it to the R3271 input. | | | (31) | Press the MENU, SWEEP, and CONT keys on the R3271, and set the controls as follows: | | | | SWEEP TIME: 500 msec START: 23.3 GHz STOP: 26.5 GHz | | | | Rotate and adjust the CAL FACTOR control of the power meter to the 25GHz calibration factor of power sensor. | | | (32) | Repeat Steps (6) to (12). | | | (33) | Press the SAVEn and 5 keys of the sweeper. | | | (34) | Disconnect the cable from the power sensor, and connect it to the R3271 input. | | | [R32 | 265/3271] | | | (35) | Press the MENU, SWEEP, and CONT weep keys on the R3265/3271, and set the controls as follows: | | | | START: 10 MHz STOP: 3.6 GHz SWEEP TIME: 500 msec dB/div: 2 dB/div DISP LINE -4 dBm | - (37) Press the BAND , 1 and Hz keys in this sequence on the R3265/3271. - (38) Press the RECALL and 1 keys on the sweeper. - (39) Fine adjust the START and STOP controls of the TR13211 so that the signals continue from the leftmost end to the rightmost end of the R3265/3271 screen. - (40) Press the SLOPE key on the R3265/3271, and adjust the data control so that the peak of lower band of frequency characteristics waveforms almost matches the peak of the higher hand. If the peak level has reached the end of variable range, use this position. - (41) Press the BAND key on the R3265/3271, and adjust the data control so that the peak of frequency characteristics waveforms locates within the range of 0 to -1 dB from the DISP LINE. - (42) Press the following keys in this sequence. - (43) Press the RECALLn and 2 keys on the sweeper. - (44) Repeat Steps (39) to (41). [R3271 only] (45) Press the [BIAS ADJ | key on the R3271, and adjust the data control so that the entire frequency characteristics curve reaches its peak level. Caution: Skip Steps (46) to (48) for the R3271, and jump to Step (50). [R3265 only] (46) Press the following keys in this sequence on the R3265. | (47) | Press the RECALL and 3 keys on the sweeper. | |--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (48) | Repeat Steps (39) to (41). | | (49) | Jump to Step (62) for data writing in the EEPROM. | | [R3271 only] | | | (50) | Press the following keys in this sequence on the R3271. | | | BAND START 7 . 5 GHz | | (51) | Press the RECALL and 3 keys on the sweeper. | | (52) | Repeat Steps (39) to (41). | | (53) | Press the BIAS ADJ key on the R3271, and adjust the data control so that the entire frequency characteristics curve reaches its peak level. If the frequency characteristics change, repeat Steps (40) and (41). | | (54) | Press the following keys in this sequence on the R3271. | | | BAND 4 Hz START 1 5 . 4 GHz | | (55) | Press the RECALLn and 4 keys on the sweeper. | | (56) | Repeat Steps (39) to (41). | | (57) | Press the BIAS ADJ key on the R3271, and adjust the data control so that the entire frequency characteristics curve reaches its peak level. If the frequency characteristics change, repeat Steps (40) and (41). | | (58) | Press the following keys in this sequence on the R3271. | | | BAND 5 Hz START 2 3 . 3 GHz STOP 2 6 . 5 GHz | | (59) | Press the RECALL and 5 keys on the sweeper. | | (60) | Repeat Steps (39) to (41). | | • | Press the BIAS ADJ key on the R3271, and adjust the data control so that the entire frequency characteristics curve reaches its peak level. If the frequency characteristics change, repeat Steps (40) and (41). | | | | 5.3 Adjustment [Data writing in the EEPROM] Caution: The original data is all erased from the EEPROM when data is written in it. - (62) Hold down the SHIFT key and press the ON key on the R3265/3271, and wait for approximately 10 seconds. The data will be written in the EEPROM. - (63) Press the RETURN key twice. #### 5.3.9 Calibrator Amplitude Adjustment - ASSEMBLY ADJUSTED WBL-32xxSYN (Synthesizer block) - RELATED PERFORMANCE TEST Calibration amplitude accuracy #### DESCRIPTION The CALOUT amplitude is adjusted for -10.00 dBm measured directly at the front panel CALOUT jack. Figure 5-13 Calibrator Amplitude Adjustment Setup #### EQUIPMENT Power meter: HP436A Power sensor: HP8481A Adapter Type N (female) to BNC (male): NJ-BNCP #### PROCEDURE - (1) Turn off the POWER switch of the R3265/3271, and disconnect the power cord. Remove the analyzer cover, place the analyzer as shown in Figure 5-13, and fold down the SYNTHE BLOCK assembly. - (2) Turn on the POWER switch of R3265/3271, and warm it up at least 30 minutes before starting adjustment. - (3) Zero and calibrate the power meter in the Log Display mode. Enter the 25MHz CAL FACTOR signal of the power sensor to the power meter. - (4) Connect the R3265/3271 through an N-BNC adapter directly to the CALOUT jack on the R3265/3271 front panel. | 5.3 | Ad | iustment | |-----|----|----------| | | | | (5) Adjust R151 of the SYNTHE block for a -10.00 dBm reading on the power meter display. #### 5.3.10 10MHz Frequency Reference Adjustment ## ASSEMBLY ADJUSTED Frequency reference assembly (WBL-32xxSTD) # RELATED PERFORMANCE TEST Frequency readout accuracy and frequency counter marker accuracy Frequency reference output accuracy #### DESCRIPTION Connect the signal cable between the 10MHz terminal of the Frequency Standard unit and the Frequency Comparator unit. Also, connect the cable between the 10MHz REF OUT terminal at the rear panel of R3265/3271 and the Frequency Comparator unit. Adjust the internal crystal oscillator of the R3265/3271. Figure 5-14 10 MHz Frequency Reference Adjustment Setup #### EQUIPMENT Two MI-09 cables with BNC (male), 150 cm long 5.3 Adjustment | • PROCEDURE | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NOTE | | Allow the R3265/3271 warm up for at least 30 minutes before performing this adjustment. | | (1) Connect the equipment as shown in Figure 5-14. | | (2) Set the 10MHz REF of the R3265/3271 to INT. | | Press the CENTER FREQ and set the INTEXT to INT. | | NOTE - | | When the 10MHz reference is set to EXT, the crystal oscillator is not operating nor warmed up. If the reference is set to EXT, set the reference to INT and allow 30 minutes for the crystal oscillator warm up. | | (3) Hold down the SHIFT key and press the 7 key to select the CAL FREQ REF. Then, adjust the data control so that the frequency comparator indicates the value within $\pm 1 \times 10^{-8}$ . | | (4) Press the Hz key to store the adjusted data. | | NOTE | | If the adjusted data is within ±100 but if it cannot be adjusted, set the data to zero and directly adjust the 10MHz reference crystal oscillator as follows. | | | | (5) Adjust the data control to set the data to zero, and press the Hz key to store the data. | | (6) Turn off the POWER switch of the R3265/3271, and disconnect the power cord and | block. signal cables. Remove the analyzer cover, and fold down the WBL-32xxSYN synthesizer Figure 5-15 10 MHz Reference Cristal Oscillator Adjustment - (7) Connect the equipment as shown in Figure 5-15. - (8) Adjust the 10MHz ADJ control of the WBL-32xxSTD unit so that the indicator of frequency comparator reaches within $\pm 1 \times 10^{-8}$ . Allow the R3265/3271 warmup for at least 30 minutes before performing this adjustment. #### 5.3.11 Frequency Span Adjustment - ASSEMBLY ADJUSTED WBL-3265 I/O WBL-3271 I/O - RELATED PERFORMANCE TEST Frequency span accuracy - DESCRIPTION Adjust the frequency span to have an appropriate Span Adjust DAC value of the WBL-3265 I/O (or WBL-3271 I/O). Figure 5-16 SPAN Adjustment Setup EQUIPMENT Synthesized sweeper: ..... TR4515 Adapter: HTM-554S; ..... Type N (male) to SMA (female) Cables: A01002; ..... SMA (male), 70 cm long MI-09; .... BNC (male), 150 cm long 5.3 Adjustment | <ul> <li>PROCEDURE</li> </ul> | • | Р | R | 0 | CE | D | U | R | Е | |-------------------------------|---|---|---|---|----|---|---|---|---| |-------------------------------|---|---|---|---|----|---|---|---|---| | Pi | PROCEDURE | | |-----|------------------------------------------------------------------------------|------------------------------------------| | (1 | 1) Connect the equipment as shown in Figure 5-16. | 1 | | (2 | 2) Set the TR4515 controls as follows: | | | | CW: | 3.25 GHz<br>20 dBm | | (3 | 3) Press the PRESET key on the R3265/3271, and | set the controls as follows: | | | START FREQ: STOP FREQ: REF LEVEL: | | | (4) | 4) Press the PEAK and NEXT keys to set the | CONT PK ON/OFF to ON. | | (5) | 5) Hold down the SHIFT key and press the 5 key, the MAINTENANCE mode. | , enter "94284" for password, and select | | (6) | 6) Hold down the SHIFT key and press the SPAN will appear on the CRT screen. | key, and the following software menu | | | LOG START STOP LOG GAIN LOG OFFSET | SPAN START STOP SPAN ADJ | | | | | NOTE Once the MAINTENANCE mode is selected, each function can be set by software keys only. 5.3 Adjustment - (7) Press the LIN and SPAN ADJ keys, and adjust the data control to have the marker indication of 3.250 GHz ± 10 MHz. - (8) Set the SYNTHESIZER SWEEPER frequency and the START and STOP frequencies of the R3265/3271 as defined on Table 5-3. Adjust the SPAN ADJ control to have the marker frequency within the limit given on the table. - (9) Hold down the SHIFT key and press the MARKER ON key to write the adjusted data in the EEPROM. Table 5-3 Span Adjustment | TD4515 Fraguency | R3265 | 5/3271 | Marker In | dication | | |------------------|-----------------|----------------|--------------|--------------|--| | TR4515 Frequency | START Frequency | STOP Frequency | MIN | MAX | | | 3.25 GHz | 100 MHz | 3.6 GHz | 3.240 GHz | 3.260 GHz | | | 7.3 GHz | 100 MHz | 8.1 GHz | 7.280 GHz | 7.320 GHz | | | 460 MHz | 100 MHz | 500 MHz | 458 MHz | 462 MHz | | | 136 MHz | 100 MHz | 140 MHz | 135.8 MHz | 136.2 MHz | | | 109 MHz | 100 MHz | 110 MHz | 108.95 MHz | 109.05 MHz | | | 101.8 MHz | 100 MHz | 102 MHz | 101.79 MHz | 101.81 MHz | | | 100.36 MHz | 100 MHz | 100.4 MHz | 100.358 MHz | 100.362 MHz | | | 100.018 MHz | 100 MHz | 100.02 MHz | 100.0179 MHz | 100.0181 MHz | | #### [LOG SPAN Adjustment] - (10) Press the RETURN and LOG keys. - (11) Press the following keys in this sequence. - (12) Set the synthesized sweeper frequency to 10 MHz. - (13) Press the LOG OFFSET key and adjust the data control to have the marker frequency of 10 + 0.1 MHz. - (14) Set the synthesized sweeper frequency to 900 MHz. - (15) Press the LOG GAIN key and adjust the data control to have the marker frequency of 900 ± 10 MHz. 5.3 Adjustment - (16) Repeat Steps (12) to (15), and adjust the data control so that the marker frequency comes within the limit defined on Table 5-4. - (17) Set the synthesized sweeper frequency and the START and STOP frequencies of R3265/3271 to the values defined on Table 5-4, and repeat Steps (12) to (15). - (18) Hold down the SHIFT key and press the ON key to write the adjusted data in the EEPROM. Table 5-4 LOG SPAN Adjustment | R3265/3271 | | | TR4515 | Marker Indication | | | |-------------|------------|-------------|-----------|-------------------|----------|--| | START FREQ. | STOP FREQ. | Adjustment. | Frequency | MIN | MAX | | | 4 8411 | 4.011 | LOG OFFSET | 10 MHz | 9.9 MHz | 10.1 MHz | | | 1 MHz | 1 GHz | LOG GAIN | 900 MHz | 890 MHz | 910 MHz | | | 40 MU- | 4.011- | LOG OFFSET | 20 MHz | 19.8 MHz | 20.2 MHz | | | 10 MHz | 1 GHz | LOG GAIN | 900 MHz | 890 MHz | 910 MHz | | | 400 MH | 4.011- | LOG OFFSET | 200 MHz | 198 MHz | 202 MHz | | | 100 MHz | | LOG GAIN | 900 MHz | 890 MHz | 910 MHz | | #### 5.3.12 Sample Synthesizer Adjustment - ASSEMBLY ADJUSTED Synthesizer block (WBL-32xxSYN) - RELATED PERFORMANCE TEST There is no related performance test. #### DESCRIPTION The doubler of the sample synthesizer must be adjusted using the variable resistor to suppress spurious. Figure 5-17 Sampler Synthe Adjustment #### EQUIPMENT Spectrum analyzer: ..... TR4173 Cable: A01002; ..... SMA (male), 70 cm long #### PROCEDURE - (1) Remove the cover from the system. - (2) Remove three screws from the synthesizer board. - (3) Unplug the SMA connector from J1. 5.3 Adjustment | (4) | Connect the | SMA cable | between J1 | and | TR4173 | (see | Figure | 5-17). | • | |-----|-------------|-----------|------------|-----|--------|------|--------|--------|---| |-----|-------------|-----------|------------|-----|--------|------|--------|--------|---| | (5) Turn on the POWER switch of R3265/3271, and set the controls as | |---------------------------------------------------------------------| |---------------------------------------------------------------------| CENTER FREQ: 40 MHz SPAN: 10 MHz (6) Set the TR4173 controls as follows: CF: 3985 MHz SPAN: 10 MHz REF: -20 dBm RBW: 10 kHz VBW: 300 kHz (7) Make sure that the carrier exists at the center of TR7143 waveforms, and adjust the R529 so that the side signal amplitude is 55 dBc or more. (8) Unplug the SMA cable from J1, and plug the original cable. #### 5.3.13 EXT Mixer Adjustment - ASSEMBLY ADJUSTED RF I/O assembly (BLL-017508x01/x02) - RELATED PERFORMANCE TEST There is no related performance test. #### DESCRIPTION Enter the 421.42MHz signals of the IF frequency of external (EXT) mixer to the first Lo OUT terminal, and adjust the BAND GAIN control of the EXT mixer band. Fig. 5-18 Frequency Response Adjustment (2) Setup #### EQUIPMENT | Synthesized sweeper: | TR4515 | |-----------------------|------------------------------| | Power meter: | HP436A | | Power sensor: | HP8485A or HP8481A | | 2GHz low-pass filter: | DEE-001172-1 | | 20dB PAD: | DEE-000480-1 | | Adapter: | | | HRM-501; | SMA (female) to SMA (female) | | Cable: | | | | | 5 - 56 SMA (male) 5.3 Adjustment | • | PF | n | CE | DΙ | IR | F | |---|----|---|----|----|----|---| | | | | | | | | | | OCED ON IC | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (1) | Zero and calibrate the power meter. Rotate and adjust the CAL FACTOR control to set the 421MHz calibration factor of the power sensor. | | (2) | Connect the equipment as illustrated in Figure 5-18. However, connect the low-pass filter output to the power sensor. | | (3) | Press the PRESET key of the TR4515, and set the controls as follows: | | | CW: 421.42 MHz POWER LEVEL: -5 dBm | | (4) | Adjust the POWER LEVEL of the TR4515 so that the power meter indicates -5 dBm. | | (5) | Connect the low-pass filter output to the 20dB PAD, and connect to the 1st Lo OUT terminal of the R3265/3271. | | (6) | Press the PRESET and CENTER FREQ keys on the R3265/3271 to set the MIX EXT . | | (7) | Hold down the SHIFT key and press the 5 key on the R3265/3271. When the "Please input password!!" message appears, enter "94284" for the password. Then, press the MIX key. | | (8) | Press the following keys and adjust the DATA control so that the signals appear on a | | | horizontal line on the screen and they reach within ±1 dB from the top of the screen. | | | BAND SELECT 1 0 Hz SLOPE GAIN GAIN | | [Data | a writing in EEPROM] | | Caut | ion: The original data is all erased from the EEPROM when data is written in it. | | (9) | Hold down the SHIFT key and press the MARKER ON key on the R3265/3271, and wait for approximately 10 seconds. The data will be written in the EEPROM. | | (10) | Press the RETURN key twice. | ## MEMO Ø ## 6. TROUBLE SHOOTING ## 6.1 Repairing Method for Each Board Table 6-1 List of Repairing Method for Each Board | Board name | Repairing method | Remarks | |------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------| | RF I/O | Replace the part. | Adjustment of relevant parts is needed. | | 2nd/3rd | Replace the part. | Adjustment of relevant parts is needed. | | FRONT END | Replace the part. | Adjustment of relevant parts is needed. | | IF | Replace the part. | Adjustment of relevant parts is needed. | | LOG, A/D | A/D | <ul> <li>→ Adjustment of relevant parts is needed.</li> <li>→ Whole adjustment of the A/D and LOG sections is needed.</li> </ul> | | CPU | Replace the board. | When the board is replaced, whole readjustment is needed. | | SYNTHE | Replace the part. | Adjustment of relevant parts is needed. | 6.2 Power Supply Section #### 6.2 Power Supply Section #### 6.2.1 Lighting of REMOTE Lamp If the REMOTE lamp does not go on, or if the lamp goes on, but comes off immediately, a power failure may exist. Check the fuse and fan motor operation and check that the rear LED flashes. If the CRT does not display anything for more than five seconds in spite of continuous lighting of the REMOTE lamp, it is considered that the clock signal is not input to the CPU. #### 6.2.2 Check of Fuse Take out the fuse. If it is conducting, the secondary side of the power supply or later may be in failure. Check the fan motor operation and check that the rear LED flashes. If the fuse is melting, the primary side of the power supply may be in failure. #### 6.2.3 Fan Motor Operation If the fan motor rotates, the secondary side of the power supply or later may be in failure. Check that the rear LED flashes. If the fan motor does not rotate, the power supply or fan motor may be in failure. If the fan motor rotates with other +12 Vdc, the power supply may be in failure. #### 6.2.4 Flashing of Rear LED Turn off the power switch and remove the power cable. Remove panel ① shown in Figure 6-1 and remove the output connector from the power supply. Reinstall the power cable and turn on the power switch to check that the rear LED flashes. If the rear LED does not go on, the power supply may be in failure. If the rear LED goes on, it is considered that any part other than the power supply is short-circuited, activating the overcurrent protection circuit. Figure 6-1 Removing Panel Figure 6-2 Rear LED ## 6.2.5 Failure of Output Voltage Remove panel ① shown in Figure 6-1 and remove the output connector from the power supply. Check if specified voltages are output (see Figure 6-3). Table 6-2 shows connector pin Nos. and output voltages. Figure 6-3 Connector and Pin No. Table 6-2 Connector Pin No. | Connector | Pin No. | Output voltage | | |---------------|----------------------------------------|----------------|--| | | 1, 2, 5, 6, 7, 8, 9, 10 | + 15V | | | OUT 1<br>(J2) | 15, 16, 19, 20, 21, 22, 25, 26, 27, 28 | – 15V | | | | 31, 32 | +20V | | | | 35, 36 | + 34V | | | | 39, 40 | + 24V | | | | 43, 44, 45, 46 | + 12V | | | OUT 2<br>(J1) | 41, 42, 45, 46, 47, 48 | + 5.05V | | | | 53, 54, 55, 56, 57, 58 | + 5V | | Figure 6-4 J1 and J2 on the RF I/O Board If the measured voltage is not within $\pm 1\%$ from the output voltage, the power supply may be in failure. If the measured voltage is within $\pm 1\%$ from the output voltage, reinstall the connector and panel to check J1 and J2 on the RF I/O board (see Figure 6-4). The relation between the power supply and RF I/O board connectors is such that OUT1 corresponds to J2, and OUT2 corresponds to J1. If the measured voltage is not within $\pm 1\%$ from the output voltage, the power supply may be in failure. #### 6.3 RF Section #### 6.3.1 1st LO ISO AMP - (1) Connect a DVM's positive lead to +12V pin (C1, C2) and negative lead to the GND pin (case). - (2) The voltage measured on the DVM should be +12 V. Otherwise, The RF I/O may be in failure. - (3) Table 6-3 shows each port gain to the YTO IN port. Table 6-3 Gain for each Port | Connector | Connector | |----------------|--------------| | TO DUAL MIXER | +1 dB (min) | | TO 1ST SAMPLER | -27 dB (min) | | TO EXT MIXER | -7 dB (min) | Set the span of the R3265/3271 to zero, measure the YTO output power with a power meter, then connect to the YTO IN in the 1st LO ISO AMP. Measure the output power of each port to calculate the gain. If the gain is low, replace the 1st LO ISO AMP. (4) The DC voltage applied to the bias terminal (C3) is output to the J4 (TO EXT MIXER) port (1st LO OUT on the front panel). Turn the data knob and measure the J4 on the DVM to check that the DC voltage value changes. If no voltage is output to the bias terminal, the RF I/O may be in failure. If the voltage is output to the bias terminal and the same voltage is not output to J4, the 1st LO ISO AMP may be in failure. 6.3 RF Section #### 6.3.2 Dual Band Mixer [Band SW] - (1) Connect a DVM's passive lead to band SW terminal (C1) and negative lead to the case. - (2) The voltage value measured on the DVM depends on the band as shown in Table 6-4. Table 6-4 The Voltage Measured (Band SW) | CENTER FREQ | Voltage | |-------------|----------------| | 1 GHz | -3.8V to -1.8V | | 4 GHz | +0.8V to +2.8V | Set the span of the R3265/3271 to zero and measure the band SW terminal voltage for each of 1 GHz and 4 GHz CENTER FREQ setting. (3) If the voltage is out of the range shown in Table 6-4, remove the connector from J13 on the RF/I/O board, measure pin 4 of J13 on the DVM, then set the CENTER FREQ of the R3265/3271 to check that the voltage is output as shown below. If the voltage is out of the range, the RF I/O board may be in failure. [Mixer Bias] No mixer bias exists in the R3265. - (1) Connect a DVM's passive lead to bias terminal (C2) and negative lead to the case. - (2) The voltage measured on the DVM depends on the band as shown in Table 6-5. Table 6-5 The Voltage Measured (mixer bias: R3271 only) | CENTER FREQ | Voltage | |-------------|----------------| | 5 GHz | +1V to +3V | | 10 GHz | 0V to +1.7V | | 20 GHz | +2.3V to +4.3V | | 25 GHz | +0.1 to +2.1V | Set the span of the R3265/3271 to zero and set the CENTER FREQ to measure the bias voltage. (3) The bias voltage varies depending on the RF I/O board DC data. The bias can be changed for each band in the maintenance mode. Press SHIFT 5, 9 4 2 8 4, and TUNE on the R3271 and select the band by inputting numerals corresponding to the CENTER FREQ. When band selection is made, the span is set to the full span of the selected band. Therefore, press the START and STOP keys to set the zero span. For example, if you want to set the CENTER FREQ to 5 GHz and the SPAN to zero, press START 5 GHz, STOP 5 GHz. The bias voltage is changed by pressing FIX/NAR and turning the data knob. 6.3 RF Section #### CAUTION - If SHIFT ON are pressed, the EEPROM data is rewritten and the existing data is cleared. Do not press the keys. - When you do not know the existing data, turn off and on the R3271 power switch, and the data returns to EEPROM values. The maintenance mode is canceled at that time. Remove the J13 connector and turn the data knob while observing the voltage of pin 1 of J13 on the DVM. If the data displayed on the screen is changed from 00 to FF, the bias voltage is changed in every band. If the variation in voltage is within the range of -1 to +6 V, up to the RF I/O is judged normal. #### [Dual Mixer Conversion Loss] (1) Table 6-6 shows the signal loss at the IF when a signal is input to the RF IN. It is assumed that the reference level is input at the local. Table 6-6 Dual Mixer Conversion Loss | | Ba | nd | Conversion Loss | |---------|------|------------|-----------------| | R3265 ( | ONL | / (THD294) | | | 0 | to | 3.6 GHz | 13 dB | | 3.5 | to | 8 GHz | 12 dB | | R3271 ( | ONLY | (THD293) | | | 0 | to | 3.6 GHz | 13 dB | | 3.5 | to | 7.5 GHz | 18 dB | | 7.5 | to | 15.4 GHz | 24 dB | | 15.4 | to | 23.3 GHz | 30 dB | | 23.3 | to | 26.5 GHz | 36 dB | (2) Set the span of the R3265/3271 to zero and set the CENTER FREQ to the frequency to be measured. Input to the mixer base band RF IN connector from the SG for less than 3.6 GHz less, or input to the mixer high band RF IN connector from the SG for the more than 3.6 GHz. Measure the 4231.42 MHz IF frequency for the base band, or the 421.42 MHz IF frequency for the high band with another spectrum analyzer for calculating the loss. Input the signal level less than -20 dBm to the mixer RF IN. 6.3 RF Section ### 6.3.3 Input Attenuator - (1) Conduct the input attenuator accuracy test in the performance test. If the switching error seems to exceed 10 dB, it is considered that the attenuator has not been switched. - (2) Press CPL ATT on the R3265/3271. Use the ↑ and ↓ keys to switch the attenuator from 0 to 70 dB to check that a click is heard. If no click is heard, the attenuator drive circuitry may be in failure. - (3) The voltage of each U57 and U66 on the RF I/O board is observed on the DVM oscilloscope as shown in Table 6-7. If the voltage is as shown in Table 6-7 and the attenuator has not been switched, the attenuator may be in failure. Table 6-7 RF I/O Board U57, J4 Status (R3265 only) | | 10 dB<br>THRU | 10 dB<br>ATT | 40 dB<br>THRU | 40 dB<br>ATT | 20 dB<br>THRU | 20 dB<br>ATT | |---------------------|---------------|---------------|---------------|---------------|---------------|---------------| | ATT setting<br>(dB) | U57<br>16 pin | U57<br>15 pin | U57<br>12 pin | U57<br>11 pin | U57<br>14 pin | U57<br>13 pin | | | J4<br>1 pin | J4<br>2 pin | J4<br>3 pin | J4<br>4 pin | J4<br>5 pin | J4<br>6 pin | | 0 | L | Н | L | Н | L | Н | | 10 | Н | L | L | Н | L | Н | | 20 | L | I | L | Н | Н | L | | 30 | Н | L | L | Н | Н | L | | 40 | L | Н | Н | L | L | Н | | 50 | Н | L | Н | L | · L | Н | | 60 | L | Н | Н | L | Н | L | | 70 | Н | L | Н | L | Н | L | Pins 9 and 10 of J4: +24 V Pins 7 and 8 of J4: Not used Table 6-7 RF I/O Board U57, U66, J3 Status (R3271 only) | | Section 1<br>10 dB ATT | Section 3<br>THRU | Section 4<br>THRU | Section 2<br>20 dB ATT | Section 3<br>20 dB ATT | Section 4<br>20 dB ATT | Section 2<br>THRU | Section 1<br>THRU | |------------------|------------------------|-------------------|-------------------|------------------------|------------------------|------------------------|-------------------|-------------------| | ATT setting (dB) | U57<br>15 pin | U57<br>12 pin | U66<br>5 pin | U57<br>13 pin | U57<br>11 pin | U66<br>3 pin | U57<br>14 pin | U57<br>16 pin | | | J3<br>2 pin | J3<br>3 pin | J3<br>4 pin | J3<br>5 pin | J3<br>9 pin | J3<br>10 pin | J3<br>11 pin | J3<br>13 pin | | 0 | Н | L | L | Н | Н | Н | L | L | | 10 | L | L | L | Н | Н | Н | L | Н | | 20 | Н | L | Н | Н | Н | . L | L | L | | 30 | L | L | Н | Н | Н | L | L | Н | | 40 | Н | L | Н | L | Н | L | Н | L | | 50 | L | L | Н | L | Н | L | Н | Н | | 60 | Н | Н | Н | L | L | L | Н | L | | 70 | L | Н | Н | L | L | L | Н | Н | Pin 6 of J3 +24 V Pins 1, 7, 8, 12 and 14 of J3 Not used #### 6.3.4 YTF (YIG Tuned Filter) [YTF] - (1) The center shift of the YTF can be observed when the same signals as the center frequency of R3265/3271 are entered, the ZERO SPAN mode is selected, and when the YTF SWEEP function of the Maintenance Mode is turned ON. - (2) Use the synthesized signal generator (SG) as follows: Set the CW control of the SG to the same position as the CENTER FREQ of R3265/3271. Set the SG power level to -5 dBm. Also, set the R3265/3271 as follows: SPAN ZERO SPAN RBW 3MHz Sweep Time 500 msec (3) Press the SHIFT and 5 keys simultaneously, enter value "94284" by pressing keys 9, 4, 2, 8 and 4 in this order, and press the TUNE and STEEP keys. If normal, the peak waveforms of BPF comes within the $\pm 2$ div range of the center frequency on the screen (see Figure 6-5). Figure 6-5 YTF Center Shift (4) Enter the tuned frequency signals into the YTF input and make sure that the insertion loss of the output signal is within the limit defined on Table 6-8. Table 6-8 YTF Insertion Loss | R3265 ONLY (TOP2202:DNF-002054-1) | | | |-----------------------------------|------------------------|--| | Band | Insertion Loss (J1→J2) | | | 3.5 to 8.5 GHz | 6 dB | | | R3271 ONLY (TOP2202:DNF-002055-1) | | | | Band | Insertion Loss (J1→J2) | | | 3.5 to 12 GHz | 6 dB | | | 12 to 18GHz | 7 dB | | | 18 to 23.5 GHz | 8 dB | | | 23.5 to 26.5 GHz | 9 dB | | | R3265/3271 | | | | Band | Insertion Loss (J1→J3) | | | 0 to 3.6 GHz | 1 dB | | (5) Flow the current to X in Tuning Coil of the YTF and make sure that the frequency change is within the limit defined on Table 6-9. Table 6-9 YTF Tuning Sensitivity | | Tuning Sensitivity | |-------|--------------------| | R3265 | 21 ± 2 MHz/mA | | R3271 | 75 ± 7 MHz/mA | 6.3 RF Section [Pin Switches] (1) The YTF has the built-in pin switch control (SW terminal) that is associated with the BAND mode setup. Connect a digital voltmeter (DVM) to the SW terminal of the YTF and measure the voltages. They must be within the limit defined on Table 6-10 in each band. Table 6-10 SW Terminal Voltages | Band | SW terminal voltage | |-----------------|---------------------| | 0 to 3.6 GHz | +13 to +15V | | 3.6 GHz or more | -0.7 to -1.3V | #### 6.3.5 Bias T (1) The conversion loss changes (J1 to J2) according to the band selection. Table 6-11 provides the relationship between the conversion loss and control voltage. (Voltage of C1) Table 6-11 Conversion Loss and Control Voltage | Band | Conversion loss | Control voltage | |-----------------|----------------------------|-----------------| | 0 to 3.6 GHz | 0.2×f (GHz) dB | -13 to -15V | | 3.6 GHz or more | 10 dB or more (at 400 MHz) | +3 to +5V | (2) Set the R3265/3271 to the ZERO SPAN mode, set the CENTER FREQ value to 1 GHz or 4 GHz, and make sure that the control voltage is within the limit as defined on Table 6-11. If it is satisfied, the RF I/O board functions normally. Note: If the band is set outside of YTF, no bias current flows. Select the band correctly. ### 6.3.6 Second Converter (BTF-017356, BTF-017504) Set the CENTER FREQ value of the R3265/3271 to the 0 to 3.6 GHz band for the 2nd converter measurement. [Conversion Loss] (1) Enter the CAL signal to the R3265/3271 and set as follows using the PRESET key: CENTER FREQ . . . . . 25 MHz SPAN . . . . . 0 Hz - (2) Unplug the connector from the J11 terminal, and connect the other spectrum analyzer to the J11 terminal. Set the center frequency of this analyzer to 421.42 MHz. The signal level at this 421.52MHz frequency must be as follows: - -26 dBm for the R3265 - -41 dBm for the R3271 If it is satisfied, the devices to the 2nd converter are all normal. 6.3 RF Section - (3) The 2nd converter alone must have the following conversion loss. - Enter the 4231.42 MHz signals to the isolator input terminal of J12, and enter the -20 dBm or less level signals from the signal generator (SG), and make sure that the input signal level of 421.42 MHz signals at J11 is as follows: - +8 dB for the R3265 - -7 dB for the R3271 - (4) Make sure that the correct power voltages are supplied to the following filters: | FL15 | | - 12V | |------|-----------------------------------------|-------| | FL16 | | + 8V | | FL17 | • • • • • • • • • • • • • • • • • • • • | - 15V | | FL18 | • • • • • • • • • • • • • • • • • • • • | + 8V | | FL19 | · | - 15V | If the above listed voltages are not supplied to filters FL15, FL17 and FL19, the RF I/O board or wirings have failed. If the above listed voltages are not supplied to filters FL16 and FL18, check the regulator board (BLB-017045). #### [2nd LO PLL] - (1) Connect another spectrum analyzer to J11, and set the CENTER FREQ of this analyzer to 3810.0 MHz and its SPAN to approximately 100 kHz. Now, the 2nd local leakage can be measured. Although the signal level is approximately -40 dBm and it is very small, its lock can be checked. - If signals appear at the center frequency, the 2nd PLL functions normally. If not locked, the frequency has been shifted for several megahertz. - (2) Measure the control voltage of the 2nd local VCO by using a DVM connected to the C6 terminal. The normal control voltage is 4 ± 2V. If not, the lock is not set. - (3) Measure the 2nd LO OUT level of the PLL. Connect another spectrum analyzer to J10, and connect the DC power line to the C6 terminal. The voltage must be within 4 ±0.2V. Because no current flows on this terminal, it may be required to parallelly connect a resistor for small current flow. - Set the CENTER FREQ of another spectrum analyzer to 3810.0 MHz and its SPAN to 100 kHz. The 2nd local signal output level must be within the range of -5 to +4 dBm. If not, the BTF-017356 (R3265) or BTF-017504 (R3271) has failed. - (4) If the correct signals appear at J10, check the PLL board. Connect the signal cable between J10 and J7 (open the top cover of the PLB-017037). - The 200.0MHz signals are sent from the Synth block to J8. Make sure that this signal level is 0 dBm ±3 dB. If it is low, the Synth block or signal cable has failed. 6.3 RF Section (5) Make sure that the correct power voltages are supplied to the following filters: | FL9 | • • • • • • • • • • • • • • • • • • • • | + 15V | |------|-----------------------------------------|-------| | FL10 | | - 15V | | FL11 | | + 15V | | FL12 | • • • • • • • • • • • • • • • • • • • • | +5V | | FL13 | | + 15V | | FL14 | | - 15V | If the above listed voltages are not supplied to the respective filters, the RF I/O board or wirings have failed. - (6) Check the 2nd sampler as follows. Check the output of C3 capacitor at the 200 MHz level of spectrum analyzer. It must be within the range of -10 dBm ±3 dB. If not, the PLB-017027 board has failed. - (7) If the 200 MHz level signals are correct at C3 and if the 3810 MHz level signals are correct at J7, an output of approximately + 12 dBm ±3 dB appear at 10 MHz level at C4. Use a 500-ohm probe, and the signal level can be measured at C3 and C4 without disconnecting the wirings. If the 10 MHz level signal is less than the limit, the 2nd sampler (THD296) has failed. #### 6.3.7 Third Converter - (1) Measure the gain of 3rd converter as follows. Set the CENTER FREQ value of R3265/3271 to 1 GHz, and set its SPAN to 0 Hz. Enter the 421.42 MHz and -30 dBm level signals from the signal generator (SG) to the J6 terminal of the 3rd converter. - (2) Connect another spectrum analyzer to the J2 (21.42 MHz OUT) terminal of 3rd converter. Set the CENTER FREQ of this analyzer to 21.42 MHz and its SPAN to approximately 10 MHz. Measure the output level of 21.42 MHz signals of the 3rd converter. - (3) As shown on the 3rd converter signal level chart of the block diagram, the converter must have the following gain at the 421.42 MHz input signal level: 10 dB for the R3265 25 dB for the R3271 (4) If the gain is low, perform the following. The 400.0 MHz signals are sent from the synthesizer block to the J1 terminal. Unplug the UM connector from J1, and connect another spectrum analyzer to this cable output. Set the CENTER FREQ value of this analyzer to 400 MHz and set its SPAN to approximately 200 kHz. Then, measure the signal level. If it is -5 dBm or more, the 3rd converter functions normally. 6.3 RF Section (5) Make sure that the following voltages are supplied to the corresponding filters: | FL1 | • • • • • • • • • • • • • • • • • • • • | – 15V | |-----|-----------------------------------------|------------| | FL2 | | 0 to +6V | | FL3 | | -1 to -13\ | | FL4 | (0 to 3.6 GHz band) | + 15V | | | (Other bands) | - 15V | | FL5 | (EXT MIXer Band) | + 15V | | | (Other bands) | – 15V | | FL6 | (R3265: 3.5 to 8 GHz band) | + 15V | | | (R3271: 3.5 to 26.5 GHz band) | + 15V | | | (Other bands) | - 15V | | FL7 | (0 to 3.6 GHz band) | + 15V | | | (Other bands) | -15V | | FL8 | •••• | _ 15V | If the above listed voltages are not supplied, the RF I/O board or wirings have failed. (6) If the gain is below the limit but the voltages listed in Step (5) are supplied, the 3rd converter board (BLC-017027x01, x02) has failed. Figure 6-6 WBL-3265,3271 THR Connector Figure 6-7 RF Section BLCCK DIAGRAM 6.4 IF Section #### 6.4 IF Section #### 6.4.1 Performance Test Failures Failures in the IF (interface) section related performance tests can be investigated using the following information. #### [IF Gain Error Performance Test] The failure of this performance test indicates a possible problem on the R3265/3271's IF gain circuits. For 10 Hz to 100 kHz RBW, the IF gain problems in the first 80 dB of IF gain (REF level of 0 dBm to 80 dBm with 10dB input attenuation) result from the failure of IF assembly. For 10 Hz to 100 kHz RBW, the IF gain problems in the next 60 dB of IF gain (REF level of -90 dBm to -140 dBm with 10dB input attenuation) result from the failure of LOG Assembly. For 300 kHz to 3 MHz RBW, the IF gain problems in the first 10 dB of IF gain (REF level of 0 dBm to -10 dBm with 10dB input attenuation) result from the failure of IF assembly. For 300 kHz to 3 MHz RBW, the IF gain problems in the next 130 dB of IF gain (REF level of -20 to -140 dBm with 10dB input attenuation) result from the failure of LOG Assembly. #### [Resolution Bandwidth Performance Test] Most of the resolution bandwidth problems are the result of IF assembly failure. However, if the frequency span accuracy is outside the specifications, the resolution bandwidth are affected. Make sure that the frequency span accuracy matches the specifications. If the R3265/3271 has the poor scale indication accuracy, its resolution bandwidth is affected. Make sure that the scale indication accuracy matches the specifications. #### 6.4.2 IF Assembly The LC filter is a variable-bandwidth filter and it is used for 300 kHz to 3 MHz RBW generation. The bandwidth of the LC filter is controlled by the current generated by the DAC. The FAR filter is a variable-bandwidth filter using the FAR resonator, and it is used for 3 kHz to 100 kHz RBW and 120 kHz and 9 kHz signal generation having 6 dB bandwidth. The crystal filter is a variable-bandwidth filter and it is used for 10 Hz to 1 kHz RBW (analog IF) and 200 Hz signal generation having 6 dB bandwidth. If the RBW is 100 kHz or less, the IF signals are down converted from 21.4205 MHz to 3.5795 MHz. After the signals have passed through the FAR filter or crystal filter, they are converted to 21.4205 MHz again and output to the LOG Assembly. The step gain amplifier generates the IF gain when the reference level changes. The 0.1 dB step attenuator operates when the reference level changes at 0.1 dB step. When the digital IF is selected, the signals are further down converted from 3.5795 MHz to 900 Hz. The 3.5786 MHz local signals used for this conversion are generated by the crystal oscillator of the IF assembly. #### CAUTION - The test point signals of IF assembly contain DC components. It must be considered when the signals at test points are checked using the other spectrum analyzer for troubleshooting. - 2. Do not short control voltages to the ground. These voltages are not short-circuit protected. Otherwise, the control circuits may be damaged. - 3. Do not short power supply voltages to the ground. If done, the IF assembly circuits may be damaged. #### [Resolution Bandwidth Problems] If the resolution bandwidth is abnormal and if it may be caused by the failure of IF assembly, check the RBW control signals. The control signal status of each RBW is listed on Table 6-12. If the control signals are abnormal, the OP amp, transistors, latch IC's or others may have failed on the control circuits. The switch setting of each RBW is listed on Table 6-13. Table 6-12 RBW Control Signals | | | | | | | | - | | | | | | | | | 7 | |------------------------|------------|---------------|--------------|----------------|-------------------|-------------------|--------------------|--------|---------|--------|---------|---------|---------|---------|--------|--------| | U43 | | + | + | + | + | + | + | + | + | + | + | + | + | + | + | + | | Q22 - | . 1 | 1 | 1 | ı | + | 1 | I | 1 | 1 | 1 | ı | I | 1 | 1 | i | ı | | Q22<br>pin 3 | | 1 | 1 | 1 | ı | + | ı | .1 | ı | ı | ı | i | ı | 1 | 1 | 1 | | Q23 | . 1 | 1 | 1 | 1 | | 1 | + | | | 1 | 1 | ı | ı | , | 1 | 1 | | Q23 | 1 | + | 1 | 1 | 1 | ı | 1 | | 1 | | 1 | 1 | 1 | 1 | | ı | | Q24<br>pin 1 | + | ı | 1 | i | 1 | 1 | | + | 1 | ı | ı | ı | ı | 1 | ı | | | Q24<br>pin 3 | + | + | 1 | ı | + | + | + | + | + | + | ı | ı | 1 | ı | | | | Q25<br>pin 1 | 1 | ı | + | 1 | , | ı | I | 1 | ı | ı | 1 | 1 | 1 | ı | ı | , | | Q25<br>pin 3 | 1 | 1 | 1 | i | | 1 | 1 | 1 | 1 | - | + | ı | ı | 1 | ı | 1 | | Q26<br>pin 1 | ı | 1 | I | ı | ı | 1 | - | ı | 1 | ı | | + | 1 | 1 | ı | 1 | | Q26<br>pin 3 | | 1 | ı | + | 1 | 1 | | 1 | 1 | ı | ı | ı | | 1 | ı | 1 | | U3<br>pin 2 | 1 | 1 | 1 | + | 1 | | ı | ı | ı | ı | + | + | + | + | + | + | | Q21<br>pin 3 | +1.0 V | + 1.0 V | +1.0 V | + 1.0 V | + 1.0 V | +1.0 V | + 1.0 V | +1.0 V | + 1.0 V | +1.0 V | + 1.0 V | + 1.0 V | + 1.0 V | +1.0 V | +1.2 V | +1.7 V | | U43<br>pin 2 | + | + | 1 | 1 | + | + | + | + | + | ı | 1 | ı | ı | 1 | ı | ı | | U42<br>pin 8 | + | + | ı | 1 | + | + | + | + | + | ı | ī | 1 | i | 1 | 1 | ı | | U42<br>pin 2 | + | + | + | + | + | + | + | + | + | + | + | + | + | 1 | 1 | ı | | Control Signals<br>RBW | Digital IF | (6 dB) 200 Hz | (6 dB) 9 kHz | (6 dB) 120 kHz | 10 Hz (analog IF) | 30 Hz (analog IF) | 100 Hz (analog IF) | 300 Hz | 1 kHz | 3 kHz | 10 kHz | 30 kHz | 100 kHz | 300 kHz | 1 MHz | 3 MHz | +: +11 to +13 V (Typical) -: -12 to -14 V (Typical) Table 6-13 Switch Settings | the state of s | | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|-----|----------------------|-----|------------|-----|-------|------| | SWITCHES RBW. | U1<br>U55 | U2<br>U56 | 1 | U11, U14<br>U25, U28 | | Q28<br>D46 | U58 | U62 | | | 3 MHz to 300 kHz | ON | OFF | ON | OFF | ON | OFF | ON | OFF | | | 100 kHz to 10 kHz | OFF | ON | ON | OFF | ON | OFF | ON | OFF | | | 3 kHz | OFF | ON | ON | OFF | OFF | ON | ON | OFF ' | | | 1 kHz to 10 Hz | OFF | ON | OFF | ON | OFF | ON | ON | OFF | (Ana | | Digital IF | OFF | ON | OFF | ON | OFF | ON | OFF | ON | | (Analog IF) #### [Step Gain Problems] Check the IF gain of the IF assembly in the following procedure. - (1) Unplug the signal cable from J1. - (2) Enter the -10 dBm, 21.42 MHz signals to J1. - (3) Press keys PRESET, CENTER FREQ, 2, 5, MHz, FREQ SPAN, 1, 0 and MHz in this order on the R3265/3271. - (4) Unplug the signal cable from J5. - (5) Monitor an output at J5 using another spectrum analyzer. - (6) Simultaneously decrease the output of signal generator and R3265/3271 REF LEVEL at every 10dB step. - (7) At each step, the signal displayed on the spectrum analyzer should be close to -5 dBm. (More subtle IF gain problems might require smaller signal generator and REF LEVEL setup.) - (8) If the step gain of IF assembly is abnormal, check the step gain amplifier operation. Table 6-14 provides the REF LEVEL if the input ATT is 10 dB and the operation of each step gain amp. If the step gain amp operation is abnormal, check the control signal of step gain amp. Table 6-15 lists the control signal status. Table 6-14 Step Gain Amplifier Settings ## (RBW 10 Hz to 100 kHz) | Step Gain Amp | U15<br>(20 dB-1) | U16<br>(10 dB-2/20 dB-2) | U17<br>(20 dB-3) | U18<br>(20 dB-4) | U34<br>(21 MHz 10 dB) | |---------------|------------------|--------------------------|------------------|------------------|-----------------------| | 0 dBm | 0 dB | 0 dB | 0 dB | 0 dB | +11 dB | | —10 dBm | 0 dB | 10 dB | 0 dB | 0 dB | +11 dB | | – 20 dBm | 20 dB | 0 dB | 0 dB | 0 dB | +11 dB | | -30 dBm | 20 dB | 10 dB | 0 dB | 0 dB | +11 dB | | - 40 dBm | 20 dB | 20 dB | 0 dB | 0 dB | +11 dB | | 50 dBm | 20 dB | 10 dB | 20 dB | 0 dB | +11 dB | | - 60 dBm | 20 dB | 20 dB | 20 dB | 0 dB | +11 dB | | —70 dBm | 20 dB | 10 dB | 20 dB | 20 dB | +11 dB | | -80 dBm | 20 dB | 10 dB | 20 dB | 20 dB | +21 dB | ## (RBW 300 kHz to 3 MHz) | Step Gain Amp | U15<br>(20 dB-1) | U16<br>(10 dB-2/20 dB-2) | U17<br>(20 dB-3) | U18<br>(20 dB-4) | U34<br>(21 MHz 10 dB) | |---------------|------------------|--------------------------|------------------|------------------|-----------------------| | 0 dBm | 0 dB | 0 dB | 0 dB | 0 dB | +11 dB | | —10 dBm | 0 dB | 0 dB | 0 dB | 0 dB | +21 dB | Note: The input ATT is 10 dB. Table 6-15 Step Gain Control Signals ## (RBW 10 Hz to 100 kHz) | Control signal REF LEVEL | U49 pin2<br>(20 dB-1) | | U49 pin8<br>(20 dB-2) | U50 pin2<br>(20 dB-3) | U50 pin8<br>(20 dB-4) | U51 pin16<br>(21 MHz 0 dB) | U51 pin15<br>(21 MHz 10 dB) | |--------------------------|-----------------------|---|-----------------------|-----------------------|-----------------------|----------------------------|-----------------------------| | 0 dBm | - | _ | _ | _ | _ | - 14 V | 2.8 V | | — 10 dBm | _ | + | _ | | · _ | -14 V | -2.8 V | | — 20 dBm | + | _ | _ | - | _ | -14 V | -2.8 V | | —30 dBm | + | + | _ | _ | _ | -14 V | -2.8 V | | -40 dBm | + | - | + | _ | - | -14 V | -2.8 V | | -50 dBm | + | + | _ | + | _ | -14 V | -2.8 V | | -60 dBm | + | - | + | + | _ | -14 V | -2.8 V | | —70 dBm | + | + | _ | + | + | - 14 V | -2.8 V | | 80 dBm | + | + | _ | + | + | -7 V | -14 V | (Typical) # (RBW 300 kHz to 3 MHz) | Control signal | U49 pin2 | U48 pin8 | U49 pin8 | U50 pin2 | U50 pin8 | U51 pin16 | U51 pin15 | |----------------|--------------|----------|----------|----------|----------|-----------|-----------| | 0 dBm | <del>-</del> | _ | _ | | _ | -14 V | -2.8 V | | — 10 dBm | _ ` | _ | _ | _ | _ | -7 V | -14 V | (Typical) Note: The input ATT is 10 dB. Symbols: -: -13.5V +: +12.5V (Typical) ## Diagram \*1 FAR : RESONATOR (CUSTOM DEVICE) Figure 6-8 IF Section BLOCK DIAGRAM 6.5 LOG A/D Section #### 6.5 LOG A/D Section ## 6.5.1 Configuration of Log Amp Block The Log amp block consists of the Log amp having the 100 dB dynamic range, linear amp, full-wave detector, video filter, step amp, MAG amp, OP Log detector, and FM/AM demodulator. The operation of each component must be checked only after the CAL ALL test. #### [Log Amp] The LOG amp consists of 11 stages of amplifiers having the 10 dB LOG characteristics. This amp has the 100 dB dynamic range. The gain of each Log amp can be switched between 10 dB and 0 dB. All amps are set to 10 dB in the LOG mode. Make sure that the Log amp operates normally as follows. - (1) Connect the signal source cable to J8. - (2) Set the signal source as follows: FREQUENCY ..... 21.42MHz (3) Set the R3265/3271 as follows: CENTER FREQ 10MHz SPAN 0Hz RBW 1MHz VBW 1kHz REF LEVEL ..... 0dBm (10dB/div) MARKER ON - (4) Change the amplitude of the signal source so that the MARKER value of R3265/3271 reaches 0 dBm (reference level). - (5) Change the AMPLITUDE of the signal source at every 10 dB step from the set value to the range between −10 dB and −80 dB. Make sure that the MARKER value of R3265/3271 is within the range of −10 to −80 dBm. - (6) If the MARKER value is outside the range given in Step (5), the Log amp or detector circuit has failed. - (7) Change the RBW to 300 kHz and 100 kHz, and repeat Steps (4) and (5) for them. (8) If the operation is incorrect for a specific RBW value, the BPF of the Log amp has failed. The BPF of the Log amp can be switched as shown on Table 6-16. Table 6-16 Log Amp Settings | Checkpoints | U151 | | | | | |-----------------|--------|--------|--|--|--| | RBW | Pin 12 | Pln 15 | | | | | 3 MHz, 1 MHz | L | Н | | | | | 300 kHz | Н | L | | | | | 100 kHz to 1 Hz | L | L | | | | #### [Linear Amp] The linear amp is used to switch the gain of 11-stage amp (Log amp) to 0 dB. The gain of linear amp itself can be changed from 0 to 80 dB at every 10 dB step according to the reference level setup. Check the correct operation of linear amp as follows. - (1) Connect the signal cable to J8. - (2) Set the signal source as follows: FREQUENCY ..... 21.42 MHz (3) Set the R3265/3271 as follows: CENTER FREQ . . . . 10MHz SPAN . . . . . 0Hz RBW . . . . . 1kHz VBW . . . . . 1kHz REF LEVEL ..... 223.6mV (Linear) MARKER ON - (4) Change the amplitude of the signal source so that the MARKER value of R3265/3271 reaches 0 dBm (reference level). - (5) Change the amplitude of the signal source at every 10 dB step from the set value to the range between -10 dBm and -60 dBm. Also, change the REF LEVEL of the R3265/3271 in the sequence of 7.071 $\mu$ V, 2.236 $\mu$ V, 707.1 nV, 223.6 nV, 70.71 nV, and 22.36 nV, and make sure that the reference level is obtained. - (6) If the value is incorrect in Step (5), the linear amp or detector circuit has failed. If the amplitude of the signal source is incorrect for a specific value, the linear amp circuit has failed. 6.5 LOG A/D Section The linear amp has been set as listed on Table 6-17 for each REF LEVEL value. Table 6-17 Linear Amp Settings | Checkpoints | | | | U1 | 50 | | | | | U1 | 51 | | |-------------|-------|-------|-------|-------|--------|--------|--------|--------|-------|-------|-------|--------| | REF LEVEL | Pin 2 | Pin 5 | Pin 6 | Pin 9 | Pin 12 | Pin 15 | Pin 16 | Pin 19 | Pin 2 | Pin 5 | Pin 7 | Pin 10 | | 223.6 mV | L | L | L | L | L | L | L | L | L | L | L | L | | 7.071 μV | L | L | L | L | L | L | L | L | L | L | L | Н | | 2.236 μV | L | I | L | L | L | L | L | L | L | L | L | Н | | 707.1 nV | L | Ι | Н | L | L | L | L | L | L | L | L | Н | | 223.6 nV | L | Н | Н | Н | L | L | L | L | L | Ĺ | L | Н | | 70.71 nV | L | Η | Η | Н | Н | L | L | L. | L | L | L | Н | | 22.36 nV | L | Н | Н | Н | Н | Н | L | L | L | L | L | H | #### [Full-Wave Detector] The full-wave detector is used for full-wave rectification of 21.42MHz IF signals. The detector has approximately 40 dB of dynamic range. Set the following to check the normal detector operations. - (1) Connect the signal source to J8. - (2) Set the signal source as follows: FREQUENCY ..... 21.42MHz (3) Set the R3265/3271 as follows: CENTER FREQ . . . . 10MHz SPAN . . . . . 0Hz REF LEVEL . . . . LINEAR - (4) Measure the voltage at TP15 and adjust the amplitude of signal source to have the +1V voltage. - (5) Change the amplitude of the signal source from the set value to the range between −10 dB and −40 dB at every 10 dB step. Measure the voltage at TP15 and make sure that this voltage is approximately 316 mV, 100 mV, 31.6 mV, and 10 mV. - (6) If the voltages given in Step (5) are not obtained, the linear amp or detector has failed. 6.5 LOG A/D Section #### [Video Filter] The video filter locates at the stage next to the detector, and its video band can be switched within the range of 3 MHz to 1 Hz. Each video filter has been set as listed on Table 6-18. Table 6-18 Video Filter Settings | Checkpoints | | | | U149 | | | ` . | |-------------|--------|--------|--------|-------|-------|-------|-------| | VBW | Pin 16 | Pin 15 | Pin 12 | Pin 9 | Pin 6 | Pin 5 | Pin 2 | | 3 MHz | Н | L | L | L | L | Н | Н | | 1 MHz | Н | L | L | L | L | Н | L | | 300 kHz | L | Н | L | L | L | Н | Н | | 100 kHz | L | Н | L | L | L | Н | L | | 30 kHz | L | L | Н | L | L | Н | Н | | 10 kHz | L | L | Н | L | L | Н | L | | 3 kHz | L | L | L | Н | L | Н | Н | | 1 kHz | L | L . | L | Н | L | Н | L | | 300 Hz | L | Η | L | L | Н | L | L | | 100 Hz | Ĺ | Н | L | L | L | L | L | | 30 Hz | L | L | Н | L | Н | L | L | | 10 Hz | L | L | Н | L | L | L | L | | 3 Hz | L | L | L | Н | Н | L | L | | 1 Hz | L | L | L | Н | L | L | L | Make sure that each video filter operates normally as follows. (1) Set the R3265/3271 as follows: CENTER FREQ . . . . 1GHz SPAN . . . . . 0Hz RBW . . . . . 3MHz REF LEVEL . . . . 0dBm - (2) Gradually change the VBW of the R3265/3271 from 3 MHz to 1 Hz, and make sure that the noise waveforms on the screen are concentrated gradually. - (3) If the noise waveforms cannot be concentrated in Step (2), the video filter has failed. 6.5 LOG A/D Section #### [Step Amp] The Step amp is used to change the gain in the LOG mode within the range of 0 to +80 dB at every 10 dB step according to the reference level. Make sure that the Step amp operates normally as follows. - (1) Connect the signal source to J8. - (2) Set the signal source as follows: FREQUENCY ..... 21.42MHz (3) Set the R3265/3271 as follows: CENTER FREQ 10MHz SPAN 0Hz RBW 300kHz VBW 1kHz REF LEVEL 0dBm MARKED ON MARKER ON - (4) Change the amplitude of the signal source so that the MARKER value of R3265/3271 reaches 0 dBm (reference level). - (5) Decrease the amplitude of the signal source 10 dB from the set value, and set the REF LEVEL of the R3265/3271 to −20 dBm. Make sure that the signal is at the reference level of the screen. Then, change the amplitude of the signal source from the set value to 80 dBm at 10dB step (that is, change it from the set value to 20 dBm, 30 dBm, 40 dBm, 50 dBm, 60 dBm, 70 dBm, and 80 dBm). Also, change the REF LEVEL of the R3265/3271 at 10 dBm step (that is, -30 dBm, -40 dBm, -50 dBm, -60 dBm, -70 dBm, -80 dBm, and -90 dBm). Make sure that the signal of each value is at the reference level of the screen. (6) If the signal of each value is not at the reference level defined in Step (5), the Step amp has failed. The reference level has been set as shown on Table 6-19. Table 6-19 Step Amp Settings | Checkpoints | | U153 | | | | | | | | |-------------|-------|-------|-------|--------|--|--|--|--|--| | REF LEVEL | Pin 2 | Pin 5 | Pin 7 | Pin 10 | | | | | | | 0 dBm | L | Х | Х | Х | | | | | | | -20 dBm | Н | L | L | L | | | | | | | -30 dBm | Н | Н | L | L | | | | | | | -40 dBm | Н. | L | Н | L | | | | | | | -50 dBm | Ι | Н | Н | L | | | | | | | 60 dBm | Η | L | L | Н | | | | | | | - 70 dBm | Н | Η | L | Н | | | | | | | -80 dBm | Н | L | Н | Н | | | | | | | -90 dBm | Н | Н | Н | Н | | | | | | x = Don't care #### [MAG Amp] The MAG amp locates at the stage next to the video filter, and it is used for output signal level control according to the dB/div setup. The output signal level is the same during 10 dB/div and 5 dB/div setup, but they are switched to each other through software processing of data after ADC operation. In the 2 dB/div and 1 dB/div modes, the MAG amp is used for output signal level control. While in the 0.5 dB/div, 0.2 dB/div, and 0.1 dB/div modes, the output signal level is converted logarithmically through software processing of data after ADC operation. Each MAG amp has been set as shown on Table 6-20. Checkpoints U148 dB/div Pin 12 Pin 15 Pin 16 10 Ĺ L Н 5 L Н L 2 L L Н 1 L L 0.5 Н L L 0.2 Н L L 0.1 Н L L Table 6-20 MAG Amp Settings Make sure that the MAG amp operates normally as follows. - (1) Connect the signal source to J8. - (2) Set the signal source as follows: FREQUENCY ..... 21.42MHz (3) Set the R3265/3271 as follows: CENTER FREQ 10MHz SPAN 0Hz RBW 1kHz VBW 1kHz REF LEVEL ..... 0dBm (10 dB/div) MARKER ON (4) Change the amplitude of the signal source so that the MARKER value of the R3265/3271 reaches 0 dBm (reference level). - (5) Change the "dB/div" value of the R3265/3271 to 5 dB/div, 2 dB/div, 1 dB/div, 0.5 dB/div, 0.2 dB/div, and 0.1 dB/div one after the other, and make sure that the waveforms indicate approximately 0 dBm at the reference level. - (6) To check the operations for each "dB/div" range of Step (5) more precisely, gradually decrease the amplitude of the signal source for 1 div of the current "dB/div" value from 0 dBm and make sure that the MARKER value decreases for 1 dB. - (7) If the values given in Steps (5) and (6) are not obtained, the MAG amp circuit has failed. #### [QP Log Detector] The QP Log detector consists of the detector, which has the charging/discharging time constant satisfying the EMC transceiver standards, and the DC log amp. It has been set as shown on Table 6-21 according to its bandwidth. U152 Checkpoints QP RBW Pin 12 Pin 10 Pin 5 Pin 7 Pin 2 200 Hz Н L Η Н L 9 kHz Н L L L Н 120 kHz L Н Н Table 6-21 QP Log Detector Settings Make sure that the Log amp operates normally as follows. - (1) Connect the signal source to J8. - (2) Set the signal source as follows: FREQUENCY ..... 21.42MHz (3) Set the R3265/3271 as follows: CENTER FREQ . . . . . 10MHz SPAN . . . . . . 0Hz MARKER ON Press the SHIFT I, OP and BW 200Hz keys. (4) Change the amplitude of the signal source so that the MARKER value of the R3265/3271 reaches 0 dBm (reference level). 6.5 LOG A/D Section - (5) Change the amplitude of the signal source from the set value to the range between -10 dBm and -40 dBm at every 10 dB step, and make sure that the MARKER value of the R3265/3271 is within the range of approximately -10 dBm to -40 dBm. - (6) Change the QP RBW of the R3265/3271 to 9 kHz and 120 kHz, and repeat Step (5) for each of them. - (7) If the different marker values are obtained in Steps (5) and (6), the linear amp, detector, or QP Log detector has failed. #### [AM/FM Demodulator] The FM/AM demodulator circuit is used for audio signal generation. The signal output level is controlled by the DAC. The FM demodulator is used for demodulation of narrow band FM signals. The detector circuit is used for AM signal demodulation. The audio signals are output to the speaker and earphone. Check the AM/FM demodulator operations by setting as follows. - (1) Connect the signal source to J8. - (2) Set the signal source to the AM demodulation and set the R3265/3271 as follows: CENTER FREQ . . . . . 21.42MHz AMPLITUDE . . . . . 0dBm MOD FREQ . . . . . 800Hz MOD LEVEL . . . . . . 80% - (3) Set the SOUND switch of R3265/3271 to AM, and set the VOLUME to #8. - (4) Make sure that the 800 Hz tone sounds on the speaker. The sound level increases when the VOLUME is increased. - (5) Set the signal source to the FM demodulation and set the R3265/3271 as follows: CENTER FREQ . . . . . 21.42MHz AMPLITUDE . . . . . 0dBm MOD FREQ . . . . . 800Hz MOD DEVIATION . . . . 1.3kHz - (6) Set the SOUND switch of R3265/3271 to FM, and set the VOLUME to #8. - (7) Make sure that the 800 Hz tone sounds on the speaker. The sound level increases when the VOLUME is increased. 6.5 LOG A/D Section (8) If the above operations does not occur, the FM or AM demodulator circuit has failed. The AM/FM demodulator has been set as shown on Table 6-22. Table 6-22 AM/FM Demodulator Settings | Checkpoints | | U154 | | |-------------|-------|-------|-------| | SOUND | Pin 2 | Pin 5 | Pin 7 | | AM | L | Н | Н | | FM | Н | L. | Х | | SOUND OFF | Н | Ĥ | L | Figure 6-9 LOG AMP BLOCK DIAGRAM 6.5 LOG A/D Section ## 6.5.2 AD Block Configuration The AD block consists of the INPUT MUX, POSITIVE PEAK DETECTOR, NEGATIVE PEAK DETECTOR, ADC MUX, SAMPLE AND HOLD, ADC'S (Low-Speed and High-Speed), VOLTAGE REFERENCE, PEAK DETECTOR RESET, ADC CONTROL, SLOPE DETECTOR, RAMP GENERATOR, and TRIGGER functional sections. The operation of each section must be checked only after CAL ALL has been executed. #### [INPUT MUX] The INPUT MUX section switches the x1.111 AMP input of the AD block input section. (1) Set the R3265/3271 as follows: | CENTER FREQ | 1GHz | |-------------|------| | SPAN | 0Hz | | RBW | 3MHz | | VBW | 3MHz | - (2) Make sure that signals at pins 1, 15 and 16 of U1 are low. (VIN) - (3) Set the R3265/3271 as follows: CENTER FREQ 1GHz SPAN 1Hz RBW 30Hz - (4) Make sure that signals are low at pins 1 and 15 of U1 but high at pin 16 of U1. (IF) - (5) Otherwise, the ADC CONTROL has failed. 6.5 LOG A/D Section ## [POSITIVE/NEGATIVE PEAK DETECTOR] The following describes HIGH-SPEED POSITIVE PEAK DETECTOR 1. However, this description can also apply to HIGH-SPEED POSITIVE PEAK DETECTOR 2, LOW-SPEED POSITIVE PEAK DETECTOR, and HIGH/LOW-SPEED NEGATIVE PEAK DETECTOR. HIGH-SPEED POSITIVE PEAK DETECTOR 1 consists of the input amp, output buffer (U3), detector diodes (D101, D2), hold capacitor (C20), and buffer FET (Q2) of the hold capacitor, The total gain is equal to 1, and the output (appearing at pin 9 of U3) is fed back to pin 4 of U3. The peak detector is reset by Q1. (1) Set the R3265/3271 as follows: | CENTER FREQ | 1GHz | |-------------|----------| | SPAN | 0Hz | | RBW | 3MHz | | VBW | 3MHz | | dB/div | 10dB/div | - (2) Perform Steps ① to ⑤ and check the results. If these requirements are not satisfied, the positive/negative peak detector may have failed. Check the detector in the sequence after Step (3). - The peak-to-peak noise width is approximately 2 Div in the Positive-Negative Detector mode. Record the top and bottom signal level of the displayed noise waveforms. - Select the Positive Peak Detector mode. - Make sure that the noise width is approximately 1/3 Div p-p. Also, make sure that the noise level is NOT GREATER than the top level of signal in the Positive-Negative Detector mode. - Select the Negative Peak Detector mode. Make sure that the noise width is approximately 1/3 Div p-p. Also, make sure that the noise level is NOT SMALLER than the bottom level of signal in the Positive-Negative Detector mode. - Select the Sample Detector mode. Make sure that the noise level is between the top and bottom signal levels in the Positive-Negative Detector mode. - (3) Connect cables to the CAL OUT and INPUT terminals at the front panel of R3265/3271. Set the system as follows: | CENTER FREQ | 25 MHz | |---------------|-----------| | SPAN | 0 Hz | | Sweep time | 50 msec | | DETECTOR MODE | Posi-Nega | 6.5 LOG A/D Section - (4) Simultaneously monitor waveforms of signals appearing at pins 3 and 9 of U3 on the oscilloscope. - (5) Gradually change the signal reference level from −10 dBm to +30 dBm at every 10 dBm, and make sure that the voltage of signals at pins 3 and 9 of U3 changes to 2 volts to 1.2 volts at every 200 mV. - (6) If the output voltages (at pins 3 and 9 of U3) of the peak detector do not change, check the reset pulse at pin 8 of U41. The reset pulse must be TTL negative and its width must be approximately 500 nsec for every 71 μs. - (7) If the reset pulse is not output, the PEAK DETECTOR RESET or ADC CONTROL has failed. If the reset pulse is output, check the gate of Q1. Its pulse must be positive and change from -10 volts to +15 volts. - (8) If the anode of D101 and cathode of D2 of the peak detector are short-circuited to each other, the detector operates as the unity gain amp. This amp has the flat waveforms of signals of pins 3 and 9 of U3. If the peak detector continues to operate as the unity gain amp, the D101, D2 and/or Q1 have failed. 6.5 LOG A/D Section ## [ADC MUX] The ADC MUX switches the signal input to the ADC. (1) Set the R3265/3271 as follows: CENTER FREQ . . . . 1GHz SPAN . . . . . 0Hz RBW . . . . . 3MHz VBW . . . . . . 3MHz (2) Make sure that the signals appearing at pins 1, 8, 9 and 16 of U12 have the logic level as defined on Table 6-23. Table 6-23 ADC MUX Setup | Checkpoint Detector Mode | Pin 1 of U12 | Pin 8 of U12 | Pin 9 of U12 | Pin 16 of U12 | |---------------------------|--------------|--------------|--------------|---------------| | SAMPLE | Н | Н | L | Н | | POSI | L | Н | Н | Н | | NEGA | Н | Н | Н | L | (3) Set the R3265/3271 as follows: CENTER FREQ . . . . 1GHz SPAN . . . . . 1kHz RBW . . . . . 30Hz - (4) Make sure that the signals at pins 1, 9 and 12 of U12 are high but the signal at pin 8 is low. (FFT) - (5) Otherwise, the ADC CONTROL has failed. 6.5 LOG A/D Section ## [SAMPLE AND HOLD] The SAMPLE AND HOLD holds the input signal of LOW-SPEED ADC before the ADC starts, and it samples the signal after AD conversion. Check the normal operation in the following steps. (1) Set the R3265/3271 as follows: CENTER FREQ 1GHz SPAN 0Hz DETECTOR MODE SAMPLE REF LEVEL -70dBm SWEEP TIME 50msec dB/div 2dB/div - (2) Do not enter any signal in the input terminals of R3265/3271. The noise will appear on the entire screen of R3265/3271. - (3) Trigger the rise edge of signal appearing at pin 14 of U13 on the oscilloscope. - (4) Observe the waveforms of signal appearing at pin 7 of U13 on the oscilloscope. The waveforms must be random noise, and its average level must be approximately +1.7V. Make sure that the noise waveforms are flat on the oscilloscope when the HLD signal is high. - (5) If the requirements of Steps (2) to (4) are not satisfied, the SAMPLE AND HOLD (U13) and/or ADC CONTROL have failed. #### [ADC Configuration] The ADC section switches the ADC and CONTROL circuits to each other according to the SWEEP TIME and SPAN setup. Table 6-24 SWEEP TIME and SPAN Setup Conditions | SWEEP TIME | 1000 sec to 20 msec | 19 msec to50 µs | |----------------|------------------------------------------|--------------------------------------------------| | SPAN | FULL SPAN~ZERO SPAN | ZERO SPAN | | ADC RESOLUTION | 16 BIT (U15) | 8 BIT (U23) | | DETECTOR MODE | POSI-NEGA<br>POSI<br>NEGA<br>SAMPLE | SAMPLE | | S/H | Yes (U13) | No | | TRIGGER MODE | FREE RUN<br>LINE<br>VIDEO<br>TV-V<br>EXT | FREE RUN<br>LINE<br>VIDEO<br>TV-V<br>TV-H<br>EXT | When the SWEEP TIME mode of 1000 sec to 20 msec (LOW-SPEED ADC) is selected, the system consists of the S/H, 16-bit ADC, and DATA LATCH circuits. It is controlled by the AD CONTROL circuit. Four inputs are controlled by the ADC MUX. They are POSITIVE PEAK DETECTOR, NEGATIVE PEAK DETECTOR, SAMPLE DETECTOR, and FFT. When the SWEEP TIME mode of 19 msec to 50 $\mu s$ (HIGH-SPEED ADC) is selected, the system consists of the 8-bit ADC, DATA LATCH, SRAM, 3-STATE BUS TRANSCEIVER, COUNTER, and DATA SELECTOR. It is controlled by the AD CONTROL circuit. 6.5 LOG A/D Section # [ADC (LOW-SPEED, HIGH-SPEED)] The 16-bit ADC (LOW-SPEED ADC) and 8-bit ADC (HIGH-SPEED ADC) are switched to each other according to the specified sweep time. The following checks whether the ADC operates normally or not. (1) Set the R3265/3271 as follows: CENTER FREQ 1GHz SPAN 0Hz SWP TIME 50msec - (2) Observe the signal of pin 20 (CLOCK) of U15 on the oscilloscope and check the 4 MHz TTL signal level on the scope. - (3) Observe the signal of pin 1 (ADSTART) of U15 and check the negative pulse having the width of approximately 500 nsec for every 71 $\mu$ s. - (4) Make sure that signals at pins 21, 22, 24 and 32 of U15 are low but signals at pins 23 and 34 of U15 are high. - (5) If the requirements of Steps (2) to (4) are not satisfied, check the ADC CONTROL. - (6) Observe the signal of pin 38 (EOC) of U15 and check the negative pulse having the width of approximately 1 μs for every 71μs. If these waveforms are not observed, the U15 or ADC CONTROL has failed. - (7) Observe the signal of pin 28 (REF) of U15 and check the +4.5V constant voltage. If this voltage is not output, check the VOLTAGE REFERENCE. - (8) Set the R3265/3271 as follows and check the HIGH-SPEED ADC operation. CENTER FREQ . . . . 1GHz SPAN . . . . . . 0Hz SWP TIME . . . . . . 10msec - (9) Observe the signal of pin 10 (CLK) of U23 on the oscilloscope and check the 70 kHz TTL level signal. - (10)Observe the signal of pin 1 (\*ADACQ) of U24 and check the negative pulse having the width of approximately 12 ms. - (11)If the specified waveforms are not observed in Steps (9) and (10), the ADC CONTROL has failed. 6.5 LOG A/D Section - (12)Observe the signal of pin 15 (VRT) of U23 and check the +5 V constant voltage. - (13)Observe the signal of pin 19 (VRB) of U23 and check the +3 V constant voltage. - (14)If the specified voltage is not output in Steps (12) and (13), the VOLTAGE REFERENCE has failed. 6.5 LOG A/D Section ## [VOLTAGE REFERENCE] The VOLTAGE REFERENCE circuit generates 6 types of voltages from the +6.3V reference voltage of .U44 (DAC). - (1) Observe the signal of pin 24 of U44 and make sure that the voltage is within $\pm 6.3 \pm 0.3V$ . If not, the U44 has failed. - (2) Make sure that the voltage is +2V at pin 1 of U55, +4.5V at pin 7, -10V at pin 8, and +10V at pin 14. If not, the U55 or the peripheral circuits have failed. - (3) Make sure that the voltage is +5V at the collector of Q13 and +3V at the collector of Q14. If not, the Q13, Q14 or its peripheral circuits have failed. 6.5 LOG A/D Section # [PEAK DETECTOR RESET] (1) Press the PRESET key of the R3265/3271 and set the parameters as follows: CENTER FREQ 25MHz SPAN 0Hz SWEEP TIME 50msec DETECTOR MODE POSI-NEGA - (2) Make sure that the TTL negative signal appears at SP1 (pin 9 of U60) and the 500nsec pulses are output every 71 µs. - (3) Make sure that the TTL positive signal appears at Z (pin 10 of U60) and the 50msec pulses are output. - (4) Make sure that signal at points SPL1 (pin 16 of U7) and SPL2 (pin 1 of U7) are as those defined on Table 6-25. The signal TTL level must change as follows: Table 6-25 PEAK DETECTOR Signal Levels | Check point Detector mode | SPL1 | SPL2 | |---------------------------|--------------------------------------|--------------------------------------| | POSI-NEGA | HIGH | LOW | | SAMPLE | 71 μs pulse for every approx. 143 μs | 71 µs pulse for every approx. 143 µs | | POSI PEAK | 71 μs pulse for every approx. 143 μs | 71 µs pulse for every approx. 143 µs | | NEGA PEAK | 71 μs pulse for every approx. 143 μs | 71 μs pulse for every approx. 143 μs | (5) If the requirements of Steps (2) to (4) are not satisfied, the ADC CONTROL circuit has failed. 6.5 LOG A/D Section ### [ADC CONTROL] The ADC CONTROL circuit controls signal timing of all logic circuits of AD blocks such as PEAK DETECTOR RESET, SAMPLE AND HOLD, and ADC. The following checks the normal operation of ADC CONTROL circuit. (1) Set the R3265/3271 as follows: SPAN ..... 1GHz SWEEP TIME ..... 50msec - (2) Observe the signal of pin 20 (CLKO) of U43 on the oscilloscope and make sure that this is the 20 MHz TTL level signal. - (3) Observe the signal of pin 4 (\*STPAA) of U43 on the oscilloscope and make sure that this signal is TTL high. - (4) Observe the signal of pin 19 (\*RESET) of U43 on the oscilloscope and make sure that this signal is TTL high. - (5) Observe the signal of pin 5 (\*ADTRIG) of U43 on the oscilloscope and make sure that this signal is the 500nsec wide negative pulses for every 71 µs. The sweep time is 700 msec. - (6) Observe the signal of pin 7 (4M) of U43 on the oscilloscope and make sure that this is the 4 MHz TTL level signal. - (7) Observe the signal of pin 63 (\*BR) of U20 on the oscilloscope and make sure that this signal is the 400 to 700-nsec wide negative pulses for every 71 µs. - (8) Observe the signal of pin 8 (\*BGACK) of U20 on the oscilloscope and make sure that this signal is 1 µs wide negative pulses for every 71 µs. - (9) Observe the signal of pin 19 (\*ADBG) of U20 on the oscilloscope and make sure that this signal is the 500-nsec wide negative pulses for every 71 μs. (10)Set the R3265/3271 as follows: CENTER FREQ . . . . 1GHz SPAN . . . . . 0Hz SWEEP TIME . . . . . 10msec (11)Observe the signal of pin 20 (CLKO) of U43 on the oscilloscope and make sure that this is the 14 MHz TTL level signal. 6.5 LOG A/D Section - (12)Observe the signal of pin 6 (CLKA) of U43 on the oscilloscope and make sure that this is the 70 kHz TTL level signal. - (13)If the specified requirements are not satisfied in Steps (2) to (12), the U43, U20, or U21 has failed. 6.5 LOG A/D Section #### [SLOPE DETECTOR] The SLOPE DETECTOR selects the POSI DETECTOR or NEGA DETECTOR signals to be converted from analog into digital form in the POSI-NEGA detector mode. The input signals are detected by three comparators of U35, U36 and U85, and the next display detector is selected by the U20 built-in circuit. U36 compares the input signal with the signal after S/H stage. If the input signal is higher than the signal after S/H, the POSI DETECTOR signal is selected for ADC. If the input signal is lower than the signal after S/H, the NEGA DETECTOR signal is selected for ADC. U35 detects the input signal in the POSI DETECTOR output mode, and U85 detects the input in the POSI DETECTOR pulse wave mode for correct pulse wave display. #### [RAMP GENERATOR] The 20 MHz reference clock is divided at the built-in counter of U43 (GATE ARRAY), the 14-bit saw-tooth wave digital patterns are generated, and they are converted into analog signals by U44 (DAC). They are RAMP signals. U43 is used for Z signal generation and ADC control. (1) Set the R3265/3271 as follows: CENTER FREQ . . . . 1GHz SPAN . . . . . . 0Hz SWEEP MODE . . . . . 50msec - (2) Observe the signal of pin 4 (\*STPAA) of U43 on the oscilloscope and make sure that this signal is TTL high. - (3) Observe the signal of pin 19 (\*RESET) of U43 on the oscilloscope and make sure that this signal is TTL high. - (4) Observe the signal of pin 20 (CLKO) of U43 on the oscilloscope and make sure that this is the 20 MHz TTL signal. - (5) Observe the signal of pin 17 of U43 on the oscilloscope and make sure that this signal has the same waveforms as shown in Figure 6-10. Figure 6-10 Output Waveform of Signal at Pin 17 of U43 (6) Observe the signal of pin 2 (RAMP) of J7 on the oscilloscope and make sure that this signal has the same waveforms as shown in Figure 6-11. Figure 6-11 Output Waveform of Signal at Pin 2 of J7 - (7) Observe the signal of pin 2 (Z) of U43 on the oscilloscope and make sure that this is the TTL level signal during period (A) of Step (6). Also, make sure that this signal is low during other period. - (8) Change the SWEEP TIME to 100 msec and make sure that the sweep time is kept to 100 msec during period (A) of Steps (5), (6) and (7). (The time of period (A) varies in proportional to the SWEEP TIME if it is within 1000 sec to 20 msec.) - (9) If the requirements defined in Steps (2) to (8) are not satisfied, the U43, U20 or U21 has failed. 6.5 LOG A/D Section ## [TRIGGER] The FREE RUN, LINE, VIDEO, or EXT trigger signal is selected by the built-in MUX of U43 and U20 which have been provided for the LOW and HIGH-SPEED ADC. The TV-V trigger signal is generated when the VIDEO signal is passed through the LPF. Also, the TV-H trigger signal is generated when the VSYNC signal of the TV SYNC SEPARATOR (U53) is counted by the built-in counter of U20, The LINE trigger signal is synchronized with the power frequency sent from the power unit. The following checks the normal operation of TRIGGER circuit. | (1) | Press the MENU key of the R3265/3271 and set as follows: | |-----|----------------------------------------------------------| | | TRIG VIDEO | | (2) | Change the TRIGGER level by pressing the ↓ and ↑ keys | - (3) Measure the signal voltage at pin 5 of U49 and make sure that the TRIGGER LEVEL changes at every 200mV step to +2V at the reference level on the screen or 0V at the bottom of the screen. If not, the TRIGGER circuit or ADC CONTROL has failed. - (4) Observe the signal of pin 2 of U88 on the oscilloscope and make sure that this is the TTL-level power frequency signal. If not, the TRIGGER circuit or power unit has failed. Figure 6-12 AD BLOCK DIAGRAM(1) Figure 6-13 AD BLOCK DIAGRAM(2) 6.6 CPU Section ### 6.6 CPU Section - (1) Turn the power switch on. If the screen does not light and if the power supply is normal, the CRT display itself has failed or the signal cable between the CPU board and CRT display has failed. Otherwise, the CPU board itself has failed. - (2) Check the ROM's. If one of them has failed, its error message given below may be output: - "ROM #1 (upper) is error!!" - "ROM #1 (lower) is error!!" - "ROM #2 (upper) is error!!" - "ROM #2 (lower) is error!!" The ROM chip has failed. Replace the U28, U29, U30, or U31 with a new one. - (3) Check the RAM's. If one of them has failed, its error message given below may be output: - "CPU RAM (xxxx) is error!!", xxxx - "BKUP RAM (xxxx) is error!!", xxxx - "BIT RAM (xxxx) is error!!", xxxx The RAM chip has failed. Replace the RAM board with a new one. #### CAUTION If the fault board is replaced, the EEPROM data is changed. All system adjustment must be repeated again. ## 6.7 RF I/O Section ### 6.7.1 START And MULTIBAND OFFSET DAC The START And MULTIBAND OFFSET DAC operates only when two or more bands of CENTER FREQUENCY, START, and STOP setup modes or SPAN setup mode are selected during frequency setup. - (1) Press the PRESET key of the R3265/3271 first, then press the CENTER FREQ , 1 , GHz , FREQ SPAN , 2 and GHz keys in this sequence. - (2) Connect the positive lead of DVM to pin 1 of U2, and connect the negative lead of DVM to TP5 (GV). Make sure that the signal voltage at DVM is -5V. - (3) Press the $\boxed{\text{START}}$ , $\boxed{0}$ and $\boxed{\text{GHz}}$ keys in this sequence, and make sure that the voltage at DVM is -10V. - (4) If the measured voltages differ from those given in Steps ① and ③, press the MENU, [SWEEP] and [MANUAL] keys first, then press the SHIFT, BKSP, [ADDRESS], [4], [0], [0], [1], [0], [0], [Hz] and [WRITE] keys in this sequence to check the following: ① +10V must appear at pin 15 of U3. - 2 +5V must appear at pin 14 of U3. - TTL negative pulses must be output when pins 9 (WR) and 8 (CS) of U3 are monitored on the oscilloscope and the data knob is being set on the front panel. - (5) If the signal voltage is abnormal at pin 8 (CS) of U3, check the U54 (74HC138). # 6.7.2 SPAN ATTENUATOR DAC The SPAN ATTENUATOR DAC is used to attenuate sweep signals according to the specified span. The signal level can be controlled from approximately 1/1 to 1/20. - (1) Press the PRESET key of R3265/3271 first, then press the CENTER FREQ, 1, GHz FREQ SPAN, 2 and GHz keys in this sequence. - (2) To select the MANUAL SWEEP mode, press the MENU, SWEEP and MANUAL keys in this sequence. - (3) Connect the positive lead of DVM to pin 1 of U5, and connect the negative lead of DVM to TP5 (GV). - (4) Adjust the data knob on the front panel so that the sweep marker comes to its start position. Also, make sure that +2.44V appear at the DVM. - (5) If this value is abnormal, check the following: - ① -5V must appear at pin 15 of U4. - Press the SPAN key. The TTL negative pulses must appear at pins 9 (WR) and 8 of U4 on the oscilloscope when the data knob is being adjusted. (6) If the signal voltage is abnormal at pin 8 (CS) of U4, check the U53 (74HC138). #### 6.7.3 SPAN ADJUSTMENT DAC The SPAN ADJUSTMENT DAC is used to adjust the span accuracy and it has approximately 10% of adjustable range. - (1) Press the PRESET key of R3265/3271 first, then press the CENTER FREQ , 1 , GHz , FREQ SPAN , 2 and GHz keys in this sequence. - (2) To select the MANUAL SWEEP mode, press the MENU, SWEEP and MANUAL keys in this sequence. - (3) Connect the positive lead of DVM to pin 1 of U6, and connect the negative lead of DVM to TP5 (GV). - (4) Adjust the data knob on the front panel so that the sweep marker comes to its start position. - (5) Press the SHIFT, ADDRESS, 4, 0, 0, 1, 1, 0, Hz and WRITE ONLY keys in this sequence. Adjust the data knob on the front panel to change data between "00" and "ff". Then, make sure that the DVM measured value can be set between 0V and approximately -2.4V when the data is changed between "00" and "ff". - (6) If the measured value is abnormal, check the following: - ① Approximately +2.4V must appear at pin 4 of U7. - ② The TTL negative pulses must appear at pins 15 (CS) and 16 (WR) of U7 on the oscilloscope when the data knob is being adjusted. - (7) If the signal voltage is abnormal at pin 15 (CS) of U7, check the U54 (74HC138). # 6.7.4 Span Control Switches The LOG SPAN and LIN SPAN can be set during span adjustment. The YTO main coil, FM coil, and VCO signals are sweeped under control of analog switches U8, U10, U16, U17, and U18 (DG201). (1) Table 6-26 lists the span switch setup. Table 6-26 LIN SPAN | | Pin No. | | U10 | | | | U16 | | U17 | | | · U18 | | | | |------------------------------------------------------------------------|----------------------------|---|-----|-----------|-------------|--------|-------|-----------|-----|-------------|-------|-------|-----------|-----------|---| | SPAN | | 1 | 8 | 9 | 16 | 1 | 8 | 9 | 16 | 1 | 8 | 9 | 16 | 8 | 9 | | 4.01 GHz to<br>401 MHz to<br>40.1 MHz to<br>10.1 MHz to<br>2.01 MHz to | 4 GHz<br>400 MHz<br>40 MHz | | | H H H H H | 1 1 1 1 1 1 | LLLLHH | LLLHH | H H H L L | | H H L H H H | HHHHL | LLLL | H H L H H | H H H L H | | | 0 M | Hz | L | L | Н | Н | Ξ | Н | L | Н | H | Н | L | Н | Н | L | - (2) The LOG SPAN can be set as follows: - ① The signal at pin 8 of U10 is set to high but the signal at pin 9 is set to low. - Table 6-27 lists the U8 signal setup. Table 6-27 LOG SPAN | STOP FREQ: | U8 Pin No. | | | | | |------------|------------|---|---|----|--| | START FREQ | 1 | 8 | 9 | 16 | | | 10:1 | Н | _ | L | Н | | | 100:1 | Н | - | Н | L | | | 1000:1 | L | _ | Н | Ι | | 3 U16, U17 and U18 can be set in the same way as when the STOP FREQ of LOG SPAN is set according to the SPAN of Table 6-26. #### 6.7.5 LOG SPAN OFFSET DAC The LOG SPAN OFFSET DAC is the D/A converter for offset voltage adjustment of the Unti Log circuit consisting of U9 and Q6 of the LOG SPAN circuit. The DAC is controlled between "00" and "ff" of data sent from the CPU board. - (1) Press the PRESET key of R3265/3271. Then, select the SINGLE SWEEP mode by pressing the MENU, SWEEP and SINGLE keys in this sequence. - (2) Connect the positive lead of DVM to pin 7 of U6, and connect the negative lead of it to TP5 (GV). - (3) Press the SHIFT, ADDRESS, 4, 0, 0, 1, 1, 2 and Hz keys in this sequence. Then, press the WRITE key and adjust the data control to change data from "00" tp "ff". If the measured DVM value does not change to 0V to -10V, check the following: - ① +10V must appear at pin 18 of U7. - 2 +5V must appear at pin 17 of U7. - TTL negative pulses must appear at pins 16 (WR) and 15 (CS) of U7 when monitored on the oscilloscope and the data knob is being set on the front panel. - (4) If the signal at pin 15 (CS) of U7 is abnormal in Substep ③ of Step (3), check the U54 (74HC138) ## 6.7.6 1/N ATTENUATOR DAC The 1/N ATTENUATOR DAC is used for "1/n" signal attenuation in Harmonic Mixing Mode N when the high-band mixer of the R3271 is used. When the R3265 is used, all Band N values is equal to 1 and the attenuation is fixed to 4000 divided by 4095. - (1) Press the PRESET key of R3265/3271 first, then press the CENTER FREQ , $\boxed{1}$ , $\boxed{GHz}$ FREQ SPAN , $\boxed{2}$ and $\boxed{GHz}$ keys in this sequence. - (2) To select the MANUAL SWEEP mode, press the MENU, SWEEP and MANUAL sweep this sequence on the R3265/3271. Also, adjust the data knob to set the sweep marker to its start position. (3) Connect the positive lead of DVM to pin 1 of U11, and connect the negative lead of it to TP5 (GV). Make sure that the measured value at DVM is equal to the value of each center frequency defined on Table 6-28. Table 6-28 Measured Values of DVM | CENTER FREQ. | Measured Value of DVM | N | |--------------|-----------------------|---| | 2 GHz | -1.94 V | 1 | | 6 GHz | -1.94 V | 1 | | 10 GHz | -0.97 V | 2 | | 18 GHz | -0.65 V | 3 | | 25 GHz | −0.47 V | 4 | (4) If the measured value at DVM does not match the definition of Table 6-28, press the - ① +2.0V must appear at pin 15 of U12. - 2 +5V must appear at pins 13 and 14 of U12. - TTL negative pulses must appear at pins 8 (CS) and 9 (WR) of U12 when monitored on the oscilloscope and the data knob is being set on the front panel. - (5) If the signal voltage is abnormal at pin 8 (CS) of U12, check the U53 (74HC138). ### 6.7.7 YTO MAIN COIL TUNE DAC The YTO MAIN COIL TUNE DAC is the D/A converter and used for determination of current of the YIG oscillator. It is controlled by the CENTER\_FREQ setup. - (1) Press the PRESET key on the R3265/3271 first, then press the CENTER FREQ , 0 , MHz , FREQ SPAN , 0 and MHz keys in this sequence. - (2) Connect the positive lead of DVM to pin 6 of U20, and connect the negative lead of it to TP15 (GV). Make sure that the measured voltage at DVM is -0.88V. Then, press the CENTER FREQ, 3, , 6 and GHz keys in this sequence to be sure the measured value at DVM is -9.67V. - (3) If the measured value at DVM differs from this definition, press the and SINGLE keys in this sequence and check the following: - 10 + 10V must appear at pin 15 of U19. - 2 +5V must appear at pins 13 and 14 of U19. - TTL negative pulses must appear at pins 8 (CS) and 9 (WR) of U19 when monitored on the oscilloscope and the data knob is being set on the front panel. - (4) If the signal voltage is abnormal at pin 8 (CS) of U19, check the U53 (74HC138). ### 6.7.8 3.5 GHz TUNE ADJUSTMENT DAC The 3.5 GHz TUNE ADJUSTMENT DAC is the D/A converter and used for adjustment of current variation of the YTO MAIN COIL TUNE DAC. The main coil tuning voltage can be attenuated. | (1) Press the PRESET key of the R3265/3271 first, then press the | CENTER FREQ , 3 , | |------------------------------------------------------------------|-------------------| | . , 5 , GHz , FREQ SPAN , 0 and MHz keys in this sequence | ce. | | Press the MENU, SWEEP and SINGLE keys in this sequence. | | | Then, press the SHIFT, ADDRESS, 4, 0, 0, 1 | , 2 , 0 , Hz and | | WRITE keys in this sequence. | | - (2) Connect the positive lead of DVM to pin 1 of U22, and connect the negative lead of it to TP15 (GV). - (3) Make sure that the measured value at DVM changes from 0V to +9.42V when the data is changed from "00" to "ff" using the data knob on the front panel. - (4) If the measured value at DVM does not change, check the following: - ① -9.42V must appear at pin 4 of U21. - TTL negative pulses must appear at pins 15 (CS) and 16 (WR) of U21 when monitored on the oscilloscope and the data is being changed by the data knob on the front panel. If the signal voltage is abnormal at pin 15 (CS) of U21, check the U54 (74HC138). # 6.7.9 0 GHz ADJUSTMENT DAC The 0 GHz ADJUSTMENT DAC is the D/A converter which adjusts the YTO frequency to 4231 MHz when the CENTER FREQ is set to 0 MHz. - (1) Press the PRESET key of the R3265/3271 first, then press the CENTER FREQ , 0 , MHz , MENU , SWEEP and SINGLE keys in this sequence. - (2) Press the SHIFT, BK SP, ADDRESS, 4, 0, 0, 1, 2, 2, Hz and WRITE ONLY keys in this sequence. - (3) Connect the positive lead of DVM to pin 7 of U22, and connect the negative lead of it to TP15 (GV). Make sure that the measured value at DVM changes from 0V to -10V when the data is changed from "00" to "ff" using the data knob on the front panel. - (4) If the measured value at DVM does not change, check the following: - ① +10V must appear at pin 18 of U21. - 2 +5V must appear at pin 17 of U21. - TTL negative pulses must appear at pins 15 (CS) and 16 (WR) of U21 when monitored on the oscilloscope and the data is being set by the data knob on the front panel. - (5) If the signal voltage is abnormal at pin 15 (CS) of U21, check the U54 (74HC138). 6.7 RF I/O Section # 6.7.10 YTO Main Coil Filter Driver If the SPAN has been set to below 10 MHz, the YTO is set in the FM Coil Sweep mode. Insert the capacitance across the coil to reduce the current noise of the main coil. - (1) Press the PRESET key of the R3265/3271, and set as follows: CENTER FREQ 0 MHz and FREQ SPAN 1 0 MHz. - (2) Connect the positive lead of DVM to the collector of Q7, and connect the negative lead to TP15 (GV). Also, make sure that the voltage at DVM is approximately 0V. - (3) Set FREQ SPAN 1 1 MHz, and make sure that the voltage at DVM is +15V. - (4) If not, perform the following substeps: - ① Make sure that the signal at pin 5 of U63 is TTL high if FREQ SPAN is 10 MHz. - Make sure that the signal at pin 5 of U63 is TTL low if FREQ SPAN is 11 MHz. - (5) If the signal at pin 5 of U63 is abnormal, press the MENU, SWEEP and SINGLE SWP which was in this sequence on the R3265/3271 to select the SINGLE SWEEP mode. Then, set SHIFT ADDRESS 4 0 0 0 5 0 Hz and monitor the signal at pin 3 of U63 on an oscilloscope. Make sure that TTL negative pulses appear when the data knob is used on the front panel. - (6) If the pulses are not output, check the U53 (74HC138). ### 6.7.11 YTO PLL Circuit The error voltage of the YTO PLL (Phase-Locked Loop) is entered in J8. Accurately set the first local frequency by controlling the YTO FM Coil current. - (1) Press the PRESET key on the R3265/3271, and set as follows: CENTER FREQ 1 GHz and FREQ SPAN 5 0 0 MHz. - (2) Monitor signals at pins 16 and 1 of U18 on the DVM or oscilloscope. Make sure that they have the signal levels as defined on Table 6-29 when the span is. adjusted. Table 6-29 YTO PLL Control | SPAN | U | 18 | |---------|------|-------| | SPAIN | Pin1 | Pin16 | | 500 MHz | н | L | | 501 MHz | L | Н | - (3) If the signal levels are incorrect, perform the following substeps: - ① Press the MENU, SWEEP and SINGLE sweep when sequence to select the SINGLE SWEEP mode. Then, follows: SHIFT ADDRESS 4 0 0 0 4 0 Hz WRITE ONLY - Monitor the signal at pin 19 of U61 on an oscilloscope, and make sure that TTL negative pulses appear when the data knob is used on the front panel. - (4) If the pulses are abnormal, check the U53 (74HC138). # 6.7.12 RF Bias Control DAC The RF Bias Control DAC is an 8-bit Quad D/A converter that controls the EXT MIX Bias, Harmonic MIX Bias (R3271 only), and Band Gain. - (1) Press the PRESET key on the R3265/3271, and set as follows: MENU SWEEP I SINGLE in this sequence to select the SINGLE SWEEP mode. - (2) Check the Harmonic MIX Bias Adjustment D/A Converter as follows: - ① Press the SHIFT ADDRESS 4 0 0 1 3 0 Hz WRITE ONLY - © Connect the positive lead of DVM to pin 1 of U32, and connect the negative lead to TP15 (GV). Make sure that the voltage changes from 0 to 10V on the DVM when data is changed from "00" to "ff" with the data knob of the front panel. - (3) Check the EXT MIX Bias Adjustment DAC in the following procedure: - ① Set as follows: SHIFT ADDRESS 4 0 0 1 3 2 Hz WRITE ONLY - © Connect the positive lead of DVM to pin 2 of U32, and connect the negative lead to TP15 (GV). Make sure that the voltage changes from 0 to 10V on the DVM when data is changed from "00" to "ff" with the data knob of the front panel. - (4) Check the Band Gain Control DAC as follows: - ① Set as follows: SHIFT ADDRESS 4 0 0 1 3 4 Hz WRITE ONLY - Connect the positive lead of DVM to pin 20 of U32, and connect the negative lead to TP15 (GV). Make sure that the voltage changes from 0 to 10V on the DVM when data is changed from "00" to "ff" with the data knob of the front panel. - 3 Set as follows: SHIFT ADDRESS 4 0 0 1 3 6 Hz WRITE ONLY Connect the positive lead of DVM to pin 19 of U32. Make sure that the voltage changes from 0 to 10V on the DVM when data is changed from "00" to "ff" with the data knob of the front panel. 6.7 RF I/O Section - (5) If the value measured on the DVM does not change in Steps (2) to (4), check the following: - ① Make sure that 10V appear at pin 4 of U32. - Make sure the TTL negative pulses appear at pin 15 of U32 when it is monitored on the oscilloscope and when the data knobs are used on the front panel. - (6) If these pulses are not output at pin 15 (C5) of U32, check the V54 (74HC138). 6.7 RF I/O Section # 6.7.13 Slope Gain DAC The Slope Gain DAC is a D/A converter for compensation of the frequency response of each signal band. The YTO Drive voltage is attenuated and used for this DAC. - (2) Set as follows: SHIFT ADDRESS 4 0 0 1 4 2 Hz WRITE ONLY . Connect the positive lead of DVM to pin 7 of U36, and connect the negative lead to TP15 (GV). Make sure that the voltage changes from 0 to approximately -5.5V on the DVM Make sure that the voltage changes from 0 to approximately -5.5V on the DVM when data is changed from "00" to "ff" with the data knob of the front panel. - (3) If an invalid value is obtained in Step (2), check the following: - ① Make sure that approximately +5.5V appear at pin 18 of U37. - Make sure that -15V appear at pin 17 of U37. - Make sure that TTL negative pulses appear at pins 15 (CS) and 16 (WR) of U37 when monitored on the oscilloscope and when the data knob is adjusted on the front panel. - (4) If an invalid signals appear at pin 15 (C5), check the U54 (74HC138). #### 6.7.14 Band Control Circuits The Band Control Circuits generate signals so that the third converter selects an input when each of Base Band Mixer, High-Band Mixer, and EXT Mixer has been set. - (1) Press the PRESET key on the R3265/3271, and set as follows: CENTER FREQ 1 - (2) Press the MENU SWEEP MANUAL keys in this sequence. Check signals at pins 1, 7, 8, and 14 of U31 using the DVM, and make sure that these signals are the same as those defined on Table 6-30 when the center frequency is changed. It is assumed that the EXT Mixer band has been set to CENTER FREQ and EXT MIX | Table 6 co Band Gondon (1) | | | | | | | | | | |----------------------------|--------|--------|-------|--------|--|--|--|--|--| | CENTER FREQ | U31 | | | | | | | | | | (GHz) | Pin1 | Pin7 | Pin8 | Pin14 | | | | | | | 1 | -14 V | -14 V | -14 V | + 14 V | | | | | | | 5 | + 14 V | -14 V | +14 V | -14 V | | | | | | | EXT MIX | -14 V | + 14 V | -14 V | _14 V | | | | | | Table 6-30 Band Control (1) - (3) If the voltages at each pin of U31 do not match the values of Table 6-30, check the followings: - ① Make sure that signals at pins 2, 6, 9, and 13 of U31 match those defined on Table 6-31. Table 6-31 Band Control (2) | CENTER FREQ | U31 | | | | | | | |-------------|------|------|------|-------|--|--|--| | (GHz) | Pin2 | Pin6 | Pin9 | Pin13 | | | | | 1 | Н | н | Н | L | | | | | 5 | L | Н | Ł | Н | | | | | EXT MIX | Н | L | Н | Н | | | | ② Make sure that the voltage at pin 3 of U31 is +2.3V. 6.7 RF I/O Section | (4) If these voltages are incorrect (not eq | qual to $+2.3V$ ), check the U60. | |---------------------------------------------|-----------------------------------| |---------------------------------------------|-----------------------------------| (5) If they are correct, set as follows: SHIFT ADDRESS 4 0 0 2 1 0 Hz Monitor the signal at pin 45 of U55 on the oscilloscope. Make sure that the TTL negative pulses appear when the data knob is adjusted on the front panel. (6) If these pulses are incorrect at pin 45 of U55, check the U52 (74HC138). # 6.7.15 YTF Gain Adjustment DAC The preselector (YTF) is inserted in the high-band input (3.5 GHz or more) of the R3265/3271. The YTF Gain Adjustment D/A Converter is used to adjust the YTF timing sensitivity. - (1) Press the PRESET key on the R3265/3271, and set as follows: CENTER FREQ 7 . 5 GHz , FREQ SPAN 0 MHz . Then, press the MENU SWEEP and SINGLE keys in this sequence to select the SINGLE SWEEP mode. - (2) Set as follows: SHIFT ADDRESS 4 0 0 1 4 0 Hz WRITE ONLY Connect the positive lead of the DVM to pin 1 of U68, and connect the negative lead to TP15 (GV). Make sure that the voltage measured on the DVM changes from 0 to approximately -8.3V when data is changed from "00" to "ff" using the data knob of the front panel. - (3) If the voltage is incorrect, check the following: - ① Approx. +8.3V must appear at pin 4 of U37. - 2 +5V must appear at pin 17 of U37. - TTL negative pulses must appear at pins 16 (WR) and 15 (CS) of U37 when they are monitored on the oscilloscope and when data is set using the data knob of the front panel. - (4) If the voltage is incorrect at pin 15 (CS) of U37, check the U54 (74HC138). # 6.7.16 YTF Offset Adjustment DAC The YTF Offset Adjustment D/A Converter adjusts the YTF tuning offset of the YTF Offset Adjustment DAC. It consists of the coarse and fine adjustment DAC sections. - (1) Press the PRESET key on the R3265/3271, and set as follows: MENU SWEEP and SINGLE SWP and SWEEP SW - (2) Check the Coarse Offset Adjustment DAC as follows: - ① Set as follows: SHIFT BK SP ADDRESS 4 0 0 1 5 0 Hz WRITE ONLY - Connect the positive lead of the DVM to pin 1 of U43, and connect the negative lead to TP15 (GV). Make sure that the voltage measured on the DVM changes from 0 to approximately -10V when data is changed from "00" to "ff" using the data knob of the front panel. - (3) Check the Fine Offset Adjustment DAC as follows: - ① Set as follows: SHIFT ADDRESS 4 0 0 1 5 2 Hz WRITE ONLY - Connect the positive lead of the DVM to pin 7 of U43, and make sure that the voltage measured on the DVM changes from 0 to -10V when data is changed "00" to "ff" using the data knob of the front panel. - (4) If the voltage is incorrect, check the following 3 points: - 1 + 10V must appear at pin 4 of U42. - 2 +5V must appear at pin 17 of U42. - TTL negative pulses must appear at pins 16 (WR) and 15 (CS) of U42 when they are monitored on the oscilloscope and when data is set using the data knob of the front panel. - (5) If the pulses are incorrect at pin 15 (CS) of U42 check the U52 (74HC138). # 6.7.17 YTF Band Control Switches The YTF sweep signals are multiplied by N-times for the High-Band MIX band of the R3271. Also, the R3265 uses value N=1.± for the 7.5 to 8 GHz band, and the 842 MHz YTF tuning frequency is controlled to be increased. They are executed by the U38 and U39 analog switches. - (1) Press the PRESET key on the R3265/3271, and set as follows: CENTER FREQ 0 GHz , FREQ SPAN 0 MHz . Then, press the MENU SWEEP and SINGLE swP keys in this sequence. - (2) Change the center frequency and make sure that the control input of U38 and U39 switches matches the one defined on Table 6-32. Table 6-32 YTF Band Control **R3271 ONLY** | CENTER FREQ | | U: | U39 | | | | |-------------|------|--------|--------|--------|--------|--------| | (GHz) | Pin1 | Pin8 | Pin9 | Pin16 | Pin8 | Pin9 | | 0<br>5 | ΗH | H<br>H | H | H<br>L | H<br>H | L<br>H | | 10 | ال | Н | Н | Н | Н | Н | | 20<br>25 | II | H<br>L | L<br>H | H | H<br>H | H | #### **R3265 ONLY** | CENTER FREQ | | U | U39 | | | | |-------------|------|------|------|-------|------|------| | (GHz) | Pin1 | Pin8 | Pin9 | Pin16 | Pin8 | Pin9 | | 0 | Ι | Н | Н | Н | Н | L | | 5 | Η | L | Н | Н | Н | Н | | 8 | Н | L | Н | Н | L | Н | (3) If incorrect, check the U60. 6.7 RF I/O Section | .) | If th | ne U60 is normal, check the U55 as follows: | |----|-------|--------------------------------------------------------------------------------| | | 1 | Set as follows: SHIFT ADDRESS 4 0 0 2 1 0 Hz WRITE ONLY | | | | Make sure that TTL negative pulses appear at pins 43 (WR) and 45 (CS) of U55 | | | | when they are monitored on the oscilloscope and when data is changed using the | | | | data knob of the front panel. | | | | | ② If the pulses are incorrect at pin 45 (CS) of U55, check the U52 (74HC138). 6.7 RF I/O Section ### 6.7.18 YTF Noise Filter Circuit The YTF Noise Filter Circuit inserts a capacitance across the YTF tuning coil to reduce the tuning current noise of the YTF when the span frequency is 2 MHz or less. - (1) Press the PRESET key on the R3265/3271, and set as follows: CENTER FREQ $\begin{bmatrix} 5 \end{bmatrix}$ GHz , FREQ SPAN $\begin{bmatrix} 2 \end{bmatrix}$ MHz . - (2) Make sure that -15V appears at pin 2 of U69. - (3) Set as follows: FREQ SPAN 2 . 1 MHz . Make sure that the voltage is 0 V at pin 2 of U69. - (4) If the voltage is incorrect, make sure that the voltage at pin 2 of U67 is 0 V when the FREQ SPAN is 2 MHz and that the voltage is +5V when it is 2.1 MHz. - (5) If the voltage of U67 is incorrect, check the U58 and U55. Check the U55 as follows: - ① Press the MENU, SWEEP and SINGLE keys in this sequence to select the SINGLE SWEEP mode. Then, set as follows: SHIFT ADDRESS 4 0 0 2 0 0 Hz WRITE ONLY - Make sure that TTL negative pulses appear at pins 43 (WR) and 45 (CS) of U55 when they are monitored on the oscilloscope and when data is changed using the data knob of the front panel. - If the pulses are incorrect at pin 45 (CS) of U55, check the U52 (74HC138). 6.7 RF I/O Section # 6.7.19 Frequency Ref Adjustment DAC The Frequency Ref Adjustment D/A Converter adjusts the 10 MHz Frequency Reference Oscillator, and the DAC output is sent to the STD Block (WBC-32xxSTD). - (1) Press the PRESET key on the R3265/3271, and set as follows: MENU, SWEEP and SINGLE SWP - (2) Set as follows: SHIFT ADDRESS 4 0 0 1 7 2 Hz WRITE ONLY - (3) Connect the positive lead of the DVM to pin 7 of U72, and connect the negative lead to TP15 (GV). Make sure that the voltage measured on the DVM changes from 0 to -10V when data is changed from "00" to "ff" using the data knob of the front panel. - (4) If the voltage measured on the DVM is incorrect, check the following: - ① +10V must appear at pin 18 of U71, - 2 +5V must appear at pin 17 of U71, - TTL negative pulses must appear at pins 15 (CS) and 16 (WR) of U71 when they are monitored on the oscilloscope and when data is set using the data knob of the front panel. - (5) If the pulses are incorrect at pin 15 (CS) of U71, check the U54 (74HC138). # 6.7.20 RF Attenuator Driver The Input Attenuator is set for a combination of 10 dB, 20 dB and 40 dB on the R3265, and it is set for a combination of 10 dB, 20 dB and 20 dB on the R3271 within the range of 0 to 70 dB at every 10 dB. - (1) Press the PRESET key on the R3265/3271, and set as follows: MENU SWEEP I SINGLE MODE !! SWP - (2) Press the CPL and [ATT] keys, and make sure that the inputs to U57 and U66 match the ones defined on Table 6-33 when the INPUT ATTENUATOR value is changed from 0 to 70 dB. Table 6-33 Attenuator Setup #### **R3265 ONLY** | ATTEN- | | | U | 57 | • | | |------------|------|------|------|------|------|------| | UATOR (dB) | Pin1 | Pin2 | Pin3 | Pin4 | Pin5 | Pin6 | | 0 | L | Н | L | Н | L | Н | | 10 | Н | L | L | Н | L | Н | | 20 | L | Н | Н | L | L | Н | | 30 | н | L | Н | L | L | Н | | 40 | اد | Н | L | Н | Н | L | | 50 | Н | L | L | Н | Н | L | | 60 | L | Н | Н | L | Н | L | | 70 | Н | L | Н | L | Н | L | #### **R3271 ONLY** | ATTEN-<br>UATOR (dB) | U57 | | | | | | U66' | | |----------------------|------|------|------|------|------|------|------|------| | | Pin1 | Pin2 | Pin3 | Pin4 | Pin5 | Pin6 | Pin6 | Pin2 | | 0 | L | Н | L | Н | L | Н | L | Н | | 10 | Ή | L | L | Н | L | Н | L | Н | | 20 | L | Н | L | Н | L | Н | Н | Ŀ | | 30 | Η | L | L | Н | L | Н | Н | L | | 40 | L | Н | Н | L | L | Н | Н | L | | 50 | I | L | Н | L | L | Н | Н | L | | 60 | L | Н | Н | L | Н | L | Н | L | | 70 | Н | L | Н | L | Н | L | Н | L | 6.7 RF I/O Section (3) If the attenuator setup is incorrect, check the following: | | | BK SP [ | | |---|-----------------|------------------------------------------------|---------| | വ | Set as follows: | SHIFT ADDRESS 4 0 0 2 4 0 Hz | WOITE | | W | Set as follows. | SHIFT ADDRESS 4 0 0 2 4 0 Hz | AALUITE | | | • | L | ONLY | | | | | 0,42, | - Make sure that TTL negative pulses appear at pins 43 (WR) and 45 (CS) of U55 when they are monitored on the oscilloscope and when data is set using the data knob of the front panel. - (4) If the pulses are incorrect at pin 45 (CS) of U55, check the U52 (74HC138). Figure 6-14 RF I/O BLOCK DIAGRAM(1) Figure 6-15 RF I/O BLOCK DIAGRAM(2) # 6.8 Synthesizer Section # 6.8.1 Before Synthesizer Troubleshooting The Synthesizer has the following 4 PLL's: - YTO PLL - Sampler PLL - VHF PLL (including R1 PLL, R2 PLL, and Offset PLL) - Reference PLL Figure 6-16 Synthesizer Block Diagram 6.8 Synthesizer Section Figure 6-16 shows the simple Synthesizer block diagram. The Synthesizer generates the RF signals which are M times higher than the Sample VCO, and it generates the YTO IF signals. Also, the VHF PLL signals divided by 8 is used for YTO lock. The signals are swept by YTO, R1, and R2. They are switched by the signal span. The detailed block diagrams are shown in Figures 6-22 and 6-23, respectively. The following describes the possible unlocked causes. They are: - First local unlocked - Second local unlocked - Third local unlocked ## Isolation procedure: 6.8 Synthesizer Section Notes during frequency measurement: - Use a spectrum analyzer if it is available to use. This is because the YTO oscillation frequency may reach 8 GHz maximum. - When using a spectrum analyzer or counter, synchronize the R3265/3271 with the 10 MHz reference frequency. - Turn off the "CAL CORR" option of the Calibration menu as much as possible. This is because an error may occur between the set value and the measured value if this option is on. Each set value is assumed to be used when this option is off. #### (1) Maintenance mode When starting the synthesizer troubleshooting, the user must select the Maintenance mode. The following explains the Maintenance mode. The Maintenance mode is selected only when the new version ROM has been installed. To check it, hold down the SHIFT and press the hkey. The ROM release date will be shown in the NOTE field of the screen. It must be July 9, 1991 or later. The following explains the Maintenance mode of the Synthesizer Block. ### Maintenance mode of Synthesizer Block: | Key Operation | | Scree | Remarks | | | |-------------------------|----------------------------------------------------------------------|----------|--------------------------|----------------------------------------------------|-----------------------------------| | ① SHIFT + 5 + 9 4 2 8 4 | REF 6.6 dBm 18dB/ SPAN 6 Hz REF 7.36 kHz VBF 38 kHz SFF 56 ms CENTE | ATT 18 d | The Dec 12 17:14:21 19 B | TYO TUNE THE TIME MIN TUNE SINDE TIME TAKE RETURE | The Maintenance mode is selected. | To return to the Normal mode, repeat pressing the [RETURN] software key until the initial screen appears. In the Maintenance mode of the synthesizer, only the functions explained above are effective. 6.8 Synthesizer Section # (2) Setup for first local troubleshooting Before starting the troubleshooting of I/O board (BLL-017508X03), remove the screws from both the system and synthesizer board (BLS-017044, BLC-017046), and pull down the synthesizer board 90 degrees (see Figure 6-24). Before starting the troubleshooting of synthesizer board: - ① Remove all screws from the bottom cover where the I/O board exists. - Remove the screws from the synthesizer board and set the board in the same status as shown in Figure 6-24. - Remove all screws from the synthesizer board at the top cover (where the I/O board exists) to allow easy troubleshooting of synthesizer board sides A and B. #### CAUTION Do not remove the screws from the top cover of the I/O and synthesizer boards. Also, do not remove the screws from the top cover of the synthesizer board attached to the system. This is because the I/O board has its GND terminal at the top cover of the synthesizer board. #### (3) Notes during troubleshooting - Handle the synthesizer and I/O board components with care as they may be damaged by the electrostatistics. - Use the HP-54006A-6GHz probe or equivalent one to measure the signal level on the spectrum analyzer. If the HP-54006A-6GHz probe is used, the measured signal level is approx. 20 dBm less than the actual level. - All of the set values indicated in the Maintenance mode are obtained during Cal Off. (When the Maintenance mode is selected and the center value is set, the Cal Off set values are forcibly set for each synthesizer.) If the calibration is ON, the first local value is set so that the center shift of the 21.4 MHz IF filter is corrected. Therefore, this value may differ from the one indicated in the Maintenance mode. # 6.8.2 Problems Due to Span ### (1) Problems not associated with the span The following explains the system when unlocked in all spans of all centers. The I/O board (BLL-017508X03) is also explained. The block diagram is shown in Figure 6-23. The explanation is based on the following flow. # ① I/O board power supply • The I/O board generates the reference voltage of the YTO and synthesizer. If the voltage is fault, no waveforms appear at the center of the screen even when the R3265/3271 is set to: | CF | | | | | | | | | | 0MHz | |-----|---|--|--|--|--|--|--|--|--|------| | SPA | N | | | | | | | | | 1GHz | Check the voltage at each test pin of I/O board shown in Figure 6-24. Table 6-34 Voltages at Test Pin (I/O board) | Test Pin | Voltage | |----------|---------| | TP1 | + 14.5V | | TP2 | - 12V | | TP3 | + 10V | | TP4 | + 5V | If they do not match the voltages of Table 6-34, check the power supply of the I/O board. ## ② YTO TUNE If the YTO tuning has failed, check the following: - (a) YTO TUNE DAC (U19, U20) - Set the R3265/3271 to ZERO SPAN mode, and monitor the voltage at pin 6 of U20 with the following frequency: Table 6-35 YTO TUNE DAC | Center Frequency | Voltage at pin 6 of U20 | |------------------|-------------------------| | 0 Hz | -0.88 V | | 3.6 GHz | -9.66 V | - If the voltage matches the one defined on Table 6-35, the YTO TUNE DAC is operating normally. - (b) 0 MHz ADJ and 3.5GHz ADJ boards To check the 0 MHz ADJ and 3.5 GHz ADJ boards, set as follows: Figure 6-17 0MHz, 3.5GHz ADJ Set the R3265/3271 to the ZERO SPAN to select the Maintenance mode, perform the following procedure, and monitor the 1st Local status during this time. When this procedure is complete, the 0 MHz ADJ and 3.5 GHz ADJ boards have been adjusted. If no waveforms appear on the monitor spectrum analyzer, check the following: If no waveforms appear during CF = 0 Hz Monitor the voltage at pin 7 of U22 of the I/O board on the DVM. Select the Maintenance mode, set CENTER 0 Hz and make sure that the voltage at pin 7 of U22 and the "1st Lo out" frequency change as follows when the data of 0 MHz ADJ is changed. Table 6-36 0 MHz ADJ | Data of 0 MHz ADJ | Voltage at pin 7 of U22 | "1st Lo out" frequency | |------------------------|-------------------------|----------------------------------------------------------| | 00 (H)<br>to<br>ff (H) | 0 V<br>to<br>10 V | The frequency changes approx. 280 MHz via 4.2314205 GHz. | If the voltage is incorrect at pin 7 of U22, check the U21 and U22. If the voltage is correct at pin 7 of U22 but if the "1st Lo out" frequency does not change approx. 280 MHz, check the U26 and Q11. • If no waveforms appear during CF=3.5GHz Monitor the voltage at pin 1 of U22 of the I/O board on the DVM. Select the Maintenance mode, set CENTER 3 5 GHz and make sure that the voltage at pin 1 of U22 and the "1st Lo out" frequency change as follows when the data of 3.5 GHz ADJ is changed. Table 6-37 3.5 GHz ADJ | Data of 3.5 GHz ADJ | Voltage at pin 1 of U22 | "1st Lo out" frequency | |---------------------|-------------------------|----------------------------------------------------------| | 00 (H)<br>to<br>ff | 0 V<br>to<br>–10 V | The frequency changes approx. 280 MHz via 7.7314205 GHz. | If the voltage is incorrect at pin 1 of U22, check the U21 and U22. If the voltage is correct at pin 1 of U22 but if the "1st Lo out" frequency does not change approx. 280 MHz, check the U24 and Q10. To release the Maintenance mode and return to the Normal mode, repeat pressing the RETURN software key. ### 3 Lamp voltage Use the following procedure if the system is locked but the waveforms fail (Figure 6-18) (when the SINGLE sweep mode is selected and the "1st Lo out" is monitored). Figure 6-18 Fault Waveforms Set the R3265/3271 as follows: CF .... 0Hz SPAN .... 1GHz SWEEP MODE ...... CONT SWEEP The lamp waveforms of each part are shown in Figure 6-19. However, the output voltage may have several percents of errors after the stage of pin 7 of U5 (SPAN ADJ OUT) due to the different YTO tuning sensitivity. Figure 6-19 Lamp Waveforms of Each Part - (a) Start Stop Multiband Offset - If the output lamp voltage has failed at pin 7 of U1 although the normal lamp voltage appears at J7, the U1, U2 or U3 operation may have failed. - (b) SPAN ATT If the output lamp voltage has failed at pin 1 of U5, the U5 or U4 may have failed. - (c) SPAN ADJ If the output lamp voltage has failed at pin 7 of U5, check the U5, U6 and U7. - (d) 1/N ATT If the output lamp voltage has failed at pin 1 of U11, check the U11 and U12. ## (e) X10, X1, X0.1, and X0.01 ATT's If the fault lamp voltage appears at pin 3 of U24 although the normal lamp voltage appear at 1/N ATT OUT, check the following points. First, check the U16 and U17 control pin values. Table 6-38 X10, X1, X0.1, and X0.01 ATT's | Span | | U | 16 | | U17 | | | | | |---------------------|------|------|------|-------|------|-------|------|------|--| | Оран | 9pin | 8pin | 1pin | 16pin | 1pin | 16pin | 9pin | 8pin | | | 40 GHz>SPAN>4 GHz | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | | | 4 GHz≧SPAN>400 MHz | 1 | 0 | 0 | 1 | 1 | • 1 | 0 | 1 | | | 400 MHz≧SPAN>40 MHz | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | | | 40 MHz≧SPAN>10 MHz | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | | | 10 MHz≧SPAN>2 MHz | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | | | 2 MHz≧SPAN>400 kHz | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | | | 400 kHz≧SPAN>50 kHz | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | | | 50 kHz≧SPAN>2 kHz | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | | | 2 kHz≧SPAN>ZERO | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | | | ZERO | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | | If the signals defined on Table 6-38 appear at the control pins and if the fault lamp voltage appears at pin 3 of U24, the U16 operation may have failed. ### (2) Problem in 500 MHz ≥ SPAN > 10 MHz It is assumed that the YTO ADJ (0 MHz, 3.6 GHz) has been used, the Sampler PLL and VHF PLL have been locked, but the YTO PLL are unlocked. The explanation is based on the following control flow. 6.8 Synthesizer Section # TO PLL of Synthesizer Board Change the YTO frequency in the Maintenance mode and make sure that the Phase Detector of the YTO PLL operates normally. For details, see the "Unlocked YTO PLL" section. #### ② FM Coil Driver After the YTO PLL of the synthesizer board has been checked, check the FM Coil Driver in the following procedure. Unplug the connector from J8 of the I/O board, and plug the DC standard connector into it. Set the R3265/3271 as follows: | CF | 0MHz | |------------|--------| | SPAN | 20MHz | | SWEEP MODE | SINGLE | Monitor the YTO oscillation frequency from the "1st Lo out" of the front panel. Set the DC standard output voltage to +13V or -13V, and make sure that the voltage and frequency of each part match the ones defined on Table 6-39. Table 6-39 FM Coil Driver | DC Standard | U30<br>6 pin | U18<br>14 pin | U28<br>6 pin | YTO frequency<br>of 1st LO OUT | |-------------|--------------|---------------|--------------|--------------------------------| | + 13 V | + 9.95V | + 9.8V | - 9.8V | Approx. 4.26GHz | | -13 V | -9.9 V | -9.8 V | + 9.8V | Approx. 4.2GHz | Also, make sure that the following signals appear at the U18 control pins. | Pin 1 | • • • • • • • • • • • • • • • • • • • • | High | |--------|-----------------------------------------|------| | Pin 8 | | High | | Pin 16 | | Low | | Pin 9 | | Low | If the voltage differs from the definition, troubleshoot its section. If the voltage is the same but the frequency differs, the U29, Q12 or YTO operation may have failed. The signal path of the lamp voltage is the same as that described in the "Problems not associated with the span" section. See the operation principle of I/O board although the various D/A set values are different. ### (3) Problems in 10 MHz ≥ SPAN > 2 MHz In this span, the signal path during YTO PLL lock is the same as for 500 MHz $\geq$ SPAN > 10 MHz, except that the filter (R75, C31) is inserted in the Main Tune section and that the signal is swept using the FM Coil. The explanation is based on the following control flow: #### ① YTO Main Coil Filter The following compares the waveforms when the signals are passed through the YTO Main Coil Filter and when they are not passed. If the waveforms appear as if the filter is OFF, troubleshoot in the following procedure: - Make sure that approx. +5V is entered in pin 2 of R72 and that approx. 0.7V appear at pin 2 of Q7. - If they are correct and if the waveforms are distorted, the K1 may have failed. If the waveform response is delayed when the SPAN mode is changed from "SPAN > 10 MHz" to "10 MHz $\geq$ SPAM > 2 MHz", make sure that the voltage at pin 2 of R66 is roughly equal to the voltage at pin 1 of R75. If not, check the U23, Q8, and Q9. ## Lamp signals Set the R3265/3271 as follows: Also, make sure that the U18 control pins have been set as follows: Table 6-40 Voltage Setup at U18 Control Pins | Pin No. of U18 | Voltage | |----------------|---------| | 1 pin | 5V | | 8 pin | 0V | | 9 pin | 5V | | 16 pin | 0V | Make sure that the lamp voltages are as follows: Figure 6-20 Lamp Waveforms of U18 and U28 The lamp voltage at pin 6 of U28 are not at the 0V center position because the PLL voltage has been offset. If the lamp voltage does not match Figure 6-20, check the U18 and U28. If the lamp voltage has failed at pin 7 of U18, perform troubleshooting by referring to Item ③ of the "Problems not associated with the span" section. ### (4) Problems if SPAN is less than 2 MHz The following explains various problems in the sweep span of R1 PLL (2 MHz $\geq$ SPAN > 50 kHz) and sweep span of R2 PLL (50 kHz $\geq$ SPAN > 200 Hz). The following explains the sweep failure below 2 MHz and lock failure. If the sweep fails if SPAN > 2 MHz, see the "Problems if SPAN > 10 MHz" section or "Problems if 10 MHz $\geq$ SPAN > 2 MHz" section. If the lock fails if SPAN > 2 MHz, see the "Unlock PLL" section. Also, if the failure is detected in the Digital IF mode, see the "Unlocked PLL" section or refer to the Maintenance Manual of the IF board (BLS-017025). ### ① SWEEP If the desired frequency is locked (if the signal sweep is stopped in the SINGLE sweep mode, check its lock) and if the signal sweep fails for SPAN $\leq$ 2 MHz although the sweep for SPAN $\geq$ 2.01 MHz is normal, check the following points. Set the R3265/3271 as follows: CF ...... 0MHz SWEEP MODE ..... CONT SWEEP The span is shown in Table 6-41. In other cases, it must be set to "AUTO". The voltages of Table 6-41 may differ from each other for the R3265/3271. They vary according to the difference of this system. The voltage at pin 7 of U14 may differ. Table 6-41 Waveforms and Voltages if SPAN $\leq$ 2 MHz R3265/3271 The following shows the waveforms and voltages if SPAN $\leq$ 50 kHz. Table 6-42 Waveforms and Voltages if SPAN $\leq$ 50 kHz If the 1/1 divider is used in the YTO PLL loop (that is, bit 7 of address 440160 is high), the voltage (p-p) at pin 4 of J3 is doubled. However, if 400 kHz $\geq$ SPAN > 50 kHz, the voltage at pin 4 of J3 remains unchanged. The voltage (p-p) of 1/N ATT OUT (at pin 1 of U12) is doubled. - (a) If the lamp voltage has failed at pin 4 of J3 - Check the cable continuity and shortcircuit of the cable between J9 of I/O board (BLL-017508X03) and synthesizer board (BLS-017044). - If the cable is normal, troubleshoot the I/O board (BLL-017508X03). - (b) If the voltage has failed at the POLARITY INV/Non-INV section - Check the U104 and U151 operations. | Pin 16 of U151 | Polarity | |----------------|--------------| | High | Not inverted | | Low | Inverted | - (c) If the output voltage has failed at 1/N ATT section - Check the U11, U151, and U12 operations. For the control signals of each span, see the 1/N ATT section of the lamp voltage of "each PLL control". - (d) If the output voltage has failed at the Gain Correction section The voltage of this section may slightly vary according to the R1VCO and R2VCO characteristics. Perform the following procedure to check the U10 and U14 operations. Set the R3265/3271 as follows: CF ..... 0MHz SPAN ..... 2MHz SWEEP MODE ..... MANUAL Move the marker to the leftmost end of the screen using the step key. Select the Debug mode, and write data "ff80" in address 440350. If the voltage at pin 7 of U14 is 2 times larger than the voltage at pin 1 of U12, the Gain Correction section is normal during R1VCO sweep span (2 MHz $\geq$ SPAN > 50 kHz). Then, set the R3265/3271 as follows: CF ...... 0MHz SPAN ..... 2MHz SWEEP MODE ..... MANUAL Move the marker to the leftmost end of the screen using the step key. Then, select the Debug mode and write data "ff80" in address 440340. If the voltage at pin 1 of U14 is 2 times larger than the voltage at pin 7 of U12, the Gain Correction section is normal during R2VCO sweep span (50 kHz $\geq$ SPAN > 200 Hz). If the span accuracy failure still exists, check the R1VCO and R2VCO. Also, check the pretune and linealizer sections. # $ilde{ ilde{Q}}$ If the PLL is locked during SPAN $\geqq$ 2.01 MHz but unlocked during SPAN $\leqq$ 2 MHz The PLL setup difference must be found for SPAN > 2 MHz and for SPAN $\le$ 2 MHz. See the "each PLL control" section. ### (a) YTO PLL The YTO PLL has the loop filter whose span changes as shown on Table 6-43. Span Loop Filter SPAN > 2 MHz MID 2 MHz≧SPAN > 200 kHz NARROW 200 kHz≧SPAN WIDE Table 6-43 YTO PLL Loop Filter It is very few that the PLL is locked during SPAN > 2 MHz due to YTO PLL failure but it is unlocked during SPAN = 2 MHz. If the PLL is normal during SPAN > 200 kHz but if waveforms on the screen are deformed (as if the noise exists) during SPAN $\leq$ 200 kHz, check the following: - Make sure that the FM Coil Driver (U30, U28, U29, Q12, and Q3) of the I/O board (BLL-017508X03) is not oscillating. - Check whether the YTO PLL filter is switched according to the specific span or not. #### (b) Sampler PLL For the Sampler PLL, the loop filter changes in the span shown on Table 6-44. Table 6-44 Loop Filter of Sampler PLL | Span | Loop Filter | |-----------------------------------------------------|-------------| | SPAN > 2 MHz | WIDE | | 160 kHz <span≦2 mhz<="" td=""><td>MID</td></span≦2> | MID | | SPAN≦160 kHz | WIDE | 6.8 Synthesizer Section If noise appear on the waveforms at the boundary of SPAN = 160 kHz - Make sure that the filter of Sampler PLL is switched according to the specific span. - Make sure that the Sampler VCO has been adjusted correctly. ## (c) VHF PLL There is no control line where the R2 PLL and Offset PLL vary during SPAN > 2 MHz or SPAN $\le 2$ MHz. If the PLL is unlocked during 2 MHz $\geq$ SPAN > 50 Hz only, the pretune voltage of R1 PLL may have failed. Also, if the PLL is locked during SPAN > 2 kHz but it is unlocked during SPAN $\leq$ 2 kHz, check the Reference Frequency section (U152, U153, U31) of R2 PLL. ## 6.8.3 Unlocked PLL This section explains the troubleshooting to be used if each oscillator operates at the frequency different from the set value although no signal is swept (zero span in SINGLE sweep mode). Use a spectrum analyzer (covering up to 8 GHz, if any) and the probe. (The R3265/3271 must be synchronized with the 10 MHz signals). This explanation refers to Figure 6-22. The following lists the measuring points of each PLL oscillation frequency. | YTO PLL | 1st LO OUT of the front panel | |-------------|------------------------------------------------| | Sampler PLL | P2 of Sampler Synthesizer Block of Figure 6-22 | | R1 PLL | R1 TST of R1 Synthesizer Block of Figure 6-22 | | R2 PLL | R2 TST of R2 Synthesizer Block of Figure 6-22 | | Offset PLL | P12 of Offset Synthesizer Block of Figure 6-22 | Measure signals at J2 to J8 of synthesizer board of Figure 6-24 for the Reference PLL. As the signal cables are been connected to these connectors, they must be unplugged before measurement. Table 6-45 provides the affects on the set frequency and signal level of each connector when it is unplugged. J No. of Synt. Set Frequency Signal Level Results when unplugged Board of Fig. 6-24 J2 200 MHz +2 dBm The 2nd PLL is unlocked. J3 400 MHz +3 dBm J4 400 MHz +3 dBm 3rd PLL is unlocked. J5 25 MHz +1 dBm Waveforms disappear during RBW $\leq$ 100 kHz. J6 25 MHz — 10 dBm to The output disappears at CAL -30 dBm OUT of front panel. J7 80 MHz +1 dBm The CPU does not operate. J8 The Reference PLL is unlocked. Table 6-45 Each Connector of Reference PLL No cable is connected to J3. (If the cable connected to J4 is plugged into J3, no operational problem occurs.) The 10 MHz signals are entered in J8 from the 10MSTD (BLB-017041) board. The above listed measurement must be performed when all PLL's are locked (after the signal has been swept in the SINGLE sweep mode). If the measured frequency differs from the set frequency (see the "Maintenance mode" section), troubleshoot this PLL. #### CAUTION - It is assumed that the set frequency of each PLL and the M-time set value of Sampler PLL are known during PLL troubleshooting. For details, see the "Maintenance mode" section. - It is assumed that the PLL has been locked during troubleshooting of this section. Select the SINGLE sweep mode unless otherwise noted. - Start troubleshooting only after the correct YTO adjustment has been checked. (For details, see the YTO TUNE item of "Problems not associated with the span" section.) #### (1) Unlock Reference PLL The Reference PLL receives 10 MHz signals from the 10MSTD and locks the 200 MHz VCXO. The 200 MHz signals are used by the 2nd PLL. This 200 MHz signals are doubled and the resultant 400 MHz signals are used by the 3rd PLL, Sampler PLL, and VHF PLL. The 25 MHz signals are generated from 400 MHz signals divided by 1/16. They are sent to the IF board (BLS-017025), CAL OUT and others. The 80 MHz signals are generated from 400 MHz signals divided by 1/5. They are sent to the CPU board (BLS-017500). As the Reference PLL is associated with a large number of boards and blocks, the unlocked PLL affects on many points. The description is based on the following control flow (see Figure 6-22). 6.8 Synthesizer Section ### ① 200MHz VCXO Check The signal having approx. 200 MHz frequency at +2 dBm level is output at pin 2 of 200 MHz VCXO. If the signal having approx. 200 MHz frequency at +10 dBm level or more is not output at pin 1 of L7, check the Q1 and Q3. ### 2 400MHz Check The signal having approx. 400 MHz frequency at approx. 0 dBm level is output at pin 1 of FL1. If not, check the L7, L8, D1, and D2. If the normal signals is output at pin 1 of FL1 but if the signal having approx. 400 MHz frequency at -5 dBm level is not output at pins 4, 5, 6, and 9, check the Q10, Q9, Q8, Q6, and Q5. #### 3 25MHz Check If the 25 MHz output signal level (at J5 of Figure 6-24) is -2 dBm or less although the Reference PLL is locked, check the U8, U9, and U10. The 400 MHz input signal level into U8 is approx. 0 dBm. #### 80MHz Check If the 80 MHz output signal level (at J7 of Figure 6-24) is -2 dBm or less although the Reference PLL is locked, check the U3 and U4. The 400 MHz input signal level of U3 is approx. +4 dBm. If the voltage at pin 14 of U3 is not equal to approx. 3.5V, the U3 may have failed. #### 5 10MHz Check #### (a) Input section If the TTL level signal is not output at pin 1 of U14 although the signal having the 10 MHz frequency at -2 dBm level is output at pin 18, check the U13, FL5, Q15, and Q16. If the signal at -2 dBm level or more is not output at pin 18, check the continuity and shortcircuit of the cable connected from the 120MHz STD or 10MHz STD. #### (b) 10 MHz input detector If the TTL level signal having the 10 MHz frequency is not output at pin 11 of U15 although it is output at pin 1 of U14, check the U14, D3, C93, and U15. 6.8 Synthesizer Section ### Phase Detector Check Send an output of Signal Generator to J8 of Figure 6-24. Set the Signal Generator as follows: If the TTL level signals having 10 MHz frequency are not output at pin 1 of U16, check the U3, U5, and U6. When the normal signals appear at pin 1 of U16, change the frequency of Signal Generator and make sure that the voltage at pin 1 of 200 MHz VCXO changes as shown on Table 6-46. Table 6-46 Voltage at Pin 1 of 200 MHz VCXO | SG Frequency | Voltage at Pin 1 of 200 MHz VCXO | |--------------|----------------------------------| | 10.1 MHz | + 13 V | | 9.9 MHz | -13 V | If the voltage is not switched, check the U16, U15, and Q17 to Q20. #### Abnormal Oscillation If the 200 MHz VCXO still oscillates abnormally or if its oscillation is stopped, replace the 200 MHz VCXO. ## (2) Unlocked YTO PLL Use the troubleshooting procedure of this section if the measured oscillation frequencies of Reference PLL, Sampler PLL, and VHF PLL are the same as their set values (during Zero Span or SINGLE sweep mode), but the measured oscillation frequency of YTO PLL differs from its set value. If a PLL other than YTO PLL is unlocked, troubleshoot it first. The YTO PLL receives the M-time RF signals of Sampler PLL oscillation frequency and the YTO oscillation frequency, generates the YTO IF signals, and locks the PLL using this YTO IF and R1 VCO oscillation frequencies. See the Synthesizer Block of Figure 6-22. The explanation of this section is based on the following control flow. TO IF signal level check #### CAUTION The YTO adjustment means the selection of Maintenance mode and adjustment of YTO TUNE. Do not write the adjusting value in the ROM during troubleshooting. For details, see the "YTO TUNE" paragraph of "Problems not associated with span" section. ### (a) 1st Sampler (THD-295) input - Make sure that the YTO signal of approx. —10 dBm level is sent from the 1st ISO AMP to the 1st Sampler. - If it is not approx. -10 dBm, check the 1st ISO AMP or check the cable conductivity or shortcircuit. ## (b) 1st Sampler (THD-295) output - Connect a spectrum analyzer to the "1st LO OUT" terminal of the front panel, and monitor the YTO oscillation frequency. - Select the Maintenance mode, press the TUNE and PLL OFF keys, and adjust the set value of YTO oscillation frequency within ±2 MHz by observing the spectrum analyzer connected to the "1st LO OUT". - On the spectrum analyzer, make sure that the signals having the frequency similar to the YTO IF set value (within ± several MHz) at approx. -30 dBm level are output at pin 22. - If approx. -30 dBm signals are not output, the 1st Sampler may have failed. ### (c) YTO IF AMP - Set the YTO in the same conditions as Step (b) and perform troubleshooting. - Make sure that the signals having the frequency (within ± several MHz) similar to the YTO IF at the ECL level appears at pin 6 of U86. - If the normal voltage is not entered, measure the voltage at pin 3 of U168. It must be approx. +5V. #### (d) YTO IF AMP If the signal is not approx. +5V, check the Q105. If it is approx. +5V but the normal signal is not entered in pin 6 of U86, the YTO IF AMP of U168, U83, or U84 may have failed. #### (e) YTO IF Divider Set the YTO in the same conditions as Step (b) and perform troubleshooting. Table 6-47 Signal Frequency at Pin 2 of U165 | Pin 13 of U165 | Signal Frequency at Pin 2 of U165 | | |----------------|-----------------------------------|--| | High | Same as YTO IF | | | Low | Same as YTO IF divided by 2 | | Make sure that the U165 functions as defined on Table 6-47. If not, check the U86 and U165. # Reference PLL check (=R1 VCO divided by 8) ### (a) Divider input - Make sure that the signal having the R1 PLL set frequency at -10 dBm or more level appears at pin 11. - If the signal level is too low or no signal appears, monitor the signal at pin 13 of R1 Synthesizer block. If the fault recurs, check the R1 PLL. If incorrect, check the shielded jumpers connected from pin 13 to pin 11 for their shortcircuit or open. 6.8 Synthesizer Section #### (b) Divider Make sure that the ECL level signal having the R1 PLL set frequency divided by 8 is output at pin 2 of U88. If not, check the divider of U87 and U88. #### 3 Phase Detector check Set the R3265/3271 and monitor SPA in the same status as that used in substep (b) of Step ①. ## (a) Polarity converter Assume that signal A (R1/8) is entered in pin 5 of U79 and that signal B (YTO IF divided by 2 or YTO IF) is entered in pin 12 of U79. Table 6-48 Signals of Polarity Converter | Pin 4 of U79 | Pin No. of signal A output | Pin No. of signal B output | |--------------|----------------------------|----------------------------| | High | Pin 14 of U79 | Pin 3 of U79 | | Low | Pin 3 of U79 | Pin 14 of U79 | #### (b) Phase Detector section Make sure that the P/D section operates normally during YTO adjustment. Table 6-49 Voltage at Pin 1 of U81 | | YTO set frequency > YTO | YTO set frequency < YTO | |-------------------------|-------------------------|-------------------------| | Voltage at pin 1 of U81 | Approx. +12V | Approx. –12V | If the result is abnormal, check the Phase Detector (U80, U81). #### Sample and Hold section #### (a) Sample and Hold IC Set the R3265/3271 as follows: CF ...... 0MHz SPAN ..... 2.01MHz SWEEP MODE ..... MANUAL SWP Observe the voltage appearing at pin 5 of U82 on the DVM and rotate the encoder control of the R3265/3271. If the voltage changes very few, the Sample and Hold section operates normally. This rule also applies to the voltage at pin 17. ## (b) SW8 (Figure 6-22) Set the R3265/3271 as follows: CF 0MHz SPAN 2MHz SWEEP MODE ...... SINGLE SWP Set the R3265/3271 and the monitor SPAN to the same status that was used in substep (b) of Step ①. Adjust the YTO to change the +12 or -12V voltage at pin 1 of U81. (For YTO adjustment, see the YTO TUNE item of the "Problems not associated with the span" section.) The voltage at pin 17 also changes according to the voltage at pin 1 of U81. If not, the U161 may have failed. ## (3) Unlocked Sampler PLL If the measured value of the Reference PLL is same as its set value but if the measured value of oscillation frequency differs from its set value, perform the following troubleshooting procedure. The Sampler PLL receives 400 MHz signals from the Reference PLL and the oscillation frequency signals from the Sampler VCO, and generates Sampler IF signals. This Sampler IF signals and the divided 400 MHz signals sent from the Reference PLL are used for PLL lock. The Sampler PLL may output the Sampler VCO signals or 400 MHz signals. The following explanation refers to Figure 6-22, and it is based on the following control flow. 6.8 Synthesizer Section #### ① 400 MHz check #### (a) MIX Input The 400 MHz frequency signals at approx. +8 dBm level must appear at pin 2 of MIX4. If the signal level is low, measure the 400 MHz signal frequency at pin 1. It must be approx. 0 dBm at pin 1. If it is low, check the shielded jumpers for shortcircuit or open between pin 6 of Reference PLL and pin 8 of Sampler PLL. If the signal level at pin 1 is normal, check the 400 MHz ISO AMP of Q76, Q77 and Q78. ## Sampler VCO check (a) Sampler VCO adjustment Set the R3265/3271 as follows: CENTER 40MHz SPAN 10MHz Monitor the signal at pin 2 on the spectrum analyzer. The analyzer must be set as follows: CENTER 400MHz SPAN 10MHz Shortcircuit the J5 line of the Sampler synthesizer block and adjust R589 to have the 400 MHz waveforms on the monitor screen. If this adjustment has failed, check the voltage at pin 1 of Sampler VCO. To do so, keep the J5 shortcircuited and fully rotate the control (R589) counterclockwise and then clockwise and make sure that the voltage changes between approx. -11V and -4V at pin 5 of Sampler VCO. If not, check the U125 and U121. If the control functions normally and if the Sampler VCO cannot be adjusted to 400 MHz, replace the Sampler VCO. After the Sampler VCO has been replaced due to a problem, this 400 MHz adjustment is always required. Open the shortcircuited J5 line at the end of adjustment. #### (b) MIX Input If the output signal level is approx. 0 dBm at pin 3 of Sampler VCO (U119) and if the signal having the same frequency with -15 dBm level appears at pin 4 of MIX, check the Q71, Q73, Q74 and Q75. #### Sampler IF check (a) Doubler IN If the signal at pin 5 of L102 is -5 dBm or less, the MIX4 or U128 may have failed. 6.8 Synthesizer Section #### (b) Doubler If the signal frequency at pin 4 of U122 is not equal to a double of the frequency at pin 6 of L102 during Doubler ON (see the Sampler PLL section of each PLL control), check the L102, D45, D46, and U121. ### (c) Polarity Converter Convert the bit-0 data at address 440120 (see the Sampler PLL section of each PLL control) from logical 1 to 0, and make sure that the signal logic changes from high to low at pin 2 of U134. Also, make sure that the same frequency signal appears at pins 9 and 6 of U135 and at pins 2 and 8 when the signal is low at pin 2 of U134. Also, make sure that the same frequency signal appears at pins 9 and 8 of U135 and at pins 2 and 6 when the signal is high at pin 2 of U134. ## Reference (400 MHz/N) check #### (a) U126 IN Make sure that the 400 MHz frequency signals at +1 dBm level are entered at Pin 15 of U126. If not, the Q82 may have failed. If approx. +3.5V do not appear at pin 14 of U126, the U126 may have failed. #### (b) Divider For the divider set data, see the "Maintenance mode" section. If the data is not entered normally into the divider from the latch, the U6 may have failed or the data line may have been opened or jumpered. If the data is entered normally but the signal with the 400 MHz frequency divided by "N" does not appear at pin 2 of U135, check the divider. ## ⑤ Phase Detector check Remove the shielded jumper from pin 1 of the 400M IN, and enter signals of the Signal Generator. Set the R3265/3271 as follows: | CF | 0MHz | |------------|--------| | SPAN | 2MHz | | SWEEP MODE | SINGLE | Change the frequency of the Signal Generator with the 0 dBm fixed output level as defined on Table 6-50, and monitor the voltage at pin 5 of Sampler VCO. Table 6-50 Voltage at Pin 5 of Sampler VCO | SG Frequency | Voltage at Pin 5 of Sampler VCO | |--------------|---------------------------------| | 420MHz | -6V | | 390MHz | -11V | If the voltage given on Table 6-50 is obtained, the Phase Detector operates normally. ### 6 Others ## (a) VCO Voltage ON/OFF section Convert the bit-1 data at address 440120 in the Debug mode and make sure that the voltage changes at pin 2 of Sample VCO. Table 6-51 Voltage at Pin 2 of Sampler VCO | Data | Voltage at Pin 2 | |------|------------------------------| | 1 0 | Approx. 0V<br>Approx. —14.2V | If the voltage given on Table 6-51 is obtained, the VCO Voltage ON/OFF section operates normally. If not, check the Q79, Q80 and Q81. ## (b) 400 MHz/VCO Switch Set the bit-1 data at address 440120 as defined on Table 6-52 and monitor the voltage at pin 1 of U125. Table 6-52 Voltage at Pin 1 of U125 | Data | Voltage at Pin 1 | |------|------------------| | 1 | -11.5V | | 0 | + 11.5V | If the signal frequency is not switched between the Sampler VCO and 400 MHz at pin 2 although the voltage is switched normally at pin 1 of U125, check the Q72, and D39 to D43. # (c) VCO Oscillation Stop If the Sampler VCO has stopped in its oscillation, check the following points: - Approx. -14.2V must appear at pin 2 of Sampler VCO and approx. -13.5V must appear at pin 1. - Each function must be normal at each signal level when the Sampler VCO is forcibly oscillated in the same status as that used in substep (a) of Step ②. If no fault is found, replace the Sampler VCO. ## (4) Unlocked R1 PLL If the measured oscillation frequencies of the Reference PLL, Offset PLL, and R2 PLL are the same as their set values but if the measured oscillation frequency of R1 PLL differs from its set value, perform the following troubleshooting procedure. The R1 PLL receives the signal oscillation frequency of the Offset PLL and the R1 VCO signals, and generates R1 IF signals. The R1 IF and divided R2 VCO signals are used for PLL lock. The R1 PLL has the Sample and Hold IC, and it sweeps signals at the pretune voltage that is entered from pin 14 if 2 MHz ≥ SPAN > 50 kHz. To check the unlocked PLL, select the SINGLE sweep mode. See the R1 block diagram of Figure 6-22. The explanation is based on the following control flow: #### ① R1 VCO check ### (a) R1 VCO control voltage Make sure that the voltage is within $+8.7 \pm 0.5$ V at pin 2 of R645 (at the opposite side of GND pin) locating close to pin 5 of R1 VCO. If not, check the voltage at each point of Q91. ### (b) R1 VCO linearity Set the R3265/3271 as follows: CF ... 0Hz SPAN ... 2MHz SWEEP MODE ... SINGLE After a single sweep has completed, perform the following: Remove the R229 from the board. It locates close to pin 5 of R1 VCO. Then, monitor the voltage at pin 5 of R1 VCO on the DVM and monitor the signal frequency at P32 using the spectrum analyzer. Figure 6-21 R1 VCO Check Select the Debug mode, enter address 440330, and press the \[ \begin{align\*} \text{WRITE} \\ \text{ONLY} \end{align\*} \] key (see Figure 6-21). Rotate the encoder control to change data between "0000" and "00ff". At this time, make sure that the monitor voltage and frequency reaches the ones defined on Table 6-53. Table 6-53 Voltage at Pin 5 of R1 VCO | Data | Voltage | Frequency | |------------|--------------------|--------------------------| | 0000<br>to | Approx. 7.5V<br>to | 413 MHz to 420 MHz<br>to | | 00ff | Approx. – 10V | 535 MHz to 542 MHz | Also, make sure that the signal frequency of P32 changes according to the encoder adjustment. If the voltage is abnormal, see the "Pretune Linealizer" section. If the signal frequency is abnormal, the VCO may have failed. ## (c) MIX IN Rotate the encoder control in the same status as that used in substep (b) to have the 470 MHz output frequency at pin 4 of R1 VCO. At this time, make sure that the signal level is approx. 0 dBm at pin 4 of R1 VCO. Also, make sure that the 470 MHz frequency signal at +4 dBm level is entered in pin 3 of MIX3. 6.8 Synthesizer Section ## (d) R1 VCO OUT (TO YTO PLL) Monitor the P13 signal in the same status as substep (c). Make sure that the signal has the 470 MHz frequency at -10dBm or higher level. ## Check of Offset PLL Input Make sure that the signal having the oscillation frequency of Offset PLL at -13 dBm or higher level is entered in pin 3 of MIX4. #### 3 R1 IF check In the same status as substep (b) of Step ①, rotate the encoder control to have the 470 MHz oscillation frequency of the R1 VCO. If the normal input is entered in pins 4 and 3 of MIX3, if the signal frequency at pin 13 of U64 is equal to the "frequency at pin 4 of MIX3" subtracted by the "frequency at pin 3 of MIX3", and if the signal is not the TTL level signal, check the MIX3, LPF, U68, and U69. ## Reference (R2 VCO/100 or 40) check ## (a) Divider Input If the signal frequency at pin 2 of U63 is the same as the R2 VCO oscillation frequency but if the signal level is below -5 dBm, the U36 may have failed. #### (b) Divider If the normal input is not found at pin 2 of U63, check the signal at pin 8 of U167 whether it matches the definition of Table 6-54 or not. The signal is high at pins 7 and 6 of U63. Change the data in the Debug mode. Table 6-54 Signal Frequency and Level at Pin 8 of U167 | Input Data at<br>Address 440000 | Frequency at Pin 8<br>of U167 | Signal level at Pin 8<br>of U167 | |---------------------------------|-------------------------------|----------------------------------| | 0e | R2 VCO oscillation f/100 | TTL | | 2e | R2 VCO oscillation f/40 | TTL | If they differ from the definition of Table 6-54, check the U63, U70, U167, and U71. #### S Phase Detector check In the same status as substep (b) of Step ①, rotate the encoder control to adjust the R1 VCO oscillation frequency to 470 MHz. At this time, make sure that the normal signals are entered into pins 1 and 13 of U64. Monitor the signal at pin 3 of U66 on the DVM and make sure that its voltage matches the one defined on Table 6-55. Table 6-55 Signal Voltage at Pin 3 of U66 | R1 VCO Oscillation Frequency (set by Encoder) | Voltage at Pin 3 of U66 | |-----------------------------------------------|-------------------------| | 471MHz | Approx. –12V | | 465MHz | Approx. +12V | ### (5) Unlocked Offset PLL If the measured oscillation frequency of Reference PLL is the same as its set value but if the measured oscillation frequency of Offset PLL differs from its set value, perform the following troubleshooting procedure. The Offset PLL receives 400 MHz signals sent from the Reference PLL and the oscillation frequency signals of Offset VCO, and generates OFF IF signals. These OFF IF signals and the 400 MHz signals divided by 1000 are used for PLL lock. To check the unlocked PLL, select the SINGLE SWEEP mode. See the Offset PLL block diagram of Figure 6-22. The explanation is based on the following control flow. CAUTION If the signal level cannot be measured normally due to abnormal oscillation of Offset VCO or others, remove the R172 from the board. Then, connect the Signal Generator to the PAD connected to pin 2 of C136, and use it instead of the Offset VCO. #### ① Offset VCO check - (a) Offset VCO control voltageMake sure that the voltage is approx. —12.2V at pin 1 of Offset VCO. - (b) MIX INPUT If the signal level at pin 4 of Offset VCO is approx. 0 dBm and if the signal level at pin 3 of MIX2 is +4 dBm or less, check the Q24, U56, U57, and Q25. - (c) Offset VCO OUT (R1) If the frequency level of the Offset VCO of P12 is -10 dBm or less, check the U55. ### 2 400 MHz check - (a) 400 MHz INPUT If the 400 MHz signal level of P21 is -5 dBm or less, check whether the signal level of P9 is low or not at the Reference Synthesizer Block and whether the shielded jumper has failed or not between P9 and P21. - (b) 400 MHz ISO AMP If the 400 MHz signal level of P21 is normal but if the signal level at pin 1 of C171 or pin 1 of C174 is 10 dBm or less, check the Q26, Q27, U61, and U62. - (c) MIX INPUT If the output signal at pin 1 of C174 has the 400 MHz frequency and -10 dBm or higher level and if the signal level at pin 4 of MIX2 is -15 dBm or less, check the U59. #### ③ OFF IN check (a) The OFF IF signal frequency can be determined by the following equation: OFF IF frequency = (Frequency at pin 3 of MIX2) — (Frequency at pin 4 of MIX2) If the signal having the OFF IF frequency with 0 dBm or higher level is not entered in pin 15 of U48, check the MIX2, LPF, U46, and U47. 6.8 Synthesizer Section ## Divider check in loop ### (a) Data setup procedure Check the offset signal division rate (=N) in the Maintenance mode, and determine the set value at addresses 440200 and 440210. For details, see the Maintenance mode section and each PLL control section of the synthesizer block. Make sure that the U49 to U51 have been set to the set values correctly. ### (b) Divider If the correct data has been set for the divider but the TTL-level signals having the frequency (equal to the OFF IF frequency divided by N) are not entered in pin 13 of U40, check the divider. #### S Reference check ### (a) 1/40 divider If the 400 MHz frequency signal at -2 dBm or higher level is not entered in pin 2 of U43, check the U42. If the correct signal is entered in pin 2 of U43 but if the TTL-level 10 MHz signal is not entered in pin 4 of U45 although the signals are both high at pins 6 and 7 of U43, check the U43 and U44. #### (b) 1/25 divider If the TTL-level 400 kHz signal is not output at pin 6 of U41 although the correct signal is entered in pin 4 of U45, check the U45, U169, and U41. Also, make sure that the signal has been set to low at pin 4 of U169 and that the signal has been set to high at pin 13 of U169. #### © Phase Detector check Check the set frequency of Offset VCO in the Maintenance mode. Then, remove the R172 locating close to pin 4 of OFF VCO from the board, and connect the signal generator to the PAD connected to pin 2 of C136. Set the signal generator as follows: CW ...... Set frequency of Offset VCO LEVEL ..... 0dBm Make sure that the TTL-level 400 kHz signals are entered in pins 1 and 13 of U40. Monitor the signal at pin 5 of OFF VCO on the DVM and adjust the signal generator to have the value defined on Table 6-56. Table 6-56 Voltage at Pin 5 of OFF VCO | SG Frequency Setup | Voltage at Pin 5 of OFF VCO | | |----------------------------|-----------------------------|--| | OFF VCO set freq. + 100kHz | Approx. – 12V | | | OFF VCO set freq 100kHz | Approx. +12V | | If the voltage at pin 5 of OFF VCO matches the one defined on Table 6-56, the Phase Detector operates normally. #### (6) Unlocked R2 PLL If the measured oscillation frequency of the Reference PLL is the same as its set value but if the measured oscillation frequency of R2 PLL differs from its set value, use the following troubleshooting procedure. The R2 PLL mixes the 400 MHz signal from the Reference PLL and the R2 VCO signal to generate an R2 IF signal. This signal is divided by "N", and this resulting signal and the 400 kHz signal sent from the Offset PLL, that is divided by 100 or 1000, are used for PLL lock. The R2 PLL has the Sample and Hold IC and uses the pretune voltage for signal sweep if 50 kHz ≥ SPAN > 200 Hz. To check the unlocked PLL, select the SINGLE SWEEP mode. See the R2 block diagram of Figure 6-22. The explanation is based on the following control flow: #### ① R2 VCO check ### (a) R2 VCO control voltage Set the R3265/3271 as follows: CF ..... 0Hz SPAN ..... 2MHz SWEEP MODE ..... SINGLE Make sure that approx. +7V appear at pins 6 and 7 of U151. At this time, the signal must be low at pin 8 of U151. If not, check the U151 and Q95. ### (b) R2 VCO linearity Remove the R65 (locating close to pin 1 of R2 VCO) from the board. Then, set the R3265/3271 as follows: CF 0Hz SPAN 2MHz SWEEP MODE SINGLE Monitor the signal voltage at pin 4 of R2 VCO on the spectrum analyzer and monitor the signal at pin 2 on the DVM. Select the Debug mode and enter data "0000" to "00ff" in address 440320 using the encoder. For details, see substep (b) of Step ① of "Unlocked R1 PLL" section. Make sure that the signal voltage and frequency being monitored match the ones defined on Table 6-57. Table 6-57 R2 VCO Linearity Check | Data | Voltage | Frequency | |------|---------|-----------| | 0000 | + 4.5V | 345MHz | | to | to | to | | 00ff | – 5.5V | 420MHz | Also, make sure that the signal frequency changes according to the encoder value. If the voltage is incorrect, see the "Pretune Linealizer" section. If the signal frequency is incorrect, the VCO may have failed. #### (c) MIX Input In the same status of substep (b) above, adjust the encoder to have the 370 MHz output signal frequency at pin 4 of R2 VCO. At this time, make sure that the output signal level is approx. +1 dBm at pin 4 of R2 VCO. Make sure that the signal having the 370 MHz frequency with -10 dBm $\pm 4$ dBm appears at pin 4 of MIX1. If not, check the Q10, U34, and U35. 6.8 Synthesizer Section #### 2 400 MHz check Make sure that the signal having the 400 MHz frequency with +3 dBm or higher level is entered in pin 3 of MIX1. If not, check the Q11 and U37. #### 3 R2 IF check Set the system in the same status as used in substep (b) of ①, and adjust the encoder to have the 370 MHz oscillation frequency of R2 VCO. Also, make sure that the signal having approx. 30 MHz frequency with +5 dBm or higher level is entered in pin 15 of U27. If not, check the MIX1, LPF, U25, and U26. #### 4 1/N Divider check #### (a) Data setup procedure Check the set values in the Maintenance mode, and make sure that the correct set values have been set for U29 and U30. For details, see Item ⑦ of the table of "Maintenance mode" section. If the set value is incorrect, check the data line from U5 and U7 to the divider. #### (b) Divider If the correct data has been set for the divider but if the TTL-level signal (having the R2 IF frequency divided by N) is not entered in pin 13 of U21, check the divider. #### S Reference frequency (400 kHz/100 or 400 kHz/1000) check Make sure that the 400 kHz, TTL-level signal is entered in pin 4 of U152. Also, check the following points. Table 6-58 Reference Check | SPAN of R3265/3271 | Voltage at Pin 2 of U153 | Frequency at Pin 1 of U21 | |--------------------|--------------------------|---------------------------| | SPAN > 2 kHz | +5V | 4kHz | | SPAN ≦ 2 kHz | 0V | 400Hz | If the voltage at pin 2 of U153 does not match the one defined on Table 6-58, check the data line from U7 to U153. If the signal frequency at pin 1 of U21 does not match the one defined on Table 6-58, check the U152, U153 and U31. 6.8 Synthesizer Section #### Phase Detector check Display the CAL Menu on the R3265/3271 (by pressing the SHIFT and 7 keys simultaneously), and press the CAL CORR key to turn it off. In the same status as substep (b) of ① above, adjust the encoder to have the 353.3 MHz oscillation frequency of R2 VCO. At this time, make sure that the 4 kHz signal is entered in pin 1 of U21 and that the roughly 4 kHz signal is entered in pin 13 of U21. Monitor the signal at pin 3 of U24 on the DVM, and change the oscillation frequency of R2 VCO to the frequency given on Table 6-59 using the encoder. Table 6-59 Voltage at Pin 3 of U24 | Osc. Freq. of R2 VCO | Voltage at Pin 3 of U24 | |----------------------|-------------------------| | 355MHz | Approx 12V | | 350MHz | Approx. +12V | If the oscillation signal frequency can be changed to the one given on Table 6-59, the Phase Detector operates normally. #### Digital IF mode (a) If waveforms are deformed into step or concave format in the digital IF mode, the R2 PLL may have failed. The following explains how to isolate the cause of R2 PLL error. First, set the R3265/3271 as follows: CF ...... 0Hz SPAN ...... 2kHz (with Digital IF mode OFF) SWEEP MODE ..... SINGLE After a single sweep has completed, enter the Debug mode and perform the following procedure. During this time, monitor the output signal frequency at pin 4 of R2 VCO by using a spectrum analyzer synchronized with the R3265/3271. Repeat the above procedure for all of four-type target frequencies. If the frequencies are the same, the R2 PLL operates normally. If any of them fails, check the divider (U29, U28, U29, and U30), data latch (U5 and U7), and data line between the divider and data latch. 6.8 Synthesizer Section #### (7) Pretune, Linealizer, and Power Supply The following explains the R1 and R2 pretune voltages or Linealizer. See the Linealizer and Pretune section of Figure 6-22. They are explained in the following sequence. R3265/3271 Set the R3265/3271 as follows and start troubleshooting. CF ...... 0MHz SPAN ..... 2MHz SWEEP MODE ..... SINGLE #### 1 Power Supply The Synthesizer block primarily uses 3 types of signal voltages sent from the I/O block and generates 7 types of voltages. If one of these voltages has failed, the R1 or R2 PLL is unlocked. Table 6-60 summarizes the signal names on the circuit diagram, voltage measuring points, set voltages, and the troubleshooting points. Table 6-60 Power Supply Check | Signal Name on<br>Circuit Diagram | Voltage Measuring<br>Point | Set Voltage | Troubleshooting Points | |-----------------------------------|----------------------------|-------------------|------------------------| | + 4.6 V | Pin 2 of Q56 | +4.6 V ± 0.2 V | Q56, U102 | | +5 DA | Pin 1 of Q100 | +5 V ± 0.05 V | Q100, U156 | | +5 DB | Pin 7 of U101 | +6.15 V ± 0.2 V | Q102, U101 | | + 10 DA | Pin 1 of Q101 | + 10 V ± 0.05 V | Q101, U100 | | + 14.5 DA | Pin 1 of Q98 | + 14.25 V ± 0.1 V | Q98, U101 | | -13.3 DB | Pin 3 of Q55 | -13.15 V ± 0.2 V | Q55, U100 | | – 13.3 DA | Pin 7 of U156 | -8.4 V±0.1 V | U156, Q99 | The voltages listed on Table 6-60 can be obtained only when the correct voltage is supplied from the I/O board (BLL-017508X03) to terminal J3 of Synthesizer Block. If the voltage at J3 is abnormal, check the I/O board (BLL-017508X03). #### R1 Pretune Section Table 6-62 lists the voltages that appear at each part of R1 Pretune Section when the DAC (=U9) is set. However, the voltages at pins 3 and 6 of U16 may differ from the table values because they have been adjusted according to the R1 VCO characteristics. Set the DAC in the Debug mode as defined on Table 6-61. Table 6-61 DAC Setup (at R1 Pretune Section) | DAC | Address | Data | |--------------|---------|---------------| | DAC ( = U9) | 440330 | ff0A to ffff | | DAC ® (=U10) | 4400A0 | Fixed to ff00 | | DAC © (=U10) | 440080 | Fixed to ff00 | Note: Select the SINGLE SWEEP mode. Table 6-62 Voltages at Each Part of R1 Pretune Section | Data (HEX) of DAC (A) | Output Voltage<br>(Pin 7 of U13)<br>of DAC (A) | Output Voltage<br>(Pin 6 of U15) of<br>Summing AMP | Input Voltage<br>(Pin 3 of U16)<br>of Linealizer | Output Voltage<br>(Pin 6 of U16)<br>of Linealizer | |-----------------------|------------------------------------------------|----------------------------------------------------|--------------------------------------------------|---------------------------------------------------| | ff0A | 0.43 V | 4.8 V | 4.8 V | 7 V | | ff64 | 4.3 V | 2.6 V | 2.8 V | 0.45 V | | ffC8 | 8.6 V | 0.15 V | 0.9 V | -6.2 V | | ffff | 11 V | -1.2 V | -0.1 V | -10.2 V | - (a) If the output voltage of DAC (A) is incorrect: - Make sure that approx. −11V are applied to pin 18 of U9. - If OK, check the U9, U13, and data line. However, if the data line has failed, the output voltage of R2 Pretune DAC (A) is also abnormal. - (b) If the output voltage of Summing AMP is incorrect: - Make sure that -13.15 ±0.2V are applied to pin 1 of R724. - Make sure that the voltage is approx. 0 V at pin 1 of R7, at pin 1 of R10, and at pin 1 of R666. - If the fault still continues, the U15 or D63 may have failed. - (c) If the input voltage of the Linealizer is incorrect: - The D61 may have failed. - (d) If the output voltage of the Linealizer is incorrect: - Make sure that $-8.4 \pm 0.1$ V are applied to pin 1 of R669 and that $+6.15 \pm 0.2$ V are applied to pin 1 of R615. - If the above voltages are correct but the output voltage of Linealizer is still incorrect, the U16 may have failed. #### ③ R2 Pretune Section Table 6-64 lists the voltages that appear at each part of R2 Pretune Section when the DAC (=U9) is set. However, the voltage at pin 6 of U164 may differ from the table value because it has been adjusted according to the R2 VCO characteristics. Set the DAC in the Debug mode as defined on Table 6-63. Table 6-63 DAC Setup (at R2 Pretune Section) | DAC | Address | Data | |--------------|---------|---------------| | DAC ( = U9) | 440320 | ff0A to ffff | | DAC ( = U10) | 4400E0 | Fixed to ff00 | | DAC © (=U10) | 4400C0 | Fixed to ff00 | Table 6-64 Voltages at Each Part of R2 Pretune Section | Data (HEX) of DAC (A) | Output Voltage<br>(Pin 1 of U13)<br>of DAC (A) | Output Voltage<br>(Pin 6 of U163) of<br>Summing AMP | Output Voltage<br>(Pin 6 of U164)<br>of Linealizer | |-----------------------|------------------------------------------------|-----------------------------------------------------|----------------------------------------------------| | ff0A | 0.43 V | 2.45 V | 4.1 V | | ff64 | 4.3 V | 0.76 V | 0.6 V | | ffC8 | 8.6 V | -1.1 V | -3.4 V | | ffff | 11 V | -2.1 V | -5.6 V | - (a) If the output voltage of DAC (A) is incorrect: - Make sure that approx. −11V are applied to pin 4 of U9. - If OK, check the U9, U13, and data line. However, if the data line has failed, the output voltage of R1 Pretune DAC (A) is also abnormal. - (b) If the output voltage of Summing AMP is incorrect: - Make sure that the output voltage of DAC (A) is applied to pin 1 of R24. - Make sure that −13.15 ±0.2V are applied to pin 1 of R668. - Make sure that the voltage is approx. 0 V at pin 1 of R25, at pin 1 of R28, and at pin 1 of R667. - If the fault still continues, the U163 may have failed. - (c) If the output voltage of the Linealizer is incorrect: - Make sure that -8.4 ±0.1V are applied to pin 1 of R674 and that +6.15 ±0.2V are applied to pin 2 of R37. - If the above voltages are correct but the output voltage of Linealizer is still incorrect, the U164 may have failed. #### 6.8.4 25 MHz CAL OUT Section The signal sent from the 200 MHz VCXO (U1) is synchronized in its phase with the 10 MHz internal reference source. This signal is divided by 8 and the 25 MHz CAL OUT signal is obtained. This signal is output through saturation of Differential AMP. The 12-bit D/A Converter (BLS-017044, U103) of the constant-current circuit controls the operating current of the Differential AMP, and the 25 MHz CAL OUT signal level can be changed between – 10 dBm and –30 dBm at each 0.5 dB step highly accurately. Also, all components, except for D/A Converter (U103) and Buffer AMP (U104), are mounted on the BLC-017046. - If the 25 MHz CAL OUT signal level is outside the range of −10 dBm ±0.3 dBm, adjust it by rotating the R151 variable resistor. If it has failed, check the following: - Measure the CAL voltage (potential between P1 and P11) that is applied to Ope AMP U12 of the constant-current circuit on the DVM. If the CAL voltage is outside the range of 9.988 ±20 mV, D/A Converter U103 and Buffer Amp U104 may have failed on the BLS-017044 board. Otherwise, the coaxial cable from Buffer AMP U104 to Ope AMP U12 may be open. - The 25 MHz CAL OUT signal can be changed between -10 dBm and -30 dBm at each 0.5 dB step highly accurately. Use a highly sensitive sensor (having the 20 dB PAD) to read the 25 MHz CAL OUT signal for each set value on the power meter (\*). When the 25 MHz CAL OUT signal is changed for 10 dB within the range of -10 to -25 dBm, the specifications show that its variation (called "step accuracy") must be within 10 dB ±0.03 dB. If this step accuracy does not match the specifications, check the following two points: - Measure the input signal level that is entered in the base of NPN transistor Q12 (appearing as part of Differential AMP) on the spectrum analyzer, and log it. Set the spectrum analyzer as follows: CENTER FREQ ..... 25MHz FREQ SPAN ..... 1MHz Then, measure the 25 MHz IF OUT signal (at P3 of the circuit diagram) in the similar way and log it. If the input signal level to Q12 is 0 dBm or less and if the 25 MHz IF OUT signal level is 0 dBm or more, the U11 (AMP) may have failed. If the 25 MHz IF OUT signal is 0 dBm or less, the U8 (Divider) or U9 (AMP) may have failed. • Change the 25 MHz CAL OUT signal level and measure the CAL voltage (potential between P1 and P11) applied to the U12 Ope AMP (appearing as part of the constant-current circuit) on the DVM. Compare this voltage with the logical values defined on Table 6-65, and if they differ more than ±20 mV, the U103 (D/A Converter) or U104 (Buffer AMP) may have failed on the BLS-017044 board. Table 6-65 CAL Voltages | Table 6-65 CAL Voltages | | | | | | | |-------------------------|---------------|----------------|-----------------------------|--|--|--| | CAL OUT Signal | CAL Volt | age (mV) | Error (mV) bet. | | | | | Level (dBm) | Logical Value | Measured Value | Logical and Measured Values | | | | | -10.0 | 9.988 | | | | | | | -10.5 | 9.431 | | | | | | | -11.0 | 8.906 | | | | | | | -11.5 | 8.410 | | | | | | | -12.0 | 7.941 | | | | | | | <b>– 12.5</b> | 7.499 | | | | | | | <b>–</b> 13.0 | 7.081 | | | | | | | <b>–</b> 13.5 | 6.687 | | | | | | | 14.0 | 6.315 | | | | | | | <b>– 14.5</b> | 5.964 | | | | | | | <b>–</b> 15.0 | 5.632 | | | | | | | <b>–</b> 15.5 | 5.319 | | | | | | | <b>–</b> 16.0 | 5.024 | · | | | | | | <b>–</b> 16.5 | 4.745 | | | | | | | <b>-17.0</b> | 4.481 | · | | | | | | <b>–</b> 17.5 | 4.232 | | | | | | | -18.0 | 3.998 | | , | | | | | <b>– 18.5</b> | 3.776 | | | | | | | <b>–</b> 19.0 | 3.567 | | | | | | | <b>–</b> 19.5 | 3.369 | | | | | | | -20.0 | 3.183 | | | | | | | -20.5 | 3.007 | | | | | | | -21.0 | 2.840 | | | | | | | -21.5 | 2.684 | | , | | | | | -22.0 | 2.535 | | | | | | | -22.5 | 2.396 | | | | | | | -23.0 | 2.263 | | | | | | | -23.5 | 2.139 | | | | | | | -24.0 | 2.021 | | | | | | | -24.5 | 1.910 | | | | | | | -25.0 | 1.805 | | | | | | | -25.5 | 1.706 | | | | | | | -26.0 | 1.613 | · | | | | | | -26.5 | 1.525 | | | | | | | -27.0 | 1.441 | | | | | | | -27.5 | 1.363 | | | | | | | <b>-28.0</b> | 1.288 | | • | | | | | -28.5 | 1.218 | | | | | | | -29.0 | 1.152 | | | | | | | 29.5 | 1.090 | | | | | | | -30.0 | 1.031 | | | | | | Figure 6-22 Synthesizer BLOCK DIAGRAM Figure 6-24 State to lay main body and to open Synthesizer Board #### 6.8.5 Appendix #### (1) Each PLL control Each PLL has various switches, and their switch (SW) setup and data change when the center frequency, span RBW and others are changed. This section explains the data of each synthesizer address. First, specify the data to be read or written on the R3265/3271 screen (see the Debug mode section). | • | CAUTION BK SP If an incorrect data or address is entered, use the key to correct it. | |---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | • | Because the data must be entered in the hexadecimal format during Debug mode, "A" to "F" need to be entered. The following lists the associated keys of the R3265/3271. | Table 6-66 Hexadecimal Data Key Assignment | Data (HEX) | R3265/3271 Keys | |------------|-----------------| | Α | CENTER FREQ | | В | FREQ SPAN | | С | START | | D | STOP | | Е | REF LEVEL | | F | CPL | When the data is read from the synthesizer, the data output by the latch (U5, U6, U7) of the synthesizer is read. Therefore, the set value of the CPU may not match the data read in the Debug mode. If it has occurred, check the data line. - The data can be read from the synthesizer only when it is stored in the latch. The set data of Pretune DAC and Gain Correction DAC cannot be read. - The data of 0 to 255 (decimal) can be entered in each synthesizer address. They are 0 to ff (hexadecimal). Therefore, the low-order 2 digits of (4-digit) data is effective in the Debug mode. - If data is written in the synthesizer address, the set data of the CPU is written automatically between the time when the signal sweep of R3265/3271 ends and when the next sweep starts. To prevent automatic data writing from the CPU, select the SINGLE sweep mode (during lock after a single sweep) or select the MANUAL sweep mode. - For the switch numbers (SWO) used in this section, see the diagram of Figure 6-22. 6.8 Synthesizer Section #### ① YTO PLL The following two addresses are used for YTO PLL: 440160 (440168 during data reading) 440110 (440118 during data reading) #### Address 440160 The data is 8 bits long in hexadecimal notation. Table 6-67 shows each bit setup. Table 6-67 Each Bit Setup (at Address 440160) | | T | | | | | |--------|---------------------------------------------|-----------------------------------------------------------------------|----------------------------------|--|--| | Bit | Setup | | | | | | 7 | Divider switching in loop 1:1/1 (SW7) 0:1/2 | | | | | | 6<br>5 | Unused (normally 0) | | | | | | 4 | Loop filter | 1: Narrow loop filter ON<br>0: Narrow loop filter OFF | If both bits 4 and 3 are 0's, | | | | 3 | Loop filter | 1: MID loop filter ON<br>0: MID loop filter OFF | the wide loop<br>filter is used. | | | | 2 | Polarity conversion<br>(U79) | 1: YTO IF = (Sampler PLL×M) - YTO 0: YTO IF = YTO - (Sampler PLL×M) | | | | | 1 | Sample and Hold | 1: Sample (during YTO lock) 0: Hold (during YTO sweep) | | | | | 0 | Use of R3265/3271 counter | 1: Lack of YTO IF/4 output at P18 0: Output of YTO IF/4 output at P18 | | | | Set the R3265/3271 as follows and read data from address 440160. CF 0MHz SPAN 2MHz SWEEP MODE CONT SWP #### CAUTION When reading data (for the synthesizer only), set the low-order 1 digit of address to "8". Example: Address "440160" must be "440168". The read data is "ff17" (HEX). If the low-order 2 digits of data is binary converted, they are 1 (H) = 0001 (B) and 7 (H) = 0111 (B). If they are assigned to the values of Table 6-67, the following can be obtained: Table 6-68 Binary Data Conversion of 17 (HEX) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|------------------|---|---|-----------------------------------|---|---|---|---| | Hexadecimal | 1 <sub>(H)</sub> | | | 1 <sub>(H)</sub> 7 <sub>(H)</sub> | | | | | | Binary | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | It shows that the YTO loop is in the status as shown below. Table 6-69 YTO Loop Status | Divide rate | 1/2 | |-------------|----------------------------------| | Loop filter | Narrow | | Polarity | YTO IF = (Sampler PLL × M) - YTO | | S/H | Sample status | | Counter | OFF | In the "Unlocked PLL" section, you are instructed to set bit 2 of Address 440xxx to 1. Set it as follows: For example, to set bit 7 of Address 440160 high: - Read data from Address 440160 (in the Debug mode). - Convert the low-order 2 digits of this read data into binary format. If the read data is "ff17" (HEX), its binary data can be calculated from Table 6-68. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|---|---|---|---| | Binary | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | • If bit 7 is set to 1 and the data is converted into hexadecimal format: | Bit | 7 | 60 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|----|---|---|---|---|---|---| | Binary | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | | Hexadecimal | 9 | | | | 7 | 7 | | | Enter the data in the Debug mode as follows: Bit 7 of this data has been set to high. The polarity conversion of bit 2 of Address 440160 means as follows: (a) Modification of YTO IF calculation Table 6-70 provides the relationship between the YTO oscillation frequency when the PLL is locked, Sampler PLL multiplied by "M", and the YTO IF. Table 6-70 YTO IF Calculation (b) Signal sweep direction of R1 PLL and R2 PLL if the SPAN is 2 MHz or less The signal sweep direction is changed for R1 PLL and R2 PLL according to the value of bit 2 of Address 440160 (see Table 6-71). Table 6-71 Signal Sweep Direction for YTO R1 and R2 Data of bits 2 and 7 at Address 440160 vary according to the center frequency. Also, bits 3 and 4 vary according to the SPAN setup. The loop filter of bits 3 and 4 are usually set as follows: Table 6-72 Loop Filter Setup (YTO PLL) | Span | Bit 4 | Bit 3 | Loop Filter | |--------------------|-------|-------|-------------| | SPAN > 2 MHz | 0 | 1 | MID | | 2 MHz≧SPAN>200 kHz | 1 | 0 | NARROW | | 200 kHz≧SPAN | 0 | 0 | WIDE | Only the YTO PLL loop filter changes in its status at the boundary of 200 kHz span. #### Address 440110 This address is 4 bits long. In the Debug mode, the low-order 1 digit is effective. Table 6-73 defines each bit setup. Table 6-73 Each Bit Setup (at Address 440110) | Bit | | Setup | | | | | | |-----|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--|--|--|--|--| | 3 | Switching of YTO PLL voltage | 1: YTO PLL voltage OFF<br>0: YTO PLL voltage ON | | | | | | | 2 | (TO I/O) (SW8) | 1: PLL voltage passing through U82 is OFF. 0: PLL voltage passing through U82 is ON. | | | | | | | 1 | | Unused | | | | | | | 0 | Switching of R2 PLL reference frequency 1: 4kHz to 4 kHz or 400 Hz (SW2) 0: 400Hz | | | | | | | Bits 3 and 2 are used to sent send the YTO PLL voltage to the I/O passing through the Sample and Hold IC or not. See the YTO Synthesizer block diagram of Figure 6-22. This switching is associated with the SPAN setup. Table 6-74 YTO PLL Voltage Switching by SPAN Setup | SPAN | Bit 3 | Bit 2 | |--------------|-------|-------| | SPAN > 2 MHz | 1 | 0 | | SPAN≦2 MHz | 0 | 1 | If the Sampler PLL or VHF PLL has been locked and if the YTO is locked or unlocked at the boundary of SPAN=2 MHz, the SW8 specifying these bits may have failed. Bit 0 is used to switch the Reference frequency of R2 PLL. The Synthesizer block of Figure 6-22 relates to SW2. Also, this bit relates to the SPAN setup as follows: Table 6-75 Switching of Reference Frequency by Bit 0 | SPAN | Bit 0 | Reference Frequency | |--------------|-------|---------------------| | SPAN > 2 MHz | 1 | 4kHz | | SPAN≦2 MHz | 0 | 400Hz | #### Sampler PLL The Sampler PLL uses the following 3 addresses: 440120 (440128 during data reading) 440220 (440228 during data reading) 440260 (440268 during data reading) The divider of Sampler PLL has been set at addresses 440220 and 440260. See the Sampler Synthesizer block diagram of Figure 6-22. #### Address 440120 The data is 8 bits long in hexadecimal notation. Table 6-76 shows each bit setup. Table 6-76 Each Bit Setup (at Address 440120) | Bit | Setup | | | | | | |--------|--------------------------------------------------------------------|----------------------------------------------------|-------------------------------|--|--|--| | 7<br>6 | Unused | | | | | | | 5 | Loop filter | 1: MID loop filter ON<br>0: MID loop filter OFF | If both bits 5 and 4 are 0's, | | | | | 4 | Loop filter | 1: Narrow loop filter ON 0: Narrow loop filter OFF | the wide loop filter is used. | | | | | 3 | Unused | | | | | | | 2 | Doubler ON/OFF switching in loop (SW5) | 1: ×1<br>0: ×2 | 1 | | | | | 1 | Switching of Sampler<br>PLL OUT to 400 MHz or<br>Sampler VCO (SW6) | 1: PLL OUT = 400 MHz<br>0: PLL OUT = Sampler VC | :O | | | | | 0 | Switching of Sampler<br>VCO to above or below<br>400 MHz (U135) | 1: 400 MHz or more<br>0: Below 400 MHz | | | | | 6.8 Synthesizer Section To check the logical set bit of data in Debug mode, refer to Address 440160 of the YTO PLL. Bits 0, 1 and 2 relate to the center frequency. Bits 5 and 4 relate to the SPAN setup. The normal setup is defined on Table 6-77. Table 6-77 Loop Filter Setup (Sampler PLL) | Span | Bit 5 | Bit 4 | Loop Filter | |--------------------|-------|-------|-------------| | SPAN > 2 MHz | 0 | 0 | WIDE | | 160 kHz≺SPAN≦2 MHz | 1 | 0 | MID | | SPAN≦ 160 kHz | 0 | 0 | WIDE | Only the Sampler PLL loop filter is switched at the boundary of 160 kHz span. #### Addresses 440220 and 440260 The divider set values are stored in these addresses. Check the accurate set values in the Maintenance mode. The details are explained in Item @ of the table of "Maintenance Mode" section. #### 3 R1 PLL The R1 PLL uses the following address: Address 440000 (440008 during data reading in Debug mode) ## Address 440000 Each bit setup is shown on Table 6-78. . Table 6-78 Each Bit Setup (at Address 440000) | Bit | | Setup | | | |-----|-----------------------------------------------------------|---------------------------------------------------------------------|----------------------------------|--| | 7 | Lamp signal polarity | 1: Lamp voltage at pin 7 of U104: 0: Lamp voltage at pin 7 of U104: | | | | 6 | Pretune filter | 1: Narrow pretune filter ON 0: Narrow pretune filter OF | | | | 5 | Switching of reference frequency (R2 PLL/40 or 100) (SW4) | 1: R2 PLL/40<br>0: R2 PLL/100 | | | | 4 | Pretune filter | 1: MID pretune filter ON 0: MID pretune filter OFF | | | | 3 | Sample and Hold | 1: Sample<br>0: Hold | | | | 2 | PLL ON/OFF (SW10) | 1: PLL voltage = PLL voltage 0: PLL voltage = 0 V | | | | 1 | Loop filter | 1: MID loop filter ON<br>0: MID loop filter OFF | If bits 1 and 0 are both 0's, | | | 0 | Loop filter | 1: Narrow loop filter ON 0: Narrow loop filter OFF | the wide loop<br>filter is used. | | The lamp voltage polarity of bit 7 is switched according to bit 2 of YTO address 440160 and the SPAN setup as defined on Table 6-79 Table 6-79 Lamp Voltage Polarity of Bit 7 | Bit 2 of 440160 | SPAN | Bit 7 of 440000 | |-----------------|---------------------|-----------------| | 1 | 2 MHz≧SPAN > 50 kHz | 0 | | | 50 kHz≧SPAN | 1 | | 0 | 2 MHz≧SPAN > 50 kHz | 1 | | | 50 kHz≧SPAN | 0 | For the sweep direction and others of R1 VCO and R2 VCO, see the explanation of bit 2 of Address 440160. Bits 6 and 4 are pretune filter data and it relates to the RBW. Table 6-80 Bits 6 and 4 Relating to RBW | RBW | Bit 6 | Bit 4 | |------------------|-------|-------| | RBW≧10 kHz | 0 | 0 | | 10 kHz>RBW≧1 kHz | 0 | 1 | | RBW<1 kHz | 1 | 0 | If the MANUAL sweep mode has been selected, bit 6 is 1 and bit 4 is 0. Bit 5 relates to the span as defined on Table 6-81. Table 6-81 Switching of Reference Frequency of Bit 5 | SPAN | Bit 5 | Reference Frequency | |----------------------------------------------------------------------|-------|---------------------| | SPAN > 50 kHz | 0 | R2 PLL/100 | | 20 kHz <span≦50 khz<="" td=""><td>1</td><td>R2 PLL/40</td></span≦50> | 1 | R2 PLL/40 | | SPAN≦20 kHz | 0 | R2 PLL/40 | Bit 3 specifies the Hold status during signal sweep if 2 MHz≧SPAN>50 kHz and during MANUAL sweep mode. Otherwise, bit 3 specifies the Sample status. Bits 1 and 0 specifies the loop filter as follows for all spans: If bit 1 is 1 and bit 0 is 0, the MID loop filter is inserted. 6.8 Synthesizer Section #### OFFSET PLL The Offset PLL uses the following 3 addresses: 440240 (440248 during data reading in Debug mode) 440200 (440208 during data reading in Debug mode) 440210 (440218 during data reading in Debug mode) #### Address 440240 If data is indicated in the binary format, it is 8 bits long. Each bit setup is shown on Table 6-82. Table 6-82 Each Bit Setup (at Address 440240) | Bit | Setup | | | |------------------|------------------------------------------------------------------|-----------------------------------------------|--| | 7<br>6 | witching of Offset PLL reference frequency Fixed to 0 Fixed to 1 | | | | 5 | Unused | | | | 4<br>3<br>2<br>1 | Loop filter Loop filter is ON if bit is 1. | All 0's specifies<br>the most wide<br>filter. | | | 0 | WIDE | | | The fixed value must always be set for bits 7 and 6. Bits 0 to 4 relate to the signal span and frequency. Addresses 440200 and 440210 The divider set values are set in these addresses. Check the accurate set values in the Maintenance mode. The details are explained in Item 6 of the table of "Maintenance Mode" section. If N = Offset PLL division rate, the set value can be determined in the following flow chart. 6.8 Synthesizer Section #### © R2 PLL The R2 PLL uses the following addresses: 440040 (440048 during data reading in Debug mode) 440020 (440028 during data reading in Debug mode) 440100 (440108 during data reading in Debug mode) 440140 (440148 during data reading in Debug mode) 440110 (440118 during data reading in Debug mode) #### Address 440040 Each bit setup is shown on Table 6-83. Table 6-83 Each Bit Setup (at Address 440040) | Bit | | Setup | |-----|------------------------------------------------------------|-------------------------------------------------------------| | 7 | Switching of PLL voltage ratio to VCO to 1/1 or 10/1 (SW3) | 1: 1/1 (during Digital IF) 0: 10/1 (during Normal Span) | | 6 | Pretune filter | 1: ON (RBW≦100 Hz or MANUAL Sweep)<br>0: OFF (RBW > 100 Hz) | | 5 | Loop filter | 1: ON (Digital IF or SPAN≦2 kHz)<br>0: OFF | | 4 | Loop filter | 1: ON (Digital IF)<br>0: OFF | | 3 | Sample and Hold | 1: Sample<br>0: Hold | | 2 | PLL ON/OFF (SW9) | 1: PLL voltage = PLL voltage<br>0: PLL voltage = 0 V | | 1 | Loop filter | 1: Narrow loop filter ON 0: Narrow loop filter OFF | | 0 | Loop filter | 1: MID loop filter ON 0: MID loop filter OFF | The loop filter specified by bits 5 and 6 is used in the special case. An example of application in the Digital IF mode. Usually, the MID loop filter (bit 0 is 1) is used. The Sample and Hold of bit 3 is set to the Hold status (bit 3 is 0) if 50 kHz≧SPAN>200 Hz (except for Digital IF mode) or in the Manual Sweep mode. Otherwise, it is set to the Sample status. - Addresses 440020, 440100, and 440140 The divider data has been set in these addresses. Check the accurate set values in the Maintenance mode. The details are explained in Item ⑦ of the "Maintenance Mode" section. - Address 440110 The reference frequency switching data of R2 PLL is stored in this address. For details, see the explanation of Address 440110 of the "YTO PLL" section. #### (2) Lamp voltage 1/N attenuator The 1/N attenuator uses the following addresses: 440010 (440018 during data reading in Debug mode) 440020 (440028 during data reading in Debug mode) The low-order 4 bits of data is used to store the R2 PLL divide ratio in address 440020. ## Address 440010 Each bit setup is shown on Table 6-84. Only the low-order 4 bits of this address are effective. Table 6-84 Each Bit Setup (at Address 440010) | Bit | Setup | | |-----|--------------------------------|------------------------------------------------------| | 3 | Send of lamp voltage to R2 VCO | 1: R2 VCO does not sweep.<br>0: R2 VCO does sweep. | | 2 | Send of lamp voltage to R1 VCO | 1: R1 VCO does not sweep.<br>0: R1 VCO does sweep. | | 1 | 1/10 ATT switching | 1: 1/10 ATT is turned OFF. 0: 1/10 ATT is turned ON. | | 0 | 1/1 ATT switching | 1: 1/1 ATT is turned OFF. 0: 1/1 ATT is turned ON. | 6.8 Synthesizer Section #### R3265/3271 SPECTRUM ANALYZER MAINTENANCE MANUAL Table 6-85 lists the set values of each span at Address 440010. Table 6-85 Set Values of Each Span | SPAN | Hex Data at 440010 | |----------------------------|--------------------| | Digital IF if SPAN > 2 MHz | 1 <sub>(H)</sub> | | 2 MHz≧SPAN>400 kHz | A <sub>(H)</sub> | | 400 kHz≧SPAN>50 kHz | 9 <sub>(H)</sub> | | 50 kHz≧SPAN>20 kHz | 6 <sub>(H)</sub> | | 20 kHz≧SPAN>2 kHz | 6 <sub>(H)</sub> | | 2 kHz≧SPAN≧200 Hz | 5 <sub>(H)</sub> | #### Address 44020 If bit 6 of this address data is 0, the 1/5 ATT is inserted. At this time, the 1/1 ATT and 1/10 ATT must be ON at Address 440010. Also, the 1/5 ATT is inserted if bit 7 is 1 (the divider of YTO PLL has 1/1 ATT) at Address 440160 of YTO PLL and if 400 kHz $\geq$ SPAN>50 kHz. ### (3) Relationship between each address and latch Table 6-86 provides the relationship between each address and latch. Table 6-86 Relationship between Each Address and Latch | Address | Primary Function | Latch Part No. | Signal Name on<br>Circuit Diagram | |------------------------------------------------|---------------------------------------------------------------------|----------------|--------------------------------------------------------------------| | 440000<br>440040<br>440020<br>440010 | R1 PLL SW<br>R2 PLL SW<br>R2 PLL N<br>Lamp signal switching | U5 | 1A0 to 1A7<br>1B0 to 1B7<br>1C0 to 1C7<br>1E0 to 1E3 | | 440200<br>440240<br>440220<br>440260<br>440210 | Offset PLL N Offset PLL SW Sampler PLL N Sampler PLL N Offset PLL N | U6 | 2A0 to 2A7<br>2B0 to 2B7<br>2C0 to 2C7<br>2D0 to 2D3<br>2E0 to 2E3 | | 440100<br>440140<br>440120<br>440160<br>440110 | R2 PLL N<br>R2 PLL N<br>Sampler PLL SW<br>YTO PLL SW<br>TYO PLL SW | U7 | 3A0 to 3A7<br>3B0 to 3B5<br>3C0 to 3C7<br>3D0 to 3D7<br>3E0 to 3E3 | The low-order 1 bit of the signal name of the circuit diagram corresponds to each bit explained above. # MEMO Ø ## 7. REPLACEABLE MECHANICAL PARTS ## **EXPLODED VIEW 1** | | Description | CODE | Q'ty | |----|----------------|-----------|------| | 1 | CABINET | MBX-69394 | 1 | | 2 | DUNPER, REAR L | MMX-69397 | ī | | 3 | DUNPER, REAR R | MMX-69398 | 1 | | 4 | COVER, SIDE L | MMS-69377 | 1 | | 5 | COVER, SIDE R | MMS-69378 | 1 | | 6 | DUNPER, F | MMX-69395 | 2 | | 7 | HANDLE, A | MME-69393 | 1 | | 8 | HUB | MCE-90308 | 2 | | 9 | RING, HANDLE | MCE-83731 | 2 | | 10 | SPRING | MEX-95207 | 2 | | 11 | COVER, HANDLE | MMS-69380 | 2 | | | Description | CODE | Q'ty | | |---|---------------------------|-------------|------|--| | Α | SCREW, HD4×30mm | YKG-H04894 | 4 | | | В | SCREW, M4×8mm,<br>RND | YKG-NB4X8 | 2 | | | С | SCREW, M4 × 8mm,<br>FLH | YKG-SB4X8 | 4 | | | D | SCREW, M4 × 10mm,<br>MECK | YKG-E001510 | 10 | | MODEL R3265/71 the first and animalism of the land of stockless of the first f a**v**u İr rum the date of deliver ## IC TATION egoneg varanty shall be been sace ty buyen reauthoric > her w ranty is expressed ties: merchart' by and for VIES, shall no be lizing it ton otherwise. d all warranties are revo عالج ويسمه حال ## OIVE and warranty period. prove to be defective. ouble occurs, buyproblem and the model of e products returned to AFF radio charges to AD ும் வடி உள்ள **வ** in his country or p ## 240 NOT 1821 oduct should be the Lake word and all Male Securitaria I Tiloto! Responsible to account ip a niude 🖑 🖟 I Final claim and nego- ## 116 st(Singo pro) He Lb! Alexander Bort 06 Alexanda 🖖 : 65-274-3100 Ft Lt. FOR STORY I By paceri morfer 15 C 15. 86 142 formed absorbed is 119-89-411-013-111-013-01-01 C PAR INC. J. Dox 506, W/S 198-101 L. er i fernancel mullet is a w ~ (W.S.) 1.2.1 Su - 512 PUT of the US 3-12-1 DWAYEST CURPORAT e de la companya de la la la la calada de THE BANDS OF MEDICAL SECTION DE STATE OF THE STATE OF dell room y un improper or inside to were the way of the statement conditions of ADVANTANA prefacally disclaims the implied A PERTURBLE PROPERTY R al incidence or consequential damages, whether in tactitis to the form the country in widee it was . et its opene under regal or reglace une lucies botal suggifier or A. C. C. TEST giving felt delials TSC TRUTE IS warranty service, buyer shall prepay shipping and DVALTEST shall pay shipping and nansportation ver, buyer shall ray all charges, corios, and boves om ADVANTEST. ## GINAL BUYER interior of the original delivery to impact the noscontreni - dr no teli grainsa bre il Jaillis L cossible for shortage trices netified: airs show " the by the bigger with a decision ignient . . . oc. act. ADVANTES I et bo Sel carry ... in molected by buyer. #### OFFICES qa **3966** -Ummich \*\* SSTEI- 8:00 Despet on OF 970Ys USA 252-451 : 27/45 !: #### WARRANTY ADVANTEST product is warranted against defects in material and workmanship for a period of one year from the date of delivery to original buyer. ## LIMITATION OF WARRANTY The foregoing warranty shall not apply to defects resulting from improper or inadequate maintenance by buyer, unauthorized modification or misuse, accident or abnormal conditions of operations. No other warranty is expressed or implied. ADVANTEST specifically disclaims the implied warranties of merchantability and fitness for a particular purpose. ADVANTEST shall not be liable for any special incidental or consequential damages, whether in contract, tort or otherwise. Any and all warranties are revoked if the product is removed from the country in which it was originally purchased. #### **SERVICE** During the warranty period, ADVANTEST will, at its option, either repair or replace products which prove to be defective. When trouble occurs, buyer should contact his local supplier or ADVANTEST giving full details of the problem and the model name and serial number. For the products returned to ADVANTEST for warranty service, buyer shall prepay shipping and transportation charges to ADVANTEST and ADVANTEST shall pay shipping and transportation charges to return the product to buyer. However, buyer shall pay all charges, duties, and taxes incurred in his country for products returned from ADVANTEST. #### CLAIM FOR DAMAGE IN SHIPMENT TO ORIGINAL BUYER The product should be thoroughly inspected immediately upon original delivery to buyer. All material in the container should be checked against the enclosed packing list or the instruction manual alternatively. ADVANTEST will not be responsible for shortage unless notified immediately. If the product is damaged in any way, a claim should be filed by the buyer with carrier immediately. (To obtain a quotation to repair shipment damage, contact ADVANTEST or the local supplier.) Final claim and negotiations with the carrier must be completed by buyer. ## SALES & SUPPORT OFFICES Advantest(Singapore)Pte.Ltd. 438A Alexandra Road #08-03/06 Alexandra Technopark Singapore 119967 Phone: 65-274-3100 Facsimile: 65-274-4055 ROHDE & SCHWARZ Engineering and Sales GmbH Mühldorfstr. 15 (P.O.B. 80 1429, D-81614 Munichen) D-81671 Munichen, Germany Phone: 49-89-4129-13711 Facsimile: 49-89-4129-13723 TEKTRONIX INC. P.O. Box 500, M/S 39-520, Beaverton, Oregon 97077-0001 or Howard Vollum Industrial Park, M/S 58-743, Beaverton, OR, 97077, U.S.A. Inside the U.S. 1-800-426-2200 Outside the U.S. 1-503-627-1933