# **Mullard** # technical handbook # Book 4 # Integrated circuits Part 6a Professional analog ICs # PROFESSIONAL ANALOG ICS CONTENTS FUNCTIONAL AND NUMERICAL INDEX MAINTENANCE TYPE LIST GENERAL PACKAGE OUTLINES OPERATIONAL AMPLIFIERS **TELECOMMUNICATIONS** DOMESTIC APPLIANCES GENERAL INDUSTRIAL # Integrated circuits Professional analog ICs MULLARD LTD., MULLARD HOUSE, TORRINGTON PLACE, LONDON, WC1E 7HD ## The Mullard technical handbook system. The Mullard Technical Handbook is made up of four sets of Books, each comprising several parts:- Book 1 (light blue) Semiconductor Devices Book 2 (orange) Valves and Tubes Book 3 (green) Components, Materials and Assemblies Book 4 (purple or Integrated Circuits dark blue) ### Book 4, Integrated Circuits, comprises the following parts:- Part 1 Bipolar ICs for radio and audio equipment Part 2 Bipolar ICs for video equipment Part 3 ICs for digital systems in radio, audio and video equipment Part 4 Digital ICs - CMOS Part 5 High-speed CMOS Part 6 Analog ICs (Signetics) Part 6a Professional analog ICs Part 7 Bipolar memory ICs Part 7a Integrated fuse logic Part 8 TTL Logic ICs Part 9 Microprocessors, microcomputers and peripheral ICs ## ...a comprehensive data library Most of the devices for which full data is given in these books are those around which we would recommend equipment to be designed. Where appropriate, other types no longer recommended for new equipment designs but generally available for equipment production, are listed separately. Data sheets for these types may be obtained on request. Older devices for which data may be obtained on request are also included in the index of the appropriate part of each book. Because the Technical Handbook system forms a comprehensive data reference library the current Mullard Quick Reference Guides should always be consulted for details of the Mullard preferred range. The data contained in these books is as accurate and up to date as possible at the time of going to press. It must be understood, however, that no guarantee can be given on the availability of the various devices, or that their specifications may not be changed before the next edition is published. Each part is reviewed regularly, and revised and re-issued where necessary. Revisions to previous data are indicated by an arrow in the margin. Requests for copies of Quick Reference Guides and individual data sheets (please quote the type number) should be sent to:- Technical Publications Department, Mullard Limited, New Road, Mitcham, Surrey CR4 4XY. Telex 22194. Prices and availability information for Mullard components should be obtained from Mullard House, or from one of the Mullard Distributors listed on the back cover. # The Mullard Data Base For the equipment designer, electronic components is vital. Mullard market the widest range of components in the U.K., supported by a comprehensive information service - the Mullard Data Rase Brief details are given here. For further information and an order form. Technical Publications Dept. Mullard Limited New Road, Mitcham. Surrey CR4 4XY. > TWO NEW LOGIC FAMILIES PROVIDE TOTAL REQUIREMENT COVERAGE ## Regular Publications Mullard Bulletin A must for designers, this bi-monthly, newspaper-style publication briefly describes new components and offers further information on subjects #### Consumer Electronics A review, in newspaper style, published every four months. Articles and features of interest to those in the consumer electronics industry. with emphasis on television technology and allied subjects. : T.V. Delay lines ## **Technical Brochures** and Range Leaflets Mullard publish hundreds of components and their application. Make sure your name is on the mailing list for the Mullard Bulletin, which describes and offers new ### Prestel too! Mullard publications may also be ordered directly The Mullard data base begins on page 556201. ## Electronic Components and Applications A quarterly technical journal covering, in depth, developments in electronics based on the work of Philips, Signetics and Mullard laboratories. Please ask for a sample copy and subscription form. ## Quick reference guides All products marketed by Mullard are listed alpha-numerically and described briefly in these guides. Part 1 covers passive components, discrete semiconductors, and valves and tubes; Part 2 deals with integrated circuits, including Signetics. ## **Technical Data Service** This service provides detailed, up-to-date information on the characteristics and performance of Mullard components. Subscribers to any or all of the four handbook sections receive all relevant handbooks, looseleaf binders, monthly mailings of new data sheets, and new handbook parts as they are published. For those not wishing to subscribe to the Data Service, handbook parts can be purchased individually. Individual data sheets are available free-of-charge, and can be obtained by quoting the type number. FUNCTIONAL AND NUMERICAL INDEX MAINTENANCE TYPE LIST ## SELECTION GUIDE BY FUNCTION | type number | function | page | |--------------------|------------------------------------------------------------------|------------| | OPERATIONAL A | AMPLIFIERS | | | TCA220 | triple operational amplifier | .35 | | TCA520B; D | operational amplifier | 41 | | TEA1016 | dual operational amplifier and comparator | 47 | | TELECOMMUNIC | CATIONS | | | Modulators | | | | TBA673 | ring modulator for telephony and industrial equipment | 57 | | TCA240; D | dual long-tailed pair/double-balanced modulator | 75 | | A.F. amplifiers | | | | TBA915G | audio amplifier | 61 | | TCA210; T | audio amplifier | 67 | | TCA980G | microphone amplifier | 91 | | I.F./A.F. circuits | | | | TCA770A; D | i.f. limiting amplifier, FM detector and a.f. preamplifier | 85 | | TDB1080 | i.f. limiting amplifier, FM detector and a.f. amplifier | 97 | | Telephone transm | ission and DTMF circuits | ₹ | | TEA1021P; D | DTMF generator for telephone dialling | 103 | | TEA1042 | telephone transmission circuit for handsfree loudspeaking | 109 | | TEA1043P; D | DTMF generator for telephone dialling | 123<br>129 | | TEA1044P; D | DTMF generator for telephone dialling | 135 | | TEA1046P; D | DTMF/speech transmission IC for telephone applications | 135 | | ,TEA1053; 1054 | telephone transmission circuits | 137 | | TEA1055 | telephone transmission circuit | 149 | | TEA1060; 1061 | versatile telephone transmission circuits with dialler interface | 161 | | TEA1062; 1063 | versatile telephone transmission circuits | 175 | | DOMESTIC APPL | IANCES | | | TCA280A | general-purpose triggering circuit | 189 | | TDA1023 | proportional-control triac triggering circuit | 203 | | TDA1024 | on-off triac triggering circuit | 217 | | TEA1010; T | touch-controlled lamp dimmer circuit | 231<br>237 | | TEA1058: T | touch-controlled lamp dimmer circuit | 237 | ## **INDEX** #### **SELECTION GUIDE BY FUNCTION** (continued) | type number | function | page | |---------------------|--------------------------------------------------|------| | GENERAL INDU | STRIAL | | | Control circuits fo | or switched-mode power supplies (SMPS) | | | TDA1060; A; B | control circuits for SMPS | 271 | | TEA1039 | control circuit for SMPS | 307 | | Motor drive circui | its | | | SAA1027 | stepping motor drive circuit | 249 | | SAK150BT | servo-motor control circuit | 263 | | Transistor arrays | | | | CA3046 | five-transistor array | 245 | | TDA3081 | seven-transistor array | 293 | | TDA3083; D | five-transistor array | 297 | | Miscellaneous | | | | SAA1029 | universal industrial logic and interface circuit | 255 | | TDA1540D | 14-bit DAC with 85 dB S/N ratio | 287 | | TEA1017 | 13-bit series-parallel converter | 301 | ## NUMERICAL INDEX | type number | function | page | |-------------|------------------------------------------------------------|------| | CA3046 | five-transistor array | 245 | | SAA1027 | stepping motor drive circuit | 249 | | SAA1029 | universal industrial logic and interface circuit | 255 | | SAK150BT | servo-motor control circuit | 263 | | TBA673 | ring modulator for telephony and industrial equipment | 57 | | TBA915G | audio amplifier | 61 | | TCA210 | audio amplifier | 67 | | TCA210T | audio amplifier | 67 | | TCA220 | triple operational amplifier | 35 | | TCA240 | dual long-tailed pair/double-balanced modulator | 75 | | TCA240D | dual long-tailed pair/double-balanced modulator | 75 | | TCA280A | general-purpose triggering circuit | 189 | | TCA520B | operational amplifier | 41 | | TCA520D | operational amplifier | 41 | | TCA770A | i.f. limiting amplifier, FM detector and a.f. preamplifier | 85 | | TCA770D | i.f. limiting amplifier, FM detector and a.f. preamplifier | 85 | | TCA980G | microphone amplifier | 91 | | TDA1023 | proportional-control triac triggering circuit | 203 | | TDA1024 | on-off triac triggering circuit | 217 | | TDA1060 | control circuit for switched-mode power supply | 271 | | TDA1060A | control circuit for switched-mode power supply | 271 | | TDA1060B | control circuit for switched-mode power supply | 271 | | TDA1540D | 14-bit DAC with 85 dB S/N ratio | 287 | | TDA3081 | seven-transistor array | 293 | | TDA3083 | five-transistor array | 297 | | TDA3083D | five-transistor array | 297 | | TDB1080 | i.f. limiting amplifier, FM detector and a.f. amplifier | 97 | | TEA1010 | touch-controlled lamp dimmer circuit | 231 | | TEA1010T | touch-controlled lamp dimmer circuit | 231 | | TEA1016 | dual operational amplifier and comparator | 47 | | TEA1017 | 13-bit series-parallel converter | 301 | | TEA1021P | DTMF generator for telephone dialling | 103 | | TEA1021D | DTMF generator for telephone dialling | 103 | | TEA1039 | control circuit for switched-mode power supply | 307 | | TEA1042 | telephone transmission circuit for handsfree loudspeaking | 109 | ## **INDEX** #### **NUMERICAL INDEX** (continued) | type number | function | page | |-------------|-----------------------------------------------------------------|------| | TEA1043P | DTMF generator for telephone dialling | 123 | | TEA1043D | DTMF generator for telephone dialling | 123 | | TEA1044P | DTMF generator for telephone dialling | 129 | | TEA1044D | DTMF generator for telephone dialling | 129 | | TEA1046P | DTMF/speech transmission IC for telephone applications | 135 | | TEA1046D | DTMF/speech transmission IC for telephone applications | 135 | | TEA1053 | telephone transmission circuit | 137 | | TEA1054 | telephone transmission circuit | 137 | | TEA1055 | telephone transmission circuit | 149 | | TEA1058 | touch-controlled lamp dimmer circuit | 237 | | TEA1058T | touch-controlled lamp dimmer circuit | 237 | | TEA1060 | versatile telephone transmission circuit with dialler interface | 161 | | TEA1061 | versatile telephone transmission circuit with dialler interface | 161 | | TEA1062 | versatile telephone transmission circuit | 175 | | TEA1063 | versatile telephone transmission circuit | 175 | ## MAINTENÂNCE TYPE LIST | SAA1114; Z | | |---------------|-------------------------| | SAK140 | | | TAA960 | | | TAA970 | | | TBA221D | | | | | | TBA915 | successor type: TBA915G | | TCA410A; B; D | | | TCA580 | | | TCA680; B; D | | | TCA980 | successor type: TCA980G | | | | | TDA0301D | | | TDA0319D | | | TDA0324D | | | TDA0358D | | | TDA0555D | | | | | | TDA0723D | | | TDA0741D | • | | TD 40748D | | TDA1034D; ND TDA1458D TDA3082 TDA4250B; D TDA1034; N TDA1034B; NB GENERAL Type designation Rating systems ## PRO ELECTRON TYPE DESIGNATION CODE FOR INTEGRATED CIRCUITS This type nomenclature applies to semiconductor monolithic, semiconductor multi-chip, thin-film, thick-film and hybrid integrated circuits. A basic number consists of: THREE LETTERS FOLLOWED BY A SFRIAL NUMBER #### FIRST AND SECOND LETTER 1. DIGITAL FAMILY CIRCUITS The FIRST TWO LETTERS identify the FAMILY (see note 1). 2. SOLITARY CIRCUITS The FIRST LETTER divides the solitary circuits into: S: Solitary digital circuits T : Analogue circuits U: Mixed analogue/digital circuits The SECOND LETTER is a serial letter without any further significance except 'H' which stands for hybrid circuits. 3. MICROPROCESSORS The FIRST TWO LETTERS identify microprocessors and correlated circuits as follows: ... Microcomputer "Central processing unit MB: Slice processor (see note 2) MD: Correlated memories ME : Other correlated circuits (interface, clock, peripheral controller, etc.) 4. CHARGE-TRANSFER DEVICES AND SWITCHED CAPACITORS The FIRST TWO LETTERS identify the following: NH: Hybrid circuits NL: Logic circuits NM: Memories NS: Analogue signal processing, using switched capacitors NT: Analogue signal processing, using CTDs NX: Imaging devices NY: Other correlated circuits #### Notes - A logic family is an assembly of digital circuits designed to be interconnected and defined by its basic electrical characteristics (such as: supply voltage, power consumption, propagation delay, noise immunity). - 2. By 'slice processor' is meant: a functional slice of microprocessor. ### **TYPF** DESIGNATION #### THIRD LETTER It indicates the operating ambient temperature range. The letters A to G give information about the temperature: A: temperature range not specified B: 0 to + 70 °C C: -55 to + 125 °C D: $-25 \text{ to} + 70 \, ^{\circ}\text{C}$ $E: -25 \text{ to} + 85 \text{ }^{\circ}\text{C}$ $F: -40 \text{ to} + 85 \text{ }^{\circ}\text{C}$ G: -55 to +85 °C If a circuit is published for another temperature range, the letter indicating a narrower temperature range may be used or the letter 'A'. Example: the range 0 to + 75 °C can be indicated by 'B' or 'A'. #### SERIAL NUMBER This may be either a 4-digit number assigned by Pro Electron, or the serial number (which may be a combination of figures and letters) of an existing company type designation of the manufacturer. To the basic type number may be added: #### A VERSION LETTER Indicates a minor variant of the basic type or the package. Except for 'Z', which means customized wiring, the letter has no fixed meaning. The following letters are recommended for package variants: C: for cylindrical D: for ceramic DIL F: for flat pack L: for chip on tape P: for plastic DIL Q: for QIL T: for miniature plastic (mini-pack) U: for uncased chip Alternatively a TWO LETTER SUFFIX may be used instead of a single package version letter, if the manufacturer (sponsor) wishes to give more information. SECOND LETTER: Material G: Glass-ceramic (cerdip) C: Metal-ceramic M: Metal P: Plastic #### FIRST LETTER: General shape C: Cylindrical D: Dual-in-line (DIL) E: Power DIL (with external heatsink) F: Flat (leads on 2 sides) G: Flat (leads on 4 sides) K: Diamond (TO-3 family) M: Multiple-in-line (except Dual-, Triple-, Quadruple-in-line) Q: Quadruple-in-line (QIL) R: Power QIL (with external heatsink) S: Single-in-line T: Triple-in-line A hyphen precedes the suffix to avoid confusion with a version letter. #### **RATING SYSTEMS** The rating systems described are those recommended by the International Electrotechnical Commission (IEC) in its Publication 134. #### **DEFINITIONS OF TERMS USED** Electronic device. An electronic tube or valve, transistor or other semiconductor device. Note This definition excludes inductors, capacitors, resistors and similar components. Characteristic. A characteristic is an inherent and measurable property of a device. Such a property may be electrical, mechanical, thermal, hydraulic, electro-magnetic, or nuclear, and can be expressed as a value for stated or recognized conditions. A characteristic may also be a set of related values, usually shown in graphical form. Bogey electronic device. An electronic device whose characteristics have the published nominal values for the type. A bogey electronic device for any particular application can be obtained by considering only those characteristics which are directly related to the application. Rating. A value which establishes either a limiting capability or a limiting condition for an electronic device. It is determined for specified values of environment and operation, and may be stated in any suitable terms. Note Limiting conditions may be either maxima or minima. Rating system. The set of principles upon which ratings are established and which determine their interpretation. Note The rating system indicates the division of responsibility between the device manufacturer and the circuit designer, with the object of ensuring that the working conditions do not exceed the ratings. #### ABSOLUTE MAXIMUM RATING SYSTEM Absolute maximum ratings are limiting values of operating and environmental conditions applicable to any electronic device of a specified type as defined by its published data, which should not be exceeded under the worst probable conditions. These values are chosen by the device manufacturer to provide acceptable serviceability of the device, taking no responsibility for equipment variations, environmental variations, and the effects of changes in operating conditions due to variations in the characteristics of the device under consideration and of all other electronic devices in the equipment. The equipment manufacturer should design so that, initially and throughout life, no absolute maximum value for the intended service is exceeded with any device under the worst probable operating conditions with respect to supply voltage variation, equipment component variation, equipment control adjustment, load variations, signal variation, environmental conditions, and variations in characteristics of the device under consideration and of all other electronic devices in the equipment. #### **DESIGN MAXIMUM RATING SYSTEM** Design maximum ratings are limiting values of operating and environmental conditions applicable to a bogey electronic device of a specified type as defined by its published data, and should not be exceeded under the worst probable conditions. These values are chosen by the device manufacturer to provide acceptable serviceability of the device, taking responsibility for the effects of changes in operating conditions due to variations in the characteristics of the electronic device under consideration. The equipment manufacturer should design so that, initially and throughout life, no design maximum value for the intended service is exceeded with a bogey device under the worst probable operating conditions with respect to supply voltage variation, equipment component variation, variation in characteristics of all other devices in the equipment, equipment control adjustment, load variation, signal variation and environmental conditions. #### DESIGN CENTRE RATING SYSTEM Design centre ratings are limiting values of operating and environmental conditions applicable to a bogey electronic device of a specified type as defined by its published data, and should not be exceeded under normal conditions. These values are chosen by the device manufacturer to provide acceptable serviceability of the device in average applications, taking responsibility for normal changes in operating conditions due to rated supply voltage variation, equipment component variation, equipment control adjustment, load variation, signal variation, environmental conditions, and variations in the characteristics of all electronic devices. The equipment manufacturer should design so that, initially, no design centre value for the intended service is exceeded with a bogey electronic device in equipment operating at the stated normal supply voltage. PACKAGE OUTLINES ## PACKAGE OUTLINES In this chapter the package outlines are given for the following types, except for those marked with an asterisk which are included in the device data sheet. | type number | package code | description | |----------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CA3046<br>SAA1027<br>SAA1029<br>SAK150BT<br>TBA673* | SOT-27T<br>SOT-38A<br>SOT-38<br>SO-14; SOT-108A<br>SOT-14 | 14-lead dual in-line; plastic (SOT-27K, M, T) 16-lead dual in-line; plastic (SOT-38A) 16-lead dual in-line; plastic (SOT-38) 14-lead mini-pack; plastic (SO-14; SOT-108A) 10-lead cylindrical; metal (TO-74; reduced height; SOT-14) | | TBA915G<br>TCA210<br>TCA210T<br>TCA220<br>TCA240 | SOT-110B<br>SOT-38<br>SO-14; SOT-108A<br>SOT-38<br>SOT-38 | 9-lead single in-line; plastic (SOT-110B) 16-lead dual in-line; plastic (SOT-38) 14-lead mini-pack; plastic (SO-14; SOT-108A) 16-lead dual in-line; plastic (SOT-38) 16-lead dual in-line; plastic (SOT-38) | | TCA240D<br>TCA280A<br>TCA520B<br>TCA520D<br>TCA770A | SO-16; SOT-109A<br>SOT-38<br>SOT-97A<br>SO-8; SOT-96A<br>SOT-38 | 16-lead mini-pack; plastic (SO-16; SOT-109A) 16-lead dual in-line; plastic (SOT-38) 8-lead dual in-line; plastic (SOT-97A) 8-lead mini-pack; plastic (SO-8; SOT-96A) 16-lead dual in-line; plastic (SOT-38) | | TCA770D<br>TCA980G<br>TDA1023<br>TDA1024<br>TDA1060 | SO-14; SOT-108A<br>SOT-110B<br>SOT-38<br>SOT-97A<br>SOT-38 | 14-lead mini-pack; plastic (SO-14; SOT-108A) 9-lead single in-line; plastic (SOT-110B) 16-lead dual in-line; plastic (SOT-38) 8-lead dual in-line; plastic (SOT-97A) 16-lead dual in-line; plastic (SOT-38) | | TDA1060A<br>TDA1060B<br>TDA1540D<br>TDA3081<br>TDA3083 | SOT-38<br>SOT-74<br>SOT-135A<br>SOT-38Z<br>SOT-38Z | 16-lead dual in-line; plastic (SOT-38) 16-lead dual in-line; ceramic (cerdip) (SOT-74) 28-lead dual in-line; ceramic (cerdip) (SOT-135A) 16-lead dual in-line; plastic (SOT-38Z) 16-lead dual in-line; plastic (SOT-38Z) | | TDA3083D<br>TDB1080<br>TEA1010<br>TEA1010T<br>TEA1016 | SO-16; SOT-109A<br>SOT-38S<br>SOT-97C2<br>SO-8; SOT-96AC1<br>SOT-38 | 16-lead mini-pack; plastic (SO-16; SOT-109A)<br>16-lead dual in-line; plastic (SOT-38, S)<br>8-lead dual in-line; plastic (SOT-97A, C2)<br>8-lead mini-pack; plastic (SO-8; SOT-96A, AC1)<br>16-lead dual in-line; plastic (SOT-38) | | TEA1017<br>TEA1021P<br>TEA1021D<br>TEA1039<br>TEA1042 | SOT-102HE<br>SOT-38<br>SOT-74B<br>SOT-110B<br>SOT-101A | 18-lead dual in-line; plastic (SOT-102HE) 16-lead dual in-line; plastic (SOT-38) 16-lead dual in-line; ceramic (cerdip) (SOT-74, B) 9-lead single in-line; plastic (SOT-110B) 24-lead dual in-line; plastic (SOT-101A) | | TEA1043P<br>TEA1043D<br>TEA1044P<br>TEA1044D<br>TEA1046P | SOT-38<br>SOT-74B<br>SOT-102A<br>SOT-133<br>SOT-101A | 16-lead dual in-line; plastic (SOT-38) 16-lead dual in-line; ceramic (cerdip) (SOT-74, B) 18-lead dual in-line; plastic (SOT-102A) 18-lead dual in-line; ceramic (cerdip) (SOT-133) 24-lead dual in-line; plastic (SOT-101A) | ## PACKAGE OUTLINES | type number | package code | description | |-------------|-----------------|--------------------------------------------------| | TEA1046D | SOT-149 | 24-lead dual in-line; ceramic (cerdip) (SOT-149) | | TEA1053 | SOT-102A | 18-lead dual in-line; plastic (SOT-102A) | | TEA1054 | SOT-102A | 18-lead dual in-line; plastic (SOT-102A) | | TEA1055 | SOT-102A | 18-lead dual in-line; plastic (SOT-102A) | | TEA1058 | SOT-97C2 | 8-lead dual in-line; plastic (SOT-97A, C2) | | TEA1058T | SO-8; SOT-96AC1 | 8-lead mini-pack; plastic (SO-8; SOT-96A, AC1) | | TEA1060 | SOT-102A | 18-lead dual in-line; plastic (SOT-102A) | | TEA1061 | SOT-102A | 18-lead dual in-line; plastic (SOT-102A) | | TEA1062 | SOT-38 | 16-lead dual in-line; plastic (SOT-38) | | TEA1063 | SOT-38 | 16-lead dual in-line; plastic (SOT-38) | ## 14-LEAD DUAL IN-LINE; PLASTIC (SOT-27K,M,T) max 7,62 10 8,3 7286804 8,25 max Positional accuracy. máx min 0,76 (2) - Maximum Material Condition. - Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - (2) Lead spacing tolerances apply from seating plane to the line indicated. #### Dimensions in mm #### SOLDERING #### 1. By hand Apply the soldering iron below the seating plane (or not more than 2 mm above it). If its temperature is below 300 °C it must not be in contact for more than 10 seconds; if between 300 °C and 400 °C, for not more than 5 seconds. #### 2. By dip or wave The maximum permissible temperature of the solder is 260 °C; this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds. The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit. #### 3. Repairing soldered joints ## 16-LEAD DUAL IN-LINE; PLASTIC (SOT-38,S) - Positional accuracy. - (M) Maximum Material Condition. - (1) Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - (2) Lead spacing tolerances apply from seating plane to the line indicated. #### Dimensions in mm #### SOLDERING #### 1. By hand Apply the soldering iron below the seating plane (or not more than 2 mm above it). If its temperature is below 300 °C it must not be in contact for more than 10 seconds; if between 300 °C and 400 °C, for not more than 5 seconds. #### 2. By dip or wave The maximum permissible temperature of the solder is $260\,^{\circ}$ C; this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds. The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit. #### 3. Repairing soldered joints Positional accuracy. 4,7 max min 0,76 (2) - Maximum Material Condition. - (1) Centre-lines of all leads are within ±0.127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - (2) Lead spacing tolerances apply from seating plane to the line indicated. Dimensions in mm #### SOLDERING #### 1. By hand Apply the soldering iron below the seating plane (or not more than 2 mm above it). If its temperature is below 300 °C it must not be in contact for more than 10 seconds; if between 300 °C and 400 °C, for not more than 5 seconds. top view #### 2. By dip or wave The maximum permissible temperature of the solder is 260 °C; this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds. The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit. #### 3. Repairing soldered joints ## 16-LEAD DUAL IN-LINE; PLASTIC (SOT-38Z) Positional accuracy. 4,7 max - Maximum Material Condition. - (1) Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - (2) Lead spacing tolerances apply from seating plane to the line indicated. top view #### Dimensions in mm #### SOLDERING #### 1. By hand Apply the soldering iron below the seating plane (or not more than 2 mm above it). If its temperature is below 300 °C it must not be in contact for more than 10 seconds; if between 300 °C and 400 °C, for not more than 5 seconds. #### 2. By dip or wave The maximum permissible temperature of the solder is 260 °C; this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds. The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit. #### 3. Repairing soldered joints ## 16-LEAD DUAL IN-LINE; CERAMIC (CERDIP)(SOT-74,B) top view - Positional accuracy. - (M) Maximum Material Condition. - (1) Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - (2) Lead spacing tolerances apply from seating plane to the line indicated. ## 8-LEAD MINI-PACK; PLASTIC (SO-8; SOT-96A,AC1) #### SOLDERING #### The reflow solder technique The preferred technique for mounting miniature components on hybrid thick or thin-film circuits is reflow soldering. Solder is applied to the required areas on the substrate by dipping in a solder bath or, more usually, by screen printing a solder paste. Components are put in place and the solder is reflowed by heating. Solder pastes consist of very finely powdered solder and flux suspended in an organic liquid binder. They are available in various forms depending on the specification of the solder and the type of binder used. For hybrid circuit use, a tin-lead solder with 2 to 4% silver is recommended. The working temperature of this paste is about 220 to 230 °C when a mild flux is used. For printing the paste onto the substrate a stainless steel screen with a mesh of 80 to 105 $\mu$ m is used for which the emulsion thickness should be about 50 $\mu$ m. To ensure that sufficient solder paste is applied to the substrate, the screen aperture should be slightly larger than the corresponding contact area. The contact pins are positioned on the substrate, the slight adhesive force of the solder paste being sufficient to keep them in place. The substrate is heated to the solder working temperature preferably by means of a controlled hot plate. The soldering process should be kept as short as possible: 10 to 15 seconds is sufficient to ensure good solder joints and evaporation of the binder fluid. After soldering, the substrate must be cleaned of any remaining flux. ## 8-LEAD DUAL IN-LINE; PLASTIC (SOT-97A,C2) Dimensions in mm - Positional accuracy. - (M) Maximum Material Condition. - (1) Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - (2) Lead spacing tolerances apply from seating plane to the line indicated. #### SOLDERING #### 1. By hand Apply the soldering iron below the seating plane (or not more than 2 mm above it). If its temperature is below $300\,^{\circ}\text{C}$ it must not be in contact for more than 10 seconds; if between $300\,^{\circ}\text{C}$ and $400\,^{\circ}\text{C}$ , for not more than 5 seconds. #### 2. By dip or wave The maximum permissible temperature of the solder is 260 °C; this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds. The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit. #### 3. Repairing soldered joints ## 24-LEAD DUAL IN-LINE; PLASTIC (SOT-101A) - Positional accuracy. - M Maximum Material Condition. - (1) Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - (2) Lead spacing tolerances apply from seating plane to the line indicated. - (3) Index may be horizontal as shown, or vertical. #### Dimensions in mm #### SOLDERING See page 17 of this chapter (SOT-27K, M, T). ## 18-LEAD DUAL IN-LINE; PLASTIC (SOT-102A) - Positional accuracy. - Maximum Material Condition. - (1) Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - Lead spacing tolerances apply from seating plane to the line indicated. - (3) Index may be horizontal as shown, or vertical. #### Dimensions in mm #### SOLDERING See page 17 of this chapter (SOT-27K, M, T). ## 18-LEAD DUAL IN-LINE; PLASTIC (SOT-102HE) - Positional accuracy. - M Maximum Material Condition. - (1) Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - (2) Lead spacing tolerances apply from seating plane to the line indicated. #### Dimensions in mm #### SOLDERING See page 17 of this chapter (SOT-27K, M, T). ## 14-LEAD MINI-PACK; PLASTIC (SO-14; SOT-108A) #### Dimensions in mm - Positional accuracy. - Maximum Material Condition. #### SOLDERING #### The reflow solder technique The preferred technique for mounting miniature components on hybrid thick or thin-film circuits is reflow soldering. Solder is applied to the required areas on the substrate by dipping in a solder bath or, more usually, by screen printing a solder paste. Components are put in place and the solder is reflowed by heating. Solder pastes consist of very finely powdered solder and flux suspended in an organic liquid binder. They are available in various forms depending on the specification of the solder and the type of binder used. For hybrid circuit use, a tin-lead solder with 2 to 4% silver is recommended. The working temperature of this paste is about 220 to 230 °C when a mild flux is used. For printing the paste onto the substrate a stainless steel screen with a mesh of 80 to $105~\mu m$ is used for which the emulsion thickness should be about 50 $\mu m$ . To ensure that sufficient solder paste is applied to the substrate, the screen aperture should be slightly larger than the corresponding contact area. The contact pins are positioned on the substrate, the slight adhesive force of the solder paste being sufficient to keep them in place. The substrate is heated to the solder working temperature preferably by means of a controlled hot plate. The soldering process should be kept as short as possible: 10 to 15 seconds is sufficient to ensure good solder joints and evaporation of the binder fluid. After soldering, the substrate must be cleaned of any remaining flux. ## 16-LEAD MINI-PACK; PLASTIC (SO-16; SOT-109A) #### SOLDERING #### The reflow solder technique The preferred technique for mounting miniature components on hybrid thick or thin-film circuits is reflow soldering. Solder is applied to the required areas on the substrate by dipping in a solder bath or, more usually, by screen printing a solder paste. Components are put in place and the solder is reflowed by heating. Solder pastes consist of very finely powdered solder and flux suspended in an organic liquid binder. They are available in various forms depending on the specification of the solder and the type of binder used. For hybrid circuit use, a tin-lead solder with 2 to 4% silver is recommended. The working temperature of this paste is about 220 to 230 °C when a mild flux is used. For printing the paste onto the substrate a stainless steel screen with a mesh of 80 to 105 $\mu m$ is used for which the emulsion thickness should be about 50 $\mu m$ . To ensure that sufficient solder paste is applied to the substrate, the screen aperture should be slightly larger than the corresponding contact area. The contact pins are positioned on the substrate, the slight adhesive force of the solder paste being sufficient to keep them in place. The substrate is heated to the solder working temperature preferably by means of a controlled hot plate. The soldering process should be kept as short as possible: 10 to 15 seconds is sufficient to ensure good solder joints and evaporation of the binder fluid. After soldering, the substrate must be cleaned of any remaining flux. ## 9-LEAD SINGLE IN-LINE; PLASTIC (SOT-110B) - Positional accuracy. - Maximum Material Condition. - A Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - B Lead spacing tolerances apply from seating plane to the line indicated. ## 18-LEAD DUAL IN-LINE; CERAMIC (CERDIP) (SOT-133) - Positional accuracy. - (M) Maximum Material Condition. - Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - (2) Lead spacing tolerances apply from seating plane to the line indicated. ## 28-LEAD DUAL IN-LINE; CERAMIC (CERDIP) (SOT-135A) - Positional accuracy. - Maximum Material Condition. - Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - (2) Lead spacing tolerances apply from seating plane to the line indicated. ## 24-LEAD DUAL IN-LINE; CERAMIC (CERDIP) (SOT-149) - Positional accuracy. - (M) Maximum Material Condition. - (1) Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - Lead spacing tolerances apply from seating plane to the line indicated. OPERATIONAL AMPLIFIERS # TRIPLE OPERATIONAL AMPLIFIER #### GENERAL DESCRIPTION The TCA220 is a bipolar integrated circuit consisting of three identical high-gain amplifiers. The amplifiers have differential inputs and an emitter-follower output which can deliver up to 100 mA output current. The unity-gain frequency with 6 dB/octave compensation is at least 5 MHz. No latch-up will occur when the input voltage range is exceeded. ## QUICK REFERENCE DATA | Supply voltages | | | | | |-------------------------------------|------------|---------|-------|------| | positive | $v_{CC}$ | nom. | 6 | V | | negative | -VEE | nom. | 6 | ٧ | | Supply current, unloaded | CC + IRX | typ. | 1,4 | mΑ | | Large-signal voltage amplification | $A_{VD}$ | typ. | 4000 | | | Slew rate | $s_{VOAV}$ | typ, | 0,4 | V/μs | | Input voltage range | V | -4,3 to | +5,6 | V | | Input offset voltage | $v_{10}$ | typ. | 2 | mV | | Input offset current | 110 | typ. | 0,2 | μΑ | | Common-mode rejection ratio | kcmr | typ. | 90 | dB | | Supply-voltage rejection ratio | ksvr | typ. | 75 | dB | | Operating ambient temperature range | $T_{amb}$ | 55 to | + 125 | oC | 16-lead DIL; plastic (SOT-38). Fig. 2 Pinning diagram. | PIN | NING | | |-----|------------------|-------------------------------------| | 1 | 11- | inverting input, amplifier 1 | | 2 | 11+ | non-inverting input, amplifier 2 | | 3 | RX | external resistor | | 4 | 12+ | non-inverting input, amplifier 2 | | 5 | 12- | inverting input, amplifier 2 | | 6 | $v_{CC}$ | positive supply | | 7 | 13+ | non-inverting input, amplifier 3 | | 8 | 13— | inverting input, amplifier 3 | | 9 | V <sub>EE2</sub> | negative supply, amplifier 3 | | 10 | FC3 | frequency compensation, amplifier 3 | | 11 | Q3 | output, amplifier 3 | | 12 | FC2 | frequency compensation, amplifier 2 | | 13 | Q2 | output, amplifier 2 | | 14 | Q1 | output, amplifier 1 | | 15 | FC1 | frequency compensation, amplifier 1 | | 16 | V <sub>EE1</sub> | negative supply, amplifiers 1 and 2 | ## **FUNCTIONAL DESCRIPTION** #### Supply The TCA220 requires a positive and a negative supply. $V_{CC}$ is the common positive supply to the three amplifiers. $V_{EE1}$ is the common negative supply to amplifiers 1 and 2, which always has to be connected to the negative supply. $V_{EE2}$ is a separate negative supply for amplifier 3, which should be left open when this amplifier is not used. #### External resistor; RX The current level in the amplifiers is determined by current sources. These current sources need a minimum current into RX of 200 $\mu$ A. This current is usually derived from the positive supply via an external resistor. #### Frequency compensation; FC1, FC2 and FC3 Each amplifier may be frequency compensated by connecting an RC network from its FC to its $V_{EE}$ (see Fig. 4). #### Outputs Q1, Q2 and Q3 The outputs are emitter followers with open-emitter outputs which require an external load resistor. ## RATINGS Limiting values in accordance with the Absolute Maximum System (IEC 134) | Ellinting values in accordance | | | | | |-------------------------------------------------------|--------------------------|----------------------|-------|----| | Supply voltage, d.c. | $V_{CC} - V_{EE}$ | max. | 18 | V | | Input voltage range | $v_1$ | Λ <sup>EE</sup> to , | ٧cc | ٧ | | Differential-mode input d.c. voltage | $^{\pm}$ V <sub>ID</sub> | max. | 5 | ٧ | | Input current | I ş | max. | 0,5 | mΑ | | Current into RX | <sup>I</sup> RX | max. | 5 | mΑ | | Output current | -Ia | max. | 100 | mΑ | | Storage temperature range | $T_{stg}$ | -55 to | + 125 | oC | | Operating ambient temperature range (see also Fig. 3) | T <sub>amb</sub> | -55 to | + 125 | oC | Fig. 3 Power derating curve. 38 ## **CHARACTERISTICS** $V_{CC}$ = 6 V; $-V_{EE}$ = 6 V; $T_{amb}$ = 25 °C unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------------------------------------------|----------------------------------|------|---------|------|------| | Supply | | | | | _ | | Supply voltage range | V <sub>CC</sub> -V <sub>EE</sub> | 8 | 12 | 16 | V | | Supply current, $V_Q = 0V$ ; unloaded | ¹cc | | 1,2 | 3 | mA. | | Supply-voltage rejection ratio* at R <sub>S</sub> = 2 k $\Omega$ | k <sub>SVR</sub> | _ | ,<br>75 | _ | dB | | External resistor; RX | | | | | | | Voltage with respect to negative supply | V <sub>RX-EE</sub> | _ | 1,5 | _ | V | | Current into RX | IRX | 200 | _ | | mA | | Inputs I + and I— | | | | | | | Input voltage range | Vı | -4,3 | _ | +5.6 | V | | Input bias current | I <sub>IB</sub> | _ | 1 | 2 | μΑ | | Differential input impedance | zid | 25 | _ | _ | kΩ | | Input offset voltage at R <sub>S</sub> = 200 $\Omega$ max. | VIO | _ | 2 | 10 | mV | | Input offset current | 10 | | 0,2 | | μΑ | | Common-mode rejection ratio at $R_S = 2 k\Omega$ ; $f = 1 kHz$ | kcmr | _ | 90 | _ | dB | | Outputs Q1, Q2 and Q3 | | | | | | | Output voltage range | VQ | 6 | _ | +3,5 | V | | Large-signal differential-mode voltage amplification at $V_{Q(p-p)} = 7 \text{ V}$ | AVD | 2000 | 4000 | - | | | variation with temperature at | | | | | | | $T_{amb} = -20 \text{ to} + 70 ^{\circ}\text{C}$ | ΔAVD | - | 8 | | dB | | Slew rate at unity gain | S <sub>VOAV</sub> | - | 0,4 | _ | V/μs | | Gain-bandwidth product at 6 dB/octave compensation | f <sub>1</sub> | 5 | _ | _ | MHz | | Broadband noise figure at R <sub>S</sub> = 2 k $\Omega$ ;<br>f = 10 Hz to 10 kHz | FAV | | 4 | _ | dВ | | Channel separation at R <sub>S</sub> = 2 k $\Omega$ ; f = 10 kHz (see Fig. 5) | | | | | | | from amplifier 1 to amplifier 2 | | | 94 | - | dB | | from amplifier 1 to amplifier 3 | | _ | 130 | _ | dB | | from amplifier 2 to amplifier 1 | | | 94 | | dB | | from amplifier 2 to amplifier 3 | | | 110 | _ | dB | | from amplifier 3 to amplifier 1 | | | 130 | _ | dB | | from amplifier 3 to amplifier 2 | [ | _ | 110 | | dB | <sup>\*</sup> The supply-voltage rejection ratio is the ratio of the change in input offset voltage to the change in supply voltages producing it. Fig. 4 Test circuit for channel separation. Channel separation from amplifier A to amplifier B is defined as: $$20\log\frac{V_{QA}}{V_{QB}}\times A_{c1B}.$$ $A_{c1B}$ being the closed-loop gain of amplifier B; in this case $A_{c1B} = 100$ . ## APPLICATION INFORMATION Fig. 5 Frequency compensation circuit. 40 # **OPERATIONAL AMPLIFIER** ## **GENERAL DESCRIPTION** The TCA520 is a bipolar integrated operational amplifier primarily intended for low-power, low-voltage applications and as a comparator in digital systems. #### **Features** - wide supply voltage range - low supply voltage operation - low power consumption - low input bias current - offset compensation facilityfrequency compensation facility - high slew rate - Ingnisiew rate Iargo output volto - large output voltage swingTTL compatible output ## QUICK REFERENCE DATA | Supply voltage range | V <sub>CC</sub> | | 2 to 20 V | | |-----------------------------------------|-----------------|--------|------------------------|-----| | Supply current | lcc | typ. | 0,8 m | ıΑ | | Input bias current | liB | typ. | 60 n/ | Α | | Output voltage range | $v_Q$ | 0,1 to | V <sub>CC</sub> -0,1 V | | | D.C. differential voltage amplification | $A_{VD}$ | typ. | 15 000 | | | Slew rate | SVOAV | typ. | 25 V | /μs | | Operating ambient temperature range | $T_{amb}$ | -2 | 25 to + 85 °C | 3 | TCA520B: 8-lead DIL; plastic (SOT-97A). TCA520D: 8-lead mini-pack; plastic (SO-8; SOT-96A). Fig. 1 Circuit diagram. Fig. 2 Pinning diagram. ## **RATINGS** | Limiting values in accordanc | with the Absolute Maximum S | ystem (IEC 134) | |------------------------------|-----------------------------|-----------------| |------------------------------|-----------------------------|-----------------| | Limiting values in accordance with the Absolute Maximum S | System (IEC 134) | | | | |-----------------------------------------------------------|-----------------------------------|--------------|--------|--------| | Supply voltage, d.c. | $v_{cc}$ | max. | 22 | ٧ | | Input voltage | V <sub>I</sub><br>-V <sub>I</sub> | max.<br>max. | VCC | V<br>V | | Differential input voltage | ± V <sub>ID</sub> | max. | _ | ٧ | | Power dissipation at T <sub>amb</sub> = 85 °C | P <sub>tot</sub> | max. | 200 | mW | | Storage temperature range | $T_{stq}$ | 55 to | + 125 | ос | | Operating ambient temperature range | Tamb | −25 to | o + 85 | oC. | # CHARACTERISTICS $V_{CC}$ = 5 V; $V_{EE}$ = 0 V; $T_{amb}$ = 25 °C; $R_L$ from 0 to $V_{CC}$ unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------------------------------------|---------------------|--------|--------|----------------------|----------------------| | Supply V <sub>CC</sub> ; pin 7 | | | | | | | Supply current, unloaded | Icc | 0,5 | 8,0 | 1,2 | mA | | Inputs I+ and I—; pins 3 and 2 | | | | | | | Input voltage | $V_{I}$ | 0,9 | _ | V <sub>CC</sub> -0,5 | V | | Input bias current | IIB | _ | 60 | 250 | nA | | Input offset voltage | VIO | _ | 1 | 6 | mV | | Variation with temperature | $\Delta V_{1O}$ | - | 5 | | μV/K | | Input offset current | 10 | _ | 10 | 75 | пA | | Common-mode rejection ratio | kcmr | 70 | 100 | _ | dB | | Input noise voltage at f = 1 kHz | V <sub>n(rms)</sub> | _ | 15 | _ | nV/√Hz | | Input noise current at f = 1 kHz | In(rms) | - | 0,4 | _ | pA/ <sub>V</sub> /Hz | | Output Q; pin 6 | | | | | | | Output voltage range at $R_L = 5 k\Omega$ | Vα | 0,1 | | V <sub>CC</sub> 0,1 | V | | Output current | | , | | 100 -17 | | | HIGH at $V_Q = V_{CC} - 0.4 V$ | <sup>−l</sup> oн | 100 | 200 | | μΑ | | LOW at $V_Q = 0.4 \text{ V}$ | loL | 6 | 12 | water . | mA | | D.C. voltage amplification at $R_L = 5 \text{ k}\Omega$ | A <sub>VD</sub> | 10 000 | 15 000 | _ i | } | | A.C. voltage amplification at f = 1 kHz; CFC = 100 pF | A <sub>vd</sub> | _ | 58 | _ | dB | | Slew rate (average rate of change of the output voltage) at $R_L = 1 k\Omega$ | | | | | 40 | | C <sub>FC</sub> = 0 pF | SVOAV | _ | 25 | _ | V/μs | | C <sub>FC</sub> = 100 pF | S <sub>VOAV</sub> | _ | 500 | _ | mV/μs | Fig. 3 Typical values of the open-loop voltage amplification as a function of frequency. Fig. 4 Typical values of the open-loop voltage amplification as a function of supply voltage. Fig. 5 Typical frequency response and slew rate for various closed-loop gains. Fig. 6 Typical values of the input bias current as a function of supply voltage, with ambient temperature as a parameter. Fig. 7 Output current LOW as a function of output voltage, with supply voltage as a parameter. # TCA520B TCA520D Fig. 8 Output current HIGH as a function of output voltage, with supply voltage as a parameter. Fig. 10 Typical arrangement of the TCA520 with frequency and offset compensation. Fig. 9 Minimum values of the output voltage swing as a function of supply voltage for R $_{L}$ = 1 $k\Omega.$ Fig. 11 Typical application of the TCA520 as a comparator. ## **DEVELOPMENT SAMPLE DATA** This information is derived from development samples made available for evaluation. It does not necessarily imply that the device will go into regular production. ## DUAL OP-AMP AND COMPARATOR ## GENERAL DESCRIPTION The TEA1016 is a bipolar integrated circuit containing two operational amplifiers and a high-speed comparator. The circuit requires a single 5 V supply, this makes it especially suited for digital applications. The comparator has a level-shifted output for driving an external switching transistor. With this transistor the circuit is TTL compatible; the transistor may also drive a transmission line. #### QUICK REFERENCE DATA | Supply voltage range | V <sub>CC1</sub> ; V <sub>CC2</sub> | 4,75 to | 5,25 | ٧ | |---------------------------------------------------------|-------------------------------------------|--------------|------------|---------| | Supply current | ICC1 + ICC2 | typ. | 28 | mΑ | | Open-loop differential voltage amplification amplifiers | Λ . | tun | 40 E | 40 | | comparator | A <sub>vd</sub><br>A <sub>vd</sub> | typ.<br>min. | 43,5<br>47 | dВ | | Input offset voltage | V <sub>IO</sub> | max. | 5 | mV | | Input offset current<br>amplifiers | 110 | max. | 5 | μΑ | | comparator | 110 | max. | 6 | $\mu$ A | | Comparator total response time | t <sub>tot(r)</sub> , t <sub>tot(f)</sub> | max. | 60 | ns | | Operating ambient temperature range | T <sub>amb</sub> | -40 to | + 105 | оС | 16-lead DIL; plastic (SOT-38). Fig. 2 Block diagram. - Fig. 1 Circuit diagram. - (a) one amplifier. - (b) comparator. | Fig. 3 | Pinning | diagram. | |--------|---------|----------| |--------|---------|----------| | PIN | INING | | |-----|------------------|---------------------------------------------| | 1 | Q2+ | non-inverting output, amplifier 2 | | 2 | Q2 | inverting output, amplifier 2 | | 3 | 12+ | non-inverting input, amplifier 2 | | 4 | 12— | inverting input, amplifier 2 | | 5 | V <sub>CC2</sub> | positive supply, amplifier 2 and comparator | | 6 | V <sub>CC1</sub> | positive supply, amplifier 1 | | 7 | 11+ | non-inverting input, amplifier 1 | | 8 | k1 | inverting input, amplifier 1 | | 9 | Q1+ | non-inverting output, amplifier 1 | | 10 | Q1- | inverting output, amplifier 1 | | 11 | $v_{EE1}$ | ground, amplifier 1 | | 12 | V <sub>EE2</sub> | ground, amplifier 2 and comparator | | 13 | 13+ | non-inverting input, comparator | | 14 | 13- | inverting input, comparator | | 15 | O3 | direct comparator output | | 16 | Q4 | level-shifted comparator output | ## FUNCTIONAL DESCRIPTION #### Supply The TEA1016 requires a single 5 V supply. The first operational amplifier has separate supply and ground pins. If only one operational amplifier is to be used, than $V_{CC1}$ may be left open. # Amplifier outputs Q1+, Q1-, Q2+ and Q2- The amplifiers have complementary outputs. The outputs are emitter followers with current sources to ground. ## Comparator outputs Q3 and Q4 The comparator has a single emitter follower output stage with a resistor to ground. Q3 is the emitter output, Q4 is a tap on the resistor which provides a level shift. This output is intended to drive an external transistor directly. This transistor will produce a TTL compatible signal; it may even drive a transmission line. #### RATINGS Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage, d.c. | V <sub>CC1</sub> , V <sub>CC2</sub> | max. | 6 V | |-------------------------------------|-------------------------------------|--------|----------| | Input voltage, all inputs | V <sub>I</sub> | max. | Vcc V | | Output current, all outputs | -10 | max. | 10 mA | | Total power dissipation | P <sub>tot</sub> | max. | 250 mW | | Storage temperature range | T <sub>stq</sub> | -40 to | + 125 °C | | Operating ambient temperature range | T <sub>amb</sub> | 40 to | +105 °C | ## **CHARACTERISTICS** $V_{CC1}$ = $V_{CC2}$ = 4,75 to 5,25 V; $V_{EE1}$ = $V_{EE2}$ = 0 V; $T_{amb}$ = -40 to + 105 °C unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------------------------------------------------------|---------------------|-----------|------|------|------| | Supply: V <sub>CC1</sub> and V <sub>CC2</sub> ; pins 5 and 6 | | | | | | | Supply current | CC1+CC2 | 15 | 28 | 40 | mA | | Amplifier inputs I1+, I1-, I2+ and I2-; pins 7, 8, 3 and 4 | | | | | | | Input voltage | VI | 1,5 | | 3,7 | V | | Input bias current | Iв | 0 | 10 | 80 | μΑ | | Input impedance at f = 1 kHz | zis | 3 | | 30 | kΩ | | Input offset voltage | V <sub>IO</sub> | <b>-5</b> | 0 | 5 | mV | | Input offset current | 110 | -5 | 0 | 5 | μΑ | | Amplifier outputs Q1+, Q1-, Q2+ and Q2-; pins 9, 10, 1 and 2 | | | | | | | Open-loop differential voltage amplification | A <sub>vd</sub> | 39 | 43,5 | 48 | dB | | Output voltage at T <sub>amb</sub> = 25 °C<br>HIGH | V <sub>OH</sub> | 2,2 | 2,8 | 3,6 | V | | LOW | VOL | 0,9 | 1,6 | 2,4 | V | | Output voltage swing | V <sub>O(p-p)</sub> | 0,35 | _ | 1,5 | V | | at T <sub>amb</sub> = 25 °C | $V_{O(p-p)}$ | 0,7 | 0,95 | 1,3 | V | | Comparator inputs 13+ and 13-; pins 13 and 14 | | | | | | | Input voltage | $ v_1 $ | 1,5 | _ | 3,5 | V | | Input bias current | IB | 0 | 10 | 40 | μΑ | | Input offset voltage | VIO | -5 | 0 | 5 | mV | | Input offset current | 110 | 6 | 0 | 6 | μΑ | | Comparator outputs Q3 and Q4; pins 15 and 16 | | | | | | | Open-loop differential voltage amplification to Q3 | A <sub>vd</sub> | 47 | _ | _ | dB | | Output voltage Q4 | | | | | | | HIGH | V <sub>OH</sub> | 0,95 | | 1,7 | V | | LOW | VOL | _ | _ | 250 | mV | | Output voltage ratio | VQ4/VQ3 | 0,53 | _ | 0,6 | | | Output short-circuit current, Q4<br>at $V_{13+} = 3 \text{ V}$ ; $V_{13-} = 2 \text{ V}$ ; $V_{Q4} = 0 \text{ V}$ | los | 3 | 6,5 | 12 | mA | | Comparator total response time | | | | | | | rising edge | <sup>t</sup> tot(r) | | 30 | 60 | ns | | falling edge | t <sub>tot(f)</sub> | _ | 30 | 60 | ns | Fig. 4 Timing diagram of the comparator showing the total response times. Fig. 5 $\,$ Amplifier HIGH and LOW output voltage as a function of ambient temperature with the supply voltage $V_{CC}$ as a parameter. Fig. 6 Comparator output level at direct output Q3 as a function of ambient temperature with the supply voltage $V_{CC}$ as a parameter. Fig. 7 Amplifier open-loop differential voltage amplification as a function of ambient temperature with the supply voltage $V_{CC}$ as a parameter. Fig. 8 Amplifier input impedance as a function of ambient temperature with the supply voltage $V_{\mbox{CC}}$ as a parameter. 3 mV 0,7 mV Vi(rms) Input voltage for switched Q3 and Q4 output 260 mV **DEVELOPMENT SAMPLE DATA** absence of an input signal the collector of the switching transistor will be HIGH. Performance of the 7286781 Fig. 9 Typical application of the TEA1016 as a band-pass filter with anti-noise threshold. In the circuit at $V_{CC}$ = 5 V, R<sub>S</sub> = 3 k $\Omega$ , $T_{amb}$ = 25 °C and f = 300 kHz: typ. 60 kHz to 1,1 MHz Шï. typ. typ. typ. V<sub>i(rms)</sub> Avd Input voltage for clipped Q2+ and Q2— output signal Roll-off below 60 kHz and above 1,1 MHz Amplifier frequency range, -3 dB limits Voltage amplification, two amplifiers Threshold of comparator stage 12 dB/octave 24 dB 49 dB typ. Voltage amplification, each amplifier Fig. 10 Gain and phase characteristics of the arrangement of Fig. 9. **TELECOMMUNICATIONS** # RING MODULATOR FOR TELEPHONY AND INDUSTRIAL EQUIPMENT ## GENERAL DESCRIPTION The TBA673 is a bipolar integrated circuit comprising a 4-transistor modulator or demodulator circuit. The excellent matching and temperature tracking of the four transistors in the circuit makes it suitable for applications that are not possible with discrete components. # QUICK REFERENCE DATA | Collector-emitter voltage | V <sub>CE</sub> | max. | 17,5 | | |---------------------------------------------------------------------------|--------------------|--------|-------|-----| | Collector current | lC | max. | • | mA | | Base-emitter voltage difference between transistors at $-I_E = 150 \mu A$ | ΔV <sub>BE</sub> I | max. | | mV | | D.C. current gain difference between transistors at $-I_E = 150 \mu A$ | Δh <sub>FB</sub> | max. | 0.008 | • | | Transition frequency at I <sub>C</sub> = 1 mA | fT | typ. | 320 | MHz | | Collector-base capacitance at $V_{CB} = 5 V$ | C <sub>cb</sub> | typ. | 0,4 | | | Conversion loss at f <sub>c</sub> = 34 kHz | $-A_{c}$ | typ. | 0.75 | dB. | | Carrier output power at $f_c = 34 \text{ kHz}$ | Poc | typ. | | nW | | Operating ambient temperature range | T <sub>amb</sub> | -25 to | + 125 | οс | ## **PACKAGE OUTLINE** 10-lead cylindrical; metal (TO-74; reduced height; SOT-14). Fig. 2 Pinning diagram, bottom view. #### PINNING | 1 | C1, 4 | collectors of | TR1 | and TF | ₹4 | |---|-------|---------------|-----|--------|----| |---|-------|---------------|-----|--------|----| T<sub>amb</sub> ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Collector-emitter | voltage, open | base | |-------------------|---------------|------| |-------------------|---------------|------| Emitter-base voltage, open collector Collector-substrate voltage Collector current, each transistor Emitter cut-off current \_\_\_\_ Total power dissipation\* Storage temperature range Operating ambient temperature range\* | IEC 134/ | | | | |------------------|--------|-------|----| | $v_{CEO}$ | max. | 17,5 | ٧ | | $v_{EBO}$ | max. | 6,2 | ν | | $v_{CS}$ | max. | 65 | ν | | 1C | max. | 20 | mΑ | | <sup>J</sup> EBO | max. | 10 | μΑ | | $P_{tot}$ | max. | 250 | mΨ | | $T_{sta}$ | -55 to | + 125 | οС | -25 to +125 °C Fig. 3 Power derating curve. <sup>\*</sup> See derating curve, Fig. 3. ## CHARACTERISTICS T<sub>amb</sub> = 25 °C unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|-------------|---------|------| | Collector base breakdown voltage at $ E=0$ ; $ C=50 \mu A$ | V(BR)CBO | 45 | | _ | ٧ | | Collector-emitter breakdown voltage at $I_B = 0$ ; $I_C = 200 \mu A$ | V(BR)CEO | 17,5 | | _ | v | | Collector-substrate breakdown voltage at $-I_S = 50 \mu A$ | V(BR)CS | 65 | | - | V | | Emitter-base breakdown voltage at $I_C = 0$ ; $I_E = 10 \mu A$ | V <sub>(BR)EBO</sub> | 6,2 | <del></del> | _ | v | | D.C. current gain at $V_{CB} = 5 \text{ V}$ ; $I_C = 150 \mu A$ | hFE | 35 | 90 | _ | | | $I_C = 10 \text{ mA}$ | hFE | 35 | 75 | _ | | | D.C. current gain difference between transistors TR1 and TR2 or TR3 and TR4 at $V_{CB} = 5 \text{ V}; -I_E = 150 \mu\text{A}$ Base-emitter voltage difference between transistors TR1 and TR2 or TR3 and TR4 at | Δh <sub>FB</sub> | _ | 0,00 | 2 0,008 | | | $V_{CB} = 5 \text{ V}; -I_E = 150 \mu\text{A}$ | (ΔV <sub>BE</sub> ) | _ | 2 | 5 | mV | | Collector cut-off current at I <sub>E</sub> = 0; V <sub>CB</sub> = 5 V | <sup>1</sup> CBO | _ | 5 | 100 | nA | | Collector-substrate leakage current at $V_{CS} = 5 \text{ V}$ | <sup>1</sup> CS | - | 5 | 100 | nA | | Emitter cut-off current at I <sub>C</sub> = 0; V <sub>EB</sub> = 1 V | I <sub>EBO</sub> | _ | 5 | 100 | nA | | Transition frequency at $V_{CB} = 5 \text{ V}$ ; $I_C = 150 \mu\text{A}$ | fT | _ | 140 | _ | MHz | | $I_C = 1 \text{ mA}$ | fT | | 320 | | MHz | | Collector-base capacitance at $V_{CB} = 5 \text{ V}$ ; $I_E = 0$ | C <sub>cb</sub> | | 0,4 | | pF | | Collector-substrate capacitance at $V_{CS} = 5 \text{ V}$ ; $I_E = 0$ | C <sub>cs</sub> | _ | 2,8 | - | pF | | | | | | | | ## APPLICATION INFORMATION Fig. 4 Typical application of the TBA673 as a telephony carrier ring modulator. Performance at T<sub>amb</sub> = 25 °C: Conversion loss $-A_c$ = typical 0,75 dB at $f_m$ = 1 kHz; $V_{m(rms)}$ = 0,4 V; $f_c$ = 34 kHz. Carrier output power (leakage) $P_{OC} = 3$ nW typ. at $f_C = 34$ kHz; $V_{c(rms)} = 0.28 \text{ V}.$ #### PACKAGE OUTLINE 10-lead cylindrical; metal (TO-74; reduced height; SOT-14). bottom view 60 January 1983 # **AUDIO AMPLIFIER** The TBA915G is a bipolar integrated a.f. amplifier intended for small communication receivers, where low battery drain is of paramount importance. The maximum output power is 850 mW and the zero-signal supply current is only 2 mA (typ.). The circuit can be squelched to a stand-by current of typ. 0,4 mA. ## QUICK REFERENCE DATA | Supply voltage range | $v_{cc}$ | 3,5 1 | to 15 | V | |---------------------------------------------|------------------|-------|-------|-----------| | Supply current at $V_{CC} = 12 V$ squelched | Icc | typ. | 0,4 | mA | | no signal | lcc | typ. | 2 | mΑ | | $P_0 = 500 \text{ mW}$ | 1CC | typ. | 72 | mΑ | | Input signal for P <sub>O</sub> = 500 mW | $V_{i(rms)}$ | typ. | 10 | mV | | Input impedance, single-ended | zis | typ. | 9 | $k\Omega$ | | Output power at d <sub>tot</sub> = 2,5% | $P_{o}$ | typ. | 500 | mW | | Operating ambient temperature range | T <sub>amb</sub> | 20 to | +80 | oC | ## PACKAGE OUTLINE 9-lead SIL; plastic (SOT-110B). t Fig. 2 Pinning diagram. ## **PINNING** | 1 | CX | external capacitor | |---|------------------|--------------------| | 2 | 1+ | non-inverting inpu | | 3 | 1- | inverting input | | 4 | RX | external resistor | | 5 | V <sub>EE1</sub> | ground | | 6 | SQ | squelch input | | 7 | $V_{EE2}$ | ground | | 8 | Q | output | | 9 | $v_{CC}$ | positive supply | ## **FUNCTIONAL DESCRIPTION** ## Supply V<sub>CC</sub> and RX (pins 9 and 4) The TBA915G has been designed primarily for use in pocket-size portable communication receivers, with a low supply current as its main feature. The supply current is mainly determined by the output current. The current into the RX connection sets an internal current source. The circuit may be used over a wide range of supply voltages, viz. 3,5 to 15 V. At 12 V the circuit is capable of delivering a power of 500 mW into a load of 20 $\Omega$ . The maximum output power may be increased to 850 mW by increasing the supply voltage to 14 V and reducing the load impedance to 15 $\Omega$ . #### Inputs I+ and I— (pins 2 and 3) Inputs I+ and I— are differential inputs. I+ is the non-inverting input, I— the inverting input. The circuit may be driven asymmetrically, as is done in the test circuit of Fig. 4, where I— is used as a feedback input. The circuit has an open-loop gain of 60 dB. ## Squelch input SQ (pin 6) A current into the SQ input squelches the amplifier, it brings the circuit in a stand-by state with a substantially reduced supply current. ## Output Q (pin 8) The circuit has a quasi-complementary class-B output stage. #### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) 17 V max. VCC Supply voltage, d.c. 350 mA 1cc max. Supply current 5 mA max. IRX Bias current into RX 5 V VID max. Input voltage, differential, I + and I - inputs 0.5 mA max. Input current, I + and I - inputs 1 mA Isa max. Input current, SQ input 10 µA -Isa max. 17 V V۵ max. Output voltage 350 mA ±Ια max. Output current 900 mW $P_{tot}$ max. Total power dissipation -55 to +125 °C T<sub>stg</sub> Storage temperature range -20 to +80 °C Tamb ## **CHARACTERISTICS** Operating ambient temperature range $V_{CC}$ = 12 V; $V_{EE}$ = 0 V; $T_{amb}$ = 25 °C; measured in test circuit Fig. 3; unless otherwise specified max. unit | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------|----------------|---------------|----------------| | Supply V <sub>CC</sub> | | } | | | | | Supply current<br>squelched<br>quiescent<br>P <sub>O</sub> = 500 mW | lcc<br>lcc<br>lcc | <u> </u> | 0,4<br>2<br>72 | 0,6<br>3,7 | mA<br>mA<br>mA | | Variation of quiescent supply current with supply voltage | ΔΙ <sub>CC</sub> /ΔV <sub>CC</sub> | - | 0,06 | - | mA/V | | Thermal resistance | R <sub>th j-a</sub> | - 1 | 50 | _ | K/W | | RX<br>Bias current into RX | I <sub>RX</sub> | 25 | | 75 | μΑ | | Inputs I + and I— Input voltage for P <sub>O</sub> = 500 mW Input impedance, single-ended Open-loop differential voltage amplification | V <sub>i(rms)</sub><br> z <sub>is</sub> <br>A <sub>vd</sub> | -<br>- | 10<br>9<br>60 | 15<br><br>- | mV<br>kΩ<br>dB | | Squelch input SQ | | | | | | | Input current HIGH (circuit squelched) at $I_{RX}$ = 25 to 75 $\mu$ A Input voltage HIGH at $I_{SQH}$ = 10 $\mu$ A Input voltage LOW (circuit on) | Isaн<br>Vsaн<br>Vsal | 10<br>-<br>- | _<br>0,65<br>_ | -<br>-<br>0,4 | μΑ<br>V<br>V | | Output Q Total distortion at P <sub>O</sub> = 500 mW | d <sub>tot</sub> | _ | 2,5 | 5 | % | | Signal-to-noise ratio at $P_0 = 500 \text{ mW}$ ;<br>$R_S = 600 \Omega$ , $f = 300 \text{ Hz}$ to $6 \text{ kHz}$ | S/N | - | 72 | | dВ | Fig. 3 Test circuit. #### APPLICATION INFORMATION Fig. 4 Typical application of the TBA915G. The frequency range is 185 Hz to 5,2 kHz; the lower frequency limit is determined by the time constants $|z_{ig}| \times C1$ , R2 x C2 and R3 x C3 and the upper frequency limit by R4 x C4. The closed-loop gain is 39,5 dB with a stability margin greater than 18 dB which is determined by R5 x C5 and R6 x C6. The arrangement produces an output voltage and output power at 1 kHz which are (typical): $V_{O(rms)} = 1,24 \text{ V}, P_{O} = 30 \text{ mW} \text{ at } V_{CC} = 5 \text{ V} \text{ and } d_{tot} = 5\%$ $V_{o(rms)} = 1.7$ V, $P_{o} = 56$ mW at $V_{CC} = 6.8$ V and $d_{tot} = 0.25\%$ $V_{O(rms)} = 1.9$ V, $P_{O} = 72$ mW at $V_{CC} = 6.8$ V and $d_{tot} = 5\%$ ## AUDIO AMPLIFIER #### GENERAL DESCRIPTION The TCA210 is a bipolar integrated circuit comprising an amplifier for use in intercoms and other audio systems. The amplifier is split into two parts. The first part is a high-gain preamplifier with differential inputs and a class-A output stage which can deliver 2,5 mW into an 800 $\Omega$ load. The second part is a power amplifier with a class-B output stage capable of delivering 500 mW into a 25 $\Omega$ load and up to 800 mW into 15 $\Omega$ for short periods. Without signal the supply current is typ, 8 mA. Both amplifiers may be squelched to extend battery life in battery-operated equipment. ## QUICK REFERENCE DATA | Supply voltage range | Vcc | | 8 to 16 | V | |-------------------------------------------------------------------------------|----------------------------------|--------------|------------|----------| | Supply current, no signal | <sup>I</sup> CC | typ. | 8 | mΑ | | Preamplifier | | | | | | Open-loop voltage amplification | $A_{vd}$ | typ. | 10 000 | | | Output power at R <sub>L</sub> = 800 $\Omega$ | $P_{o}$ | typ. | 2,5 | mW | | Noise figure (R <sub>S</sub> = 500 $\Omega$ ; B = 300 to 4000 Hz) | F | max. | 6 | dB | | Unity-gain bandwidth (compensated) | f <sub>l</sub> | min. | 10 | MHz | | Power amplifier | | | | | | Open-loop voltage amplification | $A_{vd}$ | typ. | 500 | | | Output power at $d_{tot}$ = 5%;<br>$R_L$ = 25 $\Omega$<br>$R_I$ = 15 $\Omega$ | P <sub>o</sub><br>P <sub>o</sub> | typ.<br>typ. | 500<br>800 | mW<br>mW | | Operating ambient temperature range | T <sub>amb</sub> | -55 | to + 125 | οС | | | | | | | #### PACKAGE OUTLINE TCA210: 16-lead DIL; plastic (SOT-38). TCA210T: 14-lead mini-pack; plastic (SO-14; SOT-108A). Fig. 1 Circuit diagram. ## **PINNING TCA210** | 1 | 11- | preamplifier inverting input | |----|------------------|----------------------------------------------------| | 2 | RX1 | external resistor, preamplifier | | 3 | Q1 | preamplifier output | | 4 | FC | frequency compensation | | 5 | 12- | power amplifier inverting input | | 6 | i.c. | internally connected | | 7 | RX2 | external resistor, power amplifier | | 8 | V <sub>EE2</sub> | ground connection, output stage of power amplifier | | 9 | Q2 | power amplifier output | | 10 | V <sub>CC2</sub> | positive supply, power amplifier | | 11 | i.c. | internally connected | | 12 | i.c. | internally connected | | 13 | 12+ | power amplifier non-inverting input | | 14 | V <sub>CC1</sub> | positive supply, preamplifier | | 15 | 11+ | preamplifier non-inverting input | | 16 | V <sub>EE1</sub> | ground (except for output stage power amplifier) | **PINNING TCA210T** | 1 | 11 | preamplifier inverting input | |----|------------------|----------------------------------------------------| | 2 | RX1 | external resistor, preamplifier | | 3 | Q1 | preamplifier output | | 4 | FC | frequency compensation | | 5 | 12- | power amplifier inverting input | | 6 | RX2 | external resistor, power amplifier | | 7 | V <sub>EE2</sub> | ground connection, output stage of power amplifier | | 8 | Q2 | power amplifier output | | 9 | V <sub>CC2</sub> | positive supply, power amplifier | | 10 | i.c. | internally connected | | 11 | 12+ | power amplifier non-inverting input | | 12 | V <sub>CC1</sub> | positive supply , preamplifier | | 13 | 11+ | preamplifier non-inverting input | | 14 | V <sub>EE1</sub> | ground (except for output stage power amplifier) | Fig. 2 Pinning diagrams. ## **FUNCTIONAL DESCRIPTION** ## Supply The preamplifier and the power amplifier have separate supply pins. When one of the amplifiers is not used the corresponding $V_{CC}$ pin may be left open to save supply current. The ground pin V<sub>EE1</sub> is common for both amplifiers except for the output stage of the power amplifier which has a separate ground pin V<sub>EE2</sub>. This minimizes undesirable feedback to the rest of the circuit. ## External resistor pins RX1 and RX2 The current in the amplifiers is determined by current sources. These current sources need a minimum current into their RX pins of 200 $\mu$ A. This current is usually derived from the positive supply via an external resistor. The preamplifier and the power amplifier may be switched off (squelched) by applying a LOW level to RX1 and RX2 respectively. ## Preamplifier inputs I1+ and I1- The preamplifier has differential inputs I1+ and I1-, I1+ being the non-inverting input and I1- the inverting input. The circuit may be driven asymmetrically, e.g. I1- may be used for negative feedback. ### Frequency compensation pin FC Frequency compensation of the preamplifier may be obtained by connecting an external RC network between FC and ground (see Fig. 4). #### Preamplifier output Q1 The preamplifier has a class-A output consisting of an emitter follower with a current source from the emitter to ground. #### Power amplifier inputs 12+ and 12- The power amplifier has differential inputs 12+ and 12--, 12+ being the non-inverting input and 12-- the inverting input. The circuit may be driven asymmetrically, e.g. 12- may be used for negative feedback. ### Power amplifier output Q2 The power amplifier has a class-B output stage. This output stage is current-driven, which guarantees negligible crossover distortion even at small output signals. ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Limiting values in accordance with the Absolute Maximum Syster | m (IEC 134) | | | | |----------------------------------------------------------------|-------------------------------------|--------|-------|----| | Supply voltage, d.c. | V <sub>CC1</sub> ; V <sub>CC2</sub> | max. | 17 | ٧ | | Supply current | ICC1 | max. | 20 | mΑ | | | <sup>I</sup> CC2 | max. | 550 | mΑ | | | RX1; RX2 | max. | 5 | mΑ | | Input voltage, all inputs | $v_1$ | max. | Vcc | ٧ | | Differential input voltage | V <sub>11+</sub> -V <sub>11-</sub> | max. | 5 | ٧ | | | V <sub>12+</sub> -V <sub>12-</sub> | max. | 5 | ٧ | | Input current, I1+, I1-, I2+ and I2- | T <sub>L</sub> | max. | 0,5 | mΑ | | Output voltage, Q1 and Q2 | $V_{Q1}; V_{Q2}$ | max. | 17 | V | | Output current | | | | | | Q1 | 101 | max. | 20 | mΑ | | Q2 | 102 | max. | 550 | mΑ | | Storage temperature range | $T_{stg}$ | -55 to | + 125 | οС | | Operating ambient temperature range* | T <sub>amb</sub> | -55 to | + 125 | οС | | | | | | | Fig. 3 Power derating curve. <sup>\*</sup> See Fig. 3. ## CHARACTERISTICS $V_{CC}$ = 12 V; $T_{amb}$ = 25 °C unless otherwise specified | parameter | symbol | mi <b>n</b> . | typ. | max. | unit | |-------------------------------------------------------------------------|------------------|---------------|------|------|------| | Supply V <sub>CC1</sub> and V <sub>CC2</sub> | | | | | } | | Supply current (d.c.), no signal | lcc1 | | 4 | _ | mA | | | I <sub>CC2</sub> | _ | 4 | _ | mA | | External resistor pins RX1 and RX2 | | | | | | | Voltage at RX: ON | VRXH | 1,1 | 1,35 | 1,6 | V | | Voltage at RX: squelched | V <sub>RXL</sub> | *** | | 250 | mν | | Current into RX: ON | IRXH | 200 | _ | *** | μΑ | | Preamplifier inputs I1+ and I1– | | | | | | | Average input current | 111+;111- | _ | 2,5 | - | μΑ | | Preamplifier output Q1 | | | | | | | Quiescent current in output stage | l <sub>C</sub> | 2,5 | _ | - | mA | | Open-loop voltage amplification | A <sub>vd</sub> | 65 | 80 | - | dB | | Unity-gain bandwidth with | | | | | | | 6 dB/octave compensation | fl | _ | 10 | - | MH | | Noise figure at $R_S$ = 5 k $\Omega$ ;<br>B = 300 to 4000 Hz | F | · <u> </u> | 4 | | dB | | Power amplifier inputs 12+ and 12- | | | | | | | Average input current | 112+; 112- | _ | 2 | _ | μΑ | | Power amplifier output Q2 | | | | | | | Open-loop voltage amplification | A <sub>vd</sub> | _ | 54 | - | dB | | Output power at R <sub>L</sub> = 25 $\Omega$ ;<br>d <sub>tot</sub> = 5% | Po | _ | 450 | _ | mv | | Total distortion at f = 1 kHz; | , 0 | | .50 | | "" | | $P_{\Omega} = 50 \text{ mW}; R_{\perp} = 25 \Omega$ | d <sub>tot</sub> | - | 1,5 | _ | % | APPLICATION INFORMATION Ψ 4 Fig. 4 Typical application of the TCA210 as an amplifier in an intercom system. Power amplifier **PERFORMANCE** at $V_{CC}$ = 12 V; $T_{amb}$ = 25 °C 1,3 kΩ 260 mV typ. ťyp. Vi(rms) Input voltage for full output drive nput impedance Output power at $d_{tot} = 5\%$ ; 1,5 mV 2,5 mW typ. Vi(rms) Input voltage for full output drive Input impedance Preamplifier Output power at $R_{L1}$ = 800 $\Omega$ Cut-off frequency (-3 dB) Supply current (d.c.) <u>م</u> ္မွ 200 മ RL2 = 25 $\Omega$ 500 mW typ. <sub>م</sub> 800 mW 4 kHz 1,5 % typ. typ. typ. dtot ပ္ ം Total distortion at $P_0$ = 50 mW Cut-off frequency (-3 dB) $R_{L2} = 15 \Omega$ 4 kHz typ. typ. typ. Supply current (d.c.; no signal) ## DUAL LONG-TAILED PAIR/DOUBLE-BALANCED MODULATOR ## **GENERAL DESCRIPTION** The TCA240 is a bipolar integrated circuit comprising two long-tailed pairs with current sources. The circuit may be connected to form a double-balanced modulator. It features great flexibility and the excellent matching and temperature tracking of the transistors in the circuit makes it suitable for applications that are not possible with discrete components. The circuit is especially suited for the following applications: - modulator - mixer - switch or chopper - AM synchronous demodulator - FM quadrature demodulator - phase comparator - differential amplifier #### QUICK REFERENCE DATA | Supply voltage at C1, C2, C5 and C6 | V <sub>C</sub> | max. | 16 V | |-----------------------------------------------------------------------------------|------------------|--------|---------| | Emitter current (each transistor) | -IE | max. | 10 mA | | D.C. current gain at $-l_E = 750 \mu\text{A}$ | hFE | min. | 23 | | Base-emitter voltage difference between transistors at I <sub>tail</sub> = 1,5 mA | ΔV <sub>BE</sub> | max. | 2,5 mV | | Cut-off frequency (3 dB point) | $f_{co}$ | typ. | 34 MHz | | Noise figure at $f = 100 \text{ MHz}$ ; $I_C = 1 \text{ mA}$ | F | max. | 3,7 dB | | Operating ambient temperature range | T <sub>amb</sub> | -20 to | + 70 °C | TCA240: 16-lead DIL; plastic (SOT-38). TCA240D: 16-lead mini-pack; plastic (SO-16; SOT-109A). Fig. 1 Circuit diagram. Pins 9 and 16 are both connected to the substrate. When both long-tailed pairs are used these pins should be interconnected externally. Fig. 2 Pinning diagrams. #### **FUNCTIONAL DESCRIPTION** The TCA240 contains two long-tailed pairs, each with a current source and a series transistor in the tail. The current sources contain a current mirror. The tail current will be equal to the current flowing into pin 15 (10) with a deviation of less than 5%. The TCA240 may be used as two long-tailed pairs or as a single double-balanced modulator. When used as two long-tailed pairs the tail currents may be adjusted separately. $V_{EE1}$ and $V_{EE2}$ (pins 9 and 16) should be interconnected and E3 and E7 (pins 1 and 8) should be left open. Transistors TR3 and TR7 reduce the influence of the long-tailed pair on the tail current. When the circuit is used as a single double-balanced modulator only one current source is required. E3 and E7 (pins 1 and 8) should be interconnected and B8 and $V_{E2}$ , pins 10 and 9 (or B4 and $V_{E1}$ , pins 15 and 16) should be left open. TR3 and TR7 form a long-tailed pair now, each with a long-tailed pair at its collector. ## RATINGS Limiting values in accordance with the Absolute Maximum System (IEC 134) | Collector-substrate voltage (open base and emitter) | $v_{CSO}$ | max. | 16 | V | |-----------------------------------------------------|------------------|----------|------|-------------| | Collector-base voltage (open emitter) | $V_{CBO}$ | max. | 16 | V | | Collector-emitter voltage (open base) | $v_{CEO}$ | max. | 12 | V | | Base-emitter voltage (open collector) | $-V_{BEO}$ | max. | 5 | V | | Emitter current (each transistor) | -IE | max. | 10 | mΑ | | Base current (each transistor) | I <sub>B</sub> | max. | 10 | mΑ | | Total power dissipation (see also Fig. 3) | $P_{tot}$ | max. | 500 | mW | | Storage temperature range | $\tau_{stg}$ | -55 to + | 125 | $^{\rm oC}$ | | Operating ambient temperature range | T <sub>amb</sub> | -20 to | + 70 | οС | Fig. 3 Power derating curve. ## **TCA240** TCA240D ## CHARACTERISTICS at $V_{C1} = V_{C2} = V_{C5} = V_{C6} = 12 \text{ V};$ $V_{B1} = V_{B2} = V_{B5} = V_{B6} = 6 \text{ V};$ $V_{B3} = V_{B7} = 4 \text{ V}; V_{EE1} = V_{EE2} = 0 \text{ V};$ $V_{amb} = 25 \text{ °C}; unless otherwise specified}$ | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------|------|------|------| | Transistors TR1, TR2, TR5 and TR6 | | | | | | | D.C. current gain, each transistor, at $-I_E = 750 \mu A$ | hFE | 23 | _ | 190 | | | Relative d.c. current gain difference<br>of transistors TR1 and TR2<br>at IE1 + IE2 = -1,5 mA | hFE1-hFE2<br>hFE1+hFE2 x 200 | -60 | 0 | + 60 | % | | Relative d.c. current gain difference of transistors TR5 and TR6 at $I_{E5} + I_{E6} = -1,5$ mA | $\frac{h_{FE5}-h_{FE6}}{h_{FE5}+h_{FE6}} \times 200$ | -60 | 0 | + 60 | % | | Base-emitter voltage difference<br>between TR1 and TR2 (TR5 and TR6)<br>at I <sub>tail</sub> = 1,5 mA | ΔV <sub>BE</sub> | _ | _ | 2,5 | mV | | <ul><li>D.C. current gain of the parallel connection of TR1 and TR6 (TR2 and TR5) at I<sub>tail</sub> = 3 mA</li></ul> | hFE1+6, hFE2+5 | 23 | _ | 190 | | | Relative d.c. current gain difference of<br>the parallel connection of TR1, TR6<br>and TR2, TR5 at I <sub>tail</sub> = 3 mA | $\frac{h_{\text{FE}1+6} - h_{\text{FE}2+5}}{h_{\text{FE}1+6} + h_{\text{FE}2+5}} \times 200$ | -60 | 0 | + 60 | % | | Base-emitter voltage difference<br>between the parallel connection of<br>TR1, TR5 and TR2, TR6 at I <sub>tail</sub> = 3 mA | ΔV <sub>BE</sub> | _ | _ | 2,1 | mV | | Transistors TR3 and TR7 | | | | | | | D.C. current gain, each transistor, at I <sub>tail</sub> = 3 mA | h <sub>FE</sub> | 23 | _ | 190 | | | Relative d.c. current gain difference of transistors TR3 and TR7 at I <sub>tail</sub> = 3 mA | $\frac{h_{FE3} - h_{FE7}}{h_{FE3} + h_{FE7}} \times 200$ | -60 | 0 | + 60 | % | | Base-emitter voltage at $-I_E = 1 \text{ mA}$ | V <sub>BE</sub> | 690 | _ | 770 | mV | | Transistors TR4 and TR8 | | | | | | | Collector current difference at I <sub>B4</sub> = I <sub>B8</sub> = 1,5 mA | ΔIC | | ٥. | 0,07 | mA | | parameter | symbol | r | nin. | typ. | ma | ıx. | unit | |----------------------------------------------------------------------------------------------------------------------|-------------------|------|-----------------|------|------|----------|------| | paramotor | 3,111501 | _ ' | | | 1116 | - | | | Cut-off frequency | | | | | | | | | 3 dB point at I <sub>tail</sub> = 5 mA; R <sub>C</sub> = 600 $\Omega$ ; see test circuit Fig. 4 | f <sub>co</sub> | - | - | 34 | _ | | MHz | | Noise figure | | | | | | | | | at f = 100 MHz; $I_C = 1 \text{ mA}$ ; $V_{CB} = 5 \text{ V}$ ; $G_S = 3.7 \text{ mA/V}$ ; $-B_S = 2.5 \text{ mA/V}$ | F | - | _ | _ | 3,7 | , | dB | | at f = 100 MHz; $-I_E$ = 2,5 mA; $V_{CB}$ = 5 V;<br>$G_S$ = 6,5 mA/V; $-B_S$ = 2,5 mA/V | F | - | - | _ | 4,2 | ! | dB | | | | | | | | | | | y parameters | | | | | | | | | at $V_{CE} = 5 \text{ V}$ ; $f = 100 \text{ MHz}$ | | | -1E | = | 1 | 5 | mA | | Input conductance | | | 9ie | typ. | 4,4 | 13,6 | mA/ | | Input susceptance | | | b <sub>ie</sub> | typ. | 7,6 | 9 | mA/\ | | Feedback admittance | | | y <sub>re</sub> | typ. | 0,4 | 0,4 | mA/\ | | Phase angle of feedback admittance | | | $-\varphi_{re}$ | typ. | 100° | 100° | | | Transfer admittance | | | y <sub>fe</sub> | typ. | 22 | 55 | mA/\ | | Phase angle of transfer admittance | | | $-\varphi_{fe}$ | typ. | 45° | 96° | | | Output conductance | | | goe | typ. | 0,4 | 0,5 | mA/\ | | Output susceptance | | | ое | typ. | 1,8 | 18 | mA/\ | | Switching times | | | | | | | | | (See test circuit, Fig. 5) | l <sub>tail</sub> | -= | 0,5 | 1 | 2 | 4 | mA | | Rise time | t <sub>TLH</sub> | typ. | 2,9 | 2,7 | 2,7 | 3.1 | ns | | Fall time | t <sub>THL</sub> | typ. | 1,4 | 1,3 | 1,6 | e<br>, . | ns | | Rise propagation delay time | tPLH | typ. | 1,1 | 1.1. | 4 | 1.72 | ns | | Fall propagation delay time | <sup>t</sup> PHL | tvp. | 1,1 | 1.2 | 1.4 | | ns | Fig. 4 Test circuit for the frequency response, shown for one half of the circuit. Fig. 5 Test circuit for the switching times, shown for one half of the circuit. Fig. 6 Typical application of the TCA240 as a double-balanced AM modulator with suppressed carrier. Fig. 7 Typical application of the TCA240 as an AM modulator. Fig. 8 Typical application of the TCA240 as a differential amplifier. Fig. 9 Typical application of the TCA240 as a cascode amplifier. Fig. 10 Typical application of the TCA240 as a differential amplifier with gain control. Fig. 11 Typical application of the TCA240 as a 10,7 MHz double-balanced FM demodulator. # I.F. LIMITING AMPLIFIER, FM DETECTOR & AUDIO PREAMPLIFIER with low supply current #### **GENERAL DESCRIPTION** The TCA770 is a bipolar integrated circuit comprising a limiting amplifier, a balanced FM detector and an audio preamplifier. It is intended for a frequency range of 100 to 500 kHz with narrow-band FM. The circuit is especially suited for use in portophone sets, where low supply current and high sensitivity are of paramount importance. ## **QUICK REFERENCE DATA** | Supply voltage range | V <sub>CC</sub> | | 5 to 10 V | |-------------------------------------------------------------|--------------------------|--------|-----------| | Supply current | <sup>1</sup> CC | typ. | 450 μA | | I.F. frequency | f <sub>if</sub> | typ. | 100 kHz | | Input voltage at onset of limiting | V <sub>LI lim(rms)</sub> | typ. | 30 μV | | AM rejection at $\Delta f = \pm 3.5 \text{ kHz}$ ; m = 0.3; | , | | | | $f_m = 1 \text{ kHz; } V_{LI(rms)} = 1 \text{ mV}$ | k <sub>AMR</sub> | typ. | 50 dB | | A.F. output voltage at $\Delta f = \pm 3.5 \text{ kHz}$ | $V_{QA(rms)}$ | typ. | 90 mV | | Audio preamplifier open-loop voltage amplification | $A_{vd}$ | typ. | 600 | | Operating ambient temperature range | T <sub>amb</sub> | -30 to | +70 °C | TCA770A: 16-lead DIL; plastic (SOT-38). TCA770D: 14-lead mini-pack; plastic (SO-14; SOT-108A). Fig. 1 Circuit diagram. Fig. 2 Pinning diagrams. #### **PINNING TCA770A** - 1 limiting amplifier input - 2 REF reference input, limiting amplifier - 3 n.c. not connected - 4 BIAS input biasing output - 5 VEE1 16 - ground 6 CX1 external capacitor - CX2 external capacitor - 8 LCX1 external tank circuit LCX2 external tank circuit - 10 QD detector output - IA--11 audio preamplifier out-of-phase input - IA+ 12 audio preamplifier in-phase input - QΑ 13 audio preamplifier output 14 n.c. not connected - $V_{CC}$ positive supply V<sub>EE2</sub> ground ## **PINNING TCA770D** - LI 1 limiting amplifier input - 2 REF reference input, limiting amplifier - 3 BIAS input biasing output - 4 V<sub>EE1</sub> ground CX1 5 - external capacitor CX2 6 external capacitor - 7 LCX1 external tank circuit - 8 LCX2 external tank circuit - 9 QD detector output IA- - 10 audio amplifier out-of-phase input 11 IA+ audio preamplifier in-phase input - 12 QA audio preamplifier output - 13 $V_{CC}$ positive supply - 14 VEE2 ground #### **FUNCTIONAL DESCRIPTION** The TCA770 consists of two parts that may be used independently; a limiting amplifier with balanced detector, and an audio preamplifier. #### Supply The TCA770 has two ground connections $V_{EE1}$ and $V_{EE2}$ which are internally interconnected. For minimum interference it is recommended that both $V_{FE}$ connections be grounded. The circuit is built on the basis of long-tailed pairs with current sources in their tails. Thanks to these current sources the supply current varies little with the supply voltage. This allows the circuit to be used over a wide supply voltage range (5 to 10 V) without resulting in an excessive battery drain. When the audio preamplifier is not used, its output QA should be connected to VCC. ## Limiting amplifier The limiting amplifier has differential inputs LI and REF. One of the outputs provides a bias voltage for these inputs via the BIAS connection; this gives a feedback adjustment of the working point. The onset of limiting is specified by the input voltage giving 3 dB gain reduction. This input voltage varies with frequency (see Fig. 3). #### Balanced FM detector The outputs of the limiting amplifier are connected internally to the balanced detector. A tank circuit has to be connected to this detector via CX1, CX2, LCX1 and LCX2 (see Fig. 5). The balanced detector has a single output QD. Its output voltage varies with temperature (see Fig. 4). #### Audio preamplifier The audio preamplifier has differential inputs IA+ and IA-. IA+ is the in-phase input, IA- the out-of-phase input. The output QA is an emitter follower with a current source to ground which sinks typ. 56 $\mu$ A. The output is suited to drive an output stage with an input impedance of approx. 10 k $\Omega$ . #### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage (d.c.) | $v_{CC}$ | max. 15 | 5 V | |-------------------------------------|------------------|-------------|------| | Storage temperature range | $T_{stg}$ | -55 to +125 | oC | | Operating ambient temperature range | T <sub>amb</sub> | -30 to +70 | O oC | ## **CHARACTERISTICS** $V_{CC}$ = 7,5 V; $T_{amb}$ = 25 °C; $f_{if}$ = 100 kHz; measured in test circuit of Fig. 6; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------|----------------|------|----------------| | Supply V <sub>CC</sub> | | | | | | | Supply voltage | V <sub>CC</sub> | 5 | 7,5 | 10 | V | | Supply current | ¹cc | 300 | 450 | 600 | μΑ | | Limiting amplifier input LI | | | | | | | Input impedance | IZLII | 10 | | _ | kΩ | | Input voltage for onset of limiting<br>(3 dB gain reduction) | VLI lim(rms) | _ | 30 | _ | μV | | AM rejection FM signal: $\Delta f = \pm 3.5 \text{ kHz}$ ; $f_{\text{m}} = 70 \text{ Hz}$ AM signal: $m = 0.3$ ; $f_{\text{m}} = 1 \text{ kHz}$ at $V_{\text{LI(rms)}} = 300 \mu\text{V}$ at $V_{\text{LI(rms)}} = 1 \text{ mV}$ at $V_{\text{LI(rms)}} = 10 \text{ mV}$ | <sup>k</sup> AMR<br><sup>k</sup> AMR<br><sup>k</sup> AMR | <br> | 40<br>50<br>60 | | dB<br>dB<br>dB | | Detector output QD | } | | | | | | A.F. output voltage at $R_{load} = 100 \text{ k}\Omega$ ; $\Delta f = \pm 3.5 \text{ kHz}$ ; $f_m = 1 \text{ kHz}$ ; $V_{LI(rms)} = 10 \text{ mV}$ variation with temperature | V <sub>QD(rms)</sub><br>ΔV <sub>QD(rms)</sub> | -<br>- | 90<br>0,062 | _ | mV<br>dB/k | | Distortion at $\Delta f = \pm 5 \text{ kHz}$ ; $f_m = 1 \text{ kHz}$ | ΔT<br>d <sub>tot</sub> | _ | 2 | 3 | % | | Audio preamplifier inputs IA+ and IA— input bias current | l <sub>1</sub> | _ | 270 | - | nA | | Audio preamplifier output OA | | | | ŀ | | | Sink current in output stage | Isink | _ | 56 | _ | μΑ | | Open-loop voltage amplification (unloaded) | A <sub>vd</sub> | _ | 600 | _ | | Fig. 3 Variation of input voltage at onset of limiting with frequency. Fig. 4 Variation of detector output voltage with temperature. (1) The input limiting voltage depends on the capacitance values. Suggested type: solid aluminium capacitor, 2222 122 56687; 0,68 $\mu$ F/25 V. Fig. 5 Test circuit and typical application of the TCA770. The output voltage is $V_{OA} = (R1 + R2)/R2 \times V_{IA} +$ . ## MICROPHONE AMPLIFIER ## **GENERAL DESCRIPTION** The TCA980G is a bipolar integrated microphone amplifier. It is primarily intended for use with low-impedance microphones in telephone systems. The output of the amplifier is 210 V/kPa when used with a microphone having an impedance of 200 $\Omega$ and a sensitivity of 10 mV/kPa. A capsule assembly containing the TCA980G, a low-impedance microphone and a 220 nF capacitor can directly replace a carbon microphone. The circuit is intended to be supplied from the telephone line, the line current may be of either polarity. ## QUICK REFERENCE DATA | Supply current range | ± ILN2 | 10 t | o 100 mA | _ | |--------------------------------------------------------|------------------------------------|--------|----------|---| | Supply voltage drop at $\pm I_{LN2} = 10 \text{ mA}$ | V <sub>LN1</sub> -V <sub>LN2</sub> | typ. | 4,75 V | | | Voltage amplification at $\pm I_{LN2} = 30 \text{ mA}$ | $A_{vd}$ | typ. | 220 | | | at $\pm I_{LN2} = 10 \text{ mA}$ | $A_{vd}$ | min. | 160 | | | Output impedance at $\pm I_{LN2} = 30 \text{ mA}$ | $ z_{od} $ | typ. | 150 Ω | | | Operating ambient temperature range | $T_{amb}$ | -35 to | + 75 °C | | ## PACKAGE OUTLINE 9-lead SIL; plastic (SOT-110B). Fig. 2 Pinning diagram. #### PINNING | 1 | LN1 | line terminal 1 | |---|------|------------------| | 2 | n.c. | not connected | | 3 | LN2 | line terminal 2 | | 4 | n.c. | not connected | | 5 | n.c. | not connected | | 6 | n.c. | not connected | | 7 | MIC | microphone input | | 8 | n.c. | not connected | | 9 | VEE | reference | ## **FUNCTIONAL DESCRIPTION** At its line terminals LN1 and LN2 the TCA980G is compatible with a classical carbon microphone. The circuit then is supplied from the telephone line and produces its own supply voltage, irrespective of the direction of line current flow. The output voltage is produced across the same line terminals LN1 and LN2. The circuit is well stabilized with the result that circuit properties such as gain and d.c. voltage drop vary little with line current. #### RATINGS Limiting values in accordance with the Absolute Maximum System (IEC 134) Supply current, LN1 and LN2 | d.c.<br>non-repetitive peak | ± <sup>†</sup> LN<br>± <sup>†</sup> LN(SM) | | 100 mA<br>mA a.c. super-<br>in 100 mA d.c. | |-------------------------------------|--------------------------------------------|------------|--------------------------------------------| | Input current, d.c. | <sup>± I</sup> MIC | max. | 100 μΑ | | Total power dissipation | $P_{tot}$ | see Fig. 3 | | | Storage temperature range | $T_{stg}$ | -55 | to +125 °C | | Operating ambient temperature range | T <sub>amb</sub> | -3 | 5 to + 75 °C | ## CHARACTERISTICS $\pm$ I<sub>LN2</sub> = 10 to 60 mA; T<sub>amb</sub> = 25 °C unless otherwise specified. | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------------------------------------------------|--------------------------------------|------|------|------|------| | Supply | | | , | | | | Supply voltage drop | | | | | 1 | | at ± I <sub>LN2</sub> = 10 mA | VLN1 - VLN2 | 3,5 | 4,75 | 5,75 | V | | at $\pm I_{LN2} = 30 \text{ mA}$ | IVLN1 - VLN2 | 4,45 | | 6,75 | V | | at $\pm I_{LN2} = 60 \text{ mA}$ | IV <sub>LN1</sub> - V <sub>LN2</sub> | 5,0 | _ | 7,8 | V | | Gain | | | | | | | Voltage amplification at f = 2 kHz;<br>T <sub>amb</sub> = 25 °C; see Fig. 4; | | | | | | | at $\pm I_{LN2} = 10 \text{ mA}$ | A <sub>vd</sub> | 160 | _ | 260 | | | at $\pm I_{LN2} = 30 \text{ mA}$ | A <sub>vd</sub> | 190 | 220 | 260 | | | Variation of voltage amplification with temperature for $T_{amb} = -20 \text{ to } +55 ^{\circ}\text{C}$ | ΔA <sub>vd</sub> /A <sub>vd</sub> | _ | - | 10 | % | | Variation of voltage amplification with frequency for f = 0,3 to 2 kHz | $\Delta A_{vd}$ | _ | 1 | 3 | dB | | Output | | | | | | | Output voltage swing, clipped, | | | | | | | at $\pm I_{LN2} = 10 \text{ mA}$ | V <sub>LN1-LN2(p-p)</sub> | 2,6 | - | _ | V | | at $\pm I_{LN2} = 30 \text{ mA}$ | V <sub>LN1-LN2(p-p)</sub> | 3,5 | | _ | V | | at $\pm I_{LN2} = 60 \text{ mA}$ | V <sub>LN1-LN2(p-p)</sub> | 2,6 | _ | _ | V | | A.C. output voltage at f = 2 kHz;<br>d <sub>tot</sub> = 5%; | , | | | | | | at $\pm I_{LN2} = 10 \text{ mA}$ | V <sub>LN1-LN2</sub> (rms) | 1 | _ | _ | V | | at $\pm I_{LN2} = 30 \text{ mA}$ | V <sub>LN1-LN2</sub> (rms) | 1,35 | | _ | V | | at ± I <sub>LN2</sub> = 60 mA | V <sub>LN1-LN2</sub> (rms) | _ | 1,5 | _ | V | | Noise output voltage at B = 0,3 to 4 kHz | V <sub>n(rms)</sub> | _ | _ | 1,3 | mV | | Output impedance at f = 2 kHz;<br>± ILN2 = 30 mA | z <sub>od</sub> | _ | 150 | _ | Ω | Fig. 3 Power derating curve. Fig. 4 Test circuit for voltage gain. Fig. 5 Typical application of the TCA980G. At pins LN1 and LN2, the IC is compatible with a carbon microphone in a classical subscriber set. ## I.F. LIMITING AMPLIFIER, FM DETECTOR & AUDIO AMPLIFIER #### **GENERAL DESCRIPTION** The TDB1080 is a bipolar integrated circuit comprising a limiting amplifier, a balanced FM detector and a class-B audio amplifier. It is intended for frequencies up to 500 kHz with either narrow-band or wide-band FM. The circuit is especially suited for use in portophone sets, where a low supply voltage, a low supply current and a high sensitivity are of paramount importance. ## QUICK REFERENCE DATA | V <sub>CC1</sub> | 2,3 | to 3,5 V | |-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------| | V <sub>CC2</sub> | 2,3 | to 10 V | | ICC1 + ICC2 | typ. | 3 mA | | V <sub>I1lim(rms)</sub> | typ. | 30 μV | | k <sub>AMR</sub> | typ. | 50 dB | | $A_{vd}$ | typ. | 200 | | Po | typ. | 65 mW | | T <sub>amb</sub> | −20 to | o + 70 °C | | | V <sub>CC2</sub><br>I <sub>CC1</sub> + I <sub>CC2</sub><br>V <sub>I1lim(rms)</sub><br>k <sub>AMR</sub><br>A <sub>vd</sub><br>P <sub>o</sub> | VCC2 2,3 ICC1 + ICC2 typ. VI11im(rms) typ. kAMR typ. Avd typ. Po typ. | 16-lead DIL; plastic (SOT-38S). | P | ι | IA | ľ | V | t | IV | ١. | |---|---|----|---|---|---|----|----| | 1 | | | | , | | | | | 1 | V <sub>CC1</sub> | positive supply, limiting amplifier | |----|------------------|-------------------------------------| | 2 | 11 | limiting amplifier input | | 3 | REF | reference input, limiting amplifier | | 4 | BIAS | input biasing output | | 5 | RCX1 | external RC network | | 6 | RCX2 | external RC network | | 7 | RCX3 | external RC network | | 8 | RCX4 | external RC network | | 9 | QD | FM detector output | | 10 | 12- | out-of-phase input, audio amplifier | | 11 | 12+ | in-phase input, audio amplifier | external capacitor audio amplifier output positive supply, audio amplifier bootstrap ground Fig. 2 Pinning diagram. # FUNCTIONAL DESCRIPTION The TDB1080 consists of two parts that may be used independently, viz. a limiting i.f. amplifier with balanced FM detector, and a class-B audio amplifier. #### Supply 12 CX 13 BS 14 15 QA 16 VFF V<sub>CC2</sub> The two parts of the circuit have a common-ground pin VEE but separate supply pins VCC1 and VCC2. The limiting amplifier and detector may be used with a supply voltage up to 3,5 V, the audio amplifier up to 10 V. The circuit is built to a large extent on the basis of long-tailed pairs with current sources in their tails. Thanks to the stabilizer diodes (D7, D8 and D9) the supply current of the audio amplifier varies little with the supply voltage. This permits the circuit to be used over a wide supply voltage range without an excessive battery drain as a result. #### Limiting amplifier inputs I1 and REF and biasing output BIAS (pins 2, 3 and 4) The limiting amplifier has differential inputs I1 and REF. I1 is intended to be used as an input; it should be biased externally by connecting it to the input biasing output BIAS via a resistor or an inductor. The reference input REF is biased internally; it should be decoupled by connecting a capacitor from REF to ground. The onset of limiting is specified as the input voltage giving 3 dB gain reduction. #### External RC network pins RCX1 to RCX4 (pins 4 to 8) The TDB1080 contains a quadrature detector which requires an RC phase shifting network. This has to be connected to RCX1, RCX2, RCX3 and RCX4 as shown in Fig. 4. The component values have to be chosen in accordance with the i.f. centre frequency. #### Audio amplifier inputs 12 + and 12 - (pins 11 and 10) The audio amplifier has differential inputs 12 + and 12 - which are biased internally. ## FUNCTIONAL DESCRIPTION (continued) ## External capacitor pin CX (pin 12) The internal biasing network for input I2 + should be decoupled by connecting an external capacitor between CX and ground. ## Audio amplifier output QA and bootstrap pin BS (pins 15 and 13) The audio amplifier has a class-B output stage. The maximum output voltage swing is obtained by connecting a capacitor between the bootstrap pin BS and the output QA and the load from BS to V<sub>CC2</sub> (see Fig. 4). The maximum output power varies from typ. 15 mW at $V_{CC2}$ = 2,5 V to typ. 65 mW at $V_{CC2}$ = 9 V. #### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltages, d.c. | V <sub>CC1</sub> | max. 5 V | |-------------------------------------|------------------|-----------------------------------------| | | $v_{CC2}$ | max. 10 V | | Supply current | ICC1 + ICC2 | max. 50 mA | | Total power dissipation | $P_{tot}$ | see Fig. 3 | | Storage temperature range | $T_{stg}$ | $-55$ to $+$ 125 $^{\circ}$ C | | Operating ambient temperature range | T <sub>amb</sub> | $-20 \text{ to } + 70 ^{\circ}\text{C}$ | Fig. 3 Power derating curve. ## **CHARACTERISTICS** $V_{CC1}$ = $V_{CC2}$ = 2,5 V; $f_i$ = 95 kHz; $\Delta f$ = $\pm$ 50 kHz; $f_m$ = 1 kHz; $T_{amb}$ = 25 °C unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------------------------------------------|-------------------------|------|------|------|------------| | Supplies V <sub>CC1</sub> and V <sub>CC2</sub> (pins 1 and 16) | | | | | | | Supply voltages | V <sub>CC1</sub> | 2,3 | 2,5 | 3,5 | ٧ | | | V <sub>CC2</sub> | 2,3 | 2,5 | 10 | V | | Supply currents | | 1 | | | | | at V <sub>CC1</sub> = 2,5 V | ICC1 | _ | 1,5 | 2 | mΑ | | at $V_{CC2}$ = 2,5 V, no signal | ICC2 | - | 1,5 | 2 | mΑ | | at $V_{CC2} = 9 \text{ V}$ , no signal | I <sub>CC2</sub> | - | 3,5 | - | mA | | Limiting amplifier input I1 (pin 2) | | | | | | | Input impedance | z <sub>id</sub> | 15 | | - | kΩ | | Input voltage for onset of limiting | | | | ľ | | | (3 dB gain reduction) | V <sub>I1lim(rms)</sub> | - | 30 | - | μV | | Source impedance (between I1 and REF) | Z <sub>S</sub> | - | - | 5 | k $\Omega$ | | A.M. suppression | | | | | | | at $\Delta f_i = 70 \text{ Hz}$ ; $f_m = 1 \text{ kHz}$ ; $m = 0.3$ ;<br>R <sub>S</sub> = 50 $\Omega$ | | | | | | | at $V_{11(rms)} = 300 \mu\text{V}$ | kamr | _ | 40 | _ | dB | | at V <sub>I1(rms)</sub> = 1 mV | k <sub>AMR</sub> | _ | 50 | _ | dB | | at V <sub>11(rms)</sub> = 10 mV | k <sub>AMR</sub> | _ | 50 | _ | dB | | $R_S = 5 k\Omega$ | AWIII | | | | | | at $V_{11(rms)} = 300 \mu\text{V}$ | k <sub>AMR</sub> | _ | 30 | _ | dB | | at V <sub>I1(rms)</sub> = 1 mV | KAMR | - | 40 | - | dB | | at V <sub>I1(rms)</sub> = 10 mV | k <sub>AMR</sub> | _ | 50 | - | dΒ | | FM Detector output QD (pin 9) | | | | | | | Output voltage at d <sub>tot</sub> = 0,5%; | | | | | | | at $f_i = 95 \text{ kHz}$ ; $\Delta f = \pm 50 \text{ kHz}$ | VQD(rms) | 100 | - | - { | mV | | at $f_i = 250 \text{ kHz}$ ; $\Delta f = \pm 50 \text{ kHz}$ | VQD(rms) | 100 | - | - | mV | | Signal-to-noise ratio | | | | | | | at $f_i = 95$ kHz; $\Delta f = \pm 50$ kHz | S/N | 70 | - | - | dB | | at $f_1 = 250 \text{ kHz}$ ; $\Delta f = \pm 50 \text{ kHz}$ | S/N | 70 | - | - | dB | ## CHARACTERISTICS (continued) | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------------------------------------------------------------------|------------------|------|-------------|-------|----------| | Audio amplifier | | | | | | | Open-loop voltage amplification | A <sub>vd</sub> | - | 200 | - | | | variation with frequency,<br>f = 50 Hz to 15 kHz | ΔA <sub>vd</sub> | -1,5 | _ | + 1,5 | dB | | Load resistance | RL | 24 | - | 600 | $\Omega$ | | Output voltage at R <sub>L</sub> = 24 $\Omega$ ;<br>d <sub>tot</sub> = 1% | VQA(rms) | _ | 600 | _ | mV | | Total distortion at R <sub>L</sub> = 24 $\Omega$ ;<br>VQA(rms) = 500 mV | d <sub>tot</sub> | _ | 0,5 | 1 | % | | Output power at $V_{CC2} = 9 \text{ V}$ ;<br>R <sub>L</sub> = 115 $\Omega$ ; d <sub>tot</sub> = 5% | PQA | _ | 65 | _ | mW | | Signal-to-noise ratio at R $_{L}$ = 115 $\Omega$ ;<br>V $_{O}$ = 600 mV; f = 0,5 to 11 kHz;<br>80 dB/octave cut-off filter | S/N | 70 | <del></del> | _ | dB | (1) If $V_{CC2}$ is equal to $V_{CC1}$ pin 16 can be connected to pin 1 and the capacitor to pin 16 can be omitted. Fig. 4 Test circuit and typical application of the TDB1080. For f $_{j}$ = 95 kHz R = 100 k $\Omega$ and C = 82 pF, for f $_{j}$ = 250 kHz R = 33 k $\Omega$ and C = 47 pF. ## DTMF GENERATOR FOR TELEPHONE DIALLING This integrated circuit is a dual-tone multi-frequency (DTMF) generator, supplying frequency combinations (in accordance with CCITT recommendations) for use in pushbutton telephones, with a common contact on the keyboard for muting. The various frequencies are derived from a crystal-controlled oscillator followed by a sinewave synthesizer. I<sup>2</sup>L technology allows digital and analogue functions to be implemented on the same chip. The built-in current/voltage regulator and active output amplifier substantially reduce the number of external components. Only a quartz crystal of 4,78 MHz and a few resistors and capacitors are required. #### The circuit features: - wide operating line current range - operating voltage down to 1,3 volt - no individual tone level adjustment required - temperature stabilized signal levels - line current independent signal levels - output stage and line regulator included - all pins protected against electrostatic discharges - two key roll-over provided - operates with a low cost quartz crystal - few external components required Fig. 1 Block diagram (dotted lines are stabilized supply rails). #### **PACKAGE OUTLINES** TEA1021P: 16-lead DIL, plastic (SOT-38). TEA1021D: 16-lead DIL, ceramic (SOT-74B). ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply current | lρ | max. | 150 | mΑ | |---------------------------------------------|-----------|----------|------|----------| | Surge current (t $_{ m p}$ $<$ 250 $\mu$ s) | $I_S$ | max. | 850 | mΑ | | Input series resistance | $R_s$ | min. | 18 | $\Omega$ | | Operating ambient temperature range | $T_{amb}$ | -25 to | + 70 | оС | | Storage temperature range | $T_{stg}$ | -55 to + | 125 | оС | | Junction temperature | $T_{i}$ | max. | 125 | oC | ## **CHARACTERISTICS** $V_N$ = 0 V; $T_{amb}$ = -25 to + 70 °C unless otherwise specified. | | symbol | min. | typ. | max. | unit | conditions | |----------------------------|-------------------|------|------|-------|----------|---------------------------| | operating voltage | | | | | | | | d.c.; -IL = 10 mA | ٧L | 2,8 | 3,3 | 3,8 | V | | | line current | | | | | | | | level – 7 dBm | 11 | 10 | 8 | 120 | mA | | | level – 2 dBm | 1L | 12 | 9 | 120 | mA | | | internal impedance | Zi | 640 | 900 | 1150 | Ω | 300 – 3400 Hz | | tone frequencies | | | | | | | | low | f <sub>x0</sub> | - | 697 | _ | Hz | | | | f <sub>×1</sub> | _ | 770 | _ | Hz | | | | f <sub>x2</sub> | _ | 852 | * *** | Hz | frequency | | | f <sub>x</sub> 3 | | 941 | _ | Hz | quartz crystal | | high | fy0 | _ | 1209 | | Hz | 4 782 720 Hz | | | fy1 | _ | 1336 | _ | Hz | | | | fy2 | _ | 1477 | | Hz<br>Hz | | | | f <sub>y</sub> 3 | _ | 1633 | ***** | | | | dividing error | | - | _ | 0,11 | % | | | nom. output level | | | | | | | | lower frequency | VLG | - | _ | 6 | dBm | adjustable | | higher frequency | $v_{HG}$ | _ | _ | -4 | dBm | adjustable | | tolerance | | | | | | | | on output level | $\Delta V_{o}$ | 2 | _ | 2 | dB | | | pre-emphasis | | 1,3 | 2 | 2,7 | dB | without filter components | | distortion with respect to | | | | | | | | total level | d <sub>tot</sub> | - | -34 | -24 | dB | maximum tone level and | | | | | | | | with first-order filter | | start up time | ts | _ | 5 | - | ms | with recommended | | | | | | | | external components | | switch bounce | | | | | | | | elimination | t <sub>sb</sub> | 1 | 1,5 | 2 | ms | | | required keyboard | | | | | | | | resistance | | | | | | | | contact on | R <sub>k on</sub> | - | _ | 10 | kΩ | | | contact off | Rk off | 500 | - | | kΩ | | Fig. 3 Application diagram with first-order filter. | R1 | metal film resistor | MR16 | 1% | see Fig. 7 | |----|------------------------------------------|-------|-------|----------------------------------------------------| | R2 | metal film resistor | SFR16 | 5% | 3,3 M $\Omega$ | | R3 | metal film resistor | SFR16 | 5% | 18 Ω | | R5 | metal film resistor | SFR16 | 5% | 2700 $\Omega$ (for Z <sub>O</sub> = 600 $\Omega$ ; | | | | | | no resistor for $Z_{\Omega} = 900 \Omega$ ) | | C1 | metallized polyester film capacitor | | | see Fig. 7 | | C2 | solid aluminium electrolytic capacitor | | 6,3 V | 4,7 μF | | D1 | polarity guard and | | | | | | transient suppressor bridge (see Fig. 6) | | | 2 x BAS11 and 2 x BZW03 | | X1 | quartz crystal | | | 4,783 MHz | Fig. 4 Application diagram with second-order filter to minimize harmonic distortion (meets CEPT CS203 requirements). | R1<br>R2<br>R3<br>R4 | metal film resistor<br>metal film resistor<br>metal film resistor<br>metal film resistor | MR16<br>SFR16<br>SFR16<br>SFR16 | 1%<br>5%<br>5%<br>5% | see Fig. 7<br>3,3 M $\Omega$<br>18 $\Omega$<br>270 k $\Omega$ | |----------------------|------------------------------------------------------------------------------------------|---------------------------------|----------------------|---------------------------------------------------------------| | | | 31 11 10 | J /0 | | | C1 | metallized polyester film capacitor | | | see Fig. 7 | | C2 | solid aluminium electrolytic capacitor | | 6,3 V | 4,7 μF | | C3 | miniature ceramic plate capacitor | | | 180 pF | | C4 | metallized polyester film capacitor | | | 22 nF | | C5 | solid aluminium electrolytic capacitor | | 6,3 V | 4,7 μF | | D1 | transient suppressor bridge (see Fig. 6) | | | 2 x BAS11 and 2 x BZW03 | | X1 | quartz crystal | | | 4,783 MHz | Fig. 5 Allocation of dialling tones to keyboard functions. Fig. 6 Polarity-guard and line-transient suppression bridge D1. Diodes 2 x BAS11. Voltage regulators 2 x BZW03-... Fig. 7 Level adjustment (see Figs 3 and 4). Fig. 8 Balance return loss measured with external components as in Fig. 4. Fig. 9 Frequency spectrum of circuit with second-order filter (see Fig. 4). #### APPLICATION (see Fig. 4) #### Line matching If there is an impedance match between the lines and the dialling circuit, the balance return loss will be high and reflections on the line will be highly damped. Figure 8 shows that the balance return loss when using the application diagram as shown in Fig. 4 is more than 14 dB. The variation of balance return loss with the frequency is largely caused by an impedance variation due to the low-pass filter capacitor (C2) and the radio-frequency interference filter capacitor C4. Since the highest line impedance that is likely to be encountered is $900~\Omega$ the internal impedance of the dialling circuit is set at this level and can be reduced to match lower impedance lines by adding an external resistor between pins 1 and 16. If direct current must be eliminated a capacitor must be connected in series with the resistor. - internal impedance $Z_i$ = 900 $\Omega$ ; no external resistor between pins 1 and 16. - internal impedance $Z_i = 600 \Omega$ ; external resistor between pins 1 and 16 = 2700 $\Omega$ . ## Output level adjustment The tone output levels are subject to some spread due to manufacturing tolerances and can be adjusted by selection of the value of the resistor connected to pin 8. The level of the higher-frequency tone however is always $2 \pm 0.7$ dB above that of the lower-frequency tone. The total production of the circuits is therefore divided into groups. The group to which any of the integrated circuits belongs is identified by dots on the body of the circuit, the number of dots corresponding with the group number. The combined tone output level is shown as a function of resistor value with group number as a parameter in Fig. 7. After the resistor value has been selected to obtain the required tone output level, the value of the filter capacitor connected to the same pin must be determined. For passive first-order filters (Fig. 4) the time-constant (RC) must be $26 \, \mu s$ . For active second-order filters it must be $46 \, \mu s$ . These values accommodate the different attenuation levels for the various tone frequencies due to the $0.3 \, dB$ hump at the breakpoint of the filters. Fig. 10 D.C. characteristics. This information is derived from development samples made available for evaluation. It does not necessarily imply that the device will go into regular production. # TELEPHONE TRANSMISSION CIRCUIT FOR HANDSFREE LOUDSPEAKING #### GENERAL DESCRIPTION The TEA1042 is a bipolar integrated circuit performing all speech and line interface functions in electronic telephone sets. It is especially designed for handsfree loudspeaking equipment. #### Its features are: - · Supplied from telephone line current - Voltage regulator with adjustable d.c. voltage drop and d.c. resistance - High and low-impedance handset microphone inputs - High-impedance base microphone input - Handset/base selection input - Muting input for pulse or DTMF dialling - · Gain setting facility on all amplifiers - Line current dependent gain control facility with corrections for the exchange supply voltage and its feeding bridge resistance - Supply output for additional circuits. #### QUICK REFERENCE DATA | Line voltage at I <sub>line</sub> = 15 mA | V <sub>line</sub> | typ. | 4,2 V | |-------------------------------------------|-------------------|-------|-----------------| | Line current operating range | lline | 10 | to 140 mA | | Telephone line impedance | Z <sub>line</sub> | nom. | <b>600</b> Ω | | Supply current | ¹cc | typ. | 1 mA | | Voltage gain, transmitting amplifier | | | | | MIC1 input | $A_{vd}$ | typ. | 44,1 dB | | MIC2 input | A <sub>vd</sub> | typ. | 20 dB | | MIC3 input | A <sub>vd</sub> | typ. | 20 dB | | DTMF input | $A_{vd}$ | typ. | 25,6 dB | | Voltage gain, receiving amplifier | $A_{vd}$ | typ. | 27 dB | | Gain adjustment range | | | | | transmitting amplifier | $\Delta A_{vd}$ | typ. | ± 6 dB | | receiving amplifier | $\Delta A_{vd}$ | typ. | ± 8 dB | | Range of gain control with line current, | | | | | all amplifiers | $\Delta A_{vd}$ | typ. | 6 dB | | Exchange supply voltage range | $V_{\sf exch}$ | 2 | 4 to 60 V | | Exchange feeding bridge resistance | R <sub>exch</sub> | 400 | or 800 $\Omega$ | | Operating ambient temperature range | $T_{amb}$ | −25 t | o + 70 °C | ## **PACKAGE OUTLINE** 24-lead DIL; plastic (SOT-101A). Fig. 1 Block diagram. The blocks marked dB are attenuators. The M and MUTE inputs operate analogue switches that activate or inhibit the inputs and outputs as required by their function. Fig. 2 Pinning diagram. 24 RA d.c. resistance adjustment #### **FUNCTIONAL DESCRIPTION** The TEA1042 contains two receiving amplifiers, a transmitting amplifier, means to switch the inputs and the outputs, means to adjust the gain of all amplifiers individually, means to vary the gain with the line current and means to adjust the d.c. voltage drop and d.c. resistance. See the block diagram, Fig. 1. ## Supply: LN, V<sub>CC</sub>, V<sub>EE</sub>, RA, CX1 and CX2 (pins 1, 21, 4, 24, 6 and 13) The circuit is supplied from the line current, the arrangement is shown in Fig. 3. The circuit develops its own supply voltage at V<sub>CC</sub> (pin 21). This supply voltage may also be used to supply an external circuit, e.g. a CMOS pulse or DTMF dialler or an electret microphone amplifier stage. The current available for this circuit depends on external components, see Fig. 4. All line current has to flow through the circuit. If the line current exceeds the current required by the circuit itself via V<sub>CC</sub> (pin 21), i.e. about 1 mA, plus the current required by the peripheral circuits connected to this pin, then the excess current is diverted via LN, the positive line terminal (pin 1), to RA (d.c. resistance adjustment; pin 24). The minimum line voltage may be chosen by external resistor R5 and the variation with line current by external resistor R10. The circuit regulates the line voltage at $T_{amb}$ = 25 °C to: $$V_{line} = V_{LN} = \frac{R5 + R9}{R9} \times 0.62 + I_{LN} \times R10,$$ ILN being the current diverted via LN. A regulator decoupling capacitor has to be connected between RCX (pin 22) and $V_{EE}$ , the negative line terminal (pin 4), a smoothing capacitor has to be connected between $V_{CC}$ (pin 21) and $V_{EE}$ , and a stabilizing capacitor between CX2 (pin 13) and $V_{EE}$ . Further a decoupling capacitor has to be connected between CX1 (reference decoupling; pin 6) and $V_{EE}$ (pin 4). The dynamic impedance that the circuit presents to the line in the speech band is determined primarily by resistor R1 connected between LN (pin 1) and V<sub>CC</sub> (pin 21). ### Mode (handset/base selection) input M (pin 16) The mode input permits selection of operation via the handset or via the base. A HIGH level on the M input or an open circuit selects handset operation, i.e. it activates the microphone inputs MIC1 and MIC2 and the handset telephone output QTEL. A LOW level on M selects the base microphone input MIC3 and the loudspeaker preamplifier output QLSP. #### Microphone inputs MIC1, MIC2 and MIC3 (pins 10, 18 and 19) Handset and base may be equipped with a sensitive microphone, e.g. an electret microphone with preamplifier. This has to be connected to the MIC2 or MIC3 input respectively. The available gain from these inputs is typ. 20 dB. The handset may also be equipped with an insensitive low-impedance microphone, e.g. a dynamic or magnetic microphone. This has to be connected between MIC1 (pin 10) and (REF (pin 11). The available gain from this input is typ. 44,1 dB. #### Dual-tone multi-frequency input DTMF and mute input MUTE (pins 20 and 17) A HIGH level on the MUTE input inhibits all microphone inputs and the telephone and loudspeaker outputs QTEL and QLSP and enables the DTMF input, a LOW level does the reverse. Switching the MUTE input will not produce any clicks on the line or in the telephone or loudspeaker. The available gain from the DTMF input is typ. 25,6 dB. ## Telephone output QTEL and loudspeaker preamplifier output QLSP (pins 5 and 8) As described before, the M input determines which of the outputs QTEL and QLSP will be activated. The receiving amplifier input IR (pin 12) is the input for both outputs. For both outputs the available gain is typ. 27 dB. The output QTEL is intended for telephone capsules with an impedance of 150 $\Omega$ or more. The QLSP output is intended to drive a power amplifier. Its output impedance is less than 1 k $\Omega$ . ## Gain adjustment: GAT1, GAT2, GAP and GAL (pins 2, 3, 7 and 9) The gain of the transmitting amplifier may be adjusted by an external resistor R2 connected between GAT1 and GAT2 (pins 2 and 3; see Fig. 9). This adjustment influences the sensitivity of the inputs MIC1, MIC2, MIC3 and DTMF to the same amount. The gain is proportional to R2 and inversely proportional to R10 and R12. The gain of the telephone amplifier may be adjusted by an external resistor R14 between GAP (pin 7) and CX1 (pin 6). The gain is proportional to R14 and inversely proportional to R12. The gain of the loudspeaker preamplifier may be adjusted by an external resistor R13 between GAL (pin 9) and CX1 (pin 6). The gain is proportional to R13 and inversely proportional to R12. ## Gain control with line current: GALN (pin 23) The circuit offers a facility to automatically vary the gain of all its amplifiers with the line current. In this way the circuit compensates for differences in line attenuation. The variation is accomplished by connecting an external resistor R11 between GALN (pin 23) and $V_{EE}$ (pin 4). The value of this resistor should be chosen in accordance with the supply voltage of the exchange (see Figs 5 and 6). If no gain variation with line current is required the GALN connection may be left open. All amplifiers have their maximum gain then. ## Selection input for gain control adaptation to feeding bridge impedance: BRDG (pin 15) A LOW level at the BRDG input optimizes the gain control characteristics of the circuit for a 400 $\Omega$ feeding bridge in the exchange, a HIGH level for 800 $\Omega$ . #### Side tone suppression In the circuit diagram shown in Fig. 9 side tone suppression is obtained with components C2, R3, R4, R7 and R8. Their component values have to be chosen to suit the cable type used. This network attenuates the signal from the telephone line to the IR input of the receiving amplifier. This attenuation may be adjusted by choosing the value of R7 without affecting the side tone suppression. #### RATINGS Limiting values in accordance with the Absolute Maximum System (IEC 134) Supply current | - 11 / | | | | |-------------------------------------|------------------|--------|----------| | d.c. | lline | max. | 140 mA | | non-repetitive (t $<$ 100 h) | lline | max. | 250 mA | | Storage temperature range | $T_{sta}$ | -40 to | + 125 °C | | Operating ambient temperature range | T <sub>amb</sub> | −25 to | +70 °C | | Junction temperature | T <sub>i</sub> | max. | 150 °C | # TEA1042 ## **CHARACTERISTICS** $I_{line}$ = 10 to 140 mA; f = 1000 Hz; $T_{amb}$ = 25 °C, unless otherwise specified. | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------------|----------------------------------------|------------|-----------|------------------------|------| | Supply: LN and V <sub>CC</sub> (pins 1 and 21) | | | | | | | Line voltage | | | 4.0 | 4.4 | V | | I <sub>line</sub> = 15 mA | V <sub>line</sub><br>V <sub>line</sub> | 4 | 4,2 | 4,4<br>5,8 | V | | line = 50 mA<br>line = 100 mA | Viine | | _ | 7,3 | v | | Variation with temperature | $-\Delta V_{line}/\Delta T$ | 8 | 10 | 12 | mV/K | | Line current operating rage | I <sub>line</sub> | 10 | | 140 | mA | | Supply current at V <sub>CC</sub> = 2 V | Icc | _ | _ | 1 | mA | | Mode (handset/base selection) input M (pin 16) | | | | | | | Input voltage | | | | | | | HIGH level | ViH | 1 | _ | V <sub>CC</sub><br>0,2 | V | | LOW level | VIL | 0 | _ | 20 | 1 | | Input current | <sup>-1</sup> 16 | | 8 | 20 | μA | | Attenuation of non-selected signals | ΔA <sub>vd</sub> | 45 | _ | | dB | | Low-impedance handset microphone input MIC1 an | | tage pin F | REF (pins | s 10 and 1 | | | Input impedance | Z <sub>10-11</sub> | _ | 3 | _ | kΩ | | Voltage gain, see Fig. 7 | A <sub>vd</sub> | 43,1 | 44,1 | 45,1 | dB | | High-impedance handset microphone input MIC2 (p | in 18) | | | | 1 | | Input impedance | Z <sub>18-4</sub> | 40 | 48 | | kΩ | | Voltage gain, see Fig. 7 | A <sub>vd</sub> | 19 | 20 | 21 | dB | | Base microphone input MIC3 (pin 19) | | | | | | | Input impedance | Z <sub>19-4</sub> | 40 | 48 | _ | kΩ | | Voltage gain, see Fig. 7 | A <sub>vd</sub> | 19 | 20 | 21 | dB | | DTMF input (pin 20) | | | | | | | Input impedance | Z <sub>20-4</sub> | 10 | 15 | _ | kΩ | | Voltage gain, see Fig. 7 | A <sub>vd</sub> | 24,6 | 25,6 | 26,6 | dΒ | | Gain adjustment pins; transmitting amplifier: GAT | 1 and GAT2 (p | ins 2 and | 3) | | | | Gain adjustment range | ΔA <sub>vd</sub> | - | ± 6 | _ | dB | | Gain variation with frequency,<br>f = 300 to 4000 Hz | ΔA <sub>vd</sub> | _ | ± 0,5 | _ | dB | | Gain variation with temperature at | 1 44 | | + N 5 | | dB | | $I_{line}$ = 50 mA; $T_{amb}$ = $-5$ to +45 °C | $\Delta A_{vd}$ | - | ± 0,5 | _ | ub | ## CHARACTERISTICS (continued) | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------------------------------------------------------|-------------------|------|-------|---------------------|------------| | Transmitting amplifier output LN (pin 1) | | | | | | | Output voltage at $l_{line}$ = 15 mA; $R_{line}$ = 600 $\Omega$ ; d = 29 | VLN(rms) | 1,4 | - | _ | V | | Psophometrically weighted* noise output voltage at $I_{line}$ = 15 mA; $R_{line}$ = 600 $\Omega$ | VLN(rms) | _ | 245 | _ | μV | | MUTE input (pin 17) | | | | | | | Input voltage<br>HIGH level<br>LOW level | VIH<br>VIL | 1 0 | | V <sub>CC</sub> 0,2 | V | | Input current | l <sub>17</sub> | _ | 8 | 20 | μΑ | | Attenuation of non-selected signals | ΔA <sub>vd</sub> | 45 | - | | dB | | Receiving amplifier input IR (pin 12) | | | | | | | Input impedance | Z <sub>12-4</sub> | | 10 | _ | kΩ | | Telephone output QTEL (pin 5) | | | | | | | Voltage gain at I <sub>line</sub> = 15 mA;<br>R <sub>load</sub> = 150 $\Omega$ ; R13 = 15 k $\Omega$ ; see Fig. 8 | A <sub>vd</sub> | 26 | 27 | 28 | dB | | Gain variation with frequency,<br>f = 300 to 4000 Hz | ΔA <sub>vd</sub> | _ | ± 0,5 | _ | dB | | Gain variation with temperature at<br>I <sub>line</sub> = 50 mA; T <sub>amb</sub> = —5 to +45 <sup>o</sup> C | ΔA <sub>vd</sub> | | ± 0,5 | *** | dB | | Maximum output voltage at $I_{line}$ = 15 mA;<br>$R_{load}$ = 150 $\Omega$ ; d = 2% | VO(rms) | 350 | _ | _ | mV | | Psophometrically weighted* noise output<br>voltage at I <sub>line</sub> = 15 mA | VO(rms) | - | 40 | _ | μ <b>∨</b> | | Gain adjustment pin; telephone amplifier: GAP (pin | 7) | | | | | | Gain adjustment range | $\Delta A_{vd}$ | _ | ± 8 | | dB | | Loudspeaker preamplifier output QLSP (pin 8) | | | | | | | Voltage gain at $l_{line}$ = 15 mA;<br>$R_{load}$ = 10 k $\Omega$ ; R14 = 15 k $\Omega$ ; see Fig. 8 | A <sub>vd</sub> | _ | 27 | _ | dB | | Gain variation with frequency,<br>= 300 to 4000 Hz | $\Delta A_{Vd}$ | | ± 0,5 | | dB | | Gain variation with temperature | ΔA <sub>vd</sub> | | ± 0,5 | _ | dB | | Psophometrically weighted* noise output | | | 40 | | | | voltage at I <sub>line</sub> = 15 mA | VO(rms) | | 40 | - | μV | | Output impedance | Z <sub>8-4</sub> | - | _ | 1 | kΩ | | Gain adjustment pin; loudspeaker preamplifier: GAL | (pin 9) | | | | | | Gain adjustment range | $\Delta A_{vd}$ | _ | ± 8 | - | dB | # **TEA1042** # CHARACTERISTICS (continued) | parameter | symbol | min. | typ. | max. | unit | | | |--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------|-------------|------------------------------|--------------|--|--| | Selection input for gain control adaptation to feeding bridge impedance BRDG (pin 15) | | | | | | | | | Input voltage HIGH level LOW level Input current | V <sub>IH</sub><br>V <sub>IL</sub><br>-1 <sub>15</sub> | 1<br>0<br>- | -<br>-<br>8 | V <sub>CC</sub><br>0,2<br>20 | V<br>V<br>μΑ | | | | Gain control with line current pin GALN (pin 23) Gain control range | ΔA <sub>vd</sub> | _ | 6 | _ | dВ | | | | Highest line current for maximum gain, R11 = 105 k $\Omega$ ;<br>BRDG = HIGH (Rexch = 800 $\Omega$ )<br>BRDG = LOW (Rexch = 400 $\Omega$ ) | line<br>Itine | 22,5<br>31,5 | 25<br>35 | 27,5<br>38,5 | mA<br>mA | | | | Lowest line current for minimum gain, R11 = 105 k $\Omega$ ;<br>BRDG = HIGH (Rexch = 800 $\Omega$ )<br>BRDG = LOW (Rexch = 400 $\Omega$ ) | lline<br>Itine | 49,5<br>81 | 55<br>90 | 60,5<br>99 | mA<br>mA | | | <sup>\*</sup> P53 curve. Fig. 3 Supply arrangement. Fig. 4 Maximum current $I_p$ available from $V_{CC}$ for external (peripheral) circuits. Fig. 5 Gain variation with line current, with R11 as a parameter, and with the BRDG input HIGH, i.e. the circuit optimized for 800 $\Omega$ . The values chosen for R11 suit the usual values for the supply voltage of the exchange. The curves are valid for 0,5 mm twisted-pair cables with an attenuation of 1,2 dB/km and a d.c. resistance of 176 $\Omega$ /km. Fig. 6 Gain variation with line current, with R11 as a parameter, and with the BRDG input LOW, i.e. the circuit optimized for 400 $\Omega$ . The values chosen for R11 suit the usual values for the supply voltage of the exchange. The curves are valid for 0,5 mm twisted-pair cables with an attenuation of 1,2 dB/km and a d.c. resistance of 176 $\Omega$ /km. $A_{vd} = 20 \log |v_{out}/v_{in}|$ . For measuring the MIC1 or MIC2 input the M input should be HIGH and the MUTE input LOW, for measuring the MIC3 input M and MUTE should both be LOW and for measuring the DTMF Fig. 7 Test circuit for defining voltage gain of MIC1, MIC2, MIC3 and DTMF inputs. Gain is defined as: input M and MUTE should be HIGH. Inputs not under test should be open. Fig. 8 Test circuit for defining voltage gain of QTEL and QLSP outputs. Gain is defined as: $A_{vd} = 20 \log |v_{out}/v_{in}|$ . For measuring the QTEL output the M input should be HIGH and the MUTE input LOW, for measuring the QLSP output M and MUTE should both be LOW. the Functional Description. The diagram does not show voice switches and associated control circuits Fig. 9 Typical application of the TEA1042 in an electronic handsfree telephone set. The connections required in a practical circuit for stable loudspeaking operation. to the MIC1 and MIC2 inputs are alternatives. The connection to the BRDG input is not shown, see APPLICATION INFORMATION SUPPLIED ON REQUEST # DTMF GENERATOR FOR TELEPHONE DIALLING This integrated circuit is a dual-tone multi-frequency (DTMF) generator, supplying frequency combinations (in accordance with CCITT recommendations) for use in pushbutton telephones, with a single contact keyboard. The various frequencies are derived from a crystal-controlled oscillator followed by a sinewave synthesizer. I<sup>2</sup> L technology allows digital and analogue functions to be implemented on the same chip. The built in current/voltage regulator and active output amplifier substantially reduce the number of external components. Only a quartz crystal of 4.78 MHz and a few resistors and capacitors are required. #### The circuit features: - wide operating line current range - operating voltage down to 1,3 volt (standby 0,7 volt) - no individual tone level adjustment required - temperature stabilized signal levels - line current independent signal levels - output stage and line regulator included - all pins protected against electrostatic discharges - two key roll-over provided - operates with a low cost quartz crystal - few external components required - electronic mute facility - low power consumption in standby mode OSC 10 16 CURRENT OSCIL 15 LINE **TEA1043** LATOR STABILIZER REGULATOR 398.56 PROGRAMMABLE DIGITAL TO DIVIDER COUNTER ANALOGUE 1209 . 1633 Hz CONVERTER PROGRAMMABLE DIGITAL TO ANALOGUE DIVIDER COUNTER 697...941 Hz CONVERTER ACTIVE MUTE: KEYBOARD LOGIC **OUTPUT STAGE** 11 12 14 13 3 4 16 Yo Y1 Y2 Y3 DAC #### PACKAGE OUTLINES TEA1043P: 16-lead DIL, plastic (SOT-38). TEA1043D: 16-lead DIL, ceramic (SOT-74B). x<sub>0</sub> x<sub>1</sub> x<sub>2</sub> x<sub>3</sub> Fig. 1 Block diagram (dotted lines are stabilized supply rails). 7Z86489 ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) Supply current Surge current (tp < 250 $\mu$ s) Input series resistance Operating ambient temperature range Storage temperature range Junction temperature 150 mA max. ls 850 mA max. 18 Ω $R_s$ min. -25 to +70 °C $T_{amb}$ -55 to +125 °C $T_{sta}$ 125 °C $T_i$ max. # CHARACTERISTICS $V_N = 0 \text{ V}$ ; $T_{amb} = -25 \text{ to } +70 \text{ }^{\circ}\text{C}$ unless otherwise specified. | | symbol | min. | typ. | max. | unit | conditions | |-------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------|------------------------------|----------------|----------------------|------------------------------------------------| | operating voltage<br>d.c.; -1 = 10 mA | ٧٢ | 2,8 | 3,3 | 3,8 | V | | | line current<br>level – 7 dBm<br>level – 2 dBm<br>standby mode | <br> <br> <br> | 10<br>12<br>— | 8<br>9<br>50 | 120<br>120<br> | mA<br>mA<br>μA | | | internal impedance | $z_i$ | 640 | 900 | 1150 | Ω | 300 – 3400 Hz | | tone frequencies<br>low | fx0<br>fx1<br>fx2<br>fx3 | -<br>-<br>- | 697<br>770<br>852<br>941 | -<br>-<br>- | Hz<br>Hz<br>Hz<br>Hz | frequency<br>quartz crystal 4 782 720 H | | high | f <sub>y0</sub><br>f <sub>y1</sub><br>f <sub>y2</sub><br>f <sub>y3</sub> | <br><br> | 1209<br>1336<br>1477<br>1633 | _<br>_<br>_ | Hz<br>Hz<br>Hz<br>Hz | | | dividing error | | _ | _ | 0,11 | % | | | nom. output level<br>lower freq.<br>higher freq.<br>tolerance on output level | VLG<br>VHG<br>ΔV <sub>o</sub> | _<br>_<br>_<br>2 | _<br>_<br>_ | 6<br>4<br>2 | dBm<br>dBm<br>dB | adjustable<br>adjustable | | pre-emphasis | | 1,3 | 2 | 2,7 | dB | without filter components | | distortion with respect to total level | d <sub>tot</sub> | _ | -34 | -24 | dB | maximum tone level and with first-order filter | | start up time | t <sub>s</sub> | _ | 5 | - | ms | with recommended external components | | mute output sink current | IMS | _ | _ | 0,5 | mA | | | switch bounce elimination | t <sub>sb</sub> | 1 | 1,5 | 2 | ms | | | required keyboard<br>resistance<br>contact on<br>contact off | R <sub>k on</sub> | <br>500 | - | 10 | kΩ<br>kΩ | | Fig. 2 Pin designation. #### PINNING 16 Vp | 1 | $V_N$ | negative supply | |----|-------|--------------------------| | 2 | Fo | filter output | | 3 | X1 | row keyboard input 1 | | 4 | X2 | row keyboard input 2 | | 5 | MUTE | mute output | | 6 | Х3 | row keyboard input 3 | | 7 | X0 | row keyboard input 0 | | 8 | Fi | filter input/input audio | | | | amplifier | | 9 | DAC | output DAC/DTMF tones | | 10 | OSC | oscillator input | | 11 | Y0 | column keyboard input 0 | | 12 | Y1 | column keyboard input 1 | | 13 | Y3 | column keyboard input 3 | | 14 | Y2 | column keyboard input 2 | | 15 | ٧F | input low-pass filter | positive supply Fig. 3 Application diagram with first order filter. | R1 | metal film resistor | MR16 | 1% | see Fig. 7 | |----|-----------------------------------------|-------|--------|-----------------------------------------| | R2 | metal film resistor | SFR16 | 5% | $3.3~\mathrm{M}\Omega$ | | R3 | metal film resistor | SFR16 | 5% | 18 Ω | | R5 | metal film resistor | SFR16 | 5% | 2700 $\Omega$ (for $Z_0 = 600 \Omega$ ; | | | | | | no resistor for $Z_0 = 900 \Omega$ ) | | C1 | metallized polyester film capacitor | | | see Fig. 7 | | C2 | solid aluminium electrolytic capacitors | 6,3 V | 4,7 μF | | | D1 | polarity guard and transient suppresso | r | | | | | builes less Fie Cl | | | 0 04044 10 07000 | bridge (see Fig. 6) X1 quartz crystal 2 x BAS11 and 2 x BZW03-.. 4, 783 MHz Fig. 4 Application diagram with electronic mute switch and second-order filter. | R1 | metal film resistor | MR16 | 1% | see Fig. 7 | |-----|------------------------------------------|---------|--------------|------------------------------------------| | R2 | metal film resistor | SFR16 | 5% | 3,3 MΩ | | R3 | metal film resistor | SFR16 | 5% | 39 k $\Omega$ (depends on audio voltage) | | R4 | metal film resistor | SFR16 | 5% | 270 kΩ | | R6 | metal film resistor | SFR16 | 5% | 330 kΩ | | R7 | metal film resistor | SFR16 | 5% | 820 kΩ | | R8 | metal film resistor | SFR16 | 5% | 470 kΩ | | | metallized polyester film capacitor | 5 | 0,0 | see Fig. 7 | | C1 | solid aluminium electrolytic capacitor | | 6.3 V | 4.7 μF | | C2 | | | u,u . | 180 pF | | C3 | miniature ceramic plate capacitor | | | 22 nF | | C4 | metallized polyester film capacitor | 2 DAC11 | and 2 v B 71 | | | D1 | transient suppressor bridge (see Fig. 6) | | and 2 x b2 | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | D2 | diode | BAW62 | | | | TR' | l transistor | BC338 | | | | TR | 2 transistor | BC548 | | | | TR | 3 transistor | BC558 | | | | TR | 1 transistor | BC328 | | | | | quartz crystal | | | 4,783 MHz | If TR1/TR2 = BSR50 and TR3/TR4 = BSR60 then R6 = 39 k $\Omega$ , R7 = 120 k $\Omega$ and R8 = 33 k $\Omega$ . An additional choke of 15 mH in series with the circuit is required to meet the CEPT CS203 distortion requirements. Fig. 5 Allocation of dialling tones to keyboard functions. Fig. 7 Level adjustment (see Figs 3 and 4). Fig. 6 Polarity-guard and line-transient suppression bridge D1. Diodes 2 x BAS11. Voltage regulators 2 x BZW03-.. Fig. 8 Balance return loss measured with external components as in Fig. 4. Fig. 9 Frequency spectrum of circuit with second order filter (see Fig. 4). 7289593 ## APPLICATION (see Fig. 4) #### Line matching If there is an impedance match between the lines and the dialling circuit, the balance return loss will be high and reflections on the line will be highly damped. Figure 8 shows that the balance return loss when using the application diagram as shown in Fig. 4 is more than 14 dB. The variation of balance return loss with the frequency is largely caused by an impedance variation due to the low-pass filter capacitor (C2) and the radio-frequency interference filter capacitor C4. Since the highest line impedance that is likely to be encountered is $900~\Omega$ the internal impedance of the dialling circuit is set at this level and can be reduced to match lower impedance lines by adding an external resistor between pins 1 and 16. If direct current must be eliminated a capacitor must be connected in series with the resistor. - internal impedance $Z_i$ = 900 $\Omega$ ; no external resistor between pins 1 and 16. - internal impedance $Z_i$ = 600 $\Omega$ ; external resistor between pins 1 and 16 = 2700 $\Omega$ . ## Output level adjustment The tone output levels are subject to some spread due to manufacturing tolerances and can be adjusted by selection of the value of the resistor connected to pin 8. The level of the higher-frequency tone however is always $2\pm0.7$ dB above that of the lower-frequency tone. The total production of the circuits is therefore divided into groups. The group to which any of the integrated circuits belongs is identified by dots on the body of the circuit, the number of dots corresponding with the group number. The combined tone output level is shown as a function of resistor value with group number as a parameter in Fig. 7. After the resistor value has been selected to obtain the required tone output level, the value of the filter capacitor connected to the same pin must be determined. For passive first-order filters (Fig. 4) the time-constant (RC) must be $26~\mu s$ . For active second-order filters it must be $46~\mu s$ . These values accommodate the different attenuation levels for the various tone frequencies due to the 0.3~d B hump at the breakpoint of the filters. Fig. 10 D.C. characteristics. # DTMF GENERATOR FOR TELEPHONE DIALLING This integrated circuit is a dual-tone multi-frequency (DTMF) generator, supplying frequency combinations (in accordance with CCITT recommendations) for use in pushbutton telephones, with a single contact keyboard. The various frequencies are derived from a crystal-controlled oscillator followed by a sinewave synthesizer. $I^2L$ technology allows digital and analogue functions to be implemented on the same chip. The built in current/voltage regulator and active output amplifier substantially reduce the number of external components. Only a quartz crystal of 4,78 MHz and a few resistors and capacitors are required. #### The circuit features: - wide operating line current range - operating voltage down to 1,3 volt (standby 0,7 volt) - no individual tone level adjustment required - temperature stabilized signal levels - line current independent signal levels - output stage and line regulator included - all pins protected against electrostatic discharges - two key roll-over provided - operates with a low cost quartz crystal - few external components required - electronic mute facility - adjustable impedance - low power consumption in standby mode Fig. 1 Block diagram (dotted lines are stabilized supply rails). #### PACKAGE OUTLINES TEA1044P: 18-lead DIL, plastic (SOT-102A). TEA1044D: 18-lead DIL, ceramic (SOT-133). ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Zimiting rare- | | | | |--------------------------------------|------------------|--------|----------| | Supply current | lр | max. | 150 mA | | Surge current ( $t_p$ < 250 $\mu$ s) | ۱s | max. | 850 mA | | Input series resistance | Rs | min. | 18 Ω | | Operating ambient temperature range | T <sub>amb</sub> | -25 to | + 70 °C | | -1 | T <sub>sta</sub> | -55 to | + 125 °C | | Storage temperature range | - 3 | - | 125 °C | | Junction temperature | $\tau_i$ | max. | 125 0 | ## CHARACTERISTICS $V_N$ = 0 V; $T_{amb}$ = -25 to + 70 °C unless otherwise specified. | | symbol | min. | typ. | max. | unit | conditions | |-------------------------------------------------------------------|--------------------------------------------------------------------------|------------------|------------------------------|-----------------|----------------------|------------------------------------------------| | operating voltage d.c.;<br>—I _ = 10 mA | ٧L | 2,8 | 3,3 | 3,8 | v | | | line current<br>level — 7 dBm<br>level — 2 dBm<br>standby current | IL<br>IL<br>ILS | 10<br>12<br>- | 8<br>9<br>50 | 120<br>120<br>— | mA<br>mA<br>μA | | | internal impedance | Zi | 640 | 900 | 1150 | Ω | 300 – 3400 Hz | | tone frequencies<br>low | f <sub>x0</sub><br>f <sub>x1</sub><br>f <sub>x2</sub><br>f <sub>x3</sub> | _<br>_<br>_<br>_ | 697<br>770<br>852<br>941 | -<br>-<br>- | Hz<br>Hz<br>Hz<br>Hz | frequency<br>quartz crystal | | high | f <sub>y0</sub><br>f <sub>y1</sub><br>f <sub>y2</sub><br>f <sub>y3</sub> | _<br>_<br>_<br>_ | 1209<br>1336<br>1477<br>1633 | -<br>-<br>- | Hz<br>Hz<br>Hz<br>Hz | 4 782 720+Hz | | dividing error | | _ | | 0,11 | % | | | nom. output level<br>lower frequency<br>higher frequency | V <sub>LG</sub><br>V <sub>HG</sub> | _ | _<br>_ | -6<br>-4 | dBm<br>dBm | adjustable<br>adjustable | | tolerance on output level | $\Delta V_{o}$ | 2 | - | 2 | dB | | | pre-emphasis | | 1,3 | 2 | 2,7 | dB | without filter components | | distortion with respect to total level | d <sub>tot</sub> | _ | -34 | -24 | dB | maximum tone level and with first-order filter | | start up time | ts | - | 5 | _ | ms | with recommended external components | | mute output sink current | IMS | | _ | 0,5 | mA | | | switch bounce elimination | | 1 | 1,5 | 2 | ms | | | required keyboard<br>resistance<br>contact on<br>contact off | R <sub>k on</sub><br>R <sub>k off</sub> | 500 | _ | 10 | kΩ<br>kΩ | | | | | | PINN | IING | | |-------------------|-----------|-------------------|------|-------------|-------------------------------------| | V <sub>N</sub> [1 | U | 18 V <sub>P</sub> | 1 | $V_N$ | negative supply | | ·NLI | | <b>₽</b> | 2 | Fo | filter output | | F <sub>o</sub> 2 | | 17 V <sub>F</sub> | 3 | X1 | row keyboard input 1 | | , <u> </u> | | | 4 | X2 | row keyboard input 2 | | X <sub>1</sub> 3 | | 16 Y <sub>2</sub> | 5 | MUTE | mute output | | X <sub>2</sub> 4 | | 15 Y <sub>3</sub> | 6 | $z_{\rm S}$ | impedance setting | | | | F | 7 | X3 | row keyboard input 3 | | MUTE 5 | TEA1044 | 14 Y 1 | 8 | X0 | row keyboard input 0 | | Z <sub>S</sub> 6 | | 13 Y <sub>0</sub> | 9 | Fi | filter input/input audio amplifier | | | | | 10 | DAC | output DAC/DTMF tones | | X <sub>3</sub> 7 | | 12 OSC | 11 | OSC/NS | oscillator/noise suppression output | | ×0 8 | | 11 OSC/NS | 12 | osc | oscillator input | | | | | 13 | Y0 | column keyboard input 0 | | F <sub>i</sub> 9 | | 10 DAC | 14 | Y1 | column keyboard input 1 | | L | /28648 | <b>.]</b><br>82 | 15 | Y3 | column keyboard input 3 | | | | | 16 | Y2 | column keyboard input 2 | | | | | 17 | ٧F | input low-pass filter | | Fig. 2 | Pin desig | nation. | 18 | VP | positive supply | Fig. 3 Application diagram with first-order filter. | R1 | metal film resistor | MR16 | 1% | see Fig. 7 | |----|---------------------------------|------------|-------|------------------------------------| | R2 | metal film resistor | SFR16 | 5% | 3,3 MΩ | | R3 | metal film resistor | SFR16 | 5% | 18 Ω | | R5 | metal film resistor | SFR16 | 5% | 240 Ω (for $Z_0 = 600 Ω$ ) | | | | | | no resistor for $Z_0 = 900 \Omega$ | | C1 | metallized polyester film capa | acitor | | see Fig. 7 | | C2 | solid aluminium electrolytic o | apacitor | 6,3 V | 4,7 μF | | D1 | polarity quard and | | | | | | transient suppressor bridge (se | ee Fig. 6) | | 2 x BAS11 and 2 x BZW03 | | X1 | quartz crystal | | | 4,783 MHz | Fig. 4 Application diagram with electronic mute switch and second-order filter (meets CEPT CS203 requirements). | R1<br>R2<br>R3 | metal film resistor<br>metal film resistor<br>metal film resistor | MR16<br>SFR16<br>SFR16 | 1%<br>5%<br>5% | see Fig. 7 3,3 M $\Omega$ 39 k $\Omega$ (depends on audio voltage) | |----------------|-------------------------------------------------------------------|------------------------|----------------|--------------------------------------------------------------------| | R4 | metal film resistor<br>metal film resistor | SFR16<br>SFR16 | 5%<br>5% | 270 k $\Omega$<br>240 $\Omega$ (for $Z_{\Omega}$ = 600 $\Omega$ ; | | R5 | | | 370 | no resistor for $Z_0 = 900 \Omega$ | | C1 | metallized polyester film capacito | | | see Fig. 7 | | C2 | solid aluminium electrolytic capa | citor | 6,3 V | 4,7 μF | | C3 | miniature ceramic plate capacitor | | | 180 pF | | C4 | metallized polyester film capacito | or | | 22 nF | | C5 | solid aluminium electrolytic capa | citor | 6,3 V | 4,7 μF | | D1 | transient suppressor bridge (see F | ig. 6) | | $2 \times BAS11$ and $2 \times BZW03$ | | D2 | diode | BAW62 | | | | TR1/TR2 | transistors | BC338/BC548 | } | | | TR3/TR4 | transistors | BC558/BC328 | } | | | X1 | quartz crystal | _ | | 4,783 MHz | | | · | | 0 57 | 400 ( 0 - 4 00 - 22 ( 0 | If TR1/TR2 = BSR50 and TR3/TR4 = BSR60 then R6 = 39 k $\Omega$ , R7 = 120 k $\Omega$ and R8 = 33 k $\Omega$ Fig. 5 Allocation of dialling tones to keyboard functions. Fig. 6 Polarity-guard and line-transient suppression bridge D1. Diodes 2 x BAS11. Voltage regulators 2 x BZW03-.. 30 balance return loss (dB) 900Ω // 30nF 20 600Ω 10 frequency (kHz) balance return loss = $20 \log_{10} \left| \frac{Z + Z_0}{Z - Z_0} \right|$ dB Fig. 7 Level adjustment (see Figs 3 and 4). Fig. 8 Balance return loss measured with external components as in Fig. 4. Fig. 9 Frequency spectrum of circuit with second-order filter (see Fig. 4). 7289593 ## APPLICATION (see Fig. 4) ## Line matching If there is an impedance match between the lines and the dialling circuit, the balance return loss will be high and reflections on the line will be highly damped. Figure 8 shows that the balance return loss when using the application diagram as shown in Fig. 4 is more than 14 dB. The variation of balance return loss with the frequency is largely caused by an impedance variation due to the low-pass filter capacitor (C2) and the radio-frequency interference filter capacitor C4. Since the highest line impedance that is likely to be encountered is $900~\Omega$ the internal impedance of the dialling circuit is set at this level and can be reduced to match lower impedance lines by adding an external resistor between pins 1 and 6. - internal impedance $Z_i = 900 \Omega$ ; no external resistor between pins 1 and 6. - internal impedance $Z_i$ = 600 $\Omega$ ; external resistor between pins 1 and 6 = 240 $\Omega$ . #### Output level adjustment The tone output levels are subject to some spread due to manufacturing tolerances and can be adjusted by selection of the value of the resistor connected to pin 8. The level of the higher-frequency tone however is always $2\pm0.7$ dB above that of the lower-frequency tone. The total production of the circuits is therefore divided into groups. The group to which any of the integrated circuits belongs is identified by dots on the body of the circuit, the number of dots corresponding with the group number. The combined tone output level is shown as a function of resistor value with group number as a parameter in Fig. 7. After the resistor value has been selected to obtain the required tone output level, the value of the filter capacitor connected to the same pin must be determined. For passive first-order filters (Fig. 4) the time-constant (RC) must be $26~\mu s$ . For active second-order filters it must be $46~\mu s$ . These values accommodate the different attenuation levels for the various tone frequencies due to the 0.3~d B hump at the breakpoint of the filters. Fig. 10 D.C. characteristics. ## DEVELOPMENT SAMPLE DATA This information is derived from development samples made available for evaluation. It does not necessarily imply that the device will go into regular production. # DTMF/SPEECH TRANSMISSION INTEGRATED CIRCUIT FOR TELEPHONE APPLICATIONS This integrated circuit is a dual-tone multi-frequency (DTMF) generator and a speech transmission circuit on a single chip. It supplies frequency combinations in accordance with CCITT recommendations for use in pushbutton telephones. It can be operated with a single contact keyboard or via a direct interface with a microcomputer. I<sup>2</sup>L technology allows digital and analogue functions to be implemented on the same chip. The speech-transmission part incorporates microphone and telephone amplifiers, anti-side tone and line adaption. The microphone inputs, suitable for different types of transducers, are purely symmetrical to allow long cable connections with good immunity against radio-frequency interferences. The logic inputs contain an interface circuit to guarantee well-defined states and on and off resistance of the keyboard. #### The circuit features: - stabilized DTMF levels to be set externally - wide operating range of line current and temperature - no individual DTMF level adjustments required - microcomputer compatible logic inputs - gain setting for microphone and receiver amplifiers - internally generated electronic muting - low spreads on amplifier gains - low number of external components #### QUICK REFERENCE DATA | Line voltage | VL | typ. | 4,8 | V | |---------------------------------|----------------|----------|-----|----| | Line current | ال | 10 to | 140 | mΑ | | Adjustable dynamic resistance | R <sub>i</sub> | 600 to 9 | 900 | Ω | | Microphone signal amplification | A <sub>M</sub> | typ. | 50 | dB | | Telephone signal amplification | Ατ | tγp. | 20 | dB | | DTMF tone levels (adjustable) | · · | -, . | | | | lower frequency | $v_{LG}$ | max. | -6 | dB | | higher frequency | VHG | max. | -4 | dB | | Operating temperature range | $T_{amb}$ | -25 to + | 85 | οС | | | | | | | TEA1046P: 24-lead DIL, plastic (SOT-101). TEA1046D: 24-lead DIL, ceramic (SOT-149). Fig. 1 Functional block diagram. # **DEVELOPMENT SAMPLE DATA** This information is derived from development samples made available for evaluation, it does not necessarily imply, that the device will go into regular production. # TELEPHONE TRANSMISSION CIRCUIT ## **GENERAL DESCRIPTION** The TEA1053 and TEA1054 are bipolar integrated circuits performing all speech and line interface functions in electronic telephone sets. Their features are: - Supplied from telephone line current - Voltage regulator with adjustable d.c. voltage drop and d.c. resistance - Low-impedance microphone input - Muting input for pulse or DTMF dialling. - Gain setting facility on all amplifiers - Line current dependent gain control facility with corrections for the exchange supply voltage - Supply output for additional circuits ## QUICK REFERENCE DATA | Line voltage at $I_{line} = 15 \text{ mA}$ | V <sub>line</sub> | typ. 4,2 | V | | |--------------------------------------------|--------------------|------------|----|--| | Line current operating range | lline | 10 to 140 | mΑ | | | Telephone line impedance | Z <sub>line</sub> | nom. 600 | Ω | | | Supply current | ¹cc | typ. 1 | mA | | | Voltage gain, transmitting amplifier | | | | | | MIC input | $A_{vd}$ | typ. 44,1 | dB | | | DTMF input | $A_{vd}$ | typ. 25,6 | dB | | | Voltage gain, receiving amplifier | $A_{vd}$ | typ. 27 | dB | | | Gain adjustment range | | | | | | transmitting amplifier | $\Delta A_{ m vd}$ | typ. ±6 | dB | | | receiving amplifier | $\Delta A_{vd}$ | typ. ±8 | dB | | | Range of gain control with line current, | | | | | | all amplifiers | $\Delta A_{vd}$ | typ. 6 | dB | | | Exchange supply voltage range | $V_{\sf exch}$ | 24 to 60 | V | | | Exchange feeding bridge resistance | | | | | | TEA1053 | $R_{\sf exch}$ | 800 | Ω | | | TEA1054 | R <sub>exch</sub> | 400 | Ω | | | Operating ambient temperature range | $T_{amb}$ | -25 to +70 | оС | | | | | | | | ## **PACKAGE OUTLINE** TEA1053; TEA1054: 18-lead DIL; plastic (SOT-102A). Fig. 1 Block diagram. The blocks marked dB are attenuators. The MUTE input operates analogue switches that activate or inhibit the inputs and outputs as required by the function of the MUTE input. Fig. 2 Pinning diagram. | <br> | | | |------|----------|---------------------------------------------------------------------| | PIN | NNING | | | 1 | LN | positive line connection | | 2 | GAT1 | gain adjustment connection, transmitting amplifier | | 3 | GAT2 | gain adjustment connection, transmitting amplifier | | 4 | $V_{EE}$ | negative line connection | | 5 | QŤĒL | telephone output | | 6 | CX1 | reference decoupling connection | | 7 | GAR | gain adjustment connection, receiving | | | | amplifier | | 8 | MIC | microphone input | | 9 | REF | reference voltage connection | | 10 | IR | receiving amplifier input | | 11 | CX2 | external stabilizing capacitor connection | | 12 | RX | external resistor connection | | 13 | MUTE | mute input | | 14 | DTMF | dual-tone multi-frequency input | | 15 | $V_{CC}$ | positive supply connection | | | RCX | line voltage adjustment and voltage regulator decoupling connection | | 17 | GALN | gain control with line current connection, | | | | 3 | d.c. resistance adjustment connection all amplifiers 18 RA ## **FUNCTIONAL DESCRIPTION** The TEA1053 and TEA1054 contain a receiving amplifier, a transmitting amplifier, means to switch the inputs, means to adjust the gain of the amplifiers individually, means to vary the gain with the line current and means to adjust the d.c. voltage drop and d.c. resistance. See the block diagram, Fig. 1. # Supply: LN, VCC, VEE, RA, CX1 and CX2 (pins 1, 15, 4, 18, 6 and 11) The circuit is supplied from the line current, the arrangement is shown in Fig. 3. The circuit develops its own supply voltage at V<sub>CC</sub>, the positive supply connection, pin 15. This supply voltage may also be used to supply an external circuit, e.g. a CMOS pulse or DTMF dialler. The current available for this circuit depends on external components, see Fig. 4. All line current has to flow through the circuit. If the line current exceeds the current required by the circuit itself via V<sub>CC</sub>, pin 15, i.e. about 1 mA, plus the current required by the peripheral circuits connected to this pin, then the excess current is diverted via LN, the positive line connection, pin 1, to RA, the d.c. resistance adjustment connection, pin 18. The minimum line voltage may be chosen by external resistor R5 and the variation with line current by external resistor R10. The circuit regulates the line current at $25\,^{\circ}\text{C}$ to: $$V_{line} = V_{LN} = \frac{R5 + R9}{R9} \times 0.62 + I_{LN} \times R10,$$ I<sub>I N</sub> being the current diverted via LN, the positive line connection. A regulator decoupling capacitor has to be connected between RCX, pin 16, and $V_{EE}$ , the negative line connection, pin 4, a smoothing capacitor has to be connected between $V_{CC}$ , pin 15, and $V_{EE}$ , and a stabilizing capacitor between CX2, pin 11 and $V_{EE}$ , pin 4. Further a decoupling capacitor has to be connected between CX1, the reference decoupling connection, pin 6, and $V_{EE}$ , pin 4. The dynamic impedance that the circuit presents to the line in the speech band is determined primarily by resistor R1 connected between LN, pin 1, and $V_{CC}$ , pin 15. ## Microphone input MIC (pin 8) The MIC input has a low input impedance, especially suited for a dynamic or magnetic microphone. This has to be connected between MIC, pin 8, and REF, pin 9. The available gain is typ. 44,1 dB. #### Dual-tone multi-frequency input DTMF and mute input MUTE (pins 14 and 13) A HIGH level on the MUTE input inhibits the microphone input MIC and the telephone outputs QTEL and enables the DTMF input, a LOW level does the reverse. Switching the MUTE input will not produce any clicks on the line or in the telephone. The available gain from the DTMF input is typ. 25,6 dB. #### Receiving amplifier input IR and telephone output QTEL (pins 10 and 5) The available gain from input IR to output QTEL is typ. 27 dB. The output QTEL is intended for telephone capsules with an impedance of 150 $\Omega$ or more. ## Gain adjustment connections GAT1, GAT2, and GAR (pins 2, 3 and 7) The gain of the transmitting amplifier may be adjusted by an external resistor R2 connected between GAT1 and GAT2, pins 2 and 3 (see Fig. 9). This adjustment influences the sensitivity of the inputs MIC and DTMF to the same amount. The gain is proportional to R2 and inversely proportional to R10 and R12. The gain of the receiving amplifier may be adjusted by an external resistor R14 between GAR, pin 7, and CX1, pin 6. The gain is proportional to R14 and inversely proportional to R12. ### Gain control with line current, GALN connection (pin 17) The circuit offers a facility to automatically vary the gain of all its amplifiers with the line current. In this way the circuit compensates for differences in line attenuation. The variation is accomplished by connecting an external resistor R11 between GALN, pin 17, and $V_{\text{EE}}$ , pin 4. The value of this resistor should be chosen in accordance with the supply voltage of the exchange (see Figs 5 and 6). If no gain variation with line current is required the GALN connection may be left open. All amplifiers have their maximum gain then. ## Side tone suppression In the circuit diagram shown in Fig. 9 side tone suppression is obtained with components C2, R3, R4, R7 and R8. Their component values have to be chosen to suit the cable type used. This network attenuates the signal from the telephone line to the IR input of the receiving amplifier. This attenuation may be adjusted by choosing the value of R7 without affecting the side tone suppression. ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134). #### Supply current | d.c. | lline | max. 140 | mA | |-----------------------------|------------------|--------------|----| | surge, t $<$ 100 h | lline | max. 250 | mA | | Storage temperature range | $T_{stq}$ | -40 to +125 | οС | | Operating temperature range | T <sub>amb</sub> | -25 to +70 | ٥С | | Junction temperature | Τį | max. 150 | οС | # TEA1053 TEA1054 ## CHARACTERISTICS $I_{line}$ = 10 to 140 mA; f = 1 kHz; $T_{amb}$ = 25 °C unless otherwise specified. | | symbol | min. | typ. | max. | unit | |-----------------------------------------------------------------------------------------------------------------|-----------------------------|------------|--------------|------|------| | Supply, LN and VCC (pins 1 and 15) | | | | | | | Line voltage | | | 4.0 | 4.1 | v | | l <sub>line</sub> = 15 mA | Vline | 4 | 4,2 | 4,4 | V | | I <sub>line</sub> = 50 mA | V <sub>line</sub> | _ | - | 5,8 | V | | l <sub>line</sub> = 100 mA | Vline | _ | | 7,3 | | | Variation with temperature | $-\Delta V_{line}/\Delta T$ | 8 | 10 | 12 | mV/K | | Line current operating range | lline | 10 | _ | 140 | mA | | Supply current at $V_{CC} = 2 V$ | Icc | _ | _ | 1 | mA | | Microphone input MIC and reference voltage con | nection REF | pins 8 and | d <b>9</b> ) | | | | Input impedance | Z <sub>8-9</sub> | _ | 3 | _ | kΩ | | Voltage gain, see Fig. 7 | A <sub>vd</sub> | 43,1 | 44,1 | 45,1 | dB | | Gain variation with frequency,<br>f = 300 to 4000 Hz | ΔA <sub>vd</sub> | | ± 0,5 | _ | dВ | | Gain variation with temperature at $I_{line} = 50$ mA; $T_{amb} = -5$ to +45 °C | ΔA <sub>vd</sub> | _ | ± 0,5 | _ | dB | | DTMF input (pin 14) | | | | | | | Input impedance | Z14-4 | 10 | 15 | _ | kΩ | | Voltage gain, see Fig. 7 | A <sub>vd</sub> | 24,6 | 25,6 | 26,6 | dB | | Gain variation with frequency,<br>f = 300 to 4000 Hz | ΔA <sub>vd</sub> | | ± 0,5 | | dB | | Gain variation with temperature at $I_{line} = 50 \text{ mA}$ ; $T_{amb} = -5 \text{ to } +45 ^{\circ}\text{C}$ | ΔA <sub>vd</sub> | | ± 0,5 | _ | dB | | Gain adjustment connections, transmitting ampl | ifier, GAT1 an | d GAT2 ( | pins 2 and 3 | 3) | | | Gain adjustment range | $\Delta A_{vd}$ | - | ± 6 | | dB | | Transmitting amplifier output LN (pin 1) | | | | | | | Output voltage at I $_{line}$ = 15 mA; R $_{line}$ = 600 $\Omega$ d = 2% | VLN(rms) | 1,4 | _ | _ | V | | Psophometrically weighted * noise output voltage at $I_{line} = 15$ mA; $R_{line} = 600 \Omega$ | VLN(rms) | _ | 245 | | μV | | | ····· | <del>.</del> | $\mathcal{L} \setminus$ | | | |------------------------------------------------------------------------------|---------------------|--------------|-------------------------|----------|------| | | symbol | min. | typ. | max. | unit | | MUTE input (pin 13) | | | | | 1 | | Input voltage | | | | | | | HIGH level | VIH | 1 | _ | $v_{CC}$ | V | | LOW level | VIL | 0 | | 0,2 | V | | Input current | -113 | _ | 8 | 20 | μΑ | | Attenuation of non-selected signals | –ΔA <sub>vd</sub> | 45 | - | | dB | | Receiving amplifier input IR (pin 10) | | | | | | | Input impedance | Z <sub>10-4</sub> | - | 10 | *** | kΩ | | Telephone output QTEL (pin 5) | | | | | | | Voltage gain at I <sub>line</sub> = 15 mA; | | | | | | | $R_{load} = 150 \Omega$ ; $R14 = 7.5 k\Omega$ ; | | | | | | | see Fig. 8 | A <sub>vd</sub> | 26 | 27 | 28 | dB | | Gain variation with frequency,<br>f = 300 to 4000 Hz | | į | . 0.5 | | | | Gain variation with temperature at | ΔA <sub>vd</sub> | _ | ± 0,5 | _ | dB | | $I_{line} = 50 \text{ mA}$ ; $T_{amb} = -5 \text{ to } +45 ^{\circ}\text{C}$ | $\Delta A_{vd}$ | _ | ± 0,5 | _ | dB | | Maximum output voltage at $l_{\text{line}} = 15 \text{ mA}$ ; | | | _ 0,0 | | ab | | $R_{load} = 150 \Omega$ ; d = 2% | VO(rms) | 350 | | | mV | | Psophometrically weighted * noise | 0(11113) | | | | | | output voltage at I <sub>line</sub> = 15 mA | VO(rms) | | 40 | _ | μV | | Gain adjustment connection, receiving amplific | er, GAR (pin 7) | | | | | | Gain adjustment range | $\Delta A_{vd}$ | - | + 8 | AMOV | dB | | Gain control with line current connection GAL | . <b>N</b> (pin 17) | | | | | | Gain control range | $\Delta A_{vd}$ | _ | € | | dB | | Highest line current for maximum gain, | | | | | | | R11 = $105 \text{ k}\Omega$ ; TEA1053 | l <sub>line</sub> | 22,5 | 25 | 29,2 | mA | | TEA1054 | lline | 31,5 | 35,5 | 38,5 | mA | | Lowest line current for minimum gain, | | | | | | | R11 = 105 k $\Omega$ ; TEA1053 | line | 49,5 | 55 | 60,5 | mA | | TEA1054 | lline | 81 | 90 | 99 | mΑ | Fig. 3 Supply arrangement. Fig. 4 Maximum current $I_{\text{p}}$ available from $V_{\text{CC}}$ for external (peripheral) circuits. Fig. 5 Gain variation with line current for the TEA1053, with R11 as a parameter. The values chosen for R11 suit the usual values for the supply voltage of the exchange. The curves are valid for 0,5 mm twisted-pair cables with an attenuation of 1,2 dB/km and a d.c. resistance of 176 $\Omega$ /km. Fig. 6 Gain variation with line current for the TEA1054, with R11 as a parameter. The values chosen for R11 suit the usual values for the supply voltage of the exchange. The curves are valid for 0,5 mm twisted-pair cables with an attenuation of 1,2 dB/km and a d.c. resistance of 176 $\Omega$ /km. $A_{vd}$ = 20 log $|v_{out}/v_{in}|$ . For measuring the MIC input the MUTE input should be LOW and for measuring the DTMF input MUTE should be HIGH. The input not under test should be open. Fig. 7 Test circuit for defining voltage gain of MIC and DTMF inputs. Gain is defined as: Fig. 8 Test circuit for defining voltage gain of the receiving amplifier. Gain is defined as: A<sub>vd</sub> = 20 log |v<sub>out</sub>/v<sub>in</sub>|. The MUTE input should be LOW. APPLICATION INFORMATION SUPPLIED ON REQUEST. Fig. 9 Typical application of the TEA1053 or TEA1054 in an electronic telephone set. This information is derived from development samples made available for evaluation. It does not necessarily imply that the device will go into regular production. ### TELEPHONE TRANSMISSION CIRCUIT ### **GENERAL DESCRIPTION** The TEA1055 is a bipolar integrated circuit performing the speech and line interface functions in electronic telephone sets. Its features are: - Supplied from telephone line current - Voltage regulator with adjustable d.c. voltage drop and d.c. resistance - High-impedance microphone input - Muting input for pulse or DTMF dialling - Gain setting facility on all amplifiers - Line current dependent gain control facility with corrections for the exchange supply voltage and its feeding bridge resistance - Supply output for additional circuits ### QUICK REFERENCE DATA | Line voltage at I <sub>line</sub> = 15 mA | V <sub>line</sub> | typ. | 4,2 | | |----------------------------------------------|-------------------------------------------------------|--------------|------------|-----| | Line current operating range | line | | o 140 | | | Telephone line impedance | Z <sub>line</sub> | nom. | 600 | | | Supply current | | - | | | | Voltage gain, transmitting amplifier | ıcc | typ. | 1 | mA | | MIC input<br>DTMF input | $A_{vd}$ | typ. | | dB | | Voltage gain, receiving amplifier | $A_{vd}$ | typ. | 25,6 | dB | | Gain adjustment range transmitting amplifier | $egin{array}{c} A_{Vd} \ & \Delta A_{Vd} \end{array}$ | typ. | | dB | | receiving amplifier | $\Delta A_{vd}$ | typ.<br>typ. | ± 6<br>± 8 | | | Range of gain control with line current, | | ι, μ. | - 0 | GD. | | all amplifiers | $\Delta A_{vd}$ | typ. | 6 | dB | | Exchange supply voltage range | $V_{\sf exch}$ | 24 | to 60 | V | | Exchange feeding bridge resistance | R <sub>exch</sub> | 400 or | 800 | Ω | | Operating ambient temperature range | T <sub>amb</sub> | _25 to | + 70 | οС | #### **PACKAGE OUTLINE** TEA1055: 18-lead DIL; plastic (SOT-102A). Fig. 1 Block diagram. The blocks marked dB are attenuators. The MUTE input operates analogue switches that activate or inhibit the inputs and outputs as required by the function of the MUTE input. | PIN | INING | | |-----|----------|-----------------------------------------------------------------------| | 1 | LN | positive line connection | | 2 | GAT1 | gain adjustment connection, transmitting amplifier | | 3 | GAT2 | gain adjustment connection, transmitting amplifier | | 4 | $V_{EE}$ | negative line connection | | 5 | QTEL | telephone output | | 6 | CX1 | reference decoupling connection | | 7 | GAR | gain adjustment connection, receiving amplifier | | 8 | IR | receiving amplifier input | | 9 | CX2 | external stabilizing capacitor connection | | 10 | RX | external resistor connection | | 11 | BRDG | selection input for gain control adaption to feeding bridge impedance | | 12 | MUTE | mute input | | 13 | MIC | microphone input | | 14 | DTMF | dual-tone multi-frequency input | | 15 | $v_{cc}$ | positive supply connection | | 16 | RCX | line voltage adjustment and decoupling connection | | 17 | GALN | gain control with line current connection, all amplifiers | | 18 | RA | d.c. resistance adjustment connection | Fig. 2 Pinning diagram. #### **FUNCTIONAL DESCRIPTION** The TEA1055 contains a receiving amplifier, a transmitting amplifier, means to switch the inputs, means to adjust the gain of the amplifiers individually, means to vary the gain with the line current and means to adjust the d.c. voltage drop and d.c. resistance. See the block diagram, Fig. 1. ### Supply: LN, VCC, VEE, RA, CX1 and CX2 (pins 1, 15, 4, 18, 6 and 9) The circuit is supplied from the line current, the arrangement is shown in Fig. 3. The circuit develops its own supply voltage at V<sub>CC</sub>, the positive supply connection, pin 15. This supply voltage may also be used to supply an external circuit, e.g. an electret microphone amplifier stage or a CMOS pulse or DTMF dialier. The current available for this circuit depends on external components, see Fig. 4. All line current has to flow through the circuit. If the line current exceeds the current required by the circuit itself via VCC, pin 15, i.e. about 1 mA, plus the current required by the peripheral circuits connected to this pin, then the excess current is diverted via LN, the positive line connection, pin 1, to RA, the d.c. resistance adjustment connection, pin 18. The minimum line voltage may be chosen by external resistor R5 and the variation with line current by external resistor R10. The circuit regulates the line voltage at Tamb = 25 °C to: $$V_{line} = V_{LN} = \frac{R5 + R9}{R9} \cdot 0,62 + I_{LN} \cdot R10,$$ ILN being the current diverted via LN, the positive line connection. A regulator decoupling capacitor has to be connected between RCX, pin 16, and VEE, the negative line connection, pin 4, a smoothing capacitor has to be connected between V<sub>CC</sub>, pin 15, and V<sub>EE</sub>, and a stabilizing capacitor between CX2, pin 9 and VEE, pin 4. Further a decoupling capacitor has to be connected between CX1, the reference decoupling connection, pin 6, and VEE, pin 4. The dynamic impedance that the circuit presents to the line in the speech band is determined primarily by resistor R1 connected between LN, pin 1, and V<sub>CC</sub>, pin 15. #### Microphone input MIC (pin 13) The circuit has a high-impedance microphone input, especially suited for a sensitive microphone, e.g. an electret microphone with preamplifier. The available gain is typ. 20 dB. #### Dual-tone multi-frequency input DTMF and mute input MUTE (pins 14 and 12) A HIGH level on the MUTE input inhibits the microphone input and the telephone output QTEL and enables the DTMF input, a LOW level does the reverse. Switching the MUTE input will not produce any clicks on the line or in the telephone. The available gain from the DTMF input is typ. 25,6 dB. #### Receiving amplifier input IR and telephone output QTEL (pins 8 and 5) The output QTEL is intended for telephone capsules with an impedance of 150 $\Omega$ or more. The available gain is typ. 27 dB. #### Gain adjustment connections GAT1, GAT2 and GAR (pins 2, 3 and 7) The gain of the transmitting amplifier may be adjusted by an external resistor R2 connected between GAT1 and GAT2, pins 2 and 3 (see Fig. 9). This adjustment influences the sensitivity of the inputs MIC and DTMF to the same amount. The gain is proportional to R2 and inversely proportional to R10 and R12. The gain of the receiving amplifier may be adjusted by an external resistor R14 between GAR, pin 7, and CX1, pin 6. The gain is proportional to R14 and inversely proportional to R12. ### Gain control with line current, GALN connection (pin 17) The circuit offers a facility to automatically vary the gain of all its amplifiers with the line current. In this way the circuit compensates for differences in line attenuation. The variation is accomplished by connecting an external resistor R11 between GALN, pin 17, and $V_{EE}$ , pin 4. The value of this resistor should be chosen in accordance with the supply voltage of the exchange and its feeding bridge resistance (see Figs 5 and 6). If no gain variation with line current is required the GALN connection may be left open. All amplifiers have their maximum gain then. ### Selection input for gain control adaption to feeding bridge impedance, BRDG (pin 11) A LOW level at the BRDG input optimized the gain control characteristics of the circuit for a 400 $\Omega$ feeding bridge in the exchange, a HIGH level for 800 $\Omega$ . #### Side tone suppression In the circuit diagram shown in Fig. 9 side tone suppression is obtained with components C2, R3, R4, R7 and R8. Their component values have to be chosen to suit the cable type used. This network attenuates the signal from the telephone line to the IR input of the receiving amplifier. This attenuation may be adjusted by choosing the value of R7 without affecting the side tone suppression. #### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) Supply current d.c. surge, t < 100 h Storage temperature range Operating temperature range Junction temperature lline max. 140 mA lline max. 250 mA Tstg -40 to + 125 °C Tamb -25 to + 70 °C Ti max. 150 °C ### CHARACTERISTICS $I_{line}$ = 10 to 140 mA; f = 1 kHz; $T_{amb}$ = 25 °C unless otherwise specified. | | symbol | min. | typ. | max. | unit | |-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|---------------|------------------------|-------------| | Supply, LN and V <sub>CC</sub> (pins 1 and 15) | | | | | | | Line voltage Iline = 15 mA Iline = 50 mA | V <sub>line</sub><br>V <sub>line</sub><br>V <sub>line</sub> | 4 | 4,2<br>-<br>- | 4,4<br>5,8<br>7,3 | V<br>V<br>V | | I <sub>line</sub> = 100 mA | $-\Delta V_{line}/\Delta T$ | 8 | 10 | 12 | mV/K | | Variation with temperature | | 10 | _ | 140 | mΑ | | Line current operating range | line<br>CC | _ | _ | 1 | mΑ | | Supply current at V <sub>CC</sub> = 2 V | 100 | | | | | | Microphone input MIC (pin 13) | | | | | 40 | | Input impedance | Z <sub>13-4</sub> | 40 | 48 | _ | kΩ | | Voltage gain, see Fig. 7 | A <sub>vd</sub> | 19 | 20 | 21 | dB | | Gain variation with frequency,<br>f = 300 to 4000 Hz | ΔA <sub>vd</sub> | - | ± 0,5 | _ | dB | | Gain variation with temperature at $I_{line} = 50 \text{ mA}$ ; $T_{amb} = -5 \text{ to} + 45 ^{\circ}\text{C}$ | ΔA <sub>vd</sub> | _ | ± 0,5 | _ | dВ | | DTMF input (pin 14) | | | | | | | Input impedance | Z <sub>14-4</sub> | 10 | 15 | _ | kΩ | | Voltage gain, see Fig. 7 | A <sub>vd</sub> | 24,6 | 25,6 | 26,6 | dB | | Gain variation with frequency,<br>f = 300 to 4000 Hz | ΔA <sub>vd</sub> | - | ± 0,5 | - | dB | | Gain variation with temperature at $I_{line} = 50 \text{ mA}$ ; $T_{amb} = -5 \text{ to} + 45 \text{ °C}$ | ΔA <sub>vd</sub> | - | ± 0,5 | | dB | | Gain adjustment connections, transmitting amplifier, GAT1 and GAT2 (pins 2 and 3) Gain adjustment range | ΔA <sub>vd</sub> | _ | ± 6 | _ | dB | | Transmitting amplifier output LN (pin 1) | | | | | | | Output voltage at $I_{line}$ = 15 mA; $R_{line}$ = 600 $\Omega$ d = 2% | V <sub>LN(rms)</sub> | 1,4 | _ | _ | V | | Psophometrically weighted* noise output voltage at $I_{line}$ = 15 mA; $R_{line}$ = 600 $\Omega$ | V <sub>LN(rms)</sub> | - | 245 | | μ٧ | | MUTE input (pin 12) | | | | | | | Input voltage HIGH level LOW level | VIH<br>VIL | 1 0 | <del>-</del> | V <sub>CC</sub><br>0,2 | V | | Input current | -112 | - | 8 | 20 | μA | | Attenuation of non-selected signals | $-\Delta A_{vd}$ | 45 | | _ | dB | | | | | $\mathcal{I} \setminus$ | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--------------|-------------------------|------------------|----------| | | symbol | min. | typ, | max. | uni | | Receiving amplifier input IR (pin 8) | | | | | 1 | | Input impedance | Z <sub>8-4</sub> | - | 10 | | kΩ | | Telephone output QTEL (pin 5) | | İ | | | | | Voltage gain at $I_{line}$ = 15 mA;<br>$R_{load}$ = 150 $\Omega$ ; R14 = 7,5 k $\Omega$ ; see Fig. 8 | A <sub>vd</sub> | 26 | 27 | 28 | dB | | Gain variation with frequency,<br>f = 300 to 4000 Hz | $\Delta A_{vd}$ | _ | ± 0,5 | _ | dB | | Gain variation with temperature at $I_{line} = 50 \text{ mA}$ ; $T_{amb} = -5 \text{ to } + 45 \text{ °C}$ | ΔA <sub>vd</sub> | _ | ± 0,5 | _ | dB | | Maximum output voltage at $I_{line}$ = 15 mA;<br>R1 = 150 $\Omega$ ; d = 2% | vo(rms) | 350 | _ | | mV | | Psophometrically weighted* noise output voltage at I <sub>line</sub> = 15 mA | VO(rms) | _ | 40 | | μν | | Gain adjustment connection, receiving amplifier, GAR (pin 7) | | <br> | | | | | Gain adjustment range | $\Delta A_{vd}$ | - | ± 8 | _ | dB | | Selection input for gain control adaption to feeding bridge impedance, BRDG (pin 11) | | | | | | | Input voltage HIGH level LOW level | VIH | 1 | _ | V <sub>C</sub> C | V | | Input current | V <sub>JL</sub><br>- <sub>11</sub> | 0 | 8 | 0,2<br>20 | V<br>μA | | Gain control with line current connection GALN (pin 17) | | | | | | | Gain control range | $\Delta A_{vd}$ | | 6 | | dD. | | Highest line current for maximum gain,<br>R11 = 105 k $\Omega$ ; BRDG = HIGH (R <sub>exch</sub> = 800 $\Omega$ )<br>BRDG = LOW (R <sub>exch</sub> = 400 $\Omega$ ) | l <sub>line</sub> | 22,5<br>31,5 | 25<br>35 | 27,5<br>38,5 | mA<br>mA | | Lowest line current for minimum gain,<br>R11 = 105 k $\Omega$ ; BRDG = HIGH (Rexch = 800 $\Omega$ )<br>BRDG = LOW (Rexch = 400 $\Omega$ ) | line<br>line | 49,5<br>81 | 55<br>90 | 60,5<br>99 | mA<br>mA | <sup>\*</sup> P53 curve. Fig. 3 Supply arrangement. Fig. 4 Maximum current Ip available from VCC for an external circuit. Fig. 5 Gain variation with line current, with R11 as a parameter, and with the BRDG input HIGH, i.e. the circuit optimized for 800 $\Omega$ . The values chosen for R11 suit the usual values for the supply voltage of the exchange. The curves are valid for 0,5 mm twisted-pair cables with an attenuation of 1,2 dB/km and a d.c. resistance of 176 $\Omega$ /km. Fig. 6 Gain variation with line current, with R11 as a parameter, and with the BRDG input LOW, i.e. the circuit optimized for 400 $\Omega$ . The values chosen for R11 suit the usual values for the supply voltage of the exchange. The curves are valid for 0,5 mm twisted-pair cables with an attenuation of 1,2 dB/km and a d.c. resistance of 176 $\Omega$ /km. $A_{vd}$ = $20 \log | v_{out}/v_{in}|$ . For measuring the MIC input the MUTE input should be LOW and for measuring the DTMF input MUTE should be HIGH. The input not under test should be open. Fig. 7 Test circuit for defining voltage gain of MIC and DTMF inputs. Gain is defined as: Fig. 8 Test circuit for defining voltage gain of the receiving amplifier. Gain is defined as: $A_{vd} = 20 \log |v_{out}/v_{in}|$ . The MUTE input should be LOW. Fig. 9 Typical application of the TEA1055 in an electronic telephone set. The connection to the BRDG input is not shown, see the Functional Description. APPLICATION INFORMATION SUPPLIED ON REQUEST This information is derived from development samples made available for evaluation, It does not necessarily imply that the device will go into regular production. # VERSATILE TELEPHONE TRANSMISSION CIRCUITS WITH DIALLER INTERFACE #### GENERAL DESCRIPTION The TEA1060 and TEA1061 are bipolar integrated circuits performing all speech and line interface functions required in fully electronic telephone sets. The circuits internally perform electronic switching between dialling and speech. #### **Features** - · Voltage regulator with adjustable static resistance - Provides supply for external circuitry - Symmetrical low-impedance inputs for dynamic and magnetic microphones (TEA1060) - Symmetrical high-impedance inputs for piezoelectric microphone (TEA1061) - Asymmetrical high-impedance input for electret microphone (TEA1061) - DTMF signal input - Mute input for pulse or DTMF dialling - Power down input for pulse dial or register recall - · Receiving amplifier for magnetic, dynamic or piezoelectric earpieces - Large amplification setting range on all amplifiers - Line loss compensation facility, line current dependent - Gain control adaptable to exchange supply #### QUICK REFERENCE DATA | Line voltage at I <sub>line</sub> = 15 mA | V <sub>LN</sub> | typ. | 4,5 V | |--------------------------------------------------|-------------------|--------|--------| | Line current operating range | l <sub>line</sub> | 10 to | 140 mA | | Supply current | | | | | power down input LOW | l <sub>CC</sub> | typ. | 1 mA | | power down input HIGH | <sup>1</sup> CC | typ. | 50 μA | | Voltage amplification range microphone amplifier | | | | | TEA1060 | $A_{vd}$ | 44 to | 60 dB | | TEA1061 | $A_{vd}$ | 30 to | 46 dB | | receiving amplifier | $A_{Vd}$ | 17 to | 39 dB | | Amplification control range | $\Delta A_{vd}$ | typ. | 6 dB | | Exchange supply voltage range | $V_{\sf exch}$ | 24 to | 60 V | | Exchange feeding bridge resistance range | Rexch | 400 to | 1000 Ω | | Operating ambient temperature range | T <sub>amb</sub> | -25 to | +75 °C | | | | | | 18-lead DIL; plastic (SOT-102A). Fig. 1 Block diagram. The blocks marked "dB" are attenuators. The block marked (1) is only present in the TEA1061. Fig. 2 Pinning diagram. | PIN | INING | | |-----|----------|--------------------------------------------| | 1 | LN | positive line terminal | | 2 | GAS1 | gain adjustment; transmitting<br>amplifier | | 3 | GAS2 | gain adjustment; transmitting amplifier | | 4 | QR- | inverting output; receiving amplifier | | 5 | QR+ | non-inverting output, receiving amplifier | | 6 | GAR | gain adjustment; receiving<br>amplifier | | 7 | MIC- | inverting microphone input | | 8 | MIC+ | non-inverting microphone input | | 9 | STAB | current stabilizer | | 10 | $v_{EE}$ | negative line terminal | | 11 | IR | receiving amplifier input | | 12 | PD | power-down input | | 13 | DTMF | dual-tone multi-frequency input | | 14 | MUTE | mute input | | 15 | $V_{CC}$ | positive supply decoupling | REG voltage regulator decoupling automatic gain control input SLPE slope (d.c. resistance) adjustment #### **FUNCTIONAL DESCRIPTION** ### Supply: V<sub>CC</sub>, LN, SLPE, REG and STAB The circuit and its peripheral circuits usually are supplied from the telephone line. The circuit develops its own supply voltage at $V_{CC}$ and regulates its voltage drop. The supply voltage $V_{CC}$ may also be used to supply external peripheral circuits, e.g. dialling and control circuits. 16 17 AGC The supply has to be decoupled by connecting a smoothing capacitor between $V_{\hbox{\scriptsize CC}}$ and $V_{\hbox{\scriptsize EE}}$ ; the internal voltage regulator has to be decoupled by a capacitor from REG to VEE. An internal current stabilizer is set by a resistor of 3,6 $k\Omega$ between STAB and $V_{\mbox{\footnotesize{FF}}}.$ The d.c. current flowing into the set is determined by the exchange supply voltage Vexch, the feeding bridge resistance R<sub>exch</sub>, the d.c. resistance of the subscriber line R<sub>line</sub> and the d.c. voltage on the subscriber set (see Fig. 3). If the line current I line exceeds the current ICC required by the circuit itself, i.e. about 1 mA, plus the current $I_D$ required by the peripheral circuits connected to $V_{CC}$ , then the voltage regulator diverts the excess current via LN. The voltage regulator adjusts the average voltage on LN to: $$V_{LN} = V_{ref} + I_{LN} \times R9 = V_{ref} + (I_{line} - I_{CC} - I_P) \times R9$$ V<sub>ref</sub> being an internally generated temperature compensated reference voltage of 4,2 V and R9 being an external resistor connected between SLPE and $V_{EE}$ . Under normal conditions $I_{LN} >> I_{CC} + I_{D}$ . The static behaviour of the circuit then equals a 4,2 $\overline{V}$ voltage regulator diode with an internal resistance R9. In the audio-frequency range the dynamic impedance equals R1. #### FUNCTIONAL DESCRIPTION (continued) The current $I_p$ available from $V_{CC}$ for supplying peripheral circuits depends on external components. Figure 4 shows this current for $V_{CC} = 3 \text{ V min.}$ , this being the minimum supply voltage for most CMOS circuits including a diode voltage drop for an enable diode. If MUTE is LOW the available current is further reduced when the receiving amplifier is driven. ### Microphone inputs MIC+ and MIC- and gain adjustment pins GAS1 and GAS2 The TEA1060 and TEA1061 have differential microphone inputs. The TEA1060 is intended for low-sensitivity, low-impedance dynamic or magnetic microphones. Its input impedance is $2 \times 4 \text{ k}\Omega$ and its voltage amplification is typ. 52 dB. The TEA1061 is intended for a piezoelectric microphone or an electret microphone with built-in FET source follower. Its input impedance is $2 \times 20 \text{ k}\Omega$ and its voltage amplification is typ. 38 dB. The arrangements with the microphone types mentioned are shown in Fig. 5. The amplification of the microphone amplifier in both types can be adjusted over a range of $\pm$ 8 dB to suit the sensitivity of the transducer used. The amplification is proportional to external resistor R7 connected between GAS1 and GAS2. An external capacitor C6 of 100 pF between GAS1 and SLPE is required to ensure stability. A larger value may be chosen to obtain a first-order low-pass filter. The cut-off frequency corresponds with the time constant $R7 \times C6$ . #### Mute input MUTE A HIGH level at MUTE enables the DTMF input and inhibits the microphone inputs and the receiving amplifier, a LOW level or an open circuit does the reverse. Switching the mute input will cause negligible clicks at the telephone outputs and on the line. #### Dual-tone multi-frequency input DTMF When the DTMF input is enabled, dialling tones may be sent onto the line. The voltage amplification from DTMF to LN is typ. 32 dB and varies with R7 in the same way as the amplification of the microphone amplifier. The signalling tones can be heard in the earpiece at a low level (confidence tone). #### Receiving amplifier: IR, QR+, OR- and GAR The receiving amplifier has one input IR and two complementary outputs, a non-inverting output QR+ and an inverting output QR-. These outputs may be used for single-ended or for differential drive, depending on the sensitivity and type of earpiece used (see Fig. 6). Amplification from IR to QR+ is typ. 25 dB. This will be sufficient for low-impedance magnetic or dynamic earpieces; these are suited for single-ended drive. By using both outputs (differential drive) the amplification is increased by 6 dB. This makes differential drive possible, which is required for high-impedance dynamic, magnetic and piezoelectric earpieces with load impedances exceeding 450 $\Omega$ . The output voltage of the receiving amplifier is specified for continuous-wave drive. The maximum output voltage will be higher under speech conditions, where the ratio of peak and r.m.s. value is higher. The amplification of the receiving amplifier can be adjusted over a range of $\pm 8$ dB to suit the sensitivity of the transducer used. The amplification is proportional to external resistor R4 connected from GAR to QR $\pm$ . An external capacitor C4 of 100 pF between QR + and GAR is required to ensure stability. A larger value may be chosen to obtain a first-order low-pass filter. The cut-off frequency corresponds with the time constant R4 $\times$ C4. #### Automatic gain control input AGC Automatic line loss compensation will be obtained by connecting a resistor R6 form AGC to VEE. This automatic gain control varies the amplification of the microphone amplifier and the receiving amplifier in accordance with the d.c. line current. The control range is 6 dB. This corresponds with a line length of 5 km for a 0,5 mm diameter copper twisted-pair cable with a d.c. resistance of 176 $\Omega$ /km and an average attention of 1,2 dB/km. Resistor R6 should be chosen in accordance with the exchange supply voltage and its feeding bridge resistance (see Fig. 7 and Table 1). Different values of R6 give the same ratio of line currents for begin and end of the control range. If automatic line loss compensation is not required AGC may be left open. The amplifiers then all give their maximum amplification as specified. #### Power-down input PD During pulse dialling or register recall (timed loop break) the telephone line is interrupted, as a consequence it provides no supply for the transmission circuit. These gaps have to be bridged by the charge in the smoothing capacitor C1. The requirements on this capacitor are relaxed by applying a HIGH level to the PD input, which reduces the supply current from typ. 1 mA to typ. 50 $\mu$ A. A HIGH level at PD further disconnects the capacitor at REG, with the effect that the circuit's impedance equals a 4,2 V voltage regulator diode with an internal resistance equal to R9. This results in rectangular current waveforms in pulse dialling and register recall. When this facility is not required PD may be left open. ### Side-tone suppression Suppression of the transmitted signal in the earpiece is obtained by the anti-side-tone network consisting of R2, R3, R8 and $Z_{bal}$ (see Fig. 10). Maximum compensation is obtained when $Z_{bal}$ equals the line impedance $Z_{line}$ as seen by the set. In practice $Z_{line}$ varies strongly with line length and cable type; consequently an average value has to be chosen for $Z_{bal}$ . The suppression further depends on the accuracy with which $Z_{bal}$ approaches the average line impedance. The anti-side-tone network attenuates the signal from the line. With R8 = 620 $\Omega$ and R9 = 20 $\Omega$ the attenuation is 29,1 dB. The attenuation is flat over the audio-frequency range. #### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) max. 15 V Positive line voltage $V_{LN}$ Line current 140 mA max. line(AV) average 250 mA non-repetitive (t<sub>max</sub> = 100 hours) line(S) max. 1 A non-repetitive peak (t<sub>max</sub> = 1 ms) lline(SM) max. V max. $V_{CC}$ + 0,7 VVoltage on all other pins -V0,7 V max. $P_{tot}$ 640 mW Total power dissipation max. +125 °C -40 to Storage temperature range $T_{sta}$ -25 to +75 °C Operating ambient temperature range Tamb #### **CHARACTERISTICS** $I_{line}$ = 10 to 140 mA; $V_{EE}$ = 0 V; f = 800 Hz; $T_{amb}$ = 25 °C; unless otherwise specified. | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------|--------|------|------| | Supply: LN and V <sub>CC</sub> (pins 1 and 15) | | | | | | | Voltage drop over circuit | | | | | | | at I <sub>line</sub> = 5 mA | V <sub>LN</sub> | - | 4,3 | _ | V | | at I <sub>line</sub> = 15 mA | VLN | 4,3 | 4,5 | 4,7 | V | | at I <sub>line</sub> = 100 mA | VLN | _ | 6,2 | 7 | V | | Variation with temperature | Δν <sub>ιν</sub> /Δτ | -2 | 0 | + 2 | mV/ | | Supply current | į | | | | | | PD = LOW; $V_{CC}$ = 2,8 V | <sup>1</sup> cc | - | 0,96 | 1,25 | mA | | PD = HIGH | Icc | _ | 50 | - | μΑ | | Microphone inputs MIC+ and MIC- | | | | | | | Input impedance | | | | | | | TEA1060 | Zis | _ | 4 | _ | kΩ | | TEA1061 | zis | - | 20 | - | kΩ | | Standard deviation on input impedance | σ | | 12 | | % | | Common-mode rejection ratio; TEA1060 | k <sub>CMR</sub> | - | t.b.f. | - | dB | | Voltage amplification at | | | | | | | $I_{line}$ = 15 mA; R7 = 68 k $\Omega$ | | | | | 10 | | TEA1060 | A <sub>vd</sub> | 51 | 52 | 53 | dB | | TEA1061 | A <sub>vd</sub> | 37 | 38 | 39 | dB | | Variation with frequency at f = 300 to 3400 Hz | $\Delta A_{vd}/\Delta f$ | _ | ± 0,2 | | dB | | Variation with temperature at $I_{line} = 50 \text{ mA}$ ; $T_{amb} = -25 \text{ to } +75 ^{\circ}\text{C}$ | $\Delta A_{vd}/\Delta f$ $\Delta A_{vd}/\Delta T$ | _ | ± 0,5 | | dB | | | | *** | ノし | | EA 106 | _ | |-----------------------------------------------------------------------------------------------|--------------------------|-------|-----------------|------|--------|---| | parameter | symbol | min. | typ. | max. | unit | ] | | Dual-tone multi-frequency input DTMF | | | | | | 1 | | Input impedance | zis | _ | 20 | | kΩ | | | Standard deviation on input impedance | σ | _ | 12 | _ | % | | | Voltage amplification | | } | | | | | | at $I_{line}$ = 15 mA; R7 = 68 k $\Omega$ | A <sub>vd</sub> | 31 | 32 | 33 | dB | | | Variation with frequency<br>at f = 300 to 3400 Hz | ΔA <sub>vd</sub> /Δf | _ | ± 0,2 | | dB | | | Variation with temperature at | | | | | | | | $I_{line} = 50 \text{ mA}; T_{amb} = -25 \text{ to} + 75 \text{ °C}$ | $\Delta A_{vd}/\Delta T$ | · [ - | ± 0,5 | _ | dB | | | Gain adjustment pins GAS1 and GAS2 | | | | | | | | Amplification variation with R7, | | | | | | | | transmitting amplifier | ΔA <sub>vd</sub> | -8 | _ | +8 | dB | | | Transmitting amplifier output LN | | | | | | | | Output voltage at I <sub>line</sub> = 15 mA; | | | | | | | | d <sub>tot</sub> = 2% | V <sub>LN(rms)</sub> | 1,4 | 2,4 | _ | V | | | d <sub>tot</sub> = 10% | V <sub>LN(rms)</sub> | 1 | 2,7 | _ | v | | | Noise output voltage | | | | | | | | at $l_{line} = 15 \text{ mA}$ ; R7 = 68 k $\Omega$ ;<br>psophometrically weighted (P53 curve) | | | | | | | | proprioring trically weighted (F55 curve) | V <sub>no(rms)</sub> | - | <del>-7</del> 0 | _ | dBmp | | | Receiving amplifier input IR | | | | | | | | Input impedance | z <sub>is</sub> | - | 20 | _ | kΩ | | | Receiving amplifier outputs QR + and QR- | | i | | | | | | Output impedance; single-ended | z <sub>os</sub> | _ | 15 | | Ω | | | Voltage amplification | 1-05/ | | 10 | | 22 | | | at $I_{line} = 15 \text{ mA}$ ; R4 = 100 k $\Omega$ ; | | | | | | | | single-ended; $R_L = 300 \Omega$ | A <sub>vd</sub> | 24 | 25 | 26 | dB | | | differential; $R_L = 600 \Omega$ | A <sub>vd</sub> | 30 | 31 | 32 | dB | | | Variation with frequency,<br>at f = 300 to 3400 Hz | $\Delta A_{vd}/\Delta f$ | _ | ± 0,2 | | 10 | | | Variation with temperature at | | _ | ± 0,2 | _ | dB | | | $I_{\text{line}} = 50 \text{ mA}; T_{\text{amb}} = -25 \text{ to } +75 ^{\circ}\text{C}$ | $\Delta A_{vd}/\Delta T$ | | ± 0,5 | _ | dB | | | Output voltage at $I_p = 0$ ; $d_{tot} = 2\%$ ; sine-wave drive | | | | | | | | single-ended; $R_L = 150 \Omega$ | Vo(rms) | 0,35 | 0,4 | | V | | | single-ended; $R_L = 450 \Omega$ | Vo(rms) | 0,5 | 0,6 | _ | V | | | differential; C <sub>L</sub> = 47 nF; f = 3400 Hz | Vo(rms) | 0,9 | 1,1 | _ | V | | | Noise output voltage at $I_{line} = 15 \text{ mA}$ ; R4 = 100 k $\Omega$ ; | | | | | | | | psophometrically weighted (P53 curve) | | | | | | | | single-ended; $R_{\perp} = 300 \Omega$ | V <sub>no(rms)</sub> | _ | 50 | - | μ٧ | | | differential; $R_L = 600 \Omega$ | V <sub>no(rms)</sub> | _ | 100 | - | μV | | ### TEA1060 TEA1061 ### CHARACTERISTICS (continued) | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------------------------------------------|-------------------|------|------|-----------------|------| | Gain adjustment pin GAR | | | | | | | Amplification variation with R4, receiving amplifier | ΔA <sub>vd</sub> | -8 | _ | +8 | dB | | MUTE input | | | | | | | Input voltage<br>HIGH | VIH | 1,5 | _ | v <sub>cc</sub> | v | | LOW | VIL | | | 0,3 | V | | Input current | IMUTE | - | 8 | 15 | μΑ | | Reduction of voltage amplification from<br>MIC+ and MIC to LN at MUTE = HIGH | ΔA <sub>vd</sub> | _ | 70 | _ | dB | | Voltage amplification from DTMF to QR+ or QR— at MUTE = HIGH; single-ended load; RL = 300 $\Omega$ | A <sub>vd</sub> | _ | -12 | **** | dB | | Power-down input PD | | ! | | | | | Input voltage<br>HIGH | VIH | 1,5 | _ | v <sub>cc</sub> | V | | LOW | VIL | | _ | 0,3 | V | | Input current | IPD | | 5 | 10 | μΑ | | Automatic gain control input AGC | | | | | | | Amplification control range | $-\Delta A_{vd}$ | | 6 | _ | dB | | Highest line current for maximum amplification at R6 = 100 $k\Omega$ | l <sub>line</sub> | _ | 23 | | mA | | Lowest line current for minimum amplification at R6 = 100 k $\Omega$ | line | | 58 | | m.A | Fig. 3 Supply arrangement. Fig. 4 Maximum current Ip available from VCC for external (peripheral) circuitry. Curve "a" is valid when the receiving amplifier is not driven or when MUTE = HIGH, curve "b" is valid when MUTE = LOW and the receiving amplifier is driven, $V_{O(rms)} = 150 \text{ mV}$ , $R_L = 150 \Omega$ . Fig. 5 Alternative microphone arrangements. (a) magnetic or dynamic microphone, TEA1060. The resistor marked (1) may be connected to lower the terminating impedance. (b) electret microphone, TEA1061. (c) piezoelectric microphone, TEA1061. Fig. 6 Alternative receiver arrangements. (a) dynamic telephone with less than 450 $\Omega$ impedance. (b) dynamic telephone with more than 450 $\Omega$ impedance. (c) magnetic telephone. The resistor marked (1) may be connected to obtain an appropriate acoustic frequency characteristic. (d) piezoelectric telephone. Fig. 7 Variation of amplification with line current, with R6 as a parameter. Table 1. Values of resistor R6 for optimum line loss compensation, for various usual values of exchange supply voltage $V_{\mbox{exch}}$ and exchange feeding bridge resistance $R_{\mbox{exch}}$ . | | | R <sub>exch</sub> (Ω) | | | | |-----------------------|----|-----------------------|-----|-----|------| | | | 400 | 600 | 800 | 1000 | | | | R6 (kΩ) | | | | | V <sub>exch</sub> (V) | 24 | 55 | 43 | Х | Х | | | 36 | 91 | 71 | 60 | 52 | | | 48 | 128 | 100 | 84 | 71 | | | 60 | X | X | 107 | 92 | Fig. 8 Test circuit for defining voltage amplification of MIC+, MIC— and DTMF inputs. Voltage amplification is defined as: $A_{Vd}$ = 20 log $|V_O/V_i|$ . For measuring the amplification from MIC+ and MIC— the MUTE input should be LOW or open, for measuring the DTMF input MUTE should be HIGH. Inputs not under test should be open. Fig. 9 Test circuit for defining voltage amplification of the receiving amplifier. Voltage amplification is defined as: $A_{vd} = 20 \log |V_0/V_i|$ . Fig. 10 Typical application of the TEA1060 or TEA1061, shown here with a piezoelectric earpiece and DTMF dialling. The bridge to the left and R10 limit the current into the circuit during line transients. Pulse dialling or register recall require a different protection arrangement. APPLICATION INFORMATION SUPPLIED ON REQUEST #### APPLICATION INFORMATION (continued) Fig. 11 Typical applications of the TEA1060 or TEA1061 (simplified). - (a) DTMF set with the PCD3310 CMOS DTMF dialling circuit with redial. The dashed lines show an optional flash (register recall by timed loop break). - (b) Pulse dial set with one of the PCD3320 family of CMOS interrupted current-loop dialling circuits. - (c) Dual-standard (pulse and DTMF) feature phone with the PCD3340 CMOS telephone controller and the PCD3312 CMOS DTMF generator with I<sup>2</sup>C bus. ### **DEVELOPMENT SAMPLE DATA** This information is derived from development samples made available for evaluation. It does not necessarily imply that the device will go into regular production, TEA1062 TEA1063 ## VERSATILE TELEPHONE TRANSMISSION CIRCUITS #### GENERAL DESCRIPTION The TEA1062 and TEA1063 are bipolar integrated circuits performing all speech and line interface functions required in fully electronic telephone sets. The devices can be installed in the handset to facilitate two-wire connection to the dial and control circuits mounted in the base of the telephone set. #### **Features** - Voltage regulator with adjustable static resistance - Symmetrical low-impedance inputs for dynamic and magnetic microphones (TEA1062) - Symmetrical high-impedance inputs for piezoelectric microphone (TEA1063) - Asymmetrical high-impedance input for electret microphone (TEA1063) - Receiving amplifier for magnetic, dynamic or piezoelectric earpieces - Large amplification setting range on all amplifiers - Line loss compensation facility, line current dependent - Gain control adaptable to exchange supply ### QUICK REFERENCE DATA | Line voltage at I <sub>line</sub> = 15 mA | $V_{LN}$ | typ. | 3,75 V | |--------------------------------------------------|-------------------|----------|---------| | Line current operating range | line | 10 to | 140 mA | | Supply current | | | | | Voltage amplification range microphone amplifier | ICC | typ. | 1 mA | | TEA1062<br>TEA1063 | $A_{\text{vd}}$ | 44 to | 60 dB | | | $A_{vd}$ | 30 to | 46 dB | | receiving amplifier | $A_{vd}$ | 17 to | 39 dB | | Amplification control range | $\Delta A_{vd}$ | typ. | 6 dB | | Exchange supply voltage range | V <sub>exch</sub> | | 60 V | | Exchange feeding bridge resistance range | Rexch | | | | Operating ambient temperature range | Tamb | -25 to + | - 75 °C | #### PACKAGE OUTLINE 16-lead DIL; plastic (SOT-38). Fig. 1 Block diagram. The block marked "dB" is an attenuator which is present only in the TEA1063. Fig. 2 Pinning diagram. | PINNI | NG | | |-------|----------|-------------------------------------------| | 1 | LN | positive line terminal | | 2 | GAS1 | gain adjustment; transmitting amplifier | | 3 | GAS2 | gain adjustment; transmitting amplifier | | 4 | QR- | inverting output; receiving amplifier | | 5 | QR+ | non-inverting output; receiving amplifier | | 6 | GAR | gain adjustment; receiving amplifier | | 7 | MIC- | inverting microphone input | | 8 | MIC+ | non-inverting microphone input | | 9 | STAB | current stabilizer | | 10 | $v_{EE}$ | negative line terminal | | 11 | IR | receiving amplifier input | | 12 | n.c. | not connected | | 13 | $v_{cc}$ | positive supply decoupling | | 14 | REG | voltage regulator decoupling | | 15 | AGC | automatic gain control input | | 16 | SLPE | slope (d.c. resistance) adjustment | #### **FUNCTIONAL DESCRIPTION** #### Supply: VCC, LN, SLPE, REG and STAB The circuit and its associated dial and control circuits usually are supplied from the telephone line. The circuit develops its own supply voltage at $V_{CC}$ and regulates its voltage drop. The supply voltage $V_{CC}$ may also be applied to a FET source follower to be used as an impedance converter for an electret microphone. The supply has to be decoupled by connecting a smoothing capacitor between VCC and VEE; the internal voltage regulator has to be decoupled by a capacitor from REG to VEE. An internal current stabilizer is set by a resistor of 3,6 k $\Omega$ between STAB and VEE. The d.c. current flowing into the set is determined by the exchange supply voltage $V_{\text{exch}}$ , the feeding bridge resistance $R_{\text{exch}}$ , the d.c. resistance of the subscriber line $R_{\text{line}}$ and the d.c. voltage on the subscriber set (see Fig. 3). If the line current $I_{line}$ exceeds the current $I_{CC}$ required by the circuit itself, i.e. about 1 mA, then the voltage regulator diverts the excess current via LN. The voltage regulator adjusts the average voltage on LN to: $$V_{LN} = V_{ref} + I_{LN} \times R9 = V_{ref} + (I_{line} - I_{CC}) \times R9$$ $V_{ref}$ being an internally generated temperature compensated reference voltage of 3,45 V and R9 being an external resistor connected between SLPE and $V_{EE}$ . Under normal conditions $I_{LN} \gg I_{CC}$ . The static behaviour of the circuit then equals a 3,45 V voltage regulator diode with an internal resistance R9. In the audio frequency range the dynamic impedance equals R1. ### Microphone inputs MIC+ and MIC- and gain adjustment pins GAS1 and GAS2 The TEA1062 and TEA1063 have differential microphone inputs. The TEA1062 is intended for low-sensitivity low-impedance dynamic or magnetic microphones. Its input impedance is 2 x 4 k $\Omega$ and its voltage amplification is typ. 52 dB. The TEA1063 is intended for a piezoelectric microphone or an electret microphone with built-in FET source follower. Its input impedance is 2 x 20 k $\Omega$ and its voltage amplification is typ. 38 dB. The arrangements with the microphone types mentioned are shown in Fig. 4. The amplification of the microphone amplifier in both types can be adjusted over a range of $\pm$ 8 dB to suit the sensitivity of the transducer used. The amplification is proportional to external resistor R7 connected between GAS1 and GAS2. An external capacitor C6 of 100 pF between GAS1 and SLPE is required to ensure stability. A larger value may be chosen to obtain a first-order low-pass filter. The cut-off frequency corresponds with the time constant $R7 \times C6$ . ### Receiving amplifier: IR, QR+, QR- and GAR The receiving amplifier has one input IR and two complementary outputs, a non-inverting output QR+ and an inverting output QR—. These outputs may be used for single-ended or for differential drive, depending on the sensitivity and type of earpiece used (see Fig. 5). Amplification from IR to QR+ is typ. 25 dB. This will be sufficient for low-impedance magnetic or dynamic earpieces; these are suited for single-ended drive. By using both outputs (differential drive) the amplification is increased by 6 dB. This makes differential drive possible for high-impedance dynamic, magnetic and piezoelectric earpieces with load impedances exceeding 180 $\Omega$ . The output voltage of the receiving amplifier is specified for continuous-wave drive. The maximum output voltage will be higher under speech conditions, where the ratio of peak and r.m.s. value is higher. #### FUNCTIONAL DESCRIPTION (continued) The amplification of the receiving amplifier can be adjusted over a range of $\pm$ 8 dB to suit the sensitivity of the transducer used. The amplification is proportional to external resistor R4 connected from GAR to QR+. An external capacitor C4 of 100 pF between QR+ and GAR is required to ensure stability. A larger value may be chosen to obtain a first-order low-pass filter. The cut-off frequency corresponds with the time constant R4 $\times$ C4. #### Automatic gain control input AGC Automatic line loss compensation will be obtained by connecting a resistor R6 from AGC to VEE. This automatic gain control varies the amplification of the microphone amplifier and the receiving amplifier in accordance with the d.c. line current. The control range is 6 dB. This corresponds with a line length of 5 km for a 0,5 mm diameter copper twisted-pair cable with a d.c. resistance of 176 $\Omega/km$ and an average attenuation of 1,2 dB/km. Resistor R6 should be chosen in accordance with the exchange supply voltage and its feeding bridge resistance (see Fig. 6 and Table 1). Different values of R6 give the same ratio of line currents for begin and end of the control range. If automatic line loss compensation is not required, AGC may be left open. The amplifiers then all give their maximum amplification as specified. #### Side-tone suppression Suppression of the transmitted signal in the earpiece is obtained by the anti-side-tone network consisting of R2, R3, R8 and $Z_{bal}$ (see Fig. 9). Maximum compensation is obtained when $Z_{bal}$ equals the line impedance $Z_{line}$ as seen by the set. In practice $Z_{\rm line}$ varies strongly with line length and cable type; consequently an average value has to be chosen for $Z_{\rm bal}$ . The suppression further depends on the accuracy with which $Z_{\rm bal}$ approaches the average line impedance. The anti-side-tone network attenuates the signal from the line. With R8 = 620 $\Omega$ and R9 = 20 $\Omega$ , the attenuation is 29,1 dB. The attenuation is flat over the audio frequency range. #### RATINGS Limiting values in accordance with the Absolute Maximum System (IEC 134) | Positive line supply voltage | VLN | max. | 15 V | |--------------------------------------------------------------------|--------------|------|--------------------| | Line current average non-repetitive (t <sub>max</sub> = 100 hours) | line(AV) | max. | 140 mA<br>250 mA | | non-repetitive peak (t <sub>max</sub> = 1 ms) | line(SM) | max. | 1 A | | Voltage on all other pins | V | max. | $V_{CC}$ + 0,7 $V$ | | • | -V | max. | 0,7 V | | Total power dissipation | $P_{tot}$ | max. | 640 mW | | Storage temperature range | $\tau_{stq}$ | - | -40 to + 125 °C | | Operating ambient temperature range | Tamb | | -25 to + 75 °C | 15 V #### CHARACTERISTICS $I_{line}$ = 10 to 140 mA; $V_{EE}$ = 0 V; f = 800 Hz; $T_{amb}$ = 25 °C; unless otherwise specified | symbol | min, | typ. | max. | unit | |--------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------|-----------------| | | | | | | | | | | | | | V <sub>LN</sub> | - | 3,55 | - | V | | $V_{LN}$ | 3,55 | 3,75 | 3,95 | V | | $V_{LN}$ | _ | 5,4 | 6,2 | V | | $\Delta V_{LN}/\Delta T$ | -2 | 0 | + 2 | mV/K | | Icc | _ | 0,96 | 1,25 | mA | | | | | | | | | | | | | | zis | _ | 4 | _ | kΩ | | z <sub>is</sub> | - | 20 | - | kΩ | | σ | - | 12 | - | % | | kcmr | | t.b.f. | _ | dB | | | | | | | | Δ. | E1 | 52 | E2 | dB | | | 1 | ľ | | dB | | , vu | | | 00 | 45 | | $\Delta A_{vd}/\Delta f$ | - | ± 0,2 | _ | dB | | | | İ | | | | $\Delta A_{vd}/\Delta T$ | _ | ± 0,5 | _ | dB | | | | | | | | | | ļ | ļ | | | $\Delta A_{vd}$ | -8 | _ | + 8 | dB | | | | | | | | | | | | | | V <sub>LN(rms)</sub> | 1,2 | 1,8 | _ | V | | | _ | 2,1 | - | V | | | | | | | | | | 70 | | | | Vno(rms) | | -/0 | _ | dBmp | | | | | | 1 | | | | | | | | | VLN VLN VLN ΔVLN/ΔΤ ICC z <sub>is</sub> z <sub>is</sub> σ kCMR A <sub>vd</sub> ΔA <sub>vd</sub> /Δf ΔA <sub>vd</sub> /ΔT | V <sub>LN</sub> - 3,55 V <sub>LN</sub> - 2 V <sub>LN</sub> /ΔT - 2 I <sub>CC</sub> | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | V <sub>LN</sub> | ### TEA1062 TEA1063 ### CHARACTERISTICS (continued) | parameter | symbol | mìn. | typ. | max. | unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------------|---------------------|------|------------| | Receiving amplifier outputs QR+ and QR- | | | | | | | Output impedance; single-ended | z <sub>os</sub> | - | 15 | - | Ω | | Voltage amplification at I $_{line}$ = 15 mA; R4 = 100 k $\Omega$ ; single-ended; R $_{L}$ = 150 $\Omega$ | A <sub>vd</sub> | 24 | 25<br>31 | 26 | d <b>B</b> | | differential; R <sub>L</sub> = 450 $\Omega$ | A <sub>vd</sub> | 30 | 31 | 32 | 40 | | Variation with frequency at f = 300 to 3400 Hz | $\Delta A_{vd}/\Delta f$ | - | ± 0,2 | _ | dB | | Variation with temperature at $I_{line} = 50 \text{ mA}$ ; $T_{amb} = -25 \text{ to } + 75 ^{\circ}\text{C}$ | $\Delta A_{vd}/\Delta T$ | _ | ± 0,5 | _ | dB | | Output voltage at $d_{tot}$ = 2%; sine-wave drive single-ended; $R_L$ = 150 $\Omega$ differential; $R_L$ = 450 $\Omega$ differential; $C_L$ = 47 nF; f = 3400 Hz | Vo(rms)<br>Vo(rms)<br>Vo(rms) | 0,25<br>0,45<br>0,6 | 0,3<br>0,55<br>0,75 | _ | V<br>V | | Noise output voltage at I line = 15 mA; R4 = 100 k $\Omega$ ; psophometrically weighted (P53 curve) single-ended; R $_{\rm L}$ = 150 $\Omega$ differential; R $_{\rm L}$ = 450 $\Omega$ | V <sub>no(rms)</sub><br>V <sub>no(rms)</sub> | | 50<br>100 | | μV<br>μV | | Gain adjustment pin GAR | | | | | | | Amplification variation with R4, receiving amplifier | $\Delta A_{ m vd}$ | -8 | _ | + 8 | dB | | Automatic gain control input AGC | | | 1 | | | | Amplification control range | $-\Delta A_{vd}$ | - | 6 | - | dB | | Highest line current for maximum amplification at R6 = 100 k $\Omega$ | lline | - | 23 | - | mA | | Lowest line current for minimum amplification at R6 = 100 kΩ | l <sub>line</sub> | _ | 58 | _ | mA | Fig. 3 Supply arrangement. Fig. 4 Alternative microphone arrangements: (a) magnetic or dynamic microphone, TEA1062 (the resistor marked (1) may be connected to lower the terminating impedance); (b) electret microphone, TEA1063; (c) piezoelectric microphone, TEA1063. Fig. 5 Alternative receiver arrangements: (a) dynamic telephone with less than 180 $\Omega$ impedance; (b) dynamic telephone with more than 180 $\Omega$ impedance; (c) magnetic telephone (the resistor marked (1) may be connected to obtain an appropriate acoustic frequency characteristic); (d) piezoelectric telephone. Fig. 6 Variation of amplification with line current, with R6 as a parameter. $\label{table 1} \textbf{Table 1} \ \ \ \textbf{Values of resistor R6 for optimum line loss compensation, for common values of exchange supply voltage $V_{exch}$ and exchange feeding bridge resistance $R_{exch}$.}$ | | | | R <sub>exch</sub> (Ω) | | | | |--|--------------------------------------|----|-----------------------|-----|-----|------| | | | | 400 | 600 | 800 | 1000 | | | | | R6 (kΩ) | | | | | | | 24 | 55 | 43 | X | × | | | V <sub>exch</sub> 36<br>(V) 48<br>60 | 36 | 91 | 71 | 60 | 52 | | | | 48 | 128 | 100 | 84 | 71 | | | | 60 | × | × | 107 | 92 | Fig. 7 Test circuit for defining voltage amplification of MIC+, MIC- inputs. Voltage amplification is defined as: $A_{Vd} = 20 \log |V_O/V_i|$ . Inputs not under test should be open circuit. Fig. 8 Test circuit for defining voltage amplification of the receiving amplifier. Voltage amplification is defined as: $A_{Vd} = 20 \log |V_{O}/V_{\parallel}|$ . ### APPLICATION INFORMATION Fig. 9 Typical application of the TEA1062 or TEA1063, shown here with a piezoelectric earpiece. Resistor R10 limits the current into the circuit during line transients. Voltage limitation resulting from transients depends on the dialling system and is not indicated. Fig. 10 Typical applications (simplified) of the TEA1062 or TEA1063: (a) basic pulse dial set with one of the PCD3320 family of C-MOS interrupted current-loop dialling circuits; (b) basic DTMF set with TEA1043/TEA1044 bipolar DTMF dialler. (b) DOMESTIC APPLIANCES # GENERAL-PURPOSE TRIGGERING CIRCUIT #### GENERAL DESCRIPTION The TCA280A is a bipolar integrated circuit delivering positive pulses for triggering a triac or a thyristor. The flexibility of the circuit makes it suited for a great variety of applications, such as: - synchronous on/off switching - phase control - time-proportional control - temperature control - motor speed control #### **Features** - · adjustable proportional range - adjustable hysteresis - · adjustable firing burst repetition time - adjustable pulse width - supplied from the mains - provides supply for external temperature bridge - low supply current, low dissipation #### QUICK REFERENCE DATA | Supply voltage, d.c. | | | | |-------------------------------------|-----------------|-------|-----------| | (derived from mains voltage) | Vcc | typ. | 14,4 V | | Supply current (average value) | 1 <sub>CC</sub> | typ. | 1 mA | | Output current | -loh* | max. | 200 mA | | Output pulse width | $t_{W}$ | typ. | 190 μs | | Power dissipation, unloaded | Р | typ. | 15 mW | | Operating ambient temperature range | $T_{amb}$ | 20 to | o + 80 °C | <sup>\*</sup> Negative current is defined as conventional current flow out of a device. A negative output current is suited for positive triac triggering. ### PACKAGE OUTLINE 16-lead DIL; plastic (SOT-38). Fig. 1 Circuit diagram. Fig. 2 Pinning diagram. | 1 | PW | pulse width control input | |---|----|----------------------------| | 2 | QZ | zero-crossing detector out | PINNING 8 INHA QZ zero-crossing detector outputRX1 external resistor 4 QC+ comparator non-inverting output 5 IC+ comparator non-inverting input 6 IC-- comparator inverting input 7 QC- comparator inverting output output stage inhibiting input 9 IA output stage input 10 QA output stage output 11 VCC positive supply 12 ENZ enable input, zero crossing detector 13 RX2 external resistor 14 IS sawtooth generator trigger input15 QS sawtooth generator output 16 VFF ground ### **FUNCTIONAL DESCRIPTION** The TCA280A contains four circuits that may be interconnected externally to perform the function required, and a supply part. The four circuits are a zero-crossing detector, a differential amplifier, a sawtooth generator and an output stage. #### Supply: V<sub>CC</sub> and RX2 (pins 11 and 13) The TCA280A may be supplied by an external d.c. power supply connected to $V_{CC}$ (pin 11), but usually it is supplied directly from the mains voltage. For this purpose the circuit contains a string of stabilizer diodes between $V_{CC}$ and $V_{EE}$ that limit the d.c. supply voltage. An external resistor $R_d$ has to be connected from the mains to RX2; $V_{EE}$ is connected to the neutral line (see Figs 5 and 6). A smoothing capacitor C1 has to be connected between $V_{CC}$ and $V_{EE}$ . The circuit produces a positive supply voltage at $V_{CC}$ ; this may be used to supply an external circuit such as a temperature sensing bridge. During the positive half of the mains cycles the current through external voltage dropping resistor $R_d$ charges the external smoothing capacitor C1 to the stabilizing voltage of the internal stabilizer diodes. $R_d$ should be chosen such that it can supply the current for the TCA280A itself (see Fig. 4) plus any current taken up by an external (peripheral) circuit connected to $V_{CC}$ , and recharge the smoothing capacitor C1. Any excess current is bypassed by the internal stabilizer diodes. Note that the maximum rated supply current must not be exceeded. During the negative half of the mains cycles external smoothing capacitor C1 supplies the circuit. Its capacitance must be high enough to maintain the supply voltage above the minimum specified limit. For values of $R_{\mbox{\scriptsize d}}$ and C1 see Figs 5 and 6. Dissipation in resistor $R_d$ is halved by connecting a diode in series (see Figs 7 and 8). For phase control applications this arrangement should always be used. A suitable VDR connected across the mains provides protection of the TCA280A and of the triac against mains-borne transients. # **FUNCTIONAL DESCRIPTION** (continued) #### Zero-crossing detector The TCA280A contains a zero-crossing detector intended to produce pulses that coincide with the zero crossings of the mains voltage for minimum r.f. interference and transients on the mains supply. The pulse width control input PW (pin 1) permits adjustment of the pulse width at output QZ (pin 2) to the value required for the triac by choosing the value of the external synchronization resistor $R_S$ between PW and the a.c. mains. The pulse width is inversely proportional to the input current and to the mains frequency. The zero-crossing detector is inhibited when the ENZ input (pin 12) is HIGH, and it is enabled when ENZ is LOW, e.g. connected to $V_{\text{EE}}$ . Output QZ is an n-p-n open-collector output requiring an external collector resistor to V<sub>CC</sub>. QZ produces negative-going output pulses. ### Comparator IC+ and IC— (pins 5 and 6) are differential inputs of a comparator or difference amplifier, with QC+ and QC— (pins 4 and 7) as complementary outputs. QC+ and QC— are p-n-p open-collector outputs requiring external collector resistors to $V_{\mbox{\footnotesize EE}}$ . QC+ will be HIGH and QC— will be LOW when IC+ is higher than IC—. The comparator contains a long-tailed pair with a current source in its tail. The tail current is activated by a current into RX1 (pin 3). When an inductive load is driven with phase control the trigger pulse may be terminated at the instant of firing of the thyristor or triac. This may be achieved by connecting RX1 via a resistor to the anode of the thyristor or triac. ### Sawtooth generator The sawtooth generator may be used to produce bursts of trigger pulses, with the net effect that the load is periodically switched on and off. The heart of the sawtooth generator is a thyristor arrangement. The firing burst repetition time is usually determined by an external resistor and capacitor connected to the sawtooth generator trigger input IS (pin 14). The repetition time is typ. $0.7 \times RC$ . The output QS (pin 15) is an n-p-n open-collector output. During the flyback of the sawtooth the transistor is ON and is capable of sinking current. #### Output stage The output stage is driven by a current drawn out of input IA (pin 9). This drive may be inhibited by drawing a current out of inhibiting input INHA (pin 8). Hence the output will be HIGH only if current is drawn out of IA and no current is drawn out of INHA i.e. if inhibiting input INHA (pin 8) is HIGH and input IA (pin 9) is LOW. Both inputs may be used as a single input provided the other one is suitably biased. The output QA (pin 10) is an n-p-n open-emitter output capable of sourcing an output current, i.e. conventional current flow out of the circuit. A gate resistor R<sub>G</sub> should be connected between the output QA and the triac or thyristor gate to limit the output current to the minimum required by the triac or thyristor. This minimizes the total supply current and the power dissipation. Output QA is protected with a diode to V<sub>EE</sub> (pin 16) against damage by undershoot of the output voltage, e.g. caused by an inductive load. ### **RATINGS** | Limiting values in accordance with the Absolute Maximum S | System (IEC 134) | | | |-----------------------------------------------------------|----------------------|----------------|----| | Supply voltage (voltage source) | Vcc | max. 17 V | | | Supply current (current source) | | | | | average | <sup>1</sup> RX2(AV) | max. 30 mA | ١ | | repetitive peak | IRX2(RM) | max. 80 mA | ١ | | non-repetitive peak (t $<$ 10 $\mu$ s) | IRX2(SM) | max. 2 A | | | Input voltage, all inputs | V <sub>I</sub> | max. 17 V | | | Differential input voltage between IC+ and IC- | V <sub>ID</sub> | max. 7 V | | | Input current, all inputs | lş - | max. 10 mA | ١. | | Output current | | | | | average | JQA(AV) | max. 30 mA | ١. | | non-repetitive peak (t $<$ 300 $\mu$ s) | −lQA(SM) | max. 600 mA | 1 | | Total power dissipation | $P_{tot}$ | see Fig. 3 | | | Storage temperature range | $\tau_{stg}$ | -55 to +125 °C | | | Operating ambient temperature range | $T_{amb}$ | -20 to +80 °C | | Fig. 3 Power derating curve. # **CHARACTERISTICS** $V_{CC}$ = 11 to 17 V; $V_{EE}$ = 0 V; $I_{RX1}$ = 10 $\mu A$ or $-I_{RX1}$ = 30 $\mu A$ ; $T_{amb}$ = 25 °C unless otherwise specified. | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------------------------------------------------|-----------------------------|----------------------|-----------|-------------|------------| | Supply | | | | | | | Supply voltage, external | VCC | 11 | _ | 17 | V | | Supply voltage, internally generated,<br>at IRX2(RMS) = 5 mA, unloaded | V <sub>CC</sub> | 11 | 14,3 | 15 | v | | Supply current, unloaded | Icc | 0,3 | | 0,75 | mΑ | | Variation with supply voltage | ΔΙ CC/ΔνCC | _ | _ | 0,03 | mA/\ | | Pulse width control input PW (pin 1) | | | | | | | Input voltage<br>at IpW = $100 \mu A$<br>at -IpW = $100 \mu A$ | V <sub>PW</sub> | | _ | 1,9<br>0,25 | v<br>v | | Input current at I <sub>OZ</sub> = 0,5 mA | IPW(RMS) | 30 | | 50 | μΑ | | Pulse width at IpW(RMS) = 1 mA;<br>f = 50 Hz (at pin 2)<br>Variation with supply voltage | $t_{W}$ $\Delta t/\Delta V$ | <br>- | 190<br>27 | _ | μs<br>μs/V | | Zero crossing detector enable input ENZ (pin 12) | | | | | | | Input voltage HIGH (inhibit) LOW (enable) | V <sub>ENZH</sub> | 1,2 | - | <br>0 | v<br>v | | Zero crossing detector output QZ (pin 2) | | | | | | | Output current HIGH LOW | I <sub>QZH</sub> | | _ | 1<br>40 | μA<br>mA | | Comparator input IC + and IC— (pins 5 and 6) | | | | | 1 | | Differential input voltage | ±V <sub>ID</sub> | | _ | 7 | V | | Input bias current at V <sub>IC+</sub> > V <sub>IC-</sub> + 1 V | IIC+ | _ | 5 | 10 | μΑ | | at $V_{IC-} > V_{IC+} + 1 V$ | IIC- | - | 5 | 10 | μΑ | | Comparator outputs QC + and QC - (pins 4 and 7 | ) | | | | | | Output voltage at $-I_{OH}$ = 0,3 mA | Vон | V <sub>CC</sub> -1,5 | _ | | V | | Output current<br>HIGH | -10н | - | | 0,3 | mA | | LOW | -IOL | - | - | 90 | nA | # CHARACTERISTICS (continued) | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------------------------------------|------------------|----------------------|--------------------|--------------------|----------| | Sawtooth generator trigger input IS (pin 14) | | | | | 1 | | Input trigger voltage | V <sub>ISH</sub> | 7 | _ | 8,3 | V | | Input trigger current | IISH | _ | _ | 3 | μΑ | | Thyristor holding voltage | V <sub>ISL</sub> | 1,8 | _ | 2,8 | v | | Thyristor holding current | IISL | 95 | | 210 | μΑ | | Sawtooth generator output QS (pin 15) | | | | | | | Output current<br>LOW<br>HIGH | IOSL<br>IOSH | | | 5<br>100 | mA<br>nA | | Output stage inhibiting input INHA (pin 8) | | | | | | | Input current at $-I_{IA} = 100 \mu\text{A}$ | INHA | 20 | | 50 | μΑ | | Input voltage at $-I_{IA} = 100 \mu\text{A}$ | VINHA | _ | V <sub>CC</sub> -2 | _ | v | | Output stage input IA (pin 9) | | | | | | | Input current at I <sub>QA</sub> = 200 mA | -I <sub>IA</sub> | 15 | _ | _ | μΑ | | Input voltage at $-I_{IA} = 50 \mu\text{A}$ | VIA | V <sub>CC</sub> -8,3 | _ | V <sub>CC</sub> -7 | 1. | | Output stage output QA (pin 10) | | | | 00 | 1 | | Output voltage HIGH at $-I_{QAH} = 200 \text{ mA}$ ;<br>$V_{CC} = 13 \text{ V}$ ; INHA open | VQAH | V <sub>CC</sub> 2,8 | _ | <del></del> | v | | Output current | | | | | | | HIGH | -IQAH | - | - | 200 | mΑ | | LOW at $V_{QA} = 0$ | IQAL | _ | | 1 | μΑ | Fig. 4 Average supply current $I_{RX2(AV)}$ as a function of output current $I_{QA}$ with triac gate trigger voltage $V_{GT}$ as a parameter; typical performance. Fig. 5 Voltage dropping resistor $R_d$ , dissipation $P_{Rd}$ in this resistor, and recommended minimum value of smoothing capacitor C1 as a function of average supply current $I_{RX2(AV)}$ , for the supply arrangement without series diode. Note that the supply current $I_{RX2(AV)}$ includes the supply current of any external (peripheral) circuit supplied from $V_{CC}$ ; typical performance. Fig. 6 Voltage dropping resistor $R_d$ and power dissipation $P_{Rd}$ in this resistor as a function of supply current $I_{RX2(AV)}$ , for the supply arrangement without series diode. Note that $I_{RX2(AV)}$ includes the supply current of any external (peripheral) circuit supplied from $V_{CC}$ . Also shown is the r.m.s. mains supply voltage $(V_{S(RMS)})$ as a function of $I_{RX2(AV)}$ ; typical performance. Fig. 7 Voltage dropping resistor $R_d$ , dissipation $P_{Rd}$ in this resistor, and recommended minimum value of smoothing capacitor C1 as a function of average supply current $I_{RX2(AV)}$ , for the supply arrangement with series diode D. $I_{RX2(AV)}$ . includes the supply current of any external (peripheral) circuit supplied from $V_{CC}$ . It should be noted that certain applications like the time proportional controller require a value of the smoothing capacitor C1 that is up to three times higher; typical performance. Fig. 8 Voltage dropping resistor $R_d$ and power dissipation $P_{Rd}$ in this resistor as a function of supply current $I_{RX2(AV)}$ , for the supply arrangement with series diode. Note that $I_{RX2(AV)}$ includes the supply current of any external (peripheral) circuit supplied from $V_{CC}$ . Also shown is the r.m.s mains supply voltage $(V_{SRMS})$ as a function of $I_{RX2(AV)}$ ; typical performance. gives triggering around the zero crossings of the mains voltage. The values shown for $R_d$ , $R_G$ and C1 give a gate current $I_GT$ = 100 mA typical at $V_GT$ = 2,5 V and a trigger pulse duration $t_W$ = 160 $\mu$ s typical. Fig. 9 Typical application of the TCA280A as a static switch for resistive loads. The arrangement gives triggering around the zero crossings of the mains voltage as long as the voltage produced by the temperature by the value of R12. The values shown for R $_{ m d}$ , R $_{ m G}$ and C1 give a gate current $_{ m IGT}$ = 100 mA typ. at V $_{ m G}$ = 2,5 V determined by C2. The proportional band is determined by the amplitude of the sawtooth; this can be chosen Fig. 10 Typical application of the TCA280A as a time proportional temperature controller. The arrangement bridge connected to IC+ (pin 5) is higher than the voltage on IC- (pin 6). The voltage on IC- is a sawtooth superimposed on a d.c. reference voltage. The sawtooth has a repetition time of about 30 s; this time is and a trigger pulse duration $t_{\rm W}$ = 160 $\mu s$ typ. APPLICATION INFORMATION (continued) Fig. 11 Typical application of the TCA280A as a single-phase control circuit. The circuit produces bursts mains voltage. The arrangement forms a full-wave a.c. controller when used with a triac, and a controlled of trigger pulses at the gate of the triac or thyristor. The pulses coincide with the zero crossings of the half-wave rectifier when used with a thyristor. # PROPORTIONAL-CONTROL TRIAC TRIGGERING CIRCUIT #### **GENERAL DESCRIPTION** The TDA1023 is a bipolar integrated circuit for controlling triacs in the time proportional or burst firing mode. It permits very precise temperature control of heating equipment and is especially suited for the control of panel heaters. The circuit generates positive-going trigger pulses and complies with the regulations on radio interference and mains distortion. ### Special features are: - adjustable proportional range width - · adjustable hysteresis - · adjustable trigger pulse width - · adjustable firing burst repetition time - control range translation facility - failsafe operation - supplied from the mains - provides supply for external temperature bridge ### QUICK REFERENCE DATA | Supply voltage (derived from mains voltage) | vcc | typ. | 13,7 V | |--------------------------------------------------|---------------------|--------|-----------| | Stabilized supply voltage for temperature bridge | ٧z | typ. | 8 V | | Supply current (average value) | <sup>1</sup> 16(AV) | typ. | 10 mA | | Trigger pulse width | t <sub>w</sub> | typ. | 200 μs | | Firing burst repetition time at $C_T = 68 \mu F$ | $T_b$ | typ. | 41 s | | Output current | −¹он* | max. | 150 mA | | Operating ambient temperature range | T <sub>amb</sub> | -20 to | o + 75 °C | Negative current is defined as conventional current flow out of a device. A negative output current is suited for positive triac triggering. # **PACKAGE OUTLINE** 16-lead DIL; plastic (SOT-38). ### **FUNCTIONAL DESCRIPTION** The TDA1023 generates pulses to trigger a triac. These trigger pulses coincide with the zero crossings of the mains voltage. This minimizes r.f. interference and transients on the mains supply. The trigger pulses come in bursts, with the net effect that the load is periodically switched on and off. This further minimizes mains pollution. The average power in the load is varied by varying the duration of the trigger pulse burst, in accordance with the voltage difference between the control input Cl and the reference input, either UR or BR. # Power supply: V<sub>CC</sub>, RX and V<sub>Z</sub> (pins 14, 16 and 11) The TDA1023 is supplied from the a.c. mains via a resistor $R_D$ to the RX connection (pin 16); the $V_{EE}$ connection (pin 13) is connected to the neutral line (see Fig. 4a). A smoothing capacitor $C_S$ has to be connected between the $V_{CC}$ and $V_{EE}$ connections. The circuit contains a string of stabilizer diodes between the RX and $V_{EE}$ connections that limit the d.c. supply voltage, and a rectifier diode between the RX and $V_{CC}$ connections (see Fig. 3). At pin 11 the device provides a stabilized reference voltage $V_Z$ for an external temperature sensing bridge. The operation of the supply arrangement is as follows. During the positive half of the mains cycles the current through external voltage dropping resistor $R_D$ charges the external smoothing capacitor $C_S$ until RX reaches the stabilizing voltage of the internal stabilizer diodes. $R_D$ should be chosen such that it can supply the current $I_{CC}$ for the TDA1023 itself plus the average output current $I_{3(AV)}$ plus the current required from the $V_Z$ connection for an external temperature bridge, and recharge the smoothing capacitor $C_S$ (see Figs 9 to 12). Any excess current is bypassed by the internal stabilizer diodes. Note that the maximum rated supply current must not be exceeded. During the negative half of the mains cycles external smoothing capacitor $C_S$ has to supply the sum of the currents mentioned above. Its capacitance must be high enough to maintain the supply voltage above the minimum specified limit. # **FUNCTIONAL DESCRIPTION** (continued) Dissipation in resistor RD is halved by connecting a diode in series (see Fig. 4b and 9 to 12). A further reduction of dissipation is possible by using a high-quality voltage dropping capacitor CD in series with a resistor RSD (see Figs 4c and 14). Asuitable VDR connected across the mains provides protection of the TDA1023 and of the triac against mains-borne transients. # Control and reference inputs CI, BR and UR (pins 6, 9 and 7) For room temperature control (5 °C to 30 °C) the best performance is obtained by using the translation circuit. The buffered reference input BR (pin 9) is used as a reference input, and the output of the reference buffer QR (pin 8) is connected to the unbuffered reference input UR (pin 7). In this arrangement the translation circuit ensures that most of the potentiometer rotation can be used to cover the room temperature range. This provides an accurate temperature setting and a linear temperature scale. If the translation circuit is not required, the unbuffered reference input UR (pin 7) is used as a reference input. The buffered reference input BR (pin 9) must be connected to the reference supply output V<sub>7</sub> (pin 11). For proportional power control the unbuffered reference input UR (pin 7) must be connected to the firing burst repetition time control input TB (pin 12) and the buffered reference input BR (pin 9), which is inactive now, must be connected to the reference supply output $V_Z$ (pin 11). In all arrangements the train of output pulses becomes longer when the voltage at the control input CI (pin 6) becomes lower. ### Proportional range control input PR (pin 5) With the proportional range control input PR open the output duty factor changes from 0% to 100% by a variation of 80 mV at the control input CI (pin 6). For temperature control this corresponds with a temperature difference of only 1 K. This range may be increased to 400 mV, i.e. 5 K, by connecting the proportional range control input PR (pin 5) to ground. Intermediate values are obtained by connecting the PR input to ground via a resistor R5, see Table 1. # Hysteresis control input HYS (pin 4) With the hysteresis control input HYS (pin 4) open the device has a built-in hysteresis of 20 mV. For temperature control this corresponds with 0,25 K. Hysteresis is increased to 320 mV, corresponding with 4 K, by grounding HYS (pin 4). Intermediate values are obtained by connecting pin 4 to ground via a resistor R4. See Table 1 for a set of values for R4 and R5 giving a fixed ratio between hysteresis and proportional range. # Trigger pulse width control input PW (pin 10) The trigger pulse width may be adjusted to the value required for the triac by choosing the value of the external synchronization resistor RS between the trigger pulse width control input PW (pin 10) and the a.c. mains. The pulse width is inversely proportional to the input current (see Fig. 13). #### Output Q (pin 3) Since the circuit has an open-emitter output, it is capable of sourcing current, i.e. supplying a current out of the output. Therefore it is especially suited for generating positive-going trigger pulses. The output is current-limited and protected against short-circuits. The maximum output current is 150 mA and the output pulses are stabilized at 10 V for output currents up to that value. # FUNCTIONAL DESCRIPTION (continued) A gate resistor $R_G$ must be connected between the output $\Omega$ and the triac gate to limit the output current to the minimum required by the triac (see Figs 5 to 8). This minimizes the total supply current and the power dissipation. # Pull-down resistor Rpd (pin 1) The TDA1023 includes a 1,5 k $\Omega$ pull-down resistor R $_{pd}$ between pins 1 and 13 (V $_{EE}$ , ground connection), intended for use with sensitive triacs. ### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage, d.c. | V <sub>CC</sub> | max. | 16 V | |---------------------------------------|--------------------------|--------|----------| | Supply current | | | | | average | <sup>1</sup> 16(AV) | max. | 30 mA | | repetitive peak | <sup>1</sup> 16(RM) | max. | 100 mA | | non-repetitive peak | <sup>1</sup> 16(SM) | max. | 2 A | | Input voltage, all inputs | VI | max. | 16 V | | Input current, CI, UR, BR, PW input | <sup>1</sup> 6; 7; 9; 10 | max. | 10 mA | | Voltage on R <sub>pd</sub> connection | V <sub>1</sub> | max. | 16 V | | Output voltage, Q, QR, VZ output | V3; 8; 11 | max. | 16 V | | Output current | | | | | average | <sup>-1</sup> OH(AV) | max. | 30 mA | | peak, max. 300 $\mu$ s | -10H(M) | max. | 700 mA | | Total power dissipation | $P_{tot}$ | max. | 500 mW | | Storage temperature range | T <sub>stg</sub> | -55 to | + 150 °C | | Operating ambient temperature range | T <sub>amb</sub> | -20 to | + 75 °C | # CHARACTERISTICS $V_{CC}$ = 11 to 16 V; $T_{amb}$ = -20 to + 75 °C unless otherwise specified | | symbol | min. | typ. | max. | unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------|------------|--------|------------| | Supply: V <sub>CC</sub> and RX (pins 14 and 16) | | | | | | | Internally stabilized supply voltage at $l_{16} = 10 \text{ mA}$ | V <sub>CC</sub><br>ΔV <sub>CC</sub> /ΔI <sub>16</sub> | 12 | 13,7<br>30 | 15<br> | V<br>mV/mA | | Variation with I <sub>16</sub> | 7 A CC/ 71 19 | ļ | - | | | | Supply current at V <sub>16-13</sub> = 11 to 16 V;<br>I <sub>10</sub> = 1 mA; f = 50 Hz; pin 11 open;<br>V <sub>6-13</sub> > V <sub>7-13</sub> ; pins 4 and 5 open | 116 | _ | | 6 | mA | | pins 4 and 5 grounded | 116 | - | - | 7,1 | mA | | Reference supply output V <sub>Z</sub> (pin 11) for external temperature bridge | | | | | | | Output voltage | V <sub>11-13</sub> | _ | 8 | - | V | | Output current | -111 | - | - | 1 | mA | | Control and reference inputs CI, BR and UR (pins 6, 9 and 7) | | | | | | | Input voltage to inhibit the output | V <sub>6-13</sub> | - | 7,6 | - | V | | Input current at V <sub>I</sub> = 4 V | <sup>1</sup> 6; 7; 9 | - | - | 2 | μΑ | | Hysteresis control input HYS (pin 4) | | | | | | | Hysteresis, pin 4 open | ΔV <sub>6</sub> | 9 | 20 | 40 | mV | | pin 4 grounded | ΔV <sub>6</sub> | _ | 320 | - | mV | | Proportional range control input PR (pin 5) | | | | | | | Proportional range, pin 5 open | ΔV <sub>6</sub> | 50 | 80 | 130 | mV | | pin 5 grounded | ΔV <sub>6</sub> | _ | 400 | - | mV | | Pulse width control input PW (pin 10) | | | | | | | Pulse width at $I_{10}(RMS) = 1 \text{ mA}$ ; f = 50 Hz | t <sub>w</sub> | 100 | 200 | 300 | μs | | Firing burst repetition time control input To (pin 12) | В | | | | | | Firing burst repetition time, ratio to capacitor C <sub>T</sub> | T <sub>b</sub> /C <sub>T</sub> | 320 | 600 | 960 | ms/μF | | Output of reference buffer QR (pin 8) | | | | | | | Output voltage<br>at input voltage Vg.13 = 1,6 V | V <sub>8-13</sub> | - | 3,2 | _ | V | | V <sub>9-13</sub> = 4,8 V | V <sub>8-13</sub> | - | 4,8 | - | V | | V <sub>9-13</sub> = 8 V | V <sub>8-13</sub> | - | 6,4 | _ | \ \ \ | | | symbol | min, | typ. | max. | unit | |--------------------------------------------------------------------------------------|------------------------|------|------|----------|---------| | Output Q (pin 3) Output voltage HIGH at $-I_{OH}$ = 150 mA Output current HIGH | V <sub>ОН</sub><br>Iон | 10 | | -<br>150 | V<br>mA | | Internal pull-down resistor R <sub>pd</sub> (pin 1)<br>Resistance to V <sub>EE</sub> | R <sub>pd</sub> | 1 | 1,5 | 3 | kΩ | Table 1. Adjustment of proportional range and hysteresis. Combinations of resistor values giving hysteresis > % proportional range. | proportional<br>range<br>mV | proportional range resistor R5 kΩ | minimum<br>hysteresis<br>mV | maximum<br>hysteresis<br>resistor R4<br>kΩ | |-----------------------------|-----------------------------------|-----------------------------|--------------------------------------------| | 80 | open | 20 | open | | 160 | 3,3 | 40 | 9,1 | | 240<br>320 | 1,1 | 60 | 4,3 | | 400 | 0,43 | 80 | 2,7 | | | 0 | 100 | 1,8 | Table 2. Timing capacitor C<sub>T</sub> values. | effective<br>d.c. value | marked a.c.<br>specification | | catalogue<br>number* | |-------------------------|------------------------------|----|----------------------| | μF | μF | V | | | 68 | 47 | 25 | 2222 016 90129 | | 47 | 33 | 40 | 90131 | | 33 | 22 | 25 | - 015 90102 | | 22 | 15 | 40 | 90101 | | 15 | 10 | 25 | 90099 | | 10 | 6,8 | 40 | <b>–</b> – 90098 | <sup>\*</sup> Special electrolytic capacitors recommended for use with TDA1023. Fig. 3 Internal supply connections. Fig. 4 Alternative supply arrangements. Fig. 13 Synchronization resistor R<sub>S</sub> as a function of required trigger pulse width $t_{\rm W}$ with mains voltage V<sub>S</sub> as a parameter. Fig. 14 Nominal value of voltage dropping capacitor $C_D$ and power $P_{RSD}$ dissipated in voltage dropping resistor $R_{SD}$ as a function of the average supply current $I_{16(AV)}$ with the mains supply voltage $V_S$ as a parameter. # APPLICATION INFORMATION Fig. 15 The TDA1023 used in a 1200 to 2000 W heater with triac BT139. For component values see Table 3. # Conditions Mains supply: $V_S = 220 \text{ V}$ Temperature range = 5 to 30 °C BT139 data: V<sub>GT</sub> < 1,5 V $I_{GT} > 70 \text{ mA}$ at $T_j = 25 \text{ }^{\circ}\text{C}$ $I_L < 60 \text{ mA}$ Table 3. Temperature controller component values (see Fig. 15). | parameter | symbol | value | remarks | |-----------------------------------------------------------|---------------------|-----------------|---------------------------------------| | Trigger pulse width | t <sub>W</sub> | 75 μs | see BT139 data sheet | | Synchronization resistor | $R_S$ | 180 kΩ | see Fig. 13 | | Gate resistor | $R_{\mathbf{G}}$ | 110 Ω | see Fig. 6 | | Max. average gate current | <sup>1</sup> 3(AV) | 4,1 mA | see Fig. 8 | | Hysteresis resistor | R4 | n.c. | see Table 1 | | Proportional band resistor | R5 | n.c. | see Table 1 | | Min. required supply current | <sup>1</sup> 16(AV) | 11,1 mA | | | Mains dropping resistor | $R_{D}$ | 6,2 k $\Omega$ | see Fig. 10 | | Power dissipated in RD | $P_{RD}$ | 4,6 W | see Fig. 10 | | Timing capacitor (eff. value) | СТ | 68 μF | see Table 2 | | Voltage dependent resistor | VDR | 250 V a.c. | cat. no. 2322 593 62512 | | Rectifier diode | D1 | BYW56 | | | Resistor to pin 11 | R1 | 18,7 k $\Omega$ | 1% tolerance | | NTC thermistor (at 25 °C) | R <sub>NTC</sub> | 22 kΩ | B = 4200 K<br>cat. no. 2322 642 12223 | | Potentiometer | Rp | 22 kΩ | | | Capacitor between pins 6 and 9 | C1 | 47 nF | | | Smoothing capacitor | CS | 220 μF; 16 V | | | If R <sub>D</sub> and D1 are replaced by C <sub>D</sub> a | nd R <sub>SD</sub> | | | | Mains dropping capacitor | C <sub>D</sub> | 470 nF | | | Series dropping resistor | R <sub>SD</sub> | 390 Ω | see Fig. 14 | | Power dissipated in RSD | PRSD | 0,6 W | • | | Voltage dependent resistor | VDR | 250 V a.c. | cat. no. 2322 594 62512 | ### Notes - 1. ON/OFF control: pin 12 connected to pin 13. - 2. If translation circuit is not required: slider of Rp to pin 7; pin 8 open; pin 9 connected to pin 11. ### APPLICATION INFORMATION SUPPLIED ON REQUEST # ON-OFF TRIAC TRIGGERING CIRCUIT ### GENERAL DESCRIPTION The TDA1024 is a bipolar integrated circuit delivering positive pulses for triggering a triac or a thyristor. It is primarily intended for use as a static switch to replace mechanical thermostats that switch resistive loads, such as: - central heating installations - · washing machine heaters - water heaters - smoothing irons The TDA1024 provides its own d.c. supply and will supply an external circuit, e.g. a temperature sensing bridge. The circuit complies with the regulations on radio interference and mains distortion. ### Its main features are: - adjustable trigger pulse width - adjustable hysteresis - supplied from the mains - provides supply for external temperature bridge - protected inputs and output - low supply current, low dissipation ### QUICK REFERENCE DATA | Supply voltage (d.c.) (internally derived from mains voltage) | Vcc | tun | 6.5 V | |---------------------------------------------------------------|--------------------|--------------|--------| | Supply current (average value, unloaded) | IRX(AV) | typ.<br>max. | 1,8 mA | | Output current HIGH | - <sup>I</sup> он* | max. | 100 mA | | Output pulse width | t <sub>w</sub> | typ. | 195 μs | | Power dissipation (unloaded) | P | typ. | 12 mW | | Operating ambient temperature range | $T_{amb}$ | 20 to | +80 °C | <sup>\*</sup> Negative current is defined as conventional current flow out of a device. A negative output current is suited for positive triac triggering. # PACKAGE OUTLINE 8-lead DIL; plastic (SOT-97A). Fig. 1 Block diagram. Fig. 2 Pinning diagram. # PINNING | 1 | VEE | ground | |---|----------|---------------------------| | 2 | Ω | output | | 3 | HYS | hysteresis control input | | 4 | REF | reference input | | 5 | CI | control input | | 6 | PW | pulse width control input | | 7 | RX | external resistor | | 8 | $v_{CC}$ | positive supply | | | | | #### **FUNCTIONAL DESCRIPTION** The TDA1024 generates positive-going output pulses to trigger a triac. These trigger pulses coincide with the zero crossings of the mains voltage. This minimizes r.f. interference and transients on the mains supply. ### Supply: V<sub>CC</sub> and RX (pins 8 and 7) The TDA1024 may be supplied by an external d.c. power supply connected to $V_{CC}$ (pin 8), but usually it is supplied directly from the mains voltage. For this purpose the circuit contains a stabilizer diode between RX and $V_{EE}$ that limits the d.c. supply voltage (see Fig. 4). An external resistor $R_D$ has to be connected from the mains to RX (pin 7); $V_{EE}$ is connected to the neutral line (see Fig. 5a). A smoothing capacitor $C_S$ has to be connected between $V_{CC}$ and $V_{EE}$ . During the positive half of the mains cycles the current through external voltage-dropping resistor $R_D$ charges the external smoothing capacitor $C_S$ up to the stabilizing voltage of the internal stabilizer diodes. $R_D$ should be chosen such that it can supply the current $I_{CC}$ for the TDA1024 itself plus the average output current $-I_{Q(AV)}$ , and recharge the smoothing capacitor $C_S$ . Any excess current is bypassed by the internal stabilizer diode. Note that the maximum rated supply current must not be exceeded During the negative half of the mains cycles external smoothing capacitor C<sub>S</sub> supplies the circuit. Its capacitance must be high enough to maintain the supply voltage above 5 V, the minimum specified limit (see Fig. 10). Dissipation in resistor RD is halved by connecting a diode in series (see Figs 5b and 11). A further reduction of dissipation is possible by using a high-quality voltage-dropping capacitor $C_D$ in series with a resistor $R_{SD}$ (see Figs 5c and 12). A suitable VDR connected across the mains provides protection of the TDA1024 and of the triac against mains-borne transients. #### Control and reference inputs CI and REF (pins 5 and 4) The TDA1024 produces output pulses when the CI input is at a higher potential than the REF input. For power control as a function of temperature the inputs may be connected as shown in Fig. 14. An input buffer circuit at the CI input gives a high input impedance and a low output impedance. This makes the hysteresis of the circuit independent of the input voltage. #### Hysteresis control input HYS (pin 3) With the hysteresis control input HYS open the device has a built-in hysteresis of 20 mV. For temperature control this corresponds with a temperature difference of 0,25 K. Hysteresis is increased to 300 mV, corresponding with a temperature difference of 4 K, by grounding HYS. Intermediate values are obtained by connecting HYS to ground via a resistor. #### Pulse width control input PW (pin 6) The output pulse width may be adjusted to the value required for the triac by choosing the value of the external synchronization resistor R<sub>S</sub> between the pulse width control input PW and the a.c. mains. The pulse width is inversely proportional to the input current (see Fig. 13). #### Output Q (pin 2) Since the circuit has an open-emitter output, it is capable of sourcing current, i.e. supplying a current out of the output. Therefore it is especially suited for generating positive-going trigger pulses. The output is current-limited and protected against short-circuits. The maximum output current is 100 mA and the output pulses are stabilized at 4 V for output currents up to that value. # FUNCTIONAL DESCRIPTION (continued) Output Q (pin 2) (continued) A gate resistor $R_G$ must be connected between the output $\Omega$ and the triac gate to limit the output current to the minimum required by the triac (see Figs 6 to 9). This minimizes the total supply current and the power dissipation. ### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage (d.c.) | Vcç | max. | 8 V | |------------------------------------------|----------------------------------------------|--------|-----------------| | Supply current average | IRX(AV) | max. | 30 mA | | repetitive peak | IRX(RM) | max. | 80 mA | | non-repetitive peak (t $<$ 50 $\mu$ s) | IRX(SM) | max. | 2 A | | Input voltage (all inputs) | $v_{l}$ | max. | 8 V | | Input current (CI, REF, PW) | CI; REF; ± PW | max. | 10 mA | | Output voltage HIGH | VQ . | max. | 8 V | | Output current average peak, max. 300 μs | <sup>-l</sup> OH(AV)<br>- <sup>l</sup> OH(M) | max. | 30 mA<br>400 mA | | Total power dissipation | P <sub>tot</sub> | max. | 225 mW | | Storage temperature range | <br>$T_{stg}$ | -55 to | +125 °C | | Operating ambient temperature range | Tamb | -20 to | +80 oC | # CHARACTERISTICS $V_{CC}$ = 5 to 8 V; $T_{amb}$ = -20 to +80 °C unless otherwise specified. | | symbol | min. | typ. | max. | unit | |------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------|----------------|-------|-------| | Supply: V <sub>CC</sub> and RX (pins 8 and 7) | | | | | | | Internally stabilized supply voltage | | | | | | | at $I_{RX(AV)} = 10 \text{ mA}$ | Vcc | 5,5 | 6,5 | 7,5 | V | | variation with IRX | ΔV <sub>CC</sub> /ΔI <sub>RX</sub> | - | 15 | | mV/mA | | Supply current at V <sub>CC</sub> = 5,5 V;<br>unloaded; f = 50 Hz; V <sub>CI</sub> > V <sub>REF</sub><br>pin 3 open (minimum hysteresis) | I <sub>RX</sub> (AV) | | | 1,8 | mA | | Supply current increase | 'nx(AV) | } | | . 1,0 | "" | | pin 3 grounded (maximum hysteresis) | ΔI <sub>RX(AV)</sub> | | 1,4 | _ | mA | | Control and reference inputs CI and REF (pins 5 and 4) | | | | | | | Input current, CI input, at V <sub>CI</sub> > V <sub>REF</sub> | Ici | - · | _ | 5 | μΑ | | Input current, REF input, at $V_{REF} > V_{C}$ | IREF | - | · <del>-</del> | 5 | μΑ | | Hysteresis control input HYS (pin 3) | | | | | | | Hysteresis, | 1 1 | | | | | | pin 3 open (minimum hysteresis) | ΔV <sub>CI-REF</sub> | 10 | 20 | 30 | mV | | pin 3 grounded (maximum hysteresis) | ΔV <sub>CI-REF</sub> | 150 | 300 | 500 | mV | | Pulse width control input PW (pin 6) | | | | | | | Pulse width at $I_{PW(RMS)} = 1 \text{ mA}$ ;<br>$V_{CC} = 5.5 \text{ V}$ ; $f = 50 \text{ Hz}$ | t <sub>w</sub> | 130 | 195 | 265 | μs | | Output Q (pin 2) | | | | | | | Output voltage HIGH | | | | | | | at -I <sub>OH</sub> = 100 mA | Voн | 4 | _ | _ | V | | at $-I_{OH} = 1 \text{ mA}$ | Voн | 1 | _ | | V | | Output current HIGH | -104 | | _ | 100 | mΔ | Fig. 4 Internal supply connections. Fig. 5 Alternative supply arrangements. Fig. 10 Maximum value of voltage-dropping resistor $R_D$ as a function of minimum value of the current into RX with the mains supply voltage $V_S$ as a parameter for the supply arrangements of Figs 5a and 5b, and recommended value of smoothing capacitor $C_S$ as a function of the current into RX for all three supply arrangements of Fig. 5. When $V_{CC}$ is used to supply external circuitry such as a temperature-sensing bridge, the current required by that external circuitry should be added to $I_{RXmin}$ . Fig. 11 Power dissipated in voltage-dropping resistor $R_D$ as a function of its value with the mains supply voltage $V_S$ as a parameter, for the supply arrangements of Figs 5a and 5b. Fig. 12 Power dissipated in voltage-dropping resistor RSD and dropping capacitor CD as a function of the minimum current into RX with the mains supply voltage VS as a parameter, for the supply arrangement of Fig. 5c. When VCC is used to supply external circuitry such as a temperature-sensing bridge, the current required by that external circuitry should be added to IRXmin Fig. 13 Synchronization resistor Rs as a function of required trigger pulse width $t_W$ with mains supply voltage Vs as a parameter. ### APPLICATION INFORMATION Fig. 14 Typical application of the TDA1024 in a 1200 W thermostat covering the temperature range 5 to 30 °C. For component values see Table 1. ### Conditions Mains supply voltage V<sub>S(RMS)</sub> = 220 V Temperature range: 5 to 30 °C Table 1 Temperature controller component values (see Fig. 14) | parameter | symbol | value | remarks | |------------------------------|------------------|--------------|---------------------------------------| | Trigger pulse width | t <sub>W</sub> | 105 μs | see BT138 data sheet | | Synchronization resistor | RS | 180 kΩ | see Fig. 13 | | Gate resistor | $R_{\mathbf{G}}$ | 33 Ω | see Fig. 7 | | Average output current | IQ(AV) | 3,7 mA | | | Min, required supply current | IRX(AV) | 6,5 mA | | | Voltage-dropping resistor | RD | 10 kΩ | see Fig. 10 | | Power dissipated in RD | PRD | 3,2 W | see Fig. 11 | | Voltage dependent resistor | VDR | 250 V a.c. | cat. no. 2322 593 62512 | | Rectifier diode | D1 | BYW56 | | | NTC thermistor (at 25 °C) | RNTC | 22 kΩ | B = 4200 K<br>cat. no. 2322 642 12223 | | Smoothing capacitor | C <sub>S</sub> | 220 μF; 16 V | | ## If RD and D1 are replaced by CD and RSD | Voltage-dropping capacitor | Ĉ <sub>D</sub> | 270 nF | | |-------------------------------------|-----------------|------------|-------------------------| | Series dropping resistor | R <sub>SD</sub> | 390 Ω | | | Power dissipated in R <sub>SD</sub> | PRSD | 190 mW | | | Voltage dependent resistor | VDR | 250 V a.c. | cat. no. 2322 594 62512 | Fig. 15 Gate voltage (V $_{G}$ ) as a function of trigger current (I $_{Q}$ ) with gate resistor (R $_{G}$ ) load lines. ### **DEVELOPMENT SAMPLE DATA** This information is derived from development samples made available for evaluation. It does not necessarily imply that the device will go into regular production. TEA1010 TEA1010T ## TOUCH-CONTROLLED LAMP DIMMER CIRCUIT #### GENERAL DESCRIPTION The TEA1010 is a bipolar integrated circuit for switching and regulating lamps and other loads with a minimum of external components. It provides ON/OFF switching and a physiological power regulation (equal brightness steps). It is suited for touch plates and for switches, and may combine local and remote control. It produces negative pulses to drive a triac. The circuit is suited for resistive and for inductive loads, i.e. it is not only suited for dimming lamps but also for regulating motors in fans, vacuum cleaners, etc. The TEA 1010 and TEA1010T switch on at the maximum brightness level upon a brief touch of the contacts. #### The circuits feature: - Alternative ON/OFF switching by a brief touch of one or both contacts. - ON switching at minimum brightness by a long touch of one or both contacts. - Gradual change to maximum brightness during a long touch of the UP contact. - Gradual change to minimum brightness during a long touch of the DOWN contact. - No action during a long touch of both contacts in the ON state. #### QUICK REFERENCE DATA | Supply voltage, d.c. (derived from mains voltage) | Vcc | typ. | 15 V | |------------------------------------------------------------------|------------------|------|--------------| | Supply current | <sup>1</sup> cc | typ. | 1 mA | | Output current | I <sub>O</sub> | max. | 100 mA | | Firing phase range | $\varphi$ | typ. | 30° to 140° | | Time to change from minimum to maximum brightness, or vice versa | t <sub>V</sub> | typ. | 3,8 s | | Power dissipation in the ON state | Р | typ. | 19 mW | | Operating ambient temperature range | T <sub>amb</sub> | | 0 to + 85 °C | TEA1010: 8-lead DIL; plastic (SOT-97C2). TEA1010T: 8-lead mini-pack; plastic (SO-8; SOT-96AC1). ## TEA1010 TEA1010T ### **FUNCTIONAL DESCRIPTION** The TEA1010 generates negative output pulses to trigger a triac. These output pulses are phase shifted with respect to the mains voltage. The amount of phase shift is determined by the difference between the initial states of two 7-bit counters. Both counters are driven by the same clock pulse generator. One of the counters is preset to a number determined by the required phase angle. The higher the required brightness, the smaller the required phase angle, the lower the number to which the counter is preset. The relation between brightness and preset number has been chosen so that almost equal brightness steps are obtained (physiological control). The minimum phase shift corresponds with 32 clock pulses and the maximum with 160. ### Upwards and downwards regulation inputs UP and DN (pins 7 and 6) At 50 Hz mains frequency the device ignores signals with a duration of less than 80 ms and signals with a duration of 80 to 320 ms are accepted as brief commands, these cause the circuit to switch on and off alternatively. Signals that last longer than 320 ms are interpreted as long commands. A long command via the UP input causes the output phase angle to decrease, i.e. the brightness to increase gradually; a long command via the DN input has the opposite effect. A long signal on both inputs will switch on the lamp at minimum brightness. If the lamp is already on, a long signal on both inputs will have no effect. The UP and DN inputs may be activated by touch plates or by switches. For the input arrangements see Fig. 2. #### Slave input SLV (pin 2) The SLV input operates in the same manner as the UP and DN inputs, but with a two-wire connection, ideal for remote control. The SLV input is only suited for switches. For the arrangement see Fig. 3. If the SLV input is not used it must be connected to the load via a 1,5 M $\Omega$ resistor (see Fig. 4). #### Oscillator RC pin OSC (pin 1) The frequency of the clock pulse generator is determined by an external resistor and capacitor, both connected to the OSC terminal (see Fig. 4). The generator switches at levels equal to 1/6 and 1/2 of the difference between the injector voltage $V_{inj}$ and the supply voltage $V_{CC}$ . The clock pulse period is about 50 $\mu$ s. #### Output Q (pin 3) Since the circuit has an open-collector output, it is capable of sinking current, i.e. drawing a current into the output. Therefore it is especially suitable for delivering negative trigger pulses. The maximum output current is 100 mA. A gate resistor R<sub>G</sub> must be connected between the output Q and the triac gate to limit the output current to the minimum required by the triac (see Fig. 4). This minimizes the total supply current and the power dissipation. A negative-going trigger pulse is generated at the output after every zero crossing of the mains voltage. The output pulse has a maximum duration of one clock pulse period, i.e. $50 \mu s$ . To reduce the power dissipation the output pulse is terminated as soon as the triac has switched on. ### Supply VCC and VEE (pins 8 and 4) The TEA1010 is supplied from the a.c. mains via a capacitor $C_D$ and a diode to $V_{EE}$ ; $V_{CC}$ is connected to the line (see Fig. 4). A smoothing capacitor $C_S$ has to be connected between $V_{CC}$ and $V_{EE}$ . The circuit contains a string of stabilizer diodes between $V_{CC}$ and $V_{EE}$ that limit the d.c. supply voltage. During the positive half of the mains cycles the current through external voltage dropping capacitor C<sub>D</sub> charges the external smoothing capacitor C<sub>S</sub> up to the stabilizing voltage of the internal stabilizer diodes. C<sub>D</sub> should be chosen such that it can supply the current I<sub>CC</sub> for the TEA1010 itself plus the average output current I<sub>3(AV)</sub>, and recharge the smoothing capacitor C<sub>S</sub>. Any excess current is bypassed by the internal stabilizer diodes. Note that the maximum rated supply current must not be exceeded. During the negative half of the mains cycles external smoothing capacitor C<sub>S</sub> supplies the circuit. Its capacitance must be high enough to maintain the supply voltage above the minimum specified limit. A supply voltage at $V_{EE}$ that is negative with respect to $V_{CC}$ and the line is developed at the $V_{EE}$ pin. Note that in the characteristics the voltages are mainly measured with respect to $V_{EE}$ and not with respect to $V_{CC}$ and the line. The circuit has an internal power-on reset, which forces the circuit into the OFF state. ### Synchronization input SYN (pin 5) The connection to the SYN input should be short and must be decoupled via a capacitor to VCC (pin 8). ### **PINNING** | OSC | oscillator (RC) | |-----|------------------------------------| | SLV | slave input | | Q | output | | VEE | common | | SŸÑ | synchronization input | | DN | downward regulation input | | UP | upward regulation input | | VCC | positive supply | | | SLV<br>Q<br>VEE<br>SYN<br>DN<br>UP | Fig. 1 Pinning diagram. #### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage range, d.c. | V <sub>CC</sub> | -0,5 to +18 V | |-------------------------------------|--------------------|-----------------| | Supply current, d.c. | Icc | max. 20 mA | | peak, max. 10 μs | ICCM 19 | max. 0,5 A | | Input voltage range, all inputs | $v_{i}$ | -0,5 to +18 V | | Input current, all inputs | ± l <sub>4</sub> | max. 20 mA | | Output voltage range | $^{\circ}$ $v_{0}$ | -0,5 to +18 V | | Output current range | 10 | -20 to + 150 mA | | Power dissipation | P <sub>tot</sub> | max. 250 mW | | Storage temperature range | $T_{stg}$ | -55 to + 125 °C | | Operating ambient temperature range | T <sub>amb</sub> | 0 to +85 °C | ## TEA1010 TEA1010T ### **CHARACTERISTICS** $V_{CC}$ = 5 to 18 V; $T_{amb}$ = 0 to + 85 °C | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------------|-------------------------------------|------|---------------------|---------------|------| | Supply V <sub>CC</sub> (pin 8) | | | | | | | Internally stabilized supply voltage, at I <sub>CC</sub> = 1,5 to 20 mA | Vcc | 13,3 | 15 | 16,8 | v | | Supply current at V <sub>CC</sub> = 15 V, unloaded, OFF state | Icc | | 1 | 1,2 | mA | | ON state | Icc | - ' | 1,25 | 1,5 | mA | | Power dissipation, unloaded,<br>OFF state | P | - | 15 | _ | mW | | ON state | P | - | 19 | 25 | mW | | Thermal resistance TEA1010 | R <sub>th j-a</sub> | _ | 162 | _ | K/W | | TEA1010T (note 1) | R <sub>th j-a</sub> | - | 140 | <del></del> . | K/W | | TEA1010T (note 2) | R <sub>th j-a</sub> | - | 220 | - | K/W | | Power-on reset threshold voltage | V <sub>CCpor</sub> | - | _ | 4,8 | V | | Oscillator RC pin OSC (pin 1) | | .* | | | | | Injector voltage | V <sub>inj</sub> | 550 | , . <del>-</del> | 7,00 | mV | | Synchronization input SYN (pin 5) | | - | | | | | Input current (r.m.s. value) | <sup>1</sup> 5(rms) | 3 | - | _ | μΑ | | Upwards and downwards regulation inputs UP and DN (pins 7 and 6) | | | | | - | | Input voltage | V <sub>6-4</sub> ; V <sub>7-4</sub> | 1 | _ | _ | ٧ | | Input current | -l <sub>6</sub> ; -l <sub>7</sub> | - | 3 l <sub>5(rm</sub> | s) - | μΑ | | Slave input SLV (pin 2) | | | | | | | Input current | ± 12 | 10 | _ | _ | μΑ | | Output Q (pin 3) | | | | | | | Output current | 13 | _ | | 100 | mA | ### Notes - 1. TEA1010T mounted on a ceramic substrate of 50 x 50 x 0,7 mm. - 2. TEA1010T mounted on a printed-circuit board of 50 x 50 x 1,5 mm. Fig. 2 Alternative arrangements for the UP and DN inputs. Fig. 3 SLV input arrangement. ### **APPLICATION INFORMATION** - (1) The connection to the SYN input should be short and must be decoupled near to pins 5 and 8. - (2) For example, Vakuumschmelze FD 2.5 1N1 KN. Fig. 4 Touch-controlled lamp dimmer circuit for max. 450 W. L1 and C1 form a radio-frequency interference filter with a quality factor Q of less than 1. This filter is necessary to satisfy the regulations of C.I.S.P.R. and V.D.E. **APPLICATION INFORMATION AVAILABLE ON REQUEST** ## TOUCH-CONTROLLED LAMP DIMMER CIRCUIT #### **GENERAL DESCRIPTION** The TEA1058 is a bipolar integrated circuit for switching and regulating lamps and other loads with a minimum of external components. It provides ON/OFF switching and a physiological power regulation (equal brightness steps). It is suited for touch plates and for switches, and may combine local and remote control. It produces negative pulses to drive a triac. The circuit is suited for resistive and for inductive loads, i.e. it is not only suited for dimming lamps but also for regulating motors in fans, vacuum cleaners, etc. The TEA1058 and TEA1058T switch on at the level at which they were switched off. #### The circuits feature: - Alternative ON/OFF switching by a brief touch of one or both contacts. - ON switching at previous brightness by a long touch of one or both contacts. - Gradual change to maximum brightness during a long touch of the UP contact. - Gradual change to minimum brightness during a long touch of the DOWN contact. - No action during a long touch of both contacts in the ON state. #### QUICK REFERENCE DATA | Supply voltage, d.c. (derived from mains voltage) | V <sub>CC</sub> | typ. | 15 V | |------------------------------------------------------------------|--------------------|------|--------------| | Supply current | lcc | typ. | 1 mA | | Output current | Io | max. | 100 mA | | Firing phase range | $oldsymbol{arphi}$ | typ. | 30° to 140° | | Time to change from minimum to maximum brightness, or vice versa | t <sub>V</sub> | typ. | 3,8 s | | Power dissipation in the ON state | Р | typ. | 19 mW | | Operating ambient temperature range | T <sub>amb</sub> | | 0 to + 85 °C | TEA1058: 8-lead DIL: plastic (SOT-97C2). TEA1058T: 8-lead mini-pack; plastic (SO-8; SOT-96AC1). #### **FUNCTIONAL DESCRIPTION** The TEA1058 generates negative output pulses to trigger a triac. These output pulses are phase shifted with respect to the mains voltage. The amount of phase shift is determined by the difference between the initial states of two 7-bit counters. Both counters are driven by the same clock pulse generator. One of the counters is preset to a number determined by the required phase angle. The higher the required brightness, the smaller the required phase angle, the lower the number to which the counter is preset. The relation between brightness and preset number has been chosen so that almost equal brightness steps are obtained (physiological control). The minimum phase shift corresponds with 32 clock pulses and the maximum with 160. ### Upwards and downwards regulation inputs UP and DN (pins 7 and 6) At 50 Hz mains frequency the device ignores signals with a duration of less than 80 ms and signals with a duration of 80 to 320 ms are accepted as brief commands, these cause the circuit to switch on and off alternatively. Signals that last longer than 320 ms are interpreted as long commands. A long command via the UP input causes the output phase angle to decrease, i.e. the brightness to increase gradually; a long command via the DN input has the opposite effect. A long signal on both inputs will switch on the lamp at previous brightness. If the lamp is already on, a long signal on both inputs will have no effect. The UP and DN inputs may be activated by touch plates or by switches. For the input arrangements see Fig. 2. ### Slave input SLV (pin 2) The SLV input operates in the same manner as the UP and DN inputs, but with a two-wire connection, ideal for remote control. The SLV input is only suited for switches. For the arrangement see Fig. 3. If the SLV input is not used it must be connected to the load via a 1,5 M $\Omega$ resistor (see Fig. 4). ### Oscillator RC pin OSC (pin 1) The frequency of the clock pulse generator is determined by an external resistor and capacitor, both connected to the OSC terminal (see Fig. 4). The generator switches at levels equal to 1/6 and 1/2 of the difference between the injector voltage $V_{inj}$ and the supply voltage $V_{CC}$ . The clock pulse period is about 50 $\mu$ s. ### Output Q (pin 3) Since the circuit has an open-collector output, it is capable of sinking current, i.e. drawing a current into the output. Therefore it is especially suitable for delivering negative trigger pulses. The maximum output current is 100 mA. A gate resistor $R_G$ must be connected between the output Q and the triac gate to limit the output current to the minimum required by the triac (see Fig. 4). This minimizes the total supply current and the power dissipation. A negative-going trigger pulse is generated at the output after every zero crossing of the mains voltage. The output pulse has a maximum duration of one clock pulse period, i.e. $50~\mu s$ . To reduce the power dissipation the output pulse is terminated as soon as the triac has switched on. ### Supply VCC and VEE (pins 8 and 4) The TEA1058 is supplied from the a.c. mains via a capacitor $C_D$ and a diode to $V_{EE}$ ; $V_{CC}$ is connected to the line (see Fig. 4). A smoothing capacitor $C_S$ has to be connected between $V_{CC}$ and $V_{EE}$ . The circuit contains a string of stabilizer diodes between $V_{CC}$ and $V_{EE}$ that limit the d.c. supply voltage. During the positive half of the mains cycles the current through external voltage dropping capacitor $C_D$ charges the external smoothing capacitor $C_S$ up to the stabilizing voltage of the internal stabilizer diodes. $C_D$ should be chosen such that it can supply the current $I_{CC}$ for the TEA1058 itself plus the average output current $I_{3(AV)}$ , and recharge the smoothing capacitor $C_S$ . Any excess current is bypassed by the internal stabilizer diodes. Note that the maximum rated supply current must not be exceeded. During the negative half of the mains cycles external smoothing capacitor Cs supplies the circuit. Its capacitance must be high enough to maintain the supply voltage above the minimum specified limit. A supply voltage at VEE that is negative with respect to VCC and the line is developed at the VEE pin. Note that in the characteristics the voltages are mainly measured with respect to VEE and not with respect to V<sub>CC</sub> and the line. The circuit has an internal power-on reset, which resets the brightness to minimum and forces the circuit into the OFF state. ### Synchronization input SYN (pin 5) The connection to the SYN input should be short and must be decoupled via a capacitor to VCC (pin 8). ### **PINNING** Fig. 1 Pinning diagram. #### RATINGS | Limiting values in accordance with the Absolute Maxim | num System (IEC 134) | | |-------------------------------------------------------|----------------------|-----------------| | Supply voltage range, d.c. | v <sub>cc</sub> | -0,5 to + 18 V | | Supply current, d.c. | Icc | max. 20 mA | | peak, max. 10 μs | ICCM | max. 0,5 A | | Input voltage range, all inputs | v <sub>I</sub> | -0,5 to +18 V | | Input current, all inputs | ± 1 <sub>1</sub> | max. 20 mA | | Output voltage range | v <sub>o</sub> | -0,5 to + 18 V | | Output current range | 10 | -20 to + 150 mA | | Power dissipation | P <sub>tot</sub> | max. 250 mW | | Storage temperature range | T <sub>stg</sub> | -55 to + 125 °C | | Operating ambient temperature range | T <sub>amb</sub> | 0 to +85 °C | # TEA1058 TEA1058T ### CHARACTERISTICS V<sub>CC</sub> = 5 to 18 V; T<sub>amb</sub> = 0 to +85 °C | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------------|-------------------------------------|----------|----------------------|------|------| | Supply V <sub>CC</sub> (pin 8) | | | | * | , | | Internally stabilized supply voltage, at I <sub>CC</sub> = 1,5 to 20 mA | vcc | 13,3 | 15 | 16,8 | V | | Supply current at V <sub>CC</sub> = 15 V, unloaded OFF state | l,<br>Icc | _ | 1 . | 1,2 | mA | | ON state | lcc | - | 1,25 | 1,5 | mA | | Power dissipation, unloaded,<br>OFF state | P | _ | 15 | _ | mW | | ON state | P | _ | 19 | 25 | mW | | Thermal resistance TEA1058 | R <sub>th j-a</sub> | | 162 | _ | K/W | | TEA1058T (note 1) | R <sub>th j-a</sub> | _ | 140 | _ | K/W | | TEA1058T (note 2) | R <sub>th j-a</sub> | <b>-</b> | 220 | _ | K/W | | Power-on reset threshold voltage | V <sub>CCpor</sub> | - | _ | 4,8 | • V | | Oscillator RC pin OSC (pin 1) | | | | | | | Injector voltage | V <sub>inj</sub> | 550 | <u>.</u> | 700 | mV | | Synchronization input SYN (pin 5) | | | | Ì | | | Input current (r.m.s. value) | 15(rms) | 3 | _ | | μΑ | | Upwards and downwards regulation inputs UP and DN (pins 7 and 6) | | | | | | | Input voltage | V <sub>6-4</sub> ; V <sub>7-4</sub> | 1 | - ' | - | ٧ | | Input current | -l <sub>6</sub> ; -l <sub>7</sub> | _ | 3 1 <sub>5(rms</sub> | ) | μΑ | | Slave input SLV (pin 2) | | Ì | | | | | Input current | ± 12 | 10 | - | - | μΑ | | Output Q (pin 3) | | | | : | | | Output current | 13 | _ | _ | 100 | mΑ | #### Notes - 1. TEA1058T mounted on a ceramic substrate of 50 x 50 x 0,7 mm. - 2. TEA1058T mounted on a printed-circuit board of 50 $\times$ 50 $\times$ 1,5 mm. Fig. 2 Alternative arrangements for the UP and DN inputs. Fig. 3 SLV input arrangement. #### APPLICATION INFORMATION (1) The connection to the SYN input should be short and must be decoupled near to pins 5 and 8. (2) For example, Vakuumschmelze FD 2.5 1N1 KN. Fig. 4 Touch-controlled lamp dimmer circuit for max. 450 W. L1 and C1 form a radio-frequency interference filter with a quality factor Q of less than 1. This filter is necessary to satisfy the regulations of C.I.S.P.R. and V.D.E. APPLICATION INFORMATION AVAILABLE ON REQUEST GENERAL INDUSTRIAL ## FIVE-TRANSISTOR ARRAY ### **GENERAL DESCRIPTION** The CA3046 is a bipolar integrated circuit consisting of five n-p-n transistors. Two transistors have common emitters, the others are freely accessible. The transistors are capable of driving loads up to 100 mA. The transistor geometry is such that it reaches its maximum current gain at quite low currents, making the devices also suitable for small-signal applications. The transistors are partly matched, i.e. TR1 and TR2 form a matched pair, TR3 and TR4 also. #### QUICK REFERENCE DATA | V <sub>CBO</sub> | max. | 18 V | | |------------------|------------------------------------|--------------------------|----------------------------------------------------------| | V <sub>CEO</sub> | max. | 18 V | | | Ic | max. | 100 mA | | | | | | | | P | max. | 400 mW | i | | $P_{tot}$ | max. | 500 mW | 1 | | | V <sub>CEO</sub><br>I <sub>C</sub> | VCEO max. IC max. P max. | V <sub>CEO</sub> max. 18 V<br>I <sub>C</sub> max. 100 mA | Fig. 1 Circuit diagram. Fig. 2 Pinning diagram. ### **PACKAGE OUTLINE** 14-lead DIL: plastic (SOT-27T). ### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | _ | | | | |-----|-------|----------|--| | Hac | h tr: | ansistor | | | | | | | | | Eucli (Idilalator | | | | | | |---|-----------------------------------------------------|------------------|----------|-----|------|--| | | Collector-emitter voltage (open base) | <b>VCEO</b> | max. | 18 | ٧ | | | | Collector-base voltage (open emitter) | V <sub>CBO</sub> | max. | 18 | V | | | / | Collector-substrate voltage (open base and emitter) | Vcso | max. | 18 | ٧ | | | | Emitter-base voltage (open collector) | VEBO | max. | 5 | ٧ | | | | Collector current (d.c.) | Ic | max. | 100 | mΑ | | | | Base current (d.c.) | 1 <sub>B</sub> | max. | 20 | mΑ | | | | Power dissipation each transistor | P | max. | 400 | mW | | | | total (see also Fig. 3) | P <sub>tot</sub> | max. | 500 | mW | | | | Storage temperature range | T <sub>stg</sub> | 50 to + | 125 | οС | | | | Operating ambient temperature range | T <sub>amb</sub> | -40 to + | 125 | oC : | | | | | | | | | | Fig. 3 Power derating curve. ### **OPERATING NOTE** As each collector forms a parasitic diode with the substrate, the substrate has to be connected to a voltage which is lower than any collector voltage. To minimize parasitic coupling between the transistors, this voltage should be signal ground. ### **CHARACTERISTICS** Tamb = 25 °C unless otherwise specified | parameter | symbol | min. | typ. | max. | uni | |------------------------------------------------------------------------------------------|--------------------|------|-------|------|-----| | Collector-emitter breakdown voltage at I <sub>C</sub> = 1 mA; I <sub>B</sub> = 0 | V(BR)CEO | 30 | _ | _ | v | | Collector-substrate breakdown voltage at I <sub>C</sub> = 1 mA; I <sub>E</sub> = 0 | V(BR)CSO | 30 | 75 | — | v | | Collector-base breakdown voltage at $I_C = 100 \mu A$ ; $I_F = 0$ | V(BR)CBO | 30 | 75 | , | v | | Emitter-base breakdown voltage * at I <sub>E</sub> = 100 μA; I <sub>C</sub> = 0 | V(BR)EBO | 6,2 | 7 | 7.8 | v | | D.C. current gain<br>$I_E = 350 \mu A$ ; $V_{CE} = 5 V$ | hee | 75 | - | 525 | | | E = 20 mA; V <sub>CE</sub> = 5 V | hFE | 47 | | 365 | | | Saturation voltage<br>at I <sub>C</sub> = 5 mA; I <sub>B</sub> = 0,5 mA | VCEsat | - | 200 | 400 | mV | | at $I_C = 50 \text{ mA}$ ; $I_B = 5 \text{ mA}$ | V <sub>CEsat</sub> | - | 400 | 840 | mν | | Input offset voltage at V <sub>CE</sub> = 5 V; I <sub>C</sub> = 1 mA any two transistors | VIO | - | 1 | | mV | | matched pair TR1 and TR2 | V <sub>IO</sub> | - | 0,5 | _ | m۷ | | Input offset current at V <sub>CE</sub> = 5 V; I <sub>C</sub> = 1 mA any two transistors | 110 | _ | 1 | | μΑ | | matched pair TR1 and TR2 | lio | - | 0,5 | | μΑ | | Collector cut-off current<br>at I <sub>B</sub> = 0; V <sub>CEO</sub> = 10 V | ICEO | _ | - · . | 0,6 | μΑ | | at I <sub>E</sub> = 0; V <sub>CBO</sub> = 10 V | ICBO | _ | _ | 1 | μA | <sup>\*</sup> Breakdown of the emitter-base junction will cause degeneration of the current gain of the transistor. ## STEPPING MOTOR DRIVE CIRCUIT ### **GENERAL DESCRIPTION** The SAA1027 is a bipolar integrated circuit intended for driving a four-phase two-stator motor. The circuit consists of a bidirectional four-state counter and a code converter to drive the four outputs in the sequence required for driving a stepping motor. #### Features - high noise immunity inputs - clockwise and counter-clockwise operation - · reset facility - high output current - outputs protected against damage by overshoot. ### **QUICK REFERENCE DATA** | Supply voltage range | Vcc | 9,! | 5 to 18 V | |-------------------------------------|------------------|--------------|-----------| | Supply current, unloaded | Icc | typ. | 4,5 mA | | Input voltage, all inputs<br>HIGH | V <sub>IH</sub> | min. | 7,5 V | | LOW | VIL | max. | 4,5 V | | Input current, all inputs, LOW | 116 | typ. | 30 μA | | Output current LOW | loL | max. | 500 mA | | Operating ambient temperature range | T <sub>amb</sub> | <b>-20</b> 1 | to +70 °C | 16-lead DIL; plastic (SOT-38A). Fig. 1 Block diagram. The blocks marked HNIL/CML are high noise immunity input stages, the block marked CTR2 is a bidirectional synchronous 2-bit (4-state) counter and the block marked X/Y is a code converter. C is the count input, M the mode input to select forward or reverse counting and R is the reset input which resets the counter to content zero. **PINNING** n.c. R M RX Q1 n.c. Q2 Q3 n.c. **Q4** VEE2 V<sub>CC2</sub> V<sub>CC1</sub> n.ċ. V<sub>EE1</sub> not connected reset input mode input ground output 1 output 2 output 3 output 4 ground external resistor not connected not connected positive supply positive supply not connected count input #### **FUNCTIONAL DESCRIPTION** Count input C (pin 15) The outputs change state after each L to H signal transition at the count input. ### Mode input M (pin 3) With the mode input the sequence of output signals, and hence the direction of rotation of the stepping motor, can be chosen, as shown in the following table. | counting | | M≖L | | | M = H | | | | |----------|-----|-----|------------|----|-------|-----|----|----| | sequence | Q1 | Ω2 | <b>Q</b> 3 | Q4 | Q1 | 02 | Ω3 | Q4 | | 0 | L | Н | L | Н | L | Н | L | Н | | . 1 | н | L | L | н | L | н | Н | L | | 2 | н | L | Н | L | Н | L | Н | L | | 3 | [ [ | Н | н | L. | н | L | L | н | | 0 | L | Н | L | Н | L | . Н | L | Н | ### Reset input R (pin 2) A LOW level at the R input resets the counter to content zero. The outputs take on the levels shown in the upper and lower line of the table above. If this facility is not used the R input should be connected to the supply. ### External resistor pin RX (pin 4) The external resistor R4 connected to RX sets the base current of the output transistors. Its value has to be chosen in accordance with the required output current (see Fig. 5). #### Outputs Q1 to Q4 (pins 6, 8, 9 and 11) The circuit has open-collector outputs. To prevent damage by an overshooting output voltage the outputs are protected by diodes connected to $V_{CC2}$ , pin 13. High output currents mainly determine the total power dissipation, see Fig. 3. ### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Entiring values in accordance with the Absolute Me | Annan Cyclon | ,,_0 ,0 ,, | | | | |----------------------------------------------------|---------------------------------------|------------|------------|------|----| | Supply voltage, d.c. | ٧ | CC1; VCC2 | max. | 18 | V | | Input voltage, all inputs | V | /i | max. | 18 | V | | Current into pin 4 | 1 | RX | max, | 120 | mΑ | | Output current | · · · · · · · · · · · · · · · · · · · | OL . | max. | 500 | mΑ | | Power dissipation | P | tot | see Fig. 4 | | | | Storage temperature range | 7 | stg | 40 to | 125 | οС | | Operating ambient temperature range | , | amb | -20 to | + 70 | οС | ### CHARACTERISTICS $V_{CC} = 9.5$ to 18 V; $V_{EE} = 0$ V; $T_{amb} = -20$ to 70 °C unless otherwise specified. | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------------------------|-----------------|------|------|------|------| | Supply V <sub>CC1</sub> and V <sub>CC2</sub> (pins 14 and 13) | | | | | , | | Supply current at V <sub>CC1</sub> = 12 V;<br>unloaded; all inputs HIGH; pin 4 open | Icc | 2 | 4,5 | 6,5 | mA | | Inputs C, M and R (pins 15, 3 and 2) | | | | | | | Input voltage<br>HIGH | VIH | 7,5 | | _ | V | | LOW | VIL | | _ | 4,5 | , V | | Input current<br>HIGH | Чн | _ | 1 | | μA | | LOW | -HL | - | 30 | · — | μΑ | | External resistor pin RX (pin 4) | | | | | | | Voltage at RX at $V_{CC}$ = 12 V ± 15%;<br>R4 = 130 $\Omega$ ± 5% | V <sub>RX</sub> | 3 | _ | 4,5 | V | | Outputs Q1 to Q4 | · | | | | | | Output voltage LOW at IOL = 350 mA | VOL | | 500 | 1000 | mV | | at I <sub>OL</sub> = 500 mA | VOL | - | 700 | _ | mV | | Output current LOW | lor | - | ~ | 500* | mA | | HIGH at V <sub>Q</sub> = 18 V | -loh | _ | | 50 | μΑ | Fig. 3 Total power dissipation $P_{tot}$ as a function of output current $I_{OL}$ . Fig. 4 Power derating curve. Fig. 5 Current $I_{RX}$ into RX and voltage $V_{RX}$ on RX as a function of required output current $I_{OL}$ . Fig. 6 Typical application of the SAA1027 as a stepping motor driver. ## UNIVERSAL INDUSTRIAL LOGIC AND INTERFACE CIRCUIT #### GENERAL DESCRIPTION The SAA1029 is a universal bipolar logic and interface IC with high noise immunity and operational stability for industrial control applications. The most fundamental industrial control functions can be accomplished with only one SAA1029 IC. Figure 1 shows the logic configuration. The IC comprises, - (1) Gate 1: 4-input AND gate with 1 inverted input, - (2) Gate 2: 3-input AND gate with 1 inverted input and adjustable propagation delay, - (3) Gate 3: 2-input AND gate with 1 inverted input. The SAA1029 can be used as direct interface with LOCMOS (CMOS) ICs for realizing more complex functions. Therefore, the output signal can be limited to the voltage level of the common output clamping pin Z. The propagation delay of NAND gate 2 is adjustable from microseconds to seconds by using an external capacitor at pin C. This makes it possible to adapt the control frequency limits to the system, so the optimum dynamic noise immunity can be achieved. All the static and dynamic circuit values (including the output voltage) are independent of the supply voltage over a wide operating range. This allows the use of a simple unstabilized power supply. The output is held to the LOW state automatically during switching on the power supply, so a special reset pulse can be omitted. #### **Features** - Simple realization of the basic industrial control functions (logic functions, timing functions, memory functions). - High dynamic and static noise immunity. - · High operation stability. - Short-circuit protection of inputs and outputs to both VEE and VCC. - Wide supply voltage range, so a simple power supply can be used. - Wire interruption results in a safe input LOW state. - LOCMOS (CMOS) compatible. #### **QUICK REFERENCE DATA** | Supply voltage range | Vcc | | 14 to 31,2 | V : | |----------------------------------------------|------------------|-----------|---------------------|------------| | Operating ambient temperature range | T <sub>amb</sub> | · | 30 to +85 | оС | | Input voltage HIGH | VIH | | 6,5 to 44 | v , | | Output voltage HIGH (without clamping) | v <sub>он</sub> | | 13 to 30 | V | | Output voltage HIGH (with clamping at pin Z) | $v_{OH}$ | 2,0 to (\ | <sub>CC</sub> -0,7) | <b>V</b> : | | Input current | l <sub>j</sub> | max. | 10 | mΑ | | Quiescent supply current | Icc | typ. | 7,8 | mA 🦠 | #### **PACKAGE OUTLINE** 16-lead DIL; plastic (SOT-38). Fig. 1 Logic diagram. Fig. 2 Pinning diagram. #### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | . V V V V V V V V V V V V V V V V V V V | |-----------------------------------------| | v | | | | | | | | ×. | | ٠, | | | | mA | | mΑ | | | | mΑ | | mΑ | | | | mΑ | | mΑ | | | | | | mΑ | | mΑ | | ٧ | | | Voltage at pin 7 (C) External capacitor at pin 7 (C) Short-circuit of outputs (pins 12, 13 and 15) pin 14 (Z) open at V<sub>Z</sub> < V<sub>CC</sub> Total power dissipation (see also Fig. 3) at T<sub>amb</sub> = 50 °C; continuous at T<sub>amb</sub> = 65 °C; max. 1000 hours Storage temperature range > P<sub>tot</sub> (mW) 800 1100 590 400 -30 Ó 125 140 T<sub>amb</sub> (°C) allowed to V<sub>CC</sub> and V<sub>EE</sub> (0 V) allowed only to VEE (0 V) any value 50 70 85 65 January 1982 ## CHARACTERISTICS At $T_{amb}$ = -30 to +85 °C; $T_i \le 125$ °C; $V_{CC}$ = 14 to 31,2 V; unless otherwise specified | | symbol | min. | typ. | max. | unit | conditions | |--------------------------------------------------------------------------------------|------------------|----------------------|--------------|---------------|------|---------------------------------------------------------------| | Supply voltage | vcc | 14 | 24 | 31,2 | V | | | Quiescent supply current | Icc - | | 7,8 | | mA | | | | Icc | <u> </u> | · - | 12,2 | mA | V <sub>CC</sub> = 31 V; T <sub>amb</sub> = 25 °C | | Quiescent current ratio | JCC1 | | 0.67 | | | I <sub>CC1</sub> = I <sub>CC</sub> at T <sub>j</sub> = 125 °C | | Quiescent current ratio | I <sub>CC2</sub> | <del>.</del> | 0,67 | - | | $I_{CC2} = I_{CC}$ at $T_i = 25$ °C | | Input voltage LOW | VIL | _ | - | 5 | , V | | | Input voltage HIGH | V <sub>IH</sub> | 6,5 | · | <del></del> . | V | | | | VIH | 6,55 | | _ | V | | | Input current LOW | -liL | _ | | 100 | μΑ | | | | –կլ | | _ | 95 | μΑ | | | Input current HIGH | I <sub>IH</sub> | 300 | _ | _ | μΑ | | | Rate of change of input signal | dV/dt | 3 | _ | _ | V/ms | | | Input current* | -11 | | _ | 120 | μΑ | V <sub>I</sub> = 1 V | | | lj . | | | 280 | μΑ | V <sub>I</sub> = 35 V | | Output clamping voltage* | $V_{Z}$ | | <del>-</del> | 30 | V | $V_Z = V_{CC} - 1 V$ | | Output voltage without clamping | | | | | | | | (pin 14 open)* | | | | | | V <sub>CC</sub> = 14 V | | non-inverting input: $V_1 = 5,1 \text{ V}$<br>inverting input: $V_1 = 6,3 \text{ V}$ | | | | | | | | LOW | VOL | <del>-</del> , . | <del>-</del> | , 1 | V | I <sub>O</sub> = 1,32 mA | | | VOL | - | _ | 1,5 | V | I <sub>O</sub> = 2,91 mA | | HIGH | V <sub>OH</sub> | V <sub>CC</sub> -1,4 | <del>-</del> | | V | -I <sub>O</sub> = 5 mA | | Output voltage with clamping | | | | | | V <sub>CC</sub> = 31,2 V | | (pin 14 at V <sub>Z</sub> )*<br>LOW | VOL | | | 1 | v | $V_Z < V_{CC} - 1 V$<br>$I_O = 1,32 \text{ mA}$ | | 2011 | VOL | _ | _ | 1,5 | ľ | 10 = 1,91 mA | SAA1029 At T<sub>amb</sub> = 25 °C; V<sub>CC</sub> = 24 V; unless otherwise specified. January 1982 ## CHARACTERISTICS (worst case conditions) At T<sub>i</sub> = + 125 to + 140 °C; maximum 1000 hours | | symbol | min. | typ. | max. | unit | conditions | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------|----------------|--------------------------|------|----------------------------------------------| | Input voltage LOW | VIL | · <u> </u> | | 5 | V | | | Input voltage HIGH | $v_{IH}$ | 6,55 | · <u>_</u> | <del>_</del> | l v | | | Input current | l <sub>l</sub> | 95 | | 300 | μΑ | V <sub>I</sub> = 1 to 44 V | | Change of input current overdrive of other | | | | | | | | inputs $\Sigma(-I_I) < 10 \text{ mA}$ | $\Delta I_1$ | <del>_</del> ' | _ , | 120 | μΑ | $V_{I} < V_{CC} - 1 V$ | | | ΔΙ | | · - | 158 | μΑ | V <sub>I</sub> > V <sub>CC</sub> -1 V | | overdrive of other | · . | | | | | | | inputs $\Sigma(-I_1)$ < 90 mA | ΔI | _ | | 280 | μΑ | V <sub>1</sub> < V <sub>CC</sub> -1 V | | | $\Delta I_{\parallel}$ | λ <sub>γ</sub> = 11. | · <del>-</del> | 320 | μΑ | $V_I > V_{CC} - 1 V$ | | Input voltage by current overdrive | V <sub>1</sub> | 46 | | 65 | V | $\Sigma(-I_{\parallel}) = 10 \text{ mA}$ | | Output voltage without clamping (pin 14 open) | | | | | | | | LOW | VoL | _ | _ | 0,35 | V | l <sub>OL</sub> ≤0,095 mA | | | VOL | | | 1 | V | I <sub>OL</sub> = 0,095 to 1 mA | | the section of se | VOL | _ | · - | 1,5 | V V | I <sub>OL</sub> = 1 to 2,5 mA | | HIGH | $v_{OH}$ | V <sub>CC</sub> -1,5 | _ | <del>-</del> | V | -I <sub>OH</sub> ≤ 5 mA | | Output voltage with clamping (pin 14 at V <sub>7</sub> ) | | | | | | $V_Z = 2.5 \text{ to } V_{CC} - 1 \text{ V}$ | | HIGH | Vон | (V <sub>7</sub> -0,5) | | (V <sub>7</sub> + 0,245) | v | I <sub>OH</sub> = 0 mA | | | VOH<br>VOH | $(V_2 - 0.5)$ | <u> </u> | $(V_7 + 0.15)$ | v . | I <sub>OH</sub> = 1 mA | | | VOH | $(V_7 - 0.5)$ | _ | V <sub>7</sub> | V | I <sub>OH</sub> = 3 mA | | | VOH | | · | 0,75 | V | I <sub>OH</sub> = 0 mA; V <sub>Z</sub> = 0 V | | Output short-circuit current | | | | | | | | LOW-signal | <sup>I</sup> OscL | <del>-</del> | _ | 11 | mA | output at V <sub>CC</sub> | | HIGH-signal | <sup>-l</sup> OscH | 5 | _ | 28,5 | mA | output at VEE (0 V) | | HIGH-signal | -I <sub>OscH</sub> | -<br>- | _ | 10 | mA | ∫ output at VEE (0 V) | # Note $V_{CC}$ rising from 0 to 14 V; all inputs open; internally it is guaranteed that the input threshold voltage $V_{1L} > V_{OL}$ . ### **APPLICATION INFORMATION** The following figures (Figs 4 to 11) give some examples of the basic industrial control functions. Fig. 4 OR function. Fig. 8 Monostable flip-flop; for C = 4,7 $\mu$ F, 1 s no reaction. Fig. 5 EXCLUSIVE-OR function. Fig. 9 Start delay function. Fig. 6 Delayed memory; reset is dominating. Fig. 10 Decay delay function. Fig. 7 Delayed memory; set is dominating. Fig. 11 Square-wave oscillator. This information is derived from development samples made evailable for evaluation. It does not necessarily imply that the device will go into regular production. # SERVO-MOTOR CONTROL CIRCUIT # **GENERAL DESCRIPTION** The SAK150BT is a bipolar integrated circuit intended for remote control applications in digital proportional systems or other closed-loop position control applications, in which it will translate the width of its input pulses into a mechanical position. It incorporates a linear one-shot for improved positional accuracy. The circuit has additional outputs for driving external p-n-p transistors to form a bidirectional bridge. ### **Features** - high output current - bidirectional bridge output facility with single power supply - adjustable deadband - · adjustable proportional range - high linearity - wide supply voltage range - low standby supply current - provides stabilized supply for external circuit # QUICK REFERENCE DATA | Supply voltage range | Vcc | | 3 to 9 | V | | |-----------------------------------------------------|------------------|------|---------|----|--| | Supply current, standby, at V <sub>CC</sub> = 4,8 V | Icc. | typ. | 4 | mΑ | | | Stabilized supply voltage for external circuit | ٧z | typ. | 2 | ٧ | | | Output current at V <sub>CC</sub> = 4,8 V | Ia | max. | 500 | mÄ | | | Operating ambient temperature range | T <sub>amb</sub> | -20 | to + 60 | οС | | 14-lead mini-pack; plastic (SO-14; SOT-108A). Fig. 1 Block diagram. The blocks marked "&" are AND gates, the block marked "≥1" is an OR gate, the blocks with inputs marked S and R are set-reset flip-flops and the block marked "COMP" is a comparator. The inputs of this comparator have unequal weights; this particular comparator may be considered as a high-gain amplifier for the upper input with the lower input giving a small shift of the switching level. The triangles at some of the inputs and outputs are polarity indicators showing that the internal logic 1-state at that input or output corresponds with the external logic L-level (LOW). At inputs and outputs without polarity indicator the internal logic 1-state corresponds with the external logic H-level (HIGH). # FUNCTIONAL DESCRIPTION (See also Fig. 5) The SAK150BT has two sets of outputs on which it is capable of producing output pulses of variable width. The output arrangement is such that these output pulses can drive a servo-motor in both directions. The servo-motor actuates a potentiometer. The width of the output pulses is reduced to zero when the position of the potentiometer slider corresponds with the width of the input pulses. The circuit operates as follows. The positive-going leading edges of the input pulses trigger a monostable element. Its output pulses have a duration that is a linear function of the position of the potentiometer slider. These pulses therefore will be referred to as feedback pulses. The presence of both the input pulse and the feedback pulse switches on a current source of approx. 0,3 mA which charges an external capacitor C2 connected from RA (pin 4) to ground. The variation of the voltage on this capacitor after some time causes the output of the high-gain reset amplifier to change state and reset the two output flip-flops. Depending on the relative durations of input pulse and feedback pulse the following happens. - Difference in duration of input pulse and feedback pulse less than the deadband time: no output signals generated. - 2. Input pulse shorter than feedback pulse: outputs Q1 and QB1 activated. - 3. Input pulse longer than feedback pulse: outputs Q2 and QB2 activated. The trailing (negative-going) edge of the shorter of the two pulses (input pulse or feedback pulse) switches off the current source that charged C2. It further switches on the discharging of C2 via R2, connected to DIS (pin 3). As a consequence the output of the reset amplifier changes state after a short delay and no longer resets the flip-flops. Finally the code converter generates a signal which sets the appropriate output flip-flop but inhibits the output. At the trailing edge of the longer of the two pulses the signal that has set one of the flip-flops changes state. This enables the corresponding output. It further finishes the discharging of C2 via R2. C2 will now be charged via R3. When the voltage on C2 reaches the switching level of the reset amplifier its output signal will reset the flip-flops again and this will terminate the output pulse (see Fig. 3). The duration of the output pulse is proportional with the charge required by C2 to reach the switching level of the reset amplifier, and this charge is proportional to the time that C2 has been discharged via R2, i.e. the difference in duration of the input pulse and the feedback pulse. The maximum output pulse duration is reached when the output pulse is terminated by the next input pulse. # **FUNCTIONAL DESCRIPTION** (continued) Supply: VCC, VEE1, VEE2 and VZ (pins 8, 12, 7 and 2) The SAK150BT contains a voltage stabilizer. This permits the circuit to be used over a very wide supply voltage range without substantial variation of its performance. The stabilized supply voltage is available at $V_Z$ (pin 2) to supply an external peripheral circuit, e.g. a feedback potentiometer. The circuit has two ground pins, one for the output stage (V<sub>EE2</sub>) and one for the rest of the circuit (V<sub>EF1</sub>). They should be interconnected externally. ## Input I (pin 13) Input pulses should be positive-going, i.e. the time that the input signal is HIGH is the input parameter. Usual values are 1 to 2 ms for the pulse to be HIGH and 20 ms for the pulse repetition time. Feedback pulse duration: CMX, MF and RX (pins 1, 11 and 4) The duration of the feedback pulse is determined by external capacitor C1 connected between CMX and MF. This capacitor is charged by a current source whose current is determined by external resistor R1 connected between RX and ground. # Deadband time The deadband time is the maximum difference in duration between the input pulse and the feedback pulse that will not give an output signal (see Fig. 4). The deadband time is determined by external resistor and capacitor R2 and C2 connected to RA and by the threshold voltage V<sub>thr</sub> of the Schmitt trigger and by its deadband V<sub>thr</sub> according to the following approximative formula: $$t_{db} \approx \frac{R2 \times C2 \times V_{db}}{V_{thr} - V_{db}} = 0.0215 \; R2 \times C2 \; (typical)^*.$$ # Proportional range The output pulse width is proportional to the input pulse width up to the point that the output pulse width equals the time between the input pulses til (see Fig. 4). The input pulse width at which the maximum output pulse width is reached may be chosen by the ratio of R2 and R3. It is given by the following approximative formula: $$t_{prop} \approx \frac{R2}{R3} \times \left(\frac{V_{CC}}{V_{thr}} - 1\right) \times t_{IL}^*$$ Qutputs Q1, QB1, Q2 and QB2 (pins 10, 9, 6 and 5) The outputs Q1 and Q2 are open-collector outputs capable of sinking up to 500 mA. The outputs QB1 and QB2 are intended to drive external p-n-p transistors. Together with the Q outputs these p-n-p transistors may form a bidirectional bridge output with a single power supply, see Fig. 4. <sup>\*</sup>If $e^{x} \approx 1 + x$ for charge and discharge at RA (pin 4). 12 V 10 μA max. max. #### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) Supply voltage, d.c. VCC Current at $V_Z$ $-I_{VZ}$ max. 3 mA Input voltage $V_I$ max. 12 V -V<sub>I</sub> max. 5 V Voltage at CMX --V<sub>CMX</sub> max. 5 V Current at CMX -VCMX max. 5 V Current at RX -IRX max. 5 mA -IRX max. 1 mA Voltage at MF Voltage at MF VMF max. 1 mA Voltage at MF VMF max. 12 V Current at ME Current at MF IMF max. 3 mA -IMF max. 3 mA Current at RA IRA max. 6 mA -IRA max. 5 mA -la Output voltage, QB1 and QB2 VQB max. 12 V Output current, QB1 and QB2 IQB max. 70 mA -IQB max. 10 mA # SAK150BT # CHARACTERISTICS $V_{CC} = 3 \text{ to } 9 \text{ V}; V_{EE1} = V_{EE2} = 0 \text{ V}; T_{amb} = -20 \text{ to } + 70 \text{ °C}$ unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------|-----------------------|----------------|---------------|----------------|------------| | Supply: V <sub>CC</sub> and V <sub>Z</sub> (pins 8 and 2) | | | | | | | Supply current at V <sub>CC</sub> = 4,8 V; | | · | | | | | Tamb = 25 °C; output stages OFF | Icc | - | 4 | | mA | | Stabilized voltage output | VZ | - | 1,95 | _ | ٧ | | Variation with temperature | $\Delta V_Z/\Delta T$ | - | 6 | _ | mV/l | | Output current at $V_{CC}$ = 4,8 V for $\Delta V_Z$ = 40 mV | -IZ | - | _ | 1 | mA | | Input I (pin 13) | | | | | | | Input voltage | | | | | | | HIGH | VIH | 2,4 | - | - | ٧ | | LOW | VIL | - | <del></del> | 0,6 | V | | Input current | 1 | | | | | | HIGH at $V_{\parallel}$ = 2,4 V | ЧН | - | - | 250 | μΑ | | LOW at V <sub>1</sub> = 0,6 V | -IIL | - | - | 30 | μΑ | | External resistor pin RX (pin 14) | | | | | | | Voltage at $-I_{RX} = 100 \mu A$ | VRX | - | 0,7 | | <b>V</b> , | | Current range | <sup>I</sup> RX | 10 | _ | 200 | μΑ | | Monostable feedback pin MF (pin 11) | | | | | | | Voltage at IMF = 2 mA | VMF | - | | 300 | mV | | Output current | IMF | <del> -</del> | _ | 3 | mA | | Reset amplifier pin RA (pin 4) | · | | | | | | Switching level of reset amplifier, | · | | | | | | internal current source OFF | V <sub>sw</sub> | - | 1,9 | - | V | | Deadband (shift of switching level by | | | | | 1 | | internal current source) | V <sub>db</sub> | - | 40 | <del>-</del> - | mV | | Input current | | | | • | | | HIGH | <sup>I</sup> RA | - | | 6 | mA | | LOW | -IRA | - | 300 | - | μΑ | | External monostable capacitor pin CMX (pin 1) | | | <i>1</i> ,000 | | | | | CMX | - | _ | 1 | mΑ | | Current | -I <sub>CMX</sub> | _ | IRX | | | | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------------------|--------------------|------|------|------|------| | Outputs Q1 and Q2 (pins 10 and 6) | | | _ | | | | Output voltage at $V_{CC}$ = 4,8 V;<br>$I_{QB}$ = 50 mA; $I_{Q}$ = 500 mA | v <sub>Q</sub> | _ | 450 | 550 | mV | | Output current at V <sub>CC</sub> = 4,8 V;<br>I <sub>QB</sub> = 20 mA | IQ | - | _ | 500 | mA | | Outputs QB1 and QB2 (pins 9 and 5) | | | | | | | Output voltage at V <sub>CC</sub> = 4,8 V;<br>I <sub>QB</sub> = 50 mA | V <sub>QB</sub> | _ | 1,2 | 1,6 | V | | Output current at V <sub>CC</sub> = 4,8 V | l ØB | - | _ | 50 | mA | | Discharging pin DIS (pin 3) | | | | | | | Output voltage LOW at IDIS = 2 mA | VDISL | _ | _ | 300 | mV | | Output current<br>HIGH at V <sub>DIS</sub> = 9 V | -I <sub>DISH</sub> | _ | _ , | 500 | nA | | LOW | DISL | - | : | 5 | mA | Fig. 3 Timing diagram. Fig. 4 Output current pulse duration $t_Q$ as a function of the difference between input pulse duration $t_{IH}$ and feedback pulse duration $t_{FH}$ . There is no output signal for differences less than the deadband time $t_{db}$ . The maximum output pulse duration at outputs Q1 and QB1 is equal to the time between the feedback pulses $t_{FL}$ , the maximum duration at Q2 and QB2 is equal to the time between the input pulses $t_{IL}$ . The maximum pulse duration is reached at a pulse duration difference $t_{prop}$ . ### APPLICATION INFORMATION Fig. 5 Typical application of the SAK150BT for remote control of a model. The arrangement may be the last part at the receiving side, e.g. after a multi-channel time division multiplex system, to drive the steering motor. The potentiometer $R_{\rm p}$ is actuated by the motor. # CONTROL CIRCUIT FOR SWITCHED-MODE POWER SUPPLY ### **GENERAL DESCRIPTION** The TDA1060 is a bipolar integrated circuit intended for the control of a switched-mode power supply. It incorporates all the control functions likely to be required in switched-mode power supplies for professional equipment. ### The circuit features: - Suitability for a wide range of supply voltages - Built-in stabilized power supply for external circuitry - Built-in temperature-compensated voltage reference - Adjustable frequency - Adjustable control loop sensitivity - Adjustable pulse width - · Adjustable maximum duty factor - Adjustable overcurrent protection limit - Low supply voltage protection with hysteresis - Loop fault protection - Slow-start facility - Feed-forward facility - Core saturation protection facility - Overvoltage protection facility - Remote ON/OFF switching facility ## **QUICK REFERENCE DATA** | Supply voltage (voltage source) | Vcc | max. | 18 | V . | | |-----------------------------------------|------------------------------------|--------|---------|-----|--| | Supply current (current source) | lcc | max. | 30 | mΑ | | | Output current | -l <sub>14</sub> ; l <sub>15</sub> | max. | 40 | mA | | | Stabilized voltage | $v_Z$ | typ. | 8,4 | V | | | Reference voltage | V <sub>ref</sub> | typ. | 3,72 | V | | | Output pulse repetition frequency range | fo | 50 Hz | to 100 | kHz | | | Operating ambient temperature range | _ | | | | | | TDA1060 | $T_{amb}$ | 25 to | +125 | oC | | | TDA1060A | T <sub>amb</sub> | 0 | to + 70 | oC | | | TDA1060B | Tamb | -55 to | +150 | oC. | | TDA1060, TDA1060A: 16-lead DIL; plastic (SOT-38). TDA1060B: 16-lead DIL; ceramic (SOT-74). Fig. 1 Block diagram. #### **FUNCTIONAL DESCRIPTION** The TDA1060 contains the control loop for a fixed-frequency pulse-duration regulated SMPS. The device works as follows. The output voltage $V_O$ of the SMPS is sensed via a feedback network and compared with an internal reference voltage $V_{ref}$ . Any difference between $V_O$ and $V_{ref}$ is amplified and fed to a pulse-width modulator (PWM), where it is compared with the instantaneous level of a ramp waveform (sawtooth) from an oscillator. The output from the PWM is a rectangular waveform synchronized with the oscillator waveform; its duty factor depends on the difference between $V_O$ and $V_{ref}$ . This signal drives the base of the SMPS power switching transistor so that its conduction period and hence the amount of energy transferred from the input to the output of the SMPS is controlled, resulting in a constant output voltage. # Stabilized power supply: V<sub>CC</sub> and V<sub>Z</sub> (pins 1 and 2) The circuit contains a voltage/current regulator and may be supplied either by a current source (e.g. a series resistor connected to the high voltage input of the SMPS), or a voltage source (e.g. a 12 V battery). The stabilized voltage, typically 8,4 V, is also available at V<sub>Z</sub>, pin 2 for supplying external circuitry, e.g. a potentiometer to adjust the maximum duty factor. This supply output is protected against short-circuits. The current drawn from this output increases the total IC supply current by the same amount. When the supply voltage $V_{CC}$ becomes too low, i.e. $V_{CC} < V_Z + 0.2 \text{ V}$ , the circuit is automatically switched off. As soon as the supply voltage exceeds this threshold value by more than 0,2 V the circuit starts the SMPS via the slow start procedure. ## Operating frequency: RX and CX (pins 7 and 8) The frequency of the sawtooth generator, and hence of the output pulses, is set by an external resistor R7 at RX, pin 7, and an external capacitor C8 at CX, pin 8. The frequency will be 1,2/R7C8. It may be set between 50 Hz and 100 kHz and is virtually independent of the supply voltage. ### Maximum duty factor and slow start: DFM (pin 6) The maximum duty factor is set by the voltage on the duty factor input DFM (see Fig. 4). This voltage usually is derived from the stabilized power supply $V_Z$ , pin 2, by an external voltage divider, see Fig. 6. As the upper and lower levels of the sawtooth waveform are set by an internal voltage divider, the accuracy of the maximum duty factor setting is determined by resistor ratios rather than by absolute values. In case of a short-circuited feedback loop (V<sub>3.12</sub> less than typ. 600 mV) the duty factor input is internally biased to the lower level of the sawtooth waveform via a resistor of typ. 1 k $\Omega$ . The maximum duty factor permitted in that case sets a maximum limit to the impedance level of the external voltage divider at pin 6. During the flyback of the sawtooth the output pulse is inhibited. For a 1 nF capacitor C8 at pin 8 this flyback time is 1 $\mu$ s. This sets a natural limit to the duty factor. The time constant for the slow start is determined by an external capacitor connected between the maximum duty factor input DFM and $V_{EE}$ , pin 12, together with the impedance of the voltage divider at pin 6. This capacitor also determines the dead time before the slow start procedure for remote ON/OFF or when the current sensing voltage has exceeded 600 mV, see below. If the DFM input is not used it should be connected to $V_{\mbox{\scriptsize Z}}$ via a resistor of 5 k $\Omega.$ ### **FUNCTIONAL DESCRIPTION** (continued) Control loop sensitivity, stability, and feedback loop fault protection, FB and GA (pins 3 and 4) The device contains a control loop error amplifier, i.e. a differential amplifier that compares the voltage on the feedback input FB, pin 3, with the internal reference voltage. This reference voltage is a temperature-compensated voltage source based on the band-gap energy of silicon. The control loop sensitivity is determined by the closed-loop gain A<sub>f</sub> of the error amplifier. Normally the output from the SMPS is connected to the feedback input FB via a voltage divider and a series resistor. The closed-loop gain of the error amplifier is set by applying feedback from the gain adjustment output GA, pin 4, to the feedback input FB by a resistor R3-4, see Fig. 6. To avoid instability a capacitor should be connected between the gain output GA and V<sub>EE</sub>, pin 12. A 22 nF capacitor will cause the frequency response to fall off above 600 Hz. The feedback input FB is internally biased to the HIGH level, this gives a protection against a feedback loop fault: an open feedback loop will make the duty factor zero. A shorted feedback loop (feedback voltage less than typ. 600 mV) causes the maximum duty factor input DFM to be internally biased to the lower level of the sawtooth waveform via a resistor of typ. 1 k $\Omega$ , thus substantially reducing the maximum duty factor. This duty factor will then be determined by the impedance of the external voltage divider at DFM, pin 6, and the internal biasing resistor. ### Overcurrent protection input CM (pin 11) There are two current limits, corresponding with voltages on the overcurrent protection input CM of typ. 480 mV and 600 mV. As soon as the voltage on this input exceeds 480 mV, the running output pulse is immediately terminated; the next pulse starts normally at the next period. If the voltage exceeds 600 mV, the output pulses are inhibited for a certain dead time, during which the slow start capacitor at pin 6 is unloaded. After this the circuit starts again with the slow start procedure. If the overcurrent protection input CM is not used, it should be connected to VEE, pin 12. #### Feed-forward input FW (pin 16) The feed-forward input FW can be connected to an external voltage divider from the input voltage of the SMPS, see Fig. 6. It has the effect of varying the supply voltage of the sawtooth generator with respect to the stabilized voltage. When the voltage on the feed-forward input increases, the upper level of the sawtooth is also increased. Since neither the voltage level that sets the maximum duty factor nor the feedback voltage are influenced by the feed-forward, the duty factor reduces (see Fig. 5). This can therefore compensate for mains voltage variations. If feed-forward is not required the feed-forward input FW should be connected to VFF, pin 12. ### Synchronization input SYN (pin 9) The frequency of the sawtooth waveform, and hence of the output pulses, can be synchronized via the TTL compatible synchronization input SYN. The synchronizing frequency must be lower than the oscillator free-running frequency. When the synchronization input is LOW the sawtooth generator is stopped; it starts again when the input goes HIGH. Synchronization pulses do not influence the slope of the sawtooth, and hence not the width of the output pulses, they only change their separation in time. For free-running operation it is advisable to connect the synchronization input SYN to V<sub>7</sub>, pin 2. ### Core saturation and overvoltage protection input SAT (pin 13) To obtain a protection against core saturation, especially during transient conditions, the output transformer of the SMPS has to be fitted with a winding serving as a current sensor. Its output voltage is rectified and fed to the SAT input. This core saturation protection may be combined with an overvoltage protection. To this end a portion of the SMPS output voltage is also fed to the SAT input either via a voltage divider or via a suitable regulator diode (zener diode). The output pulses are inhibited as long as the voltage on this input exceeds the threshold voltage, typ. 600 mV. The voltage at the SAT input does not influence the frequency of the sawtooth generator and hence not of the output pulses. If none of these protection facilities are used, the SAT input should be connected to VFF, pin 12. ### Remote ON/OFF switching: ENABLE input EN (pin 10) The output pulses can be switched on and off by applying logic levels to the TTL compatible ENABLE input. A LOW level causes immediate inhibition of the output pulses, a subsequent HIGH level switches the circuit on with the slow-start procedure. If this facility is not required, EN should be connected to V7, pin 2. ### Modulation input MOD (pin 5) The duty factor of the output pulses may be reduced below the value resulting from the voltages on the maximum duty factor input DFM and the gain adjust output GA by applying a lower voltage to the modulation input MOD. This input may be used with an external control loop, e.g. for constant-current control, or to obtain a fold-back characteristic. If the modulation input is not used, it should be connected to $V_Z$ , pin 2. ### Outputs QC and QE (pins 13 and 14) To avoid double pulses that might occur at an excessively low mains voltage or an excessively high output current the output is preceded by a latch. The two outputs offer a choice of output current polarity, QC giving a positive current, i.e. a current flowing into the output, and QE giving a negative current, a current flowing out of the output. The two connections have the additional advantage that the relatively large output currents do not flow through the V<sub>CC</sub> and V<sub>EE</sub> connections, where they could induce noise. # TDA1060 TDA1060A TDA1060B | RΔ | TI | N | GS | |----|----|---|----| | RATINGS | | | |-----------------------------------------------------------|------------------------------------|------------------------| | Limiting values in accordance with the Absolute Maximum S | System (IEC 134) | The second of the | | Supply voltage range (voltage source) | Vcc | -0,5 to +18 V | | Supply current (current source) | Icc | max. 30 mA | | Feed-forward input voltage range | | | | V <sub>CC</sub> < 24 V | V <sub>16-12</sub> | 0 to VCC V | | V <sub>CC</sub> > 24 V | V <sub>16-12</sub> | 0 to 24 V | | Input voltage range (all other inputs) | $v_l$ | 0 to V <sub>Z</sub> V | | Emitter output voltage range | V <sub>14-12</sub> | 0 to 5 V | | Collector output voltage range | V <sub>15-12</sub> | 0 to V <sub>CC</sub> V | | Output current | | | | d.c. (see Figs 3a, c and e) | - <sup> </sup> 14; <sup> </sup> 15 | max. 40 mA | | peak; t = max. 1 $\mu$ s; duty factor d $\leq$ 10% | -l <sub>14</sub> ; l <sub>15</sub> | max. 200 mA | | Storage temperature range | y.v. | 405.00 | | TDA1060 | T <sub>stg</sub> | –40 to +125 °C | | TDA1060A | T <sub>stg</sub> | -40 to +125 °C | | TDA1060B | T <sub>stg</sub> | -40 to +125 °C | | Operating ambient temperature range | | | | TDA1060 | T <sub>amb</sub> | -25 to +125 °C | | TDA1060A | T <sub>amb</sub> | 0 to +70 °C | | TDA1060B | Tamb | -55 to +150 °C | | Power dissipation (see Figs 3b, d and f) | P <sub>tot</sub> | max. 1 W | | | | | Fig. 3 Output current and power dissipation derating curves. # TDA1060 TDA1060A TDA1060B # CHARACTERISTICS Voc = 12 V: Tamb = operating ambient temperature range, unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------------------|-------------------------------------------|------|------------|-------------------|------| | Operating ambient temperature range | | | | | | | TDA1060 | T <sub>amb</sub> | -25 | _ | 125 | oC | | TDA1060A | Tamb | 0 | _ | 70 | oC | | TDA1060B | Tamb | -55 | - | 150 | оС | | Supply V <sub>CC</sub> (pin 1) | | | | | | | Supply voltage | 1 1 | | | } | | | at I <sub>CC</sub> = 15 mA | | 18,5 | 23 | 27 | v | | TDA1060 | Vcc | • | 23 | 27 | v | | TDA1060A | Vcc | 18,5 | | | V | | TDA1060B | Vcc | 18 | 23 | 27,5 | V | | at I <sub>CC</sub> = 30 mA | vcc | 19,5 | 24 | 29 | V | | TDA1060 | | 19,5 | 24 | 29 | v | | TDA1060A | Vcc | 19,5 | 24 | 29,5 | v | | TDA1060B | vcc | 19 | 24 | 29,5 | ٧ | | Supply current; R7 = 25 k $\Omega$ ;<br>duty factor d = 50%; $I_Z$ = 0; | 1 | | | | | | at T <sub>amb</sub> = 25 °C | <sup>1</sup> cc | 2,5 | _ | 10 | mΑ | | over ambient temperature range | ICC | 2,5 | _ | 15 | mΑ | | Threshold voltage of low supply | 00 | · | | | | | voltage protection at T <sub>amb</sub> = 25 °C | vcc | 8,85 | <b>-</b> . | 10,8 | V | | Variation with temperature | $-\Delta V_{CC}/\Delta T$ | - | 7,5 | | mV | | Hysteresis of low supply | | | | | | | voltage protection | ΔVCC | _ | 500 | - | m۷ | | Stabilized supply output VZ (pin 2) | | | | | | | Output voltage at T <sub>amb</sub> = 25 °C | VZ | 7,5 | 8,4 | 9 | ٧ | | Variation with temperature | $\Delta V_Z/\Delta T$ | -1,5 | | + 1,5 | m۷ | | Output current | -iz | _ | - | 5 | mΑ | | Feedback input FB (pin 3) | | | | | | | Input voltage, feedback operation | V <sub>3-12</sub> | 2 | _ | V <sub>Z</sub> -1 | ٧ | | Input current at V <sub>3-12</sub> = 2 V | -13 | 1,5 | 12 | 35 | μΑ | | Internal reference voltage, measured at pin 3; pins 3 and 4 interconnected | | | | | | | and grounded via a 100 nF capacitor; | | | | | | | $T_{amb} = 25 {}^{\circ}C$ | V <sub>ref</sub> | 3,42 | 3,72 | 4,03 | ٧ | | Variation with temperature | $\frac{\Delta V_{ref}/V_{ref}}{\Delta T}$ | _ | 0,01 | - | %/I | | Variation with supply voltage | ΔV <sub>ref</sub><br>ΔV <sub>CC</sub> | _ | 0,8 | | mV | | parameter | symbol | min. | typ. | max. | unit | 7 | |-------------------------------------------------------------------------------------------------------------|---------------------------------------------|------------|-------------------|----------|-----------|---| | Long-term variation with time | ±ΔV <sub>ref</sub> /Δt | | 2 | | μV/h | 1 | | Threshold voltage of feedback loop | | | | | | | | short-circuit protection at Tamb = 25 °C | V <sub>3-12</sub> | 460 | 600 | 720 | m∨ | ł | | Variation with temperature | $\frac{\Delta V_{3-12}/V_{3-12}}{\Delta T}$ | | 0,01 | | %/K | | | Gain adjustment output GA (pin 4) | 1 | | | 2 - 1 | | | | Open-loop gain, pin 3 to pin 4 | Ao | _ | 60 | _ | d₿ | | | External feedback resistor | R <sub>3-4</sub> | 10 | _ | . – . | kΩ | | | Modulator input MOD (pin 5) | | | | | | | | Input current at $V_{5-12} = 2 \text{ V}$ ;<br>$V_{4;6-12} > 2 \text{ V}$ | -15 | · – · | _ | 5 | μΑ | | | Maximum duty factor input DFM (pin 6) | | | | | | | | Input voltage for limiting the duty factor to 50%; f <sub>0</sub> = 10 to 100 kHz; V <sub>16-12</sub> = 0 V | V <sub>6-12</sub> | _ | 0,4V <sub>2</sub> | <u> </u> | V | | | Input current at V <sub>6-12</sub> = 2 V | -16 | _ | | 6 | μΑ | | | Capacitor discharge current during fault condition | 16 | 2,5 | ·<br>— | _ | mA | | | Minimum output OFF time at C7 = 1,8 nF | t <sub>off</sub> | · <u> </u> | 1 | | μs | | | Variation of max, duty factor with temperature at f <sub>0</sub> = 20 kHz and d <sub>max</sub> = 50% | Δd <sub>max</sub> /ΔT | <u> </u> | 0,02 | _ | %/K | | | Internal biasing resistor to VEE at | Illax | | -, | | , , , , | | | V <sub>3-12</sub> = 0 V | R <sub>6-12</sub> | 0,75 | 1 | 1,25 | $k\Omega$ | | | Synchronization input SYN (pin 9) | | | | | | | | Input voltage, | | | | | | | | sawtooth ON | VIH | 2 | _ | ٧z | V | | | sawtooth OFF: TDA1060; TDA1060A | VIL | 0 | _ | 0,8 | V | | | TDA1060B | VIL | 0 | _ | 0,6 | V | ļ | | Input current at V <sub>9-12</sub> = 0 V | -11 | 20 | _ , | 120 | μΑ | | | External resistor connection RX (pin 7) | l· | | | . | | ļ | | External frequency adjustment resistor | R7 | 5 | - | 40 | kΩ | | | External capacitor connection CX (pin 8) | | | | 3 1 | • | | | Sawtooth, | , | | | | | | | upper level at V <sub>16-12</sub> = 0 V | V <sub>8-12</sub> | | 5,7 | - | V | | | lower level | V8-12 | 7 | 1,3 | - | V | | | Output pulse repetition frequency | fo de de | 0,05 | · — | 100 | kHz | | | Variation with temperature | $\frac{\Delta f_0/f_0}{\Delta T}$ | _, _ | 0,01 | | %/K | | # TDA1060 TDA1060A TDA1060B # CHARACTERISTICS (continued) | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------------------------------------|-------------------------------------------|------|--------------------|-------|------| | Feed-forward input FW (pin 16) | | | | ` | | | Input voltage | | | | | 1. | | for V <sub>CC</sub> < 24 V | V <sub>16-12</sub> | 0 | | Vcc | V | | for V <sub>CC</sub> > 24 V | V <sub>16-12</sub> | 0 | _ | 24 | V | | Input current at V <sub>16-12</sub> = 16 V;<br>V <sub>CC</sub> = 18 V; T <sub>amb</sub> = 25 °C | 1 <sub>16</sub> | _ | | 60 | μΑ | | Frequency variation with input voltage at V <sub>16-12</sub> > 8 V | $\frac{\Delta f_0/f_0}{\Delta V_{16-12}}$ | - | 1 | _ | %/V | | Overcurrent protection input CM (pin 11) | | | | | | | Input voltage | V <sub>11-12</sub> | 0 | _ | ٧z | V | | Input threshold voltage for single pulse inhibit (current limit mode); T <sub>amb</sub> = 25 °C | V <sub>T1</sub> | 370 | 480 | 575 | mV | | Ratio of threshold voltages for shut down/<br>slow start and for single pulse inhibit | V <sub>T2</sub> /V <sub>T1</sub> | _ | 1,25 | _ | | | Threshold variation with temperature | $\Delta V/\Delta T$ | - | 60 | · — | μV/I | | Input current at V <sub>11-12</sub> = 250 mV | -111 | _ | - | 10 | μΑ | | Turn-off delay, $I_{15} = 30 \text{ mA}$ ;<br>$V_{11-12} = 1.2 \times V_{T1}$ | <sup>t</sup> d | . – | -<br>- | 0,8 | μς | | Core saturation and overvoltage protection inp | ut SAT (pin | 13) | | | | | Input voltage | V <sub>13-12</sub> | 0 | - | ٧z | ٧ | | Input threshold voltage at Tamb = 25 °C | V <sub>13-12</sub> | 460 | 600 | 720 | mV | | Threshold variation with temperature | ΔV/ΔΤ | - | 60 | _ | μV/I | | Input current at V <sub>13-12</sub> = 250 mV | -i <sub>13</sub> | _ | - | 7 | μΑ | | ENABLE input EN (pin 10) Input voltage | · . | | | | · | | ON | VIN | 2 | _ | $v_z$ | ٧ | | OFF: TDA1060; TDA1060A | VIL | 0 | · - | 0,8 | ٧ | | TDA1060B | VIL | 0 | , . <del>-</del> . | 0,6 | ٧ | | Input current at V <sub>10-12</sub> = 0 V | I]L | 20 | _ | 120 | μΑ | | Outputs QC and QE (pins 14 and 15) | | | | 100 | | | Output current | -114; 115 | _ | . · - | 30 | mΑ | | Emitter output voltage | V <sub>14-12</sub> | | | - 5 | V | | Collector output voltage at V <sub>14-12</sub> = 0 V;<br>I <sub>15</sub> = 30 mA | V <sub>15-14</sub> | _ | | 400 | mV | Fig. 4 Maximum duty factor $d_{\mbox{\scriptsize max}}$ as a function of the voltage divider ratio at the duty factor input DFM. Fig. 5 Feed-forward regulation characteristic. Duty factor d as a function of the voltage V<sub>16·12</sub> on the feed-forward input FW. d<sub>0</sub> is the duty factor for V<sub>16·12</sub> $\leq$ V<sub>Z</sub>. # **APPLICATION INFORMATION** Fig. 6 Connections to the TDA1060 in a switched-mode power supply. TDA1060A TDA1060A TDA1060B Fig. 7 Application of the TDA1060 in a 24 V, 12 W SMPS with flyback converter. August 1982 Fig. 8 Application of the TDA1060 in a 24 V, 240 W SMPS with forward converter. Fig. 9 Application of the TDA1060 in a 5 V, 30 W SMPS with forward converter and with an optocoupler CNY62 for voltage separation. APPLICATION INFORMATION SUPPLIED UPON REQUEST. This information is derived from development samples made available for evaluation. It does not necessarily imply that the device will go into regular production. ## **SUPERSEDES DATA SHEET OF TDA1540** # 14-BIT DAC WITH 85 dB S/N RATIO # **GENERAL DESCRIPTION** The TDA1540D is a monolithic integrated 14-bit digital to analogue converter (DAC). It incorporates a 14-bit input shift register with output latches, binary weighted current sources with switches and a reference source. The IC features an improved switch circuitry which eliminates the need for a deglitcher circuit at the output. This results in a signal-to-noise ratio of typical 85 dB in the audio band. # **QUICK REFERENCE DATA** | Supply voltages | 1 H | | | | North A | 20.00 | |--------------------------------------------------------------------------|------------------------------------------|-----|---------------------|------|-------------------------|-----------------| | pin 4 | 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1 | | V <sub>P1</sub> | typ. | 5 | V | | pin 7 | | | $V_{N1}$ | typ. | -5 | V | | pin 11 | | | V <sub>N2</sub> | typ. | -17 | V | | Signal-to-noise ratio (full scale sine-wave) at analogue output (pin 22) | | | S/N | typ. | 85 | dB | | Non-linearity at $T_{amb} = -20 \text{ to } + 70 ^{\circ}\text{C}$ | | | | typ. | ½ LSB | | | Current settling time | | | t <sub>cs</sub> | typ. | 0,5 | μs | | Maximum input bit rate at data input (pin 1) | | | BR <sub>max</sub> | min. | 12 | Mbit/s | | Maximum clock frequency at clock input (pin 28) | | ÷ , | f <sub>cl max</sub> | min. | 12 | MHz | | Full scale temperature coefficient at analogue output (pin 22) | | | TCFS | typ. | ± 30 · 10 <sup>-6</sup> | K <sup>-1</sup> | | Operating ambient temperature range | | | T <sub>amb</sub> | _ | 20 to + 70 | оС | | Total power dissipation | | | P <sub>tot</sub> | typ. | 350 | mW | 28-lead DIL; ceramic (cerdip); SOT-135A. ## FUNCTIONAL DESCRIPTION The binary weighted current sources are obtained by a combination of a passive divider and a time division concept. Figure 1a gives the diagram of one divider stage. The total emitter current 4 I of the passive divider is divided into four more or less equal output currents. The output currents of the passive divider are now interchanged during equal time intervals generated by means of a shift register. The average output currents are exactly equal as a result of this operation. A ripple on the output current, caused by a mismatch of the passive divider, is filtered by an a.c. low-pass filter, requiring an external filter capacitor. The outputs of the dividers are combined to obtain the output currents $I(\bar{l}_1), I(\bar{l}_2)$ and $2I(\bar{l}_3)$ (see Fig. 1b). The current of the most significant bit is generated by an on-chip reference source. A binary weighted current network is formed by cascading the current division stages (see Fig. 2). The interchanging pulses are generated by an on-chip oscillator and a 4-bit shift register. The binary currents are switched to the current output (pin 22) via diode-transistor switching stages; therefore, the voltage on the output pin must be 0 V $\pm$ 10 mV. The output current can be converted into a voltage by means of a summing amplifier. Figure 3 represents the data input format, and an application circuit is given in Fig. 4. Fig. 1a Circuit diagram of one divider stage. Fig. 1b Waveforms showing output currents 1<sub>1</sub>, 1<sub>2</sub> and 1<sub>3</sub> of Fig. 1a. Fig. 3 Format of input signals. 7Z89038.1 November 1982 # **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltages with respect to GND (pin 6) | | | |---------------------------------------------|----------------------------------|-----------------| | at pin 4 | V <sub>P1</sub> | max. 12 V | | at pin 7 | V <sub>N1</sub> | max12 V | | at pin 11 | V <sub>N2</sub> | max. —20 V | | at pin 4 with respect to pin 11 | V <sub>P1</sub> -V <sub>N2</sub> | max. 32 V | | at pin 7 with respect to pin 11 | $v_{N1}-v_{N2}$ | -1 to + 20 V | | Total power dissipation | P <sub>tot</sub> | max. 600 mW | | Storage temperature range | T <sub>stg</sub> | -55 to + 125 °C | | Operating ambient temperature range | Tamb | -25 to +80 °C | # CHARACTERISTICS (see application circuit Fig. 4) Tamb = 25 °C; at typical supply voltages; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------|------------------|--------|---------------|-----------|------| | Supply voltages with respect to GND (pin 6) | | | | | | | at pin 4 | V <sub>P1</sub> | 3 | 5 | 7 | v | | at pin 7 | V <sub>N1</sub> | -4,7 | <b>–</b> 5 | <b>-7</b> | V. | | at pin 11 | V <sub>N2</sub> | -16,5 | · <u>-</u> 17 | -18 | V | | Supply currents | | | | | | | at pin 4* | I <sub>P1</sub> | _ | 12 | 14 | mA | | at pin 7 | I <sub>N1</sub> | - | -20 | -24 | mA | | at pin 11 | l <sub>N2</sub> | | -11 | -13 | mA | | Power dissipation | | | 4.1 | | | | Total power dissipation | P <sub>tot</sub> | ÷. · . | 350 | 410 | mW | | Temperature | | | | | | | Operating ambient temperature range | T <sub>amb</sub> | -20 | | + 70 | οс | <sup>\*</sup> When the output current is 1/21FS (1/2 full scale output current). | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------------------------------------|-------------------|------|-------------------------|------------|---------| | Data input DATA (pin 1) | | | | | | | Input voltage HIGH | VIH | 2,0 | _ | 7,0 | V | | Input voltage LOW | VIL | 0 | _ | 0,8 | V | | Input current HIGH at VIH | ин | | _ | 50 | μΑ | | Input current LOW at VIL | -115 | _ | _ | 0,2 | mA | | Maximum input bit rate | BR <sub>max</sub> | 12 | - | - | Mbits/s | | Latch enable input LE (pin 2) | 1 2 2 2 | | | | | | Clock input CP (pin 28) | | | | | ] | | Input voltage HIGH | V <sub>iH</sub> | 2,0 | <b>-</b> | 7,0 | V | | Input voltage LOW | ViL | 0 | | 0,8 | V | | Input current HIGH at VIH | Чн | _ | - | 50 | μΑ | | Input current LOW at VIL | -116 | | _ ' | 0,2 | mA | | Maximum clock frequency | fCPmax | 12 | _ | <b>-</b> . | MHz | | Oscillator (pins 8 and 9) | | | | | | | Oscillator frequency<br>at Cg.g = 820 pF | fosc | 100 | 160 | 200 | kHz | | | osc | 1,00 | 100 | 2.00 | 11.12 | | Analogue output I <sub>out</sub> (pin 22) | | | | | | | Output voltage compliance | Voc | 10 | - | + 10 | mV | | Full scale current | IFS | 3,8 | 4,0 | 4,2 | mA | | Zero scale current | ± IZS | - | - | 100 | 'nΑ | | Full scale temperature coefficient $T_{amb} = -20 \text{ to } + 70 \text{ °C}$ | TCFS | _ | ± 30 x 10 <sup>-6</sup> | <br> - | K-1 | | Settling time to ± ½LSB | | | | | | | all bits on or off | tcs | _ | 0,5 | _ | μs | | Signal-to-noise ratio* | S/N | .80 | 85 | - | dB . | <sup>\*</sup> Signal-to-noise ratio within 20 Hz and 20 kHz of a 1 kHz full scale sinewave, generated at a sample rate of 44 kHz. Fig. 4 Application circuit. # **PINNING** 17 18 C4 19 C5 20 C6 ref3 | - 1 | DATA | data input | |-----|-----------------|-----------------------| | - 2 | LE | latch enable input | | 3 | $V_{ref1}$ | voltage reference | | 4. | V <sub>P1</sub> | positive supply | | 5 | i.c.* | frequency compensatio | A-4- !--..4 5 i.c.\* frequency compensation on-chip operational amplifier 6 GND ground 7 VN1 negative supply 7 V<sub>N1</sub> negative supply 8 OSC1 9 OSC2 oscillator capacitor 10 V<sub>ref2</sub> voltage reference 11 V<sub>N2</sub> negative supply 12 C1 decoupling binary 13 C2 weighted current 14 C3 | sources 15 | I<sub>ref1</sub> | current reference sources decoupling binary weighted current sources 21 C7 22 I<sub>out</sub> analogue output 23 C8 decoupling binary 24 C9 weighted current 25 C10 | sources 26 i.c.\* voltage reference 27 i.c.\* voltage reference 28 CP clock pulse input Fig. 5 Pinning diagram. <sup>\*</sup> i.c.: internally connected. # SEVEN-TRANSISTOR ARRAY # **GENERAL DESCRIPTION** The TDA3081 is a bipolar integrated circuit consisting of seven common-emitter n-p-n transistors. The transistors are capable of driving loads up to 100 mA. This makes them particularly suited for driving light-emitting diodes and seven-segment displays. The transistor geometry is such that it reaches its maximum current gain at quite low currents, making the devices also suitable for small-signal applications. #### QUICK REFERENCE DATA | Collector-base voltage (open emitter) | V <sub>CBO</sub> | max. | 18 V | |---------------------------------------|------------------|------|--------| | Collector-emitter voltage (open base) | VCEO | max. | 18 V | | Collector current (d.c.) | ¹c | max. | 100 mA | | Power dissipation each transistor | P | max. | 500 mW | | total | P <sub>tot</sub> | max. | 750 mW | Fig. 1 Circuit diagram. Fig. 2 Pinning diagram. # **PACKAGE OUTLINE** 16-lead DIL; plastic (SOT-38Z). # **RATINGS** Limiting values in accordance with the Absolute Maximum Systems (IEC 134) Each transistor | Collector-emitter voltage (open base) | VCEO | max. | 18 | V | |-----------------------------------------------------|------------------|--------|-------|----| | Collector-base voltage (open emitter) | V <sub>CBO</sub> | max. | 18 | ٧ | | Collector-substrate voltage (open base and emitter) | v <sub>cso</sub> | max. | 18 | V | | Emitter-base voltage (open collector) | V <sub>EBO</sub> | max. | 6 | V | | Collector current (d.c.) | l <sub>C</sub> | max. | 100 | mΑ | | Base current (d.c.) | I <sub>B</sub> | max. | 20 | mΑ | | Power dissipation | | | | | | each transistor | Р | max. | 500 | mW | | total (see also Fig. 3) | Ptot | max. | 750 | mW | | Storage temperature range | T <sub>stg</sub> | -50 to | + 125 | οС | | Operating ambient temperature range | T <sub>amb</sub> | -40 to | + 125 | οС | | | | | | | Fig. 3 Power derating curve. # **OPERATING NOTE** As each collector forms a parasitic diode with the substrate, the substrate has to be connected to a voltage which is lower than any collector voltage. To minimize parasitic coupling between the transistors, this voltage should be signal ground. # CHARACTERISTICS T<sub>amb</sub> = 25 °C unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------------------------------------------|--------------------|------|------|-------|------------| | Collector-emitter breakdown voltage at I <sub>C</sub> = 1 mA; I <sub>B</sub> = 0 | V(BR)CEO | 32 | - | - | v | | Collector-substrate breakdown voltage at I <sub>C</sub> = 1 mA; I <sub>E</sub> = 0 | V(BR)CSO | 50 | 75 | - | V | | Collector-base breakdown voltage at $I_C = 100 \mu A$ ; $I_E = 0$ | V(BR)CBO | 50 | 75 | · _ · | <b>V</b> . | | Emitter-base breakdown voltage at $I_E = 100 \mu A$ ; $I_C = 0$ | V(BR)EBO | 6,5 | 7,2 | 7,8 | V | | D.C. current gain $I_E = 350 \mu A$ ; $V_{CE} = 5 V$ | hFE | 75 | | 525 | | | I <sub>E</sub> = 20 mA; V <sub>CE</sub> = 5 V | hFE | 47 | | 365 | | | Saturation voltage<br>at I <sub>C</sub> = 5 mA; I <sub>B</sub> = 0,5 mA | V <sub>CEsat</sub> | _ | 200 | 400 | mV | | at $I_C = 50 \text{ mA}$ ; $I_B = 5 \text{ mA}$ | V <sub>CEsat</sub> | _ | 400 | 840 | mV | # **FIVE-TRANSISTOR ARRAY** #### **GENERAL DESCRIPTION** The TDA3083 is a bipolar integrated circuit consisting of five n-p-n transistors. The transistors are capable of driving loads up to 100 mA. This makes them particularly suited for driving light-emitting diodes and seven-segment displays. The transistor geometry is such that it reaches its maximum current gain at quite low currents, making the devices also suitable for small-signal applications. The transistors are partly matched, i.e. TR1 and TR2 form a matched pair, TR3 and TR4 also, and TR2 and TR5 likewise. #### QUICK REFERENCE DATA | Collector-base voltage (open emitter) | V <sub>CBO</sub> | max. | 18 V | |---------------------------------------|------------------|------|--------| | Collector-emitter voltage (open base) | V <sub>CEO</sub> | max. | 18 V | | Collector current (d.c.) | lc | max. | 100 mA | | Power dissipation each transistor | P | max. | 500 mW | | total | P <sub>tot</sub> | max. | 750 mW | Fig. 1 Circuit diagram. Fig. 2 Pinning diagram. # **PACKAGE OUTLINE** TDA3083 : 16 lead DIL; plastic (SOT-38Z). TDA3083D: 16-lead mini-pack; plastic (SO-16; SOT-109A). # **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) Each transistor | Collector-emitter voltage (open base) | VCEO | max. | 18 | V | |-----------------------------------------------------|------------------|--------|-------|-----| | Collector-base voltage (open emitter) | V <sub>СВО</sub> | max. | 18 | V | | Collector-substrate voltage (open base and emitter) | V <sub>CSO</sub> | max. | 18 | ٧ | | Emitter-base voltage (open collector) | ∨ <sub>EBO</sub> | max. | 6 | ٧ . | | Collector current (d.c.) | Ic | max. | 100 | mΑ | | Base current (d.c.) | l <sub>B</sub> | max. | 20 | mΑ | | Power dissipation each transistor | • • <b>P</b> | max. | 500 | mW | | total (see also Fig. 3) | P <sub>tot</sub> | max. | 750 | mW. | | Storage temperature range | $T_{stg}$ | -50 to | + 125 | оС | | Operating ambient temperature range | T <sub>amb</sub> | -40 to | + 125 | оС | (1) Derating curve for TDA3083D (SO-16; SOT-109A) mounted on a ceramic substrate of 50 x 50 x 0,7 mm with heatsink compound: R<sub>th j-a</sub> = 90 K/W; without heatsink compound: R<sub>th j-a</sub> = 120 K/W typical. Mounted on a printed-circuit board of 50 x 50 x 1,5 mm: R<sub>th j-a</sub> = 180 K/W. Fig. 3 Power derating curves. # **OPERATING NOTE** As each collector forms a parasitic diode with the substrate, the substrate has to be connected to a voltage which is lower than any collector voltage. To minimize parasitic coupling between the transistors, this voltage should be signal ground. # **CHARACTERISTICS** T<sub>amb</sub> = 25 °C unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------------------------------------------------|-----------------|------|------------|------------|----------| | Collector-emitter breakdown voltage at I <sub>C</sub> = 1 mA; I <sub>B</sub> = 0 | V(BR)CEO | 32 | _ | | v | | Collector-substrate breakdown voltage at I <sub>C</sub> = 1 mA; I <sub>E</sub> = 0 | V(BR)CSO | 50 | 75 | _ | v | | Collector-base breakdown voltage at I <sub>C</sub> = 100 μA; I <sub>E</sub> = 0 | V(BR)CBO | 50 | 75 | | v | | Emitter-base breakdown voltage * at $I_E = 100 \mu A$ ; $I_C = 0$ | V(BR)EBO | 6,5 | 7,2 | 7,8 | v | | D.C. current gain I <sub>F</sub> = 350 μA; V <sub>CF</sub> = 5 V | hee | 75 | _ | 525 | | | I <sub>E</sub> = 20 mA; V <sub>CF</sub> = 5 V | hFE | 47 | _ | 365 | | | Saturation voltage<br>at $I_C = 5$ mA; $I_B = 0.5$ mA<br>at $I_C = 50$ mA; $I_B = 5$ mA | VCEsat | _ | 200<br>400 | 400<br>840 | mV<br>mV | | Input offset voltage at V <sub>CE</sub> = 5 V; I <sub>C</sub> = 1 mA any two transistors | V <sub>IO</sub> | _ | 1 | _ | m∨ | | matched pairs | V <sub>IO</sub> | - | 0,5 | | mV | | Input offset current at V <sub>CE</sub> = 5 V; I <sub>C</sub> = 1 mA any two transistors | lio | _ | 2 | _ | μА | | matched pairs | 110 | _ | 0,5 | _ | μΑ | <sup>\*</sup> Breakdown of the emitter-base junction causes degeneration of the current gain of the transistor. This information is derived from development samples made available for evaluation. It does not necessarily imply that the device will go into regular production. # 13-BIT SERIES-PARALLEL CONVERTER # **GENERAL DESCRIPTION** The TEA1017 is a bipolar integrated circuit intended to drive displays, triacs and relays. The data is serially shifted into the device and is stored in 13 latches that drive the outputs. ## Features - ---- - TTL and CMOS compatible inputs Outputs drive load in both directions - · Power-on reset makes outputs floating - Wide supply voltage range Fig. 1 Block diagram. The block marked SRG14 is a 14-bit shift register, the block marked SRG13 is an array of 13 latches. ### QUICK REFERENCE DATA | Supply | voltage range | V <sub>CC</sub> | 5 to | 18 V | |-----------|------------------------------|-----------------|----------|--------| | Output | current, each output | lог; –lон | typ. | 80 mA | | Clock fr | equency | fCLB | max. | 50 kHz | | Operation | ng ambient temperature range | $T_{amb}$ | -20 to + | 80 oc | ### **PACKAGE OUTLINE** 18-lead DIL; plastic (SOT-102HE). #### **FUNCTIONAL DESCRIPTION** The control logic performs a key function in this device. It checks whether the input information has the correct format: a DLEN signal that has been HIGH for 14 clock pulses, and a DATA signal with its first bit LOW. When the format is found to be correct, the 15th clock pulse makes the control logic generate a signal that loads the content of the first 13 bits of the shift register into 13 latches. These drive the output stages. ## Supply V<sub>CC</sub> (pin 7) The supply current of the TEA1017 is regulated internally. This permits the circuit to be used over a very wide range of supply voltages, viz. 5 to 18 V, with little variation of supply current. The circuit has a power-on reset arrangement that resets the circuit and brings the outputs in a high-impedance state. The power-on reset ends when a complete set of information has been received and is transferred to the latches, i.e. at the 15th HIGH-to-LOW transition of the clock pulse. ### DATA input (pin 4) The circuit requires input information on the DATA input consisting of 14 bits, the first bit being LOW. This information should be synchronous with the clock pulse. Data is loaded into the shift register at the HIGH-to-LOW transitions of the clock pulse. #### Data line enable input DLEN (pin 5) A HIGH level on the DLEN input enables the shift register. This HIGH level should have a duration of 14 clock pulses (see Fig. 3). After the DLEN input has returned to LOW the subsequent (15th) clock pulse transfers the content of the shift register to the latches and from there to the outputs. #### Clock input CLB (pin 6) The shift register shifts at the HIGH-to-LOW transitions of the clock pulse. The clock signal may be a continuously running clock or a clock burst of 15 clock pulses. ### Outputs Q1 to Q13 The outputs are capable of supplying a load current in both directions, i.e. they can drive a load to the supply (V<sub>CC</sub>) or to ground (V<sub>EE</sub>). A load current to ground increases the supply current I<sub>CC</sub> by the same amount. Fig. 2 Pinning diagram. output 3 Vcc max. max. max. max. -0.3 to $V_{CC} + 0.3 - V$ 18 Q3 # RATINGS Supply voltage Input voltage range, all inputs V<sub>I</sub> Output current, all outputs HIGH LOW Total power dissipation Storage temperature range Operating ambient temperature range V<sub>I</sub> -IOH LOU IOL Tamb Limiting values in accordance with the Absolute Maximum System (IEC 134) x. 1,4 W -40 to +150 °C -20 to +80 °C 18 V 150 mA 150 mA # CHARACTERISTICS | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------|-----------------|-----------------------|------|------|----------| | Supply (pin 7) | | | | | | | Supply current | | · · | | | | | during normal operation, unloaded | * | | | | | | at V <sub>CC</sub> = 5 V | lcc lcc | _ | 45 | 60 | mA | | at V <sub>CC</sub> = 18 V | lcc | _ | 50 | 70 | mA | | during power-on reset, unloaded | | | | | | | at $V_{CC} = 5 V$ | l cc | - | 1,5 | 2 | mA | | at V <sub>CC</sub> = 18 V | 1CC | - | 5 | 7 | mA | | Clock input CLB (pin 6) | | | | | | | Input voltage | | [ | | | | | HIGH | ∨ <sub>IH</sub> | 2 | | _ | V | | LOW | VIL | - | _ | 0,4 | V | | Input current | | | | | | | HIGH at V <sub>CLBH</sub> = 2 V | ի կթ | _ | _ | 10 | μΑ | | LOW at V <sub>CLBL</sub> = 0,4 V | -!1L | _ | _ | - 10 | μΑ | | Clock pulse duration | | | | | | | HIGH | t <sub>wH</sub> | 10 | - | . — | μs | | LOW | twL | 10 | . – | _ | μs | | DATA input (pin 4) | | | | | | | Input voltage | j | | | | | | HIGH | VIH | 2 | _ | _ | ٧ | | LOW | VIL | _ | | 0,4 | V | | Input current | | | | | | | HIGH at V <sub>DATAH</sub> = 2 V | liii | _ | _ | 10 | μΑ | | LOW at VDATAL = 0,4 V | -116 | - | - | 10 | μΑ | | Data line enable input DLEN (pin 5) | | | | | | | Input veltage | | | J. | 1 . | | | HIGH | VIH | 2 | _ | - | ٧ | | LOW | VIL | _ | _ ` | 0,4 | V | | Input current | | | | | | | HIGH at VDLENH = 2 V | Лін | - | - | 10 | μΑ | | LOW at VDLENL = 0,4 V | -lir | | - | 10 | μΑ | | Outputs Q1 to Q13 | | | | | | | Output voltage during normal operation | | - | | Ì | | | HIGH at -I <sub>OH</sub> = 80 mA | V <sub>OH</sub> | V <sub>CC</sub> - 1,5 | _ | _ | V | | LOW at IOL = 80 mA | VOL | - | _ | 1 | <b>V</b> | | Output current during power-on reset | | | | • | | | HIGH | −¹он | - | - | 10 | μΑ | | LOW | lOL | | _ | 10 | μΑ | Fig. 3 Timing diagram. # CONTROL CIRCUIT FOR SWITCHED-MODE POWER SUPPLY #### GENERAL DESCRIPTION The TEA1039 is a bipolar integrated circuit intended for the control of a switched-mode power supply. Together with an external error amplifier and a voltage regulator (e.g. a regulator diode) it forms a complete control system. The circuit is capable of directly driving the SMPS power transistor in small SMPS systems. It has the following features: - Suited for frequency and duty factor regulation. - Suited for flyback converters and forward converters. - · Wide frequency range. - Adjustable input sensitivity. - · Adjustable minimum frequency or maximum duty factor limit. - Adjustable overcurrent protection limit. - Supply voltage out-of-range protection. - Slow-start facility. ### QUICK REFERENCE DATA | Supply voltage | v <sub>cc</sub> | nom. 14 | ۱ V | |-----------------------------------------|------------------|-------------|-------| | Supply current | <sup>1</sup> CC | max. 13 | 3 mA | | Output pulse repetition frequency range | f <sub>o</sub> | 1 Hz to 100 | ) kHz | | Output current LOW | loL | max. 1 | Α | | Operating ambient temperature range | T <sub>amb</sub> | -25 to +125 | oc . | **PACKAGE OUTLINE** 9-lead SIL; plastic (SOT-110B). Fig. 2 Pinning diagram. #### **PINNING** | 1 | СМ | overcurrent protection input | | | | |---|-----|------------------------------|--|--|--| | 2 | LIM | limit setting input | | | | 3 FB feedback input 4 RXexternal resistor connection CX external capacitor connection- М mode input VEE common 8 0 output positive supply connection Vcc #### **FUNCTIONAL DESCRIPTION** The TEA1039 produces pulses to drive the transistor in a switched-mode power supply. These pulses may be varied either in frequency (frequency regulation mode) or in width (duty factor regulation mode). The usual arrangement is such that the transistor in the SMPS is ON when the output of the TEA1039 is HIGH, i.e. when the open-collector output transistor is OFF. The duty factor of the SMPS is the time that the output of the TEA1039 is HIGH divided by the pulse repetition time. ### Supply V<sub>CC</sub> (pin 9) The circuit is usually supplied from the SMPS that it regulates. It may be supplied either from its primary d.c. voltage or from its output voltage. In the latter case an auxiliary starting supply is necessary. The circuit has an internal V<sub>CC</sub> out-of-range protection. In the frequency regulation mode the oscillator is stopped; in the duty factor regulation mode the duty factor is made zero. When the supply voltage returns within its range, the circuit is started with the slow-start procedure. When the circuit is supplied from the SMPS itself, the out-of-range protection also provides an effective protection against any interruption in the feedback loop. #### Mode input M (pin 6) The circuit works in the frequency regulation mode when the mode input M is connected to ground (VFF, pin 7). In this mode the circuit produces output pulses of a constant width but with a variable pulse repetition time. The circuit works in the duty factor regulation mode when the mode input M is left open. In this mode the circuit produces output pulses with a variable width but with a constant pulse repetition time. ## **FUNCTIONAL DESCRIPTION** (continued) ## Oscillator resistor and capacitor connections RX and CX (pins 4 and 5) The output pulse repetition frequency is set by an oscillator whose frequency is determined by an external capacitor C5 connected between the CX connection (pin 5) and ground (VEE, pin 7), and an external resistor R4 connected between the RX connection (pin 4) and ground. The capacitor C5 is charged by an internal current source, whose current level is determined by the resistor R4. In the frequency regulation mode these two external components determine the minimum frequency; in the duty factor regulation mode they determine the working frequency (see Fig. 4). The output pulse repetition frequency varies less than 1% with the supply voltage over the supply voltage range. In the frequency regulation mode the output is LOW from the start of the cycle until the voltage on the capacitor reaches 2 V. The capacitor is further charged until its voltage reaches the voltage on either the feedback input FB or the limit setting input LIM, provided it has exceeded 2,2 V. As soon as the capacitor voltage reaches 5,9 V the capacitor is discharged rapidly to 1,3 V and a new cycle is initiated (see Figs 5 and 6). For voltages on the FB and LIM inputs lower than 2,2 V, the capacitor is charged until this voltage is reached; this sets an internal maximum frequency limit. In the duty factor regulation mode the capacitor is charged from 1,3 V to 5,9 V and discharged again at a constant rate. The output is HIGH until the voltage on the capacitor exceeds the voltage on the feedback input FB; it becomes HIGH again after discharge of the capacitor (see Figs 7 and 8). An internal maximum limit is set to the duty factor of the SMPS by the discharging time of the capacitor. ## Feedback input FB (pin 3) The feedback input compares the input current with an internal current source whose current level is set by the external resistor R4. In the frequency regulation mode, the higher the voltage on the FB input, the longer the external capacitor C5 is charged, and the lower the frequency will be. In the duty factor regulation mode external capacitor C5 is charged and discharged at a constant rate, the voltage on the FB input now determines the moment that the output will become LOW. The higher the voltage on the FB input, the longer the output remains HIGH, and the higher the duty factor of the SMPS. #### Limit setting input LIM (pin 2) In the frequency regulation mode this input sets the minimum frequency, in the duty factor regulation mode it sets the maximum duty factor of the SMPS. The limit is set by an external resistor R2 connected from the LIM input to ground (pin 7) and by an internal current source, whose current level is determined by external resistor R4. A slow-start procedure is obtained by connecting a capacitor between the LIM input and ground. In the frequency regulation mode the frequency slowly decreases from f<sub>max</sub> to the working frequency. In the duty factor regulation mode the duty factor slowly increases from zero to the working duty factor. ### Overcurrent protection input CM (pin 1) A voltage on the CM input exceeding 0,37 V causes an immediate termination of the output pulse. In the duty factor regulation mode the circuit starts again with the slow-start procedure. #### Output Q (pin 8) The output is an open-collector n-p-n transistor, only capable of sinking current. It requires an external resistor to drive an n-p-n transistor in the SMPS (see Figs 9 and 10). The output is protected by two diodes, one to ground and one to the supply. At high output currents the dissipation in the output transistor may necessitate a heatsink. See the power derating curve (Fig. 3). ### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) Supply voltage range, voltage source Vcc -0.3 to +20 V -30 to +30 mA Supply current range, current source lcc. Input voltage range, all inputs ٧į -0.3 to +6 V Input current range, all inputs ħ -5 to +5 mA Output voltage range V8-7 -0.3 to +20 V Output current range output transistor ON lg 0 to 1 A -100 to + 50 mA output transistor OFF 18 Storage temperature range -55 to +150 °C $T_{sta}$ Operating ambient temperature range (see Fig. 3) $T_{amb}$ -25 to +125 °C Power dissipation (see Fig. 3) Ptot max. 2 W Fig. 3 Power derating curve. # CHARACTERISTICS Vcc = 14 V: Tamb = 25 °C unless otherwise specified | | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------|-----------------------------------------|------|----------------------|------|------------| | Supply V <sub>CC</sub> (pin 9) | | | | | | | Supply voltage, operating | Vcc | 11 | 14 | 20 | ٧ . | | Supply current at V <sub>CC</sub> = 11 V | lcc | | 7,5 | 11 | · mA | | at V <sub>CC</sub> = 20 V | Icc | | 9 | 12 | mΑ | | variation with temperature | $\frac{\Delta I_{CC}/I_{CC}}{\Delta T}$ | | -0,3 | - | %/K | | Supply voltage, internally limited at I <sub>CC</sub> = 30 mA | Vcc | 23,5 | <del>-</del> . | 28,5 | ٧ | | variation with temperature | $\Delta V_{CC}/\Delta T$ | _ | 18 | - | mV/K | | Low supply threshold voltage | VCCmin | 9 | 10 | 11 | V | | variation with temperature | Δν <sub>CC</sub> /ΔΤ | - | -5 | - | mV/K | | High supply threshold voltage | V <sub>CCmax</sub> | 21 | 23 | 24,6 | <b>V</b> . | | variation with temperature | $\Delta V_{CC}/\Delta T$ | - | 10 | - ' | mV/K | | Feedback input FB (pin 3) | | | | | | | Input voltage for duty factor = 0; M input open | V <sub>3-7</sub> | 0 | _ | 0,3 | V | | Internal reference current | -IFB | | 0,51 <sub>R</sub> | x - | mΑ | | Internal resistor Rg | Rg | - | 130 | - | kΩ | | Limit setting input LIM (pin 2) | | | | | | | Threshold voltage | V <sub>2-7</sub> | _ | 1 | - | V | | Internal reference current | -ILIM | - | 0,25 I <sub>RX</sub> | . – | mΑ | | Overcurrent protection input CM (pin 1) | | | | į | | | Threshold voltage | V <sub>1-7</sub> | 300 | 370 | 420 | mV | | variation with temperature | $\Delta V_{1.7}/\Delta T$ | _ | 0,2 | - | mV/K | | Propagation delay, CM input to output | tPHL | _ | 500 | _ | ns | # **CHARACTERISTICS** (continued) | | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------------------|-------------------------------|------------|---------------------|-----------------|--------| | Oscillator connections RX and CX (pins 4 and 5) | | | | | | | Voltage at RX connection at $-I_4 = 0.15$ to 1 mA | V <sub>4-7</sub> | 6,2 | 7,2 | 8,1 | V | | variation with temperature | $\Delta V_{4-7}/\Delta T$ | - | 2,1 | _ | mV/K | | Lower sawtooth level Threshold voltage for output H to L transition in F mode | V <sub>LS</sub> | _ | 1,3 | _ | V<br>i | | Threshold voltage for maximum frequency in F mode | V <sub>FM</sub> | _ | 2,2 | _ | V | | Higher sawtooth level | VHS | _ | 5,9 | | V, | | Internal capacitor charging current, CX connection | -Icx | | 0,25 l <sub>F</sub> | ıx – | mÁ | | Oscillator frequency (output pulse repetition frequency) | fo | 1 | _ | 10 <sup>5</sup> | Hz | | Minimum frequency in F mode, initial deviation | Δf/f | -10 | - | 10 | % | | variation with temperature | $\frac{\Delta f/f}{\Delta T}$ | | 0,034 | - | %/K | | Maximum frequency in F mode, initial deviation | Δf/f | <b>–20</b> | <b>-</b> , | +20 | % ′ | | variation with temperature | $\frac{\Delta f/f}{\Delta T}$ | _ | -0,16 | - | %/K | | Output LOW time in F mode, initial deviation | Δt/t | -25 | _ | + 25 | % | | variation with temperature | $\frac{\Delta t/t}{\Delta T}$ | - | 0,2 | | %/K | | Pulse repetition frequency in D mode,<br>initial deviation | Δf/f | -10 | _ | 10 | % | | variation with temperature | $\frac{\Delta f/f}{\Delta T}$ | - | 0,034 | - , | %/K | | Minimum output LOW time in D mode at C <sub>5</sub> = 3,6 nF | <sup>t</sup> OLmin | _ | 1 | . <del>-</del> | μς | | variation with temperature | $\frac{\Delta t/t}{\Delta T}$ | ~ | 0,2 | | %/K | | Output Q (pin 8) | | | . : | | | | Output voltage LOW at I <sub>8</sub> = 100 mA | V <sub>8-7</sub> | _ | 8,0 | 1,2 | V | | variation with temperature | ΔV8-7/ΔΤ | - | 1,5 | · _ ` | mV/K | | Output voltage LOW at I <sub>8</sub> = 1 A | V8.7 | · | 1,7 | 2,1 | V | | variation with temperature | ΔV8-7/ΔΤ | _ | -1,4 | _ | mV/K | Fig. 4 Minimum pulse repetition frequency in the frequency regulation mode, and working pulse repetition frequency in the duty factor regulation mode, as a function of external resistor R4 connected between RX and ground with external capacitor C5 connected between CX and ground as a parameter. Fig. 5 Timing diagram for the frequency regulation mode showing the voltage on external capacitor C5 connected between CX and ground and the output voltage as a function of time for three combinations of input signals. a: The voltages on inputs FB or LIM are between 2,2 V and 5,9 V. The circuit is in its normal regulation mode. b: The voltage on input FB or input LIM is lower than 2,2 V. The circuit works at its maximum frequency. c: The voltages on inputs FB and LIM are higher than 5,9 V. The circuit works at its minimum frequency. Fig. 6 Minimum output pulse repetition time T<sub>min</sub> (curves a) and minimum output LOW time t<sub>OLmin</sub> (curves b) in the frequency regulation mode as a function of external resistor R4 connected between RX and ground with external capacitor C5 connected between CX and ground as a parameter. Fig. 7 Timing diagram for the duty factor regulation mode showing the voltage on external capacitor C5 connected between CX and ground and the output voltage as a function of time for two combinations of input signals. a: The voltages on inputs FB or LIM are below 5,9 V. The circuit is in its normal regulation range. b: The voltages on inputs FB and LIM are higher than 5,9 V. The circuit produces its minimum output LOW time, giving the maximum duty factor of the SMPS. Fig. 8 Minimum output LOW time $t_{OLmin}$ in the duty factor regulation mode as a function of external capacitor C5 connected between CX and ground. In this mode the minimum output LOW time is independent of R4 for values of R4 between 4 $k\Omega$ and 80 $k\Omega$ . APPLICATION INFORMATION SUPPLIED ON REQUEST switched-mode power supply. An optocoupler CNX62 is used for voltage separation. NOTES