

# SINGLE CHANNEL MOBILE PWM CONTROLLER WITH FEEDFORWARD AND ENABLE

**ADVANCE DATA SHEET** 

Pb Free Product

#### DESCRIPTION -

#### FEATURES

The NX2141 controller IC is a compact synchronous Buck controller IC designed for step down DC to DC converter applications with voltage feedforward functionality. Voltage feedforward provides fast response, good line regulation and nearly constant power stage gain under wide voltage input range. The NX2141 controller is optimized to convert single supply up to 24V bus voltage to as low as 0.8V output voltage. Internal UVLO keeps the regulator off until the supply voltage exceeds 7V where internal digital soft starts get initiated to ramp up output. The NX2141 employs fixed current limiting and FB UVLO followed by hiccup feature. Other features includes: 5V gate drive capability, Adaptive dead band control, available in 16 lead MLPQ and 10 lead MSOP package.

- Bus voltage operation from 7V to 24V
- Less than 1uA shutdown current with Enable low
- Excellent dynamic response with input voltage feedforward and voltage mode control
- Internal Digital Soft Start Function
- Fixed internal hiccup current limit
- FB UVLO followed by hiccup feature
  - Power Good indicator available
- Start into precharged output
- Pb-free and RoHS compliant

### - APPLICATIONS

- Notebook PC
- Graphic Card on board converters
- On board DC to DC such as 12V to 3.3V, 2.5V or 1.8V
- Set Top Box and LCD Display

#### TYPICAL APPLICATION



# ORDERING INFORMATION

| Device     | Temperature   | Package  | Frequency | Pb-Free |
|------------|---------------|----------|-----------|---------|
| NX2141CMTR | -40°C to 85°C | MLPQ-16L | 200kHz    | Yes     |
| NX2141CUTR | -40°C to 85°C | MSOP-10L | 200kHz    | Yes     |



# **ABSOLUTE MAXIMUM RATINGS**

| VCC to GND & BST to SW voltage       | 0.3V to 6.5V   |
|--------------------------------------|----------------|
| VIN to GND                           | -0.3V to 30V   |
| BST to GND Voltage                   | -0.3V to 35V   |
| SW to GND                            | -2V to 35V     |
| All other pins                       | -0.3V to 6.5V  |
| Storage Temperature Range            | -65°C to 150°C |
| Operating Junction Temperature Range | -40°C to 125°C |
| ESD Susceptibility                   | 2kV            |

CAUTION: Stresses above those listed in "ABSOLUTE MAXIMUM RATINGS", may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.





# **ELECTRICAL SPECIFICATIONS**

Unless otherwise specified, these specifications apply over Vcc =5V, VIN=12V and  $T_A = -40^{\circ}$ C to 85°C. Typical values refer to  $T_A = 25^{\circ}$ C.

| PARAMETER                     | SYM                   | Test Condition          | Min  | TYP | MAX  | Units |
|-------------------------------|-----------------------|-------------------------|------|-----|------|-------|
| Reference Voltage             |                       |                         |      |     |      |       |
| Ref Voltage                   | $V_{REF}$             |                         |      | 0.8 |      | V     |
| Ref Voltage line regulation   |                       |                         |      | 0.2 |      | %     |
| Supply Voltage(Vcc)           |                       |                         |      |     |      |       |
| V <sub>CC</sub> Voltage Range | $V_{CC}$              |                         | 4.75 |     | 5.25 | V     |
| Operating quiescent current   | Ι <sub>Q</sub>        | EN=HIGH                 |      | 1.5 | 5    | mA    |
| Shut down current             | I <sub>SD</sub>       | EN=LOW                  |      |     | 1    | uA    |
| Vcc UVLO                      |                       |                         |      |     |      |       |
| V <sub>CC</sub> -Threshold    | V <sub>CC</sub> _UVLO | V <sub>CC</sub> Rising  |      | 4.4 |      | V     |
| V <sub>CC</sub> -Hysteresis   | V <sub>cc</sub> _Hyst | V <sub>CC</sub> Falling |      | 0.2 |      | V     |
| Supply Voltage(Vin)           |                       |                         |      |     |      |       |
| V <sub>in</sub> Voltage Range | $V_{in}$              |                         | 7    |     | 25   | V     |
| Input Voltage Current         |                       | Vin=24V                 |      | 24  | 40   | uA    |
| Shut Down Current             |                       | EN=LOW                  |      |     | 1    | uA    |



| PARAMETER                   | SYM                        | Test Condition               | Min | TYP  | MAX | Units |
|-----------------------------|----------------------------|------------------------------|-----|------|-----|-------|
| Vin UVLO                    |                            |                              |     |      |     |       |
| V <sub>in</sub> -Threshold  | $V_{in}$ UVLO              | V <sub>CC</sub> Rising       |     | 6    |     | V     |
| V <sub>in</sub> -Hysteresis | V <sub>in</sub> _Hyst      | V <sub>CC</sub> Falling      |     | 0.5  |     | V     |
| Oscillator (Rt)             |                            |                              |     |      |     |       |
| Frequency                   | Fs                         |                              |     | 200  |     | KHz   |
| Frequency Over Vin          |                            |                              | -5  |      | 5   | %     |
| Ramp-Amplitude Voltage      | $V_{RAMP}$                 | Vin=20V                      |     | 2    |     | V     |
| Ramp Offset                 |                            |                              |     | 0.8  |     | V     |
| Ramp/Vin Gain               |                            |                              |     | 0.1  |     | V/V   |
| Max Duty Cycle              |                            |                              |     | 88   |     | %     |
| Min on time                 |                            |                              |     |      | 150 | nS    |
| Error Amplifiers            |                            |                              |     |      |     |       |
| Transconductance            |                            |                              |     | 2500 |     | umho  |
| Input Bias Current          | lb                         |                              |     |      | 100 | nA    |
| Comp SD threshold           |                            |                              |     | 0.3  |     | V     |
| Vref and Soft Start         |                            |                              |     |      |     |       |
| Soft Start time             | Tss                        | F <sub>s</sub> =200kHz       |     | 10   |     | mS    |
| High Side Driver            |                            |                              |     |      |     |       |
| (CL=3300pF)                 |                            |                              |     |      |     |       |
| Output Impedance, Sourcing  | R <sub>source</sub> (Hdrv) | I=200mA                      |     | 1    |     | ohm   |
| Current                     |                            |                              |     |      |     |       |
| Output Impedance, Sinking   | $R_{sink}(Hdrv)$           | I=200mA                      |     | 0.8  |     | ohm   |
| Current                     |                            |                              |     |      |     |       |
| Rise Time                   | THdrv(Rise)                | 10% to 90%                   |     | 50   |     | ns    |
| Fall Time                   | THdrv(Fall)                | 90% to 10%                   |     | 50   |     | ns    |
| Deadband Time               | Tdead(L to                 | Ldrv going Low to Hdrv going |     | 30   |     | ns    |
|                             | H)                         | High, 10% to 10%             |     |      |     |       |
| Low Side Driver             |                            |                              |     |      |     |       |
| (CL=3300pF)                 |                            |                              |     |      |     |       |
| Output Impedance, Sourcing  | R <sub>source</sub> (Ldrv) | I=200mA                      |     | 1    |     | ohm   |
| Current                     |                            |                              |     |      |     |       |
| Output Impedance, Sinking   | R <sub>sink</sub> (Ldrv)   | I=200mA                      |     | 0.5  |     | ohm   |
| Current                     |                            |                              |     |      |     |       |
| Rise Time                   | TLdrv(Rise)                | 10% to 90%                   |     | 50   |     | ns    |
| Fall Time                   | TLdrv(Fall)                | 90% to 10%                   |     | 50   |     | ns    |
| Deadband Time               | Tdead(H to                 | SW going Low to Ldrv going   |     | 30   |     | ns    |
|                             | L)                         | High, 10% to 10%             |     |      |     |       |
| Fixed OCP                   |                            |                              |     |      |     |       |
| OCP voltage Threshold       |                            |                              |     | 320  |     | mV    |
| Enable                      |                            |                              |     |      |     |       |
| Enable HI Threshold         |                            |                              | 1.4 |      |     | V     |
| Enable LOW Threshold        |                            |                              |     |      | 0.4 | V     |



| PARAMETER                      | SYM | Test Condition     | Min | TYP | MAX | Units |
|--------------------------------|-----|--------------------|-----|-----|-----|-------|
| Power Good(MLPQ only)          |     |                    |     |     |     |       |
| Threshold Voltage as % of Vref |     | FB ramping up      |     | 90  |     | %     |
| Hysteresis                     |     |                    |     | 5   |     | %     |
| FBUVLO                         |     |                    |     |     |     |       |
| Feedback UVLO threshold        |     | percent of nominal | 65  | 70  | 75  | %     |
| Over temperature               |     |                    |     |     |     |       |
| Threshold                      |     |                    |     | 150 |     | °C    |
| Hysteresis                     |     |                    |     | 20  |     | °C    |

# **PIN DESCRIPTIONS**

| PIN SYMBOL           | PIN DESCRIPTION                                                                                                                                                                |  |  |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| VCC                  | This pin supplies the internal 5V bias circuit. A 1uF ceramic capacitor is placed as close as possible to this pin and ground pin.                                             |  |  |
| BST                  | his pin supplies voltage to high side FET driver. A high freq minimum 0.1uF ceramic apacitor is placed as close as possible to and connected to this pin and SW pin.           |  |  |
| GND                  | Power ground.                                                                                                                                                                  |  |  |
| FB                   | This pin is the error amplifiers inverting input. This pin is connected via resistor divider to the output of the switching regulator to set the output DC voltage.            |  |  |
| СОМР                 | This pin is the output of the error amplifier and together with FB pin is used to compensate the voltage control feedback loop.                                                |  |  |
| SW                   | This pin is connected to source of high side FETs and provide return path for the high side driver.                                                                            |  |  |
| HDRV                 | High side gate driver output.                                                                                                                                                  |  |  |
| LDRV                 | Low side gate driver output.                                                                                                                                                   |  |  |
| EN                   | Pull up this pin to Vcc for normal operation. Pulling this pin down below 0.4V shuts down the controller and resets the soft start.                                            |  |  |
| VIN                  | Bus voltage input provides power supply to oscillator and VIN UVLO signal.                                                                                                     |  |  |
| PGOOD<br>(MLPQ only) | An open drain output that requires a pull up resistor to Vcc or a voltage lower than Vcc. When FB pin reaches 90% of the reference voltage, PGOOD changes from LO to HI state. |  |  |
| PVCC                 | Supply voltage for the low side fet drivers. A high frequency 1uF ceramic cap must be connected from this pin to the PGND pin as close as possible.                            |  |  |



# **BLOCK DIAGRAM**



Figure 2 - Simplified block diagram of the NX2141(MLPQ)



Figure 3 - Simplified Demo board schematic(MLPQ)



Figure 4 - Demo board schematic based on ORCAD



## **Bill of Materials**

| Item number | Quantity | Reference    | Part           | Manufacturer  |
|-------------|----------|--------------|----------------|---------------|
| 1           | 4        | C1,C5,C6,C18 | 0.1u           | Manadataror   |
| 2           | 4        | C2,C4,C7,C9  | 1u             |               |
| 3           | 1        | C3           | 25TQC33M       | SANYO         |
| 4           | 2        | C19,C8       | 47u            |               |
| 5           | 1        | C10          | 15nF           |               |
| 6           | 1        | C13          | 1000pF         |               |
| 7           | 1        | C14          | 2.2n           |               |
| 8           | 1        | C15          | 470p           |               |
| 9           | 2        | C17,C16      | 2R5TPE220MC    | SANYO         |
| 10          | 1        | D1           | MBR0530T1      |               |
| 11          | 1        | L2           | MLC1550-102ML  | Coilcraft     |
| 12          | 1        | M1           | FDS6294        | Fairchildsemi |
| 13          | 1        | M2           | FDS6676AS      | Fairchildsemi |
| 14          | 4        | R1,R2,R3,R11 | 0              |               |
| 15          | 3        | R4,R6,R14    | 10             |               |
| 16          | 1        | R5           | 100k           |               |
| 17          | 1        | R8           | 2.3k           |               |
| 18          | 1        | R10          | 32k            |               |
| 19          | 1        | R12          | 10k            |               |
| 20          | 1        | R13          | 1.5k           |               |
| 21          | 1        | R15          | 1k             |               |
| 22          | 1        | U1           | NX2141CMTR     | NEXSEM INC.   |
| 23          | 1        | U2           | L78L05AB/sot89 |               |



#### **Demoboard waveforms**



Figure 5 - Output ripple(CH1 Vout ripple(50mV/div), CH2 output current(5A/div), CH3 SW(5V/div))

Figure 6 - Transient response(CH1 Vout AC(50mV/div), CH2 output current(5A/div))



Figure 7 - Enlarged transient response(CH1 Vout AC(50mV/div), CH2 output current(5A/div))

Figure 8 - Enlarged transient response(CH1 Vout AC(50mV/div), CH2 output current(5A/div))



Figure 9 - Over Current Protection(CH2 output current(10A/div), CH4 VOUT(500mV/div))

Figure 10 - Power Good(CH4 Vout(500mV/div), CH3 PGOOD(5V/div))

#### Demoboard waveforms(cont'd)



Figure 11 - Step VIN response(CH1 Vout AC(50mV/div), CH3 VIN(5V/div), CH4 SW(5V/div))



Figure 12 - Enlarged Figure 11 (CH1 Vout AC(50mV/div), CH3 VIN(5V/div), CH4 SW(5V/div))



Figure 13 - Step into precharged output (CH1 EN (2V/div), CH3 OUTPUT CURRENT(10A/div), CH4 VOUT(500mV/div))



Figure 14 - Soft start(CH1 EN(2V/div),CH2 output current(10A/div), CH3 VOUT(500mV/div))



Figure 15 - Efficiency(VIN=12V, VOUT=1V)



Figure 16 - Efficiency(VIN=19V, VOUT=1V)



## APPLICATION INFORMATION

### **Symbol Used In Application Information:**

V<sub>IN</sub> - Input voltage

Vout - Output voltage Iout - Output current

 $\Delta V_{\text{RIPPLE}}$  - Output voltage ripple Fs - Switching frequency

 $\Delta$ Iripple - Inductor current ripple

### **Design Example**

Power stage design requirements:

VINMIN=8V

VINMAX=20V

Vout=1.05V

Iout\_max=10A

ΔVRIPPLE <=30mV

 $\Delta V_{TRAN} <= 50 \text{mV}$  @ 5A step

Fs=200kHz

### **Output Inductor Selection**

The selection of inductor value is based on inductor ripple current, power rating, working frequency and efficiency. Larger inductor value normally means smaller ripple current. However if the inductance is chosen too large, it brings slow response and lower efficiency. Usually the ripple current ranges from 20% to 40% of the output current. This is a design freedom which can be decided by design engineer according to various application requirements. The inductor value can be calculated by using the following equations:

$$L_{OUT} = \frac{V_{INMAX} - V_{OUT}}{I_{RIPPLE}} \times \frac{V_{OUT}}{V_{INMAX}} \times \frac{1}{F_s}$$
 ...(1)

I<sub>RIPPLE</sub>=K×I<sub>OUTPU</sub>

where k is between 0.2 to 0.4. Select k=0.4, then

 $L_{OUT} = \frac{20V - 1.05V}{0.4 \times 10A} \times \frac{1.05V}{20V} \times \frac{1}{200kHz}$ 

 $L_{OUT}=1.2uH$ 

In this application we choose Lout=1uH, then coilcraft inductor MLC1550-102MLC is a good choice.

Current Ripple @ maximum input voltage is calculated as

$$I_{RIPPLE} = \frac{V_{IN} - V_{OUT}}{L_{OUT}} \times \frac{V_{OUT}}{V_{IN}} \times \frac{1}{F_{S}}$$

$$= \frac{20V - 1.05V}{10H} \times \frac{1.05V}{20V} \times \frac{1}{200kHz} = 4.97A \dots (2)$$

### **Output Capacitor Selection**

Output capacitor is basically decided by the amount of the output voltage ripple allowed during steady state(DC) load condition as well as specification for the load transient. The optimum design may require a couple of iterations to satisfy both condition.

#### **Based on DC Load Condition**

The amount of voltage ripple during the DC load condition is determined by equation(3).

$$\Delta V_{RIPPLE} = ESR \times \Delta I_{RIPPLE} + \frac{\Delta I_{RIPPLE}}{8 \times F_{s} \times C_{OUT}} \dots (3)$$

Where ESR is the output capacitors' equivalent series resistance,  $C_{\text{OUT}}$  is the value of output capacitors.

Typically when large value capacitors are selected such as Aluminum Electrolytic, POSCAP and OSCON types are used, the amount of the output voltage ripple is dominated by the first term in equation(3) and the second term can be neglected.

For this example, POSCAP are chosen as output capacitors, the ESR and inductor current typically determines the output voltage ripple.

$$ESR_{desire} = \frac{\Delta V_{RIPPLE}}{\Delta I_{RIPPLE}} = \frac{30 \text{mV}}{4.97 \text{A}} = 6 \text{m}\Omega \qquad ...(4)$$

If low ESR is required, for most applications, multiple capacitors in parallel are better than a big capacitor. For example, for 30mV output ripple, POSCAP 2R5TPE220MC with  $12m\Omega$  are chosen.

$$N = \frac{E S R_E \times \Delta I_{RIPPLE}}{\Delta V_{RIPPLE}} \dots (5)$$

Number of Capacitor is calculated as

$$N = \frac{12m\Omega \times 4.97A}{30mV}$$

N = 2

The number of capacitor has to be round up to a integer. Choose N =2.



If ceramic capacitors are chosen as output capacitors, both terms in equation (3) need to be evaluated to determine the overall ripple. Usually when this type of capacitors are selected, the amount of capacitance per single unit is not sufficient to meet the transient specification, which results in parallel configuration of multiple capacitors.

For example, two 100uF, X5R ceramic capacitor with  $2m\Omega$  ESR is used. The amount of output ripple is

$$\Delta V_{RIPPLE} = 1 \text{m}\Omega \times 4.97 \text{A} + \frac{4.97 \text{A}}{8 \times 200 \text{kHz} \times 200 \text{uF}}$$
$$= 5 \text{mV} + 15 \text{mV} = 20 \text{mV}$$

Two ceramic capacitors are needed. Although this can meet DC ripple spec, however it needs to be studied for transient requirement.

#### **Based On Transient Requirement**

Typically, the output voltage droop during transient is specified as

$$\Delta V_{droop} < \Delta V_{tran}$$
 @step load  $\Delta I_{STEP}$ 

During the transient, the voltage droop during the transient is composed of two sections. One section is dependent on the ESR of capacitor, the other section is a function of the inductor, output capacitance as well as input, output voltage. For example, for the overshoot when load from high load to light load with a  $\Delta I_{\text{STEP}}$  transient load, if assuming the bandwidth of system is high enough, the overshoot can be estimated as the following equation.

$$\Delta V_{\text{overshoot}} = ESR \times \Delta I_{\text{step}} + \frac{V_{\text{OUT}}}{2 \times L \times C_{\text{OUT}}} \times \tau^2 \qquad ...(6)$$

where t is the a function of capacitor, etc.

$$\tau = \begin{cases} 0 & \text{if } L \leq L_{\text{crit}} \\ \frac{L \times \Delta I_{\text{step}}}{V_{\text{OUT}}} - ESR \times C_{\text{OUT}} & \text{if } L \geq L_{\text{crit}} \end{cases} \dots (7)$$

where

$$L_{crit} = \frac{ESR \times C_{OUT} \times V_{OUT}}{\Delta I_{sten}} = \frac{ESR_E \times C_E \times V_{OUT}}{\Delta I_{sten}} \quad ...(8)$$

where  ${\rm ESR_E}$  and  ${\rm C_E}$  represents ESR and capacitance of each capacitor if multiple capacitors are used in parallel.

The above equation shows that if the selected output inductor is smaller than the critical inductance, the voltage droop or overshoot is only dependent on the ESR of output capacitor. For low frequency capacitor such as electrolytic capacitor, the product of ESR and capacitance is high and  $L \! \leq \! L_{\rm crit}$  is true. In that case, the transient spec is mostly like to dependent on the ESR of capacitor.

Most case, the output capacitor is multiple capacitor in parallel. The number of capacitor can be calculated by the following

$$N = \frac{ESR_E \times \Delta I_{step}}{\Delta V_{tran}} + \frac{V_{OUT}}{2 \times L \times C_E \times \Delta V_{tran}} \times \tau^2 \quad ...(9)$$

where

$$\tau = \begin{cases} 0 & \text{if} \quad L \leq L_{\text{crit}} \\ \frac{L \times \Delta I_{\text{step}}}{V_{\text{OUT}}} - ESR_E \times C_E & \text{if} \quad L \geq L_{\text{crit}} \end{cases} \dots (10$$

For example, assume voltage droop during transient is 50mV for 5A load step.

If the POSCAP 2R5TPE220MC(220uF, 12mohm ESR) is used, the crticial inductance is given as

$$\begin{split} L_{crit} = & \frac{ESR_{E} \times C_{E} \times V_{OUT}}{\Delta I_{step}} = \\ & \frac{12m\Omega \times 220\mu F \times 1.05V}{5A} = 0.55\mu H \end{split}$$

The selected inductor is 1uH which is bigger than critical inductance. In that case, the output voltage transient not only dependent on the ESR, but also capacitance.

number of capacitor is

$$\tau = \frac{L \times \Delta I_{\text{step}}}{V_{\text{OUT}}} - ESR_E \times C_E$$
$$= \frac{1\mu H \times 5A}{1.05 V} - 12m\Omega \times 220\mu F = 2.12us$$

$$\begin{split} N &= \frac{ESR_E \times \Delta I_{step}}{\Delta V_{tran}} + \frac{V_{OUT}}{2 \times L \times C_E \times \Delta V_{tran}} \times \tau^2 \\ &= \frac{12m\Omega \times 5A}{53mV} + \frac{1.05V}{2 \times 1\mu H \times 220\mu F \times 53mV} \times (2.12us)^2 \\ &= 1.35 \end{split}$$



The number of capacitors has to satisfy both ripple and transient requirement. Overall, we choose N=2.

It should be considered that the proposed equation is based on ideal case, in reality, the droop or overshoot is typically more than the calculation. The equation gives a good start. For more margin, more capacitors have to be chosen after the test. Typically, for high frequency capacitor such as high quality POSCAP especially ceramic capacitor, 20% to 100% (for ceramic) more capacitors have to be chosen since the ESR of capacitors is so low that the PCB parasitic can affect the results tremendously. More capacitors have to be selected to compensate these parasitic parameters.

#### **Compensator Design**

Due to the double pole generated by LC filter of the power stage, the power system has 180° phase shift, and therefore, is unstable by itself. In order to achieve accurate output voltage and fast transient response. compensator is employed to provide highest possible bandwidth and enough phase margin. Ideally, the Bode plot of the closed loop system has crossover frequency between 1/10 and 1/5 of the switching frequency, phase margin greater than 50° and the gain crossing 0dB with -20dB/decade. Power stage output capacitors usually decide the compensator type. If electrolytic capacitors are chosen as output capacitors, type II compensator can be used to compensate the system, because the zero caused by output capacitor ESR is lower than crossover frequency. Otherwise type III compensator should be chosen.

Voltage feedforward compensation is used in NX2141 to compensate the output voltage variation caused by input voltage changing. The feedforward funtion is realized by using VIN pin voltage to program the oscillator ramp voltage  $V_{\rm osc}$ =0.1 $V_{\rm in}$ , which provides nearly constant power stage gain under wide voltage input range.

### A. Type III compensator design

For low ESR output capacitors, typically such as Sanyo oscap and poscap, the frequency of ESR zero caused by output capacitors is higher than the cross-over frequency. In this case, it is necessary to compen-

sate the system with type III compensator. The following figures and equations show how to realize the type III compensator by transconductance amplifier.

$$F_{z1} = \frac{1}{2 \times \pi \times R_4 \times C_2} \qquad ...(11)$$

$$F_{z2} = \frac{1}{2 \times \pi \times (R_2 + R_3) \times C_3}$$
 ...(12)

$$\mathsf{F}_{\mathsf{P}1} = \frac{1}{2 \times \pi \times \mathsf{R}_3 \times \mathsf{C}_3} \qquad \dots (13)$$

$$F_{P2} = \frac{1}{2 \times \pi \times R_4 \times \frac{C_1 \times C_2}{C_4 + C_2}} \qquad \dots (14)$$

where  $F_{Z1},F_{Z2},F_{P1}$  and  $F_{P2}$  are poles and zeros in the compensator.

The transfer function of type III compensator for transconductance amplifier is given by:

$$\frac{V_{e}}{V_{OUT}} = \frac{1 - g_{m} \times Z_{f}}{1 + g_{m} \times Z_{in} + Z_{in} / R_{1}}$$

For the voltage amplifier, the transfer function of compensator is

$$\frac{V_e}{V_{OUT}} = \frac{-Z_f}{Z_{in}}$$

To achieve the same effect as voltage amplifier, the compensator of transconductance amplifier must satisfy this condition: R4>>2/gm. And it would be desirable if R1||R2||R3>>1/gm can be met at the same time.



Figure 17 - Type III compensator using transconductance amplifier



Case 1:  $F_{LC} < F_O < F_{ESR}$  (for most ceramic or low ESR POSCAP, OSCON)



Figure 18 - Bode plot of Type III compensator  $(F_{IC} < F_{O} < F_{ESR})$ 

Typical design example of type III compensator in which the crossover frequency is selected as  $F_{LC} < F_O < F_{ESR}$  and  $F_O < 1/10$  is shown as the following steps.

1. Calculate the location of LC double pole  $\rm F_{LC}$  and ESR zero  $\rm F_{ESR}.$ 

$$F_{LC} = \frac{1}{2 \times \pi \times \sqrt{L_{OUT} \times C_{OUT}}}$$
$$= \frac{1}{2 \times \pi \times \sqrt{1uH \times 440uF}}$$
$$= 7.59kHz$$

$$\begin{aligned} \mathsf{F}_{\mathsf{ESR}} &= \frac{1}{2 \times \pi \times \mathsf{ESR} \times \mathsf{C}_{\mathsf{OUT}}} \\ &= \frac{1}{2 \times \pi \times 6 \mathsf{m} \Omega \times 440 \mathsf{uF}} \\ &= 60.3 \mathsf{kHz} \end{aligned}$$

- Set R<sub>4</sub> equal to 2.5kΩ.
- 3. Calculate  $C_2$  with zero  $F_{z1}$  at 75% of the LC double pole by equation (11).

$$\begin{split} C_2 &= \frac{1}{2 \times \pi \times F_{z_1} \times R_4} \\ &= \frac{1}{2 \times \pi \times 0.75 \times 7.59 \text{kHz} \times 2.5 \text{k}\Omega} \\ &= 11 \text{nF} \end{split}$$

Choose  $C_9 = 15$ nF.

4. Calculate  $C_1$  by equation (14) with pole  $F_{p2}$  at one third of the switching frequency.

$$C_{1} \approx \frac{1}{2 \times \pi \times R_{4} \times F_{P2}}$$

$$\approx \frac{1}{2 \times \pi \times 2.5 \text{k}\Omega \times 66.7 \text{kHz}}$$

$$\approx 959 \text{pF}$$

Choose C₁=1nF.

5. Calculate  $C_3$  with the crossover frequency  $F_0$  at 15kHz.

$$\begin{split} C_{3} &= \frac{V_{OSC}}{V_{IN}} \times \frac{2 \times \pi \times F_{O} \times L \times C_{OUT}}{R_{4}} \\ &= \frac{1}{10} \times \frac{2 \times \pi \times 15 \text{kHz} \times 1 \text{uH} \times 440 \text{uF}}{2.5 \text{k}\Omega} \\ &= 1.7 \text{nF} \end{split}$$

Choose  $C_3=2.2nF$ .

6. Calculate  $R_3$  by equation (13) with  $F_{p1} = F_{ESR}$ .

$$R_3 = \frac{1}{2 \times \pi \times F_{P1} \times C_3}$$

$$= \frac{1}{2 \times \pi \times 60.3 \text{kHz} \times 2.2 \text{nF}}$$

$$= 1.2 \text{k}\Omega$$

Choose  $R_3 = 1.5 k\Omega$ .

7. Calculate  $\rm R_2$  by setting compensator zero  $\rm F_{\rm z2}$  at the LC double pole.

$$R_{2} = \frac{1}{2 \times \pi \times C_{3}} \times (\frac{1}{F_{z2}} - \frac{1}{F_{P1}})$$

$$= \frac{1}{2 \times \pi \times 2.2 \text{nF}} \times (\frac{1}{7.59 \text{kHz}} - \frac{1}{60.3 \text{kHz}})$$

$$= 8.35 \text{k}\Omega$$

Choose  $R_2 = 10k\Omega$ .



8. Calculate R<sub>4</sub>.

$$R_1 = \frac{R_2 \times V_{REF}}{V_{OUT} - V_{REF}} = \frac{10k\Omega \times 0.8V}{1.05V - 0.8V} = 32k\Omega$$

Choose  $R_1=32k\Omega$ .

Case 2:  $F_{LC} < F_{ESR} < F_{O}$  (for electrolytic capacitors)



Figure 19- Bode plot of Type III compensator  $(F_{LC} < F_{ESR} < F_O)$ 

If electrolytic capacitors are used as output capacitors, typical design example of type III compensator in which the crossover frequency is selected as  $F_{\rm LC} < F_{\rm ESR} < F_{\rm O}$  and  $F_{\rm O} < 1/10F_{\rm s}$  is shown as the following steps. Here two SANYO MV-WF1000 with 18 m $\Omega$  is chosen as output capacitor, output inductor is 2.2uH, output voltage is 1.05V, switching frequency is 200kHz.

1. Calculate the location of LC double pole  $\rm F_{LC}$  and ESR zero  $\rm F_{\rm ESR}.$ 

$$F_{LC} = \frac{1}{2 \times \pi \times \sqrt{L_{OUT} \times C_{OUT}}}$$
$$= \frac{1}{2 \times \pi \times \sqrt{2.2uH \times 2000uF}}$$
$$= 2.4kHz$$

$$F_{\text{ESR}} = \frac{1}{2 \times \pi \times \text{ESR} \times \text{C}_{\text{OUT}}}$$
$$= \frac{1}{2 \times \pi \times 9 \text{m}\Omega \times 2000 \text{uF}}$$
$$= 8.8 \text{kHz}$$

2. Set  $R_{\downarrow}$  equal to 2.5k $\Omega$ .

3. Calculate  $C_2$  with zero  $F_{z1}$  at 75% of the LC double pole by equation (11).

$$C_{2} = \frac{1}{2 \times \pi \times F_{z_{1}} \times R_{4}}$$

$$= \frac{1}{2 \times \pi \times 0.75 \times 2.4 \text{kHz} \times 2.5 \text{k}\Omega}$$

$$= 35 \text{nF}$$

Choose C<sub>2</sub>=33nF.

4. Calculate  $C_1$  by equation (14) with pole  $F_{p2}$  at one third of the switching frequency.

$$C_{1} \approx \frac{1}{2 \times \pi \times R_{4} \times F_{P2}}$$

$$\approx \frac{1}{2 \times \pi \times 2.5 \text{k}\Omega \times 66.7 \text{kHz}}$$

$$\approx 959 \text{pF}$$

Choose C₁=1nF.

5. Calculate  $\rm R_{_3}$  with the crossover frequency  $\rm F_{_{\rm O}}$  at 15kHz.

$$R_{3} = \frac{V_{IN}}{V_{OSC}} \times \frac{ESR \times R_{4}}{2 \times \pi \times F_{O} \times L}$$
$$= 10 \times \frac{9 \text{mohm} \times 2.5 \text{k}\Omega}{2 \times \pi \times 15 \text{kHz} \times 1 \text{uH}}$$
$$= 1.08 \text{k}\Omega$$

Choose  $R_3 = 1.2k\Omega$ .

6. Calculate  $C_3$  by equation (13) with  $F_{p1} = F_{ESR}$ .

$$C_{3} = \frac{1}{2 \times \pi \times F_{P1} \times R_{3}}$$

$$= \frac{1}{2 \times \pi \times 8.8 \text{kHz} \times 1.2 \text{k}\Omega}$$

$$= 14 \text{nF}$$

Choose  $C_3 = 15 nF$ .

7. Calculate  $\rm R_2$  by setting compensator zero  $\rm F_{\rm z2}$  at the LC double pole.



$$R_2 = \frac{1}{2 \times \pi \times C_3} \times \left(\frac{1}{F_{z2}} - \frac{1}{F_{P1}}\right)$$
$$= \frac{1}{2 \times \pi \times 15 \text{nF}} \times \left(\frac{1}{2.4 \text{kHz}} - \frac{1}{8.8 \text{kHz}}\right)$$
$$= 3.2 \text{k}\Omega$$

Choose  $R_2 = 4k\Omega$ .

8. Calculate R1.

$$R_1 = \frac{R_2 \times V_{REF}}{V_{OUT} - V_{REF}} = \frac{4k\Omega \times 0.8V}{1.05V - 0.8V} = 12.8k\Omega$$

Choose  $R_1=12.7k\Omega$ .

#### B. Type II compensator design

If the electrolytic capacitors are chosen as power stage output capacitors, usually the Type II compensator can be used to compensate the system.

For this type of compensator,  $F_{\rm o}$  has to satisfy  $F_{\rm LC} < F_{\rm ESR} < < F_{\rm o} < 1/10 F_{\rm s.}$ 



Figure 20 - Bode plot of Type II compensator

Type II compensator can also be realized by simple RC circuit without feedback as shown in figure 15.  $R_3$  and  $C_1$  introduce a zero to cancel the double pole effect.  $C_2$  introduces a pole to suppress the switching noise.

The following equations show the compensator pole zero location and constant gain.

$$Gain=g_{m} \times \frac{R_{1}}{R_{1}+R_{2}} \times R_{3} \qquad ...(15)$$

$$F_z = \frac{1}{2 \times \pi \times R_3 \times C_1} \qquad \dots (16)$$

$$F_p \approx \frac{1}{2 \times \pi \times R_3 \times C_2}$$
 ... (17)



Figure 21 - Type II compensator with transconductance amplifier

The following is parameters for type II compensator design. Input voltage is 12V, output voltage is 2.5V, output inductor is 2.2uH, output capacitors are two 680uF with  $41 \text{m}\Omega$  electrolytic capacitors.

1.Calculate the location of LC double pole  $\rm F_{LC}$  and ESR zero  $\rm F_{ESR}.$ 

$$F_{LC} = \frac{1}{2 \times \pi \times \sqrt{L_{OUT} \times C_{OUT}}}$$
$$= \frac{1}{2 \times \pi \times \sqrt{2.2uH \times 1360uF}}$$
$$= 2.9kHz$$

$$\begin{split} \textbf{F}_{\text{ESR}} &= \frac{1}{2 \times \pi \times \text{ESR} \times \text{C}_{\text{OUT}}} \\ &= \frac{1}{2 \times \pi \times 20.5 \text{m}\Omega \times 1360 \text{uF}} \\ &= 5.7 \text{kHz} \end{split}$$



- 1.Set R $_2$  equal to10k $\Omega$ . Using equation 18, the final selection of R $_1$  is 4.7k $\Omega$ .
- 2. Set crossover frequency at 1/20 of the swithing frequency, here Fo=10kHz.
  - 3. Calculate R<sub>3</sub> value by the following equation.

$$\begin{split} R_{3} &= \frac{V_{OSC}}{V_{in}} \times \frac{2 \times \pi \times F_{O} \times L}{R_{ESR}} \times \frac{1}{g_{m}} \times \frac{V_{OUT}}{V_{REF}} \\ &= \frac{1}{10} \times \frac{2 \times \pi \times 10 \text{kHz} \times 2.2 \text{uH}}{20.5 \text{m}\Omega} \times \frac{1}{2.5 \text{mA/V}} \\ &\times \frac{2.5 \text{V}}{0.8 \text{V}} \\ &= 0.8 \text{k}\Omega \end{split}$$

Choose  $R_3 = 1k\Omega$ .

4. Calculate  $\rm C_1$  by setting compensator zero  $\rm F_Z$  at 75% of the LC double pole.

$$C_{1} = \frac{1}{2 \times \pi \times R_{3} \times F_{z}}$$

$$= \frac{1}{2 \times \pi \times 1 k\Omega \times 0.75 \times 2.9 kHz}$$

$$= 70 nF$$

Choose C₁=68nF.

5. Calculate  $\boldsymbol{C}_2$  by setting compensator pole  $\boldsymbol{F}_p$  at half the swithing frequency.

$$C_{2} = \frac{1}{\pi \times R_{3} \times F_{s}}$$

$$= \frac{1}{\pi \times 1k \Omega \times 300 k H z}$$

$$= 530 p F$$

Choose C<sub>2</sub>=560pF.

#### **Output Voltage Calculation**

Output voltage is set by reference voltage and external voltage divider. The reference voltage is fixed at 0.8V. The divider consists of two ratioed resistors so that the output voltage applied at the Fb pin is 0.8V when the output voltage is at the desired value. The following equation applies to figure 22, which shows the relationship between  $V_{\rm OUT}$ ,  $V_{\rm REF}$  and voltage divider.



Figure 22 - Voltage divider

$$R_1 = \frac{R_2 \times V_{REF}}{V_{OUT} - V_{RFF}} \qquad ...(18)$$

where  $R_2$  is part of the compensator, and the value of  $R_1$  value can be set by voltage divider.

## **Input Capacitor Selection**

Input capacitors are usually a mix of high frequency ceramic capacitors and bulk capacitors. Ceramic capacitors bypass the high frequency noise, and bulk capacitors supply switching current to the MOSFETs. Usually 1uF ceramic capacitor is chosen to decouple the high frequency noise. The bulk input capacitors are decided by voltage rating and RMS current rating. The RMS current in the input capacitors can be calculated as:

$$I_{RMS} = I_{OUT} \times \sqrt{D} \times \sqrt{1 - D}$$

$$D = \frac{V_{OUT}}{V_{INMIN}} \qquad ...(19)$$

 $V_{\text{INMIN}} = 8V$ ,  $V_{\text{OUT}} = 1.05V$ ,  $I_{\text{OUT}} = 10A$ , the result of input RMS current is 3.4A.

For higher efficiency, low ESR capacitors are recommended. One Sanyo OSCON CAP 25SVP56M 25V 56uF  $28m\Omega$  with 3.8A RMS rating are chosen as input bulk capacitors.



#### **Power MOSFETs Selection**

The NX2141 requires two N-Channel power MOSFETs. The selection of MOSFETs is based on maximum drain source voltage, gate source voltage, maximum current rating, MOSFET on resistance and power dissipation. The main consideration is the power loss contribution of MOSFETs to the overall converter efficiency. For example, two IRF7822 are used in application. They have the following parameters:  $V_{DS}$ =30V,  $I_{D}$ =18A, $R_{DSON}$ =6.5m $\Omega$ , $Q_{GATE}$ =44nC.

There are two factors causing the MOSFET power loss:conduction loss, switching loss.

Conduction loss is simply defined as:

$$P_{\text{HCON}} = I_{\text{OUT}}^{2} \times D \times R_{\text{DS(ON)}} \times K$$

$$P_{\text{LCON}} = I_{\text{OUT}}^{2} \times (1 - D) \times R_{\text{DS(ON)}} \times K$$

$$P_{\text{TOTAL}} = P_{\text{HCON}} + P_{\text{LCON}}$$
...(20)

where the RDS(ON) will increases as MOSFET junction temperature increases, K is RDS(ON) temperature dependency. As a result, RDS(ON) should be selected for the worst case, in which K approximately equals to 1.4 at 125°C according to datasheet. Conduction loss should not exceed package rating or overall system thermal budget.

Switching loss is mainly caused by crossover conduction at the switching transition. The total switching loss can be approximated.

$$P_{SW} = \frac{1}{2} \times V_{IN} \times I_{OUT} \times T_{SW} \times F_{S} \qquad ...(21)$$

where  $I_{\text{OUT}}$  is output current,  $T_{\text{SW}}$  is the sum of  $T_{\text{R}}$  and  $T_{\text{F}}$  which can be found in mosfet datasheet, and  $F_{\text{S}}$  is switching frequency. Swithing loss  $P_{\text{SW}}$  is frequency dependent.

Also MOSFET gate driver loss should be considered when choosing the proper power MOSFET. MOSFET gate driver loss is the loss generated by discharging the gate capacitor and is dissipated in driver circuits. It is proportional to frequency and is defined as:

$$P_{\text{gate}} = (Q_{\text{HGATE}} \times V_{\text{HGS}} + Q_{\text{LGATE}} \times V_{\text{LGS}}) \times F_{\text{S}} \qquad ...(22)$$

where  $Q_{\text{HGATE}}$  is the high side MOSFETs gate charge,  $Q_{\text{LGATE}}$  is the low side MOSFETs gate charge,  $V_{\text{HGS}}$  is the high side gate source voltage, and  $V_{\text{LGS}}$  is the low side gate source voltage.

This power dissipation should not exceed maximum power dissipation of the driver device.

#### **Over Current Limit Protection**

Over current Limit for step down converter is achieved by sensing current through the low side MOSFET. For NX2141, the current limit is decided by the  $R_{\rm DSON}$  of the low side mosfet. When synchronous FET is on, and the voltage on SW pin is below 320mV, the over current occurs. The over current limit can be calculated by the following equation.

$$I_{SET} = 320 \text{mV/R}_{DSON}$$

The MOSFET  $R_{\rm DSON}$  is calculated in the worst case situation, then the current limit for MOSFET IRF7822 is

$$I_{SET} = \frac{320mV}{R_{DSON}} = \frac{320mV}{1.4 \times 6.5 m\Omega} = 35A$$

## **Layout Considerations**

The layout is very important when designing high frequency switching converters. Layout will affect noise pickup and can cause a good design to perform with less than expected results.

There are two sets of components considered in the layout which are power components and small signal components. Power components usually consist of input capacitors, high-side MOSFET, low-side MOSFET, inductor and output capacitors. A noisy environment is generated by the power components due to the switching power. Small signal components are connected to sensitive pins or nodes. A multilayer layout which includes power plane, ground plane and signal plane is recommended.

Layout guidelines:

- 1. First put all the power components in the top layer connected by wide, copper filled areas. The input capacitor, inductor, output capacitor and the MOSFETs should be close to each other as possible. This helps to reduce the EMI radiated by the power loop due to the high switching currents through them.
- 2. Low ESR capacitor which can handle input RMS ripple current and a high frequency decoupling ceramic cap which usually is 1uF need to be practically touch-



ing the drain pin of the upper MOSFET, a plane connection is a must.

- The output capacitors should be placed as close as to the load as possible and plane connection is required.
- 4. Drain of the low-side MOSFET and source of the high-side MOSFET need to be connected thru a plane ans as close as possible. A snubber nedds to be placed as close to this junction as possible.
- 5. Source of the lower MOSFET needs to be connected to the GND plane with multiple vias. One is not enough. This is very important. The same applies to the output capacitors and input capacitors.
- 6. Hdrv and Ldrv pins should be as close to MOSFET gate as possible. The gate traces should be wide and short. A place for gate drv resistors is needed to fine tune noise if needed.
- 7. Vcc capacitor, BST capacitor or any other bypassing capacitor needs to be placed first around the IC and as close as possible. The capacitor on comp to GND or comp back to FB needs to be place as close to the pin as well as resistor divider.
- 8. The output sense line which is sensing output back to the resistor divider should not go through high frequency signals.
- 9. All GNDs need to go directly thru via to GND plane.
- 10. The feedback part of the system should be kept away from the inductor and other noise sources, and be placed close to the IC.
- 11. In multilayer PCB, separate power ground and analog ground. These two grounds must be connected together on the PC board layout at a single point. The goal is to localize the high current path to a separate loop that does not interfere with the more sensitive analog control function.



## MLPQ 16 PIN 3 x 3 PACKAGE OUTLINE DIMENSIONS



# TOP VIEW



NOTE: ALL DIMENSIONS ARE DISPLAYED IN MILLIMETERS.



## MLPQ 16 PIN 3 x 3 TAPE AND REEL INFORMATION





| Dimension    | MLPQ/D03X03  |  |  |
|--------------|--------------|--|--|
| Ао           | 3.3 +/- 0.1  |  |  |
| Во           | 3.3 +/- 0.1  |  |  |
| Ко           | 1.1 +/- 0.1  |  |  |
| Р            | 8 +/- 0.1    |  |  |
| W            | 12 +/- 0.3   |  |  |
| Т            | 0.3 +/- 0.05 |  |  |
| R7/Quantity  | 1000         |  |  |
| R13/Quantity | 3000         |  |  |

#### NOTE:

- 1. R7 = 7 INCH LOCK REEL, R13 = 13 INCH LOCK REEL.
- 2. ALL DIMENSIONS ARE DISPLAYED IN MILLIMETERS.