### NX9811A

13A SYNCHRONOUS BUCK SWITCHING REGULATOR

#### WITH 600kHz OPERATION FREQUENCY

PRELIMINARY DATA SHEET Pb Free Product

- FEATURES

#### DESCRIPTION -

NEXSEM

- The NX9811A is synchronous buck switching converter Switching Controller and MOSFETs in one package in multi chip module designed for step down DC to DC Bus voltage operation from 2V to 25V converter applications. They are optimized to convert Fixed 600kHz bus voltages from 2V to 25V to as low as 0.8V output Internal Digital Soft Start Function voltage. The output current can be up to 13A. The Output current up to 13A NX9811A offers an enable pin that can be used to pro-Enable pin to program BUS UVLO gram the converter's start up. NX9811A operates at fixed Programmable current limit triggers latch out by internal frequency of 600kHz and employ loss-less cursensing Rdson of Synchronous MOSFET rent limiting protection by sensing the Rdson of syn-No negative spike at Vout during startup and chronous MOSFET followed by latch out feature. Feedshutdown back under voltage protection triggers hiccup. Pb-free and RoHS compliant Other features are: Internal digital soft start; Vcc - APPLICATIONS undervoltage lock out and shutdown capability via the Graphic Card on board converters enable pin or comp pin. NX9811A is available in 8x8 MCM On board DC to DC such as 12V to 5V, 3.3V or package. 1.2V Point of load applications
  - Area constrained DC to DC step down applications TYPICAL APPLICATION



### – ORDERING INFORMATION

| [ | Device      | Temperature | Package     | Frequency | Pb-Free |
|---|-------------|-------------|-------------|-----------|---------|
|   | NX9811ACMTR | 0 to 70°C   | 8X8 MCM-56L | 600kHz    | Yes     |

### **ABSOLUTE MAXIMUM RATINGS**

| VCC to GND & BST to SW voltage<br>VIN to GND |                          |
|----------------------------------------------|--------------------------|
| BST to GND Voltage                           |                          |
| SW to GND                                    | 2V to 35V                |
| All other pins                               | 0.3V to VCC+0.3V or 6.5V |
| Storage Temperature Range                    | 65°C to 150°C            |
| Operating Junction Temperature Range         | 40°C to 125°C            |
| ESD Susceptibility                           | 2kV                      |
| Power Dissipation                            | . TBD(Note1)             |

CAUTION: Stresses above those listed in "ABSOLUTE MAXIMUM RATINGS", may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

Note1: Under room temperature, this module can dissipate up to 5.5W on a four layer PCB board with 1ounce copper.

### **PACKAGE INFORMATION**

56-LEAD PLASTIC MCM 8 x 8



### **NEXSEM** ELECTRICAL SPECIFICATIONS

Unless otherwise specified, these specifications apply over Vcc = 5V,  $V_{IN}$  = 12V and  $T_A$  = 0 to 70°C. Typical values refer to  $T_A$  = 25°C. Low duty cycle pulse testing is used which keeps junction and case temperatures equal to the ambient temperature.

| PARAMETER                                | SYM                       | Test Condition          | Min | TYP         | MAX | Units   |
|------------------------------------------|---------------------------|-------------------------|-----|-------------|-----|---------|
| Reference Voltage                        |                           |                         |     |             |     |         |
| Ref Voltage                              | $V_{REF}$                 |                         |     | 0.8         |     | V       |
| Ref Voltage line regulation              |                           |                         |     | 0.2         |     | %       |
| Supply Voltage(Vcc)                      |                           |                         |     |             |     |         |
| V <sub>CC</sub> Voltage Range            | V <sub>cc</sub>           |                         | 4.5 | 5           | 5.5 | V       |
| V <sub>CC</sub> Supply Current (Static)  | I <sub>CC</sub> (Static)  | Outputs not switching   |     | 3           |     | mA      |
| V <sub>CC</sub> Supply Current           | I <sub>cc</sub>           |                         |     | TBD         |     | mA      |
| (Dynamic)                                | (Dynamic)                 |                         |     |             |     |         |
| Supply Voltage(V <sub>BST</sub> )        |                           |                         |     |             |     |         |
| V <sub>BST</sub> Supply Current (Static) | I <sub>BST</sub> (Static) | Outputs not switching   |     | TBD         |     | mA      |
| V <sub>BST</sub> Supply Current          | I <sub>BST</sub>          |                         |     | TBD         |     | mA      |
| (Dynamic)                                | (Dynamic)                 |                         |     |             |     |         |
| Under Voltage Lockout                    |                           |                         |     |             |     |         |
| V <sub>CC</sub> -Threshold               | V <sub>CC</sub> _UVLO     | V <sub>CC</sub> Rising  | 3.8 | 4           | 4.2 | V       |
| V <sub>CC</sub> -Hysteresis              | V <sub>CC</sub> _Hyst     | V <sub>cc</sub> Falling |     | 0.2         |     | V       |
| Oscillator                               |                           |                         |     |             |     |         |
| Frequency                                | Fs                        |                         |     | 600         |     | kHz     |
| Ramp-Amplitude Voltage                   | V <sub>RAMP</sub>         |                         |     | 1.5         |     | V       |
| Max Duty Cycle                           |                           |                         |     | 95          |     | %       |
| Min Duty Cycle                           |                           |                         |     |             | 0   | %       |
| Error Amplifiers                         |                           |                         |     |             |     |         |
| Transconductance                         |                           |                         |     | 2000        |     | umho    |
| Input Bias Current                       | lb                        |                         |     | 10          |     | nA      |
| EN & SS                                  | Tee                       |                         |     |             |     |         |
| Soft Start time<br>Enable HI Threshold   | Tss                       |                         |     | 3.4<br>1.25 |     | mS<br>V |
| Enable Hysterises                        |                           |                         |     | 1.25        |     | w<br>mV |
| Ouput Stage                              |                           |                         |     | 150         |     | 111.V   |
| High Side MOSFET R <sub>DSON</sub>       |                           |                         |     | 15          |     | mohm    |
| Low Side MOSFET R <sub>DSON</sub>        |                           |                         |     | 15          |     | mohm    |
| Maximum Output Current                   |                           |                         |     | 13          |     | Α       |
| OCP Adjust                               |                           |                         |     |             |     |         |
| OCP current                              |                           |                         |     | 40          |     | uA      |
| FB Under Voltage Protection              |                           |                         |     |             |     |         |
| FB Under Voltage Threshold               |                           |                         |     | 0.48        |     | V       |

# NEXSEM\_\_\_\_\_

### **PIN DESCRIPTIONS**

| PIN #         | PIN SYMBOL | PIN DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1,6,51        | AGND       | Analog ground.                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2             | OCP        | This pin is connected to the drain of the external low side MOSFET via resistor and is the input of the over current protection(OCP) comparator. An internal current source 40uA is flown to the external resistor which sets the OCP voltage across the Rdson of the low side MOSFET. Current limit point is this voltage divided by the Rds-on. Once this threshold is reached the Hdrv and Ldrv pins are latched out. |
| 3,21<br>40-50 | SW         | These pins are connected to source of high side FET and provides return path for the high side driver. It is also used to hold the low side driver low until this pin is brought low by the action of high side turning off. LDRV can only go high if SW is below 1V threshold.                                                                                                                                          |
| 4             | HDRV       | High side MOSFET gate driver output                                                                                                                                                                                                                                                                                                                                                                                      |
| 5             | BST        | This pin supplies voltage to high side FET driver. A high freq 0.1uF ceramic capaci-<br>tor is placed as close as possible to and connected to this pin and SW pin.                                                                                                                                                                                                                                                      |
| 7             | HG         | High side MOSFET gate pin out which is needed to connected HDRV pin.                                                                                                                                                                                                                                                                                                                                                     |
| 8-20          | VIN        | Bus input which is connected to high side MOSFET's drain.                                                                                                                                                                                                                                                                                                                                                                |
| 22-39         | PGND       | Source of low side MOSFET and ground of switching converter.                                                                                                                                                                                                                                                                                                                                                             |
| 52            | VCC        | Power supply voltage. A high freq 1uF ceramic capacitor is placed as close as possible to and connected to this pin and ground pin. The maximum rating of this pin is 5V.                                                                                                                                                                                                                                                |
| 53            | EN         | A resistor divider is connected from the respective switcher BUS voltages to these pins that holds off the controller's soft start until this threshold is reached. An external low cost transistor can be connected to this pin for external enable control.                                                                                                                                                            |
| 54            | FB         | This pin is the error amplifier inverting input. It is connected via resistor divider to the output of the switching regulator to set the output DC voltage. When FB pin voltage is lower than 0.6V, hiccup circuit starts to recycle the soft start circuit after 2048 switching cycles.                                                                                                                                |
| 55            | COMP       | This pin is the output of error amplifier and is used to compensate the voltage control feedback loop. This pin can also be used to perform a shutdown if pulled lower than 0.3V.                                                                                                                                                                                                                                        |
| 56            | NC         |                                                                                                                                                                                                                                                                                                                                                                                                                          |
|               |            | 1                                                                                                                                                                                                                                                                                                                                                                                                                        |

## NEXSEM\_\_\_\_\_

### **BLOCK DIAGRAM**



Figure 2 - Simplified block diagram of the NX9811A



#### **Demoboard schematic**



Figure 3- Demo board schematic based on ORCAD

## NEXSEM\_\_\_\_\_

#### **Bill of Materials**

| Item | Quantity | Reference  | Value               | Manufacture |
|------|----------|------------|---------------------|-------------|
| 1    | 1        | C2         | 47u,electricial     |             |
| 2    | 3        | C3,C11,C23 | 0.1u                |             |
| 3    | 1        | C4         | 1u                  |             |
| 4    | 1        | C5         | 33p                 |             |
| 5    | 2        | C8,C9      | 10u/16V ceramic     |             |
| 6    | 1        | C12        | 220u/16V,electrical |             |
| 7    | 2        | C16,C17    | 22u/6.3V, ceramic   |             |
| 8    | 1        | C21        | 3.3n                |             |
| 9    | 1        | C22        | 390p                |             |
| 10   | 1        | C24        | 470p                |             |
| 11   | 1        | D1         | BAT54A              |             |
| 12   | 1        | L1         | DO3316P-102         | Coilcraft   |
| 13   | 1        | L2         | DO5010P-152HC       | Coilcraft   |
| 14   | 2        | R1,R13     | 10                  |             |
| 15   | 2        | R2,R3      | 0                   |             |
| 16   | 1        | R4         | 10k                 |             |
| 17   | 1        | R5         | 13k                 |             |
| 18   | 1        | R6         | 8.25k               |             |
| 19   | 1        | R7         | 5k                  |             |
| 20   | 1        | R10        | 40k                 |             |
| 21   | 1        | R11        | 1k                  |             |
| 22   | 1        | R12        | 100k pot            |             |
| 23   | 1        | U1         | NX9811A             | NEXSEM INC. |
| 24   | 1        | U2         | L78L05AB/sot89      |             |



Figure 8 - Short circuit protection





Figure 9 - Efficiency chart





Figure 10 - Efficiency chart





Efficiency v.s. Output Voltage Vin=12V, lout=13A

Figure 11 - Efficiency chart

# NEXSEM\_\_\_

### APPLICATION INFORMATION

### Symbol Used In Application Information:

| VIN  | - Input voltage                    |  |  |
|------|------------------------------------|--|--|
| Vout | <ul> <li>Output voltage</li> </ul> |  |  |

- IOUT Output current
- $\Delta V_{RIPPLE}$  Output voltage ripple
- Fs Working frequency
- $\Delta I_{\text{RIPPLE}}$  Inductor current ripple

#### **Design Example**

The following is typical application for NX9811A, the schematic is figure 1.

 $V_{IN} = 12V$   $V_{OUT}=3.3V$   $F_{S}=600kHz$   $I_{OUT}=10A$   $\Delta V_{RIPPLE} <=33mV$  $\Delta V_{DROOP} <=150mV @ 3A step$ 

#### **Output Inductor Selection**

The selection of inductor value is based on inductor ripple current, power rating, working frequency and efficiency. Larger inductor value normally means smaller ripple current. However if the inductance is chosen too large, it brings slow response and lower efficiency. Usually the ripple current ranges from 20% to 40% of the output current. This is a design freedom which can be decided by design engineer according to various application requirements. The inductor value can be calculated by using the following equations:

$$L_{\text{OUT}} = \frac{V_{\text{IN}} - V_{\text{OUT}}}{\Delta I_{\text{RIPPLE}}} \times \frac{V_{\text{OUT}}}{V_{\text{IN}}} \times \frac{1}{F_{\text{S}}} \qquad ...(1)$$
$$I_{\text{RIPPLE}} = k \times I_{\text{OUTPUT}}$$

where k is between 0.2 to 0.4. Select k=0.3, then

$$L_{out} = \frac{12V - 3.3V}{0.3 \times 10A} \times \frac{3.3V}{12V} \times \frac{1}{600 \text{ kHz}}$$
$$L_{out} = 1.33 \text{ uH}$$

Choose inductor from COILCRAFT DO3316P-152HC with L=1.5uH is a good choice.

Current Ripple is recalculated as

$$\Delta I_{\text{RIPPLE}} = \frac{V_{\text{IN}} - V_{\text{OUT}}}{L_{\text{OUT}}} \times \frac{V_{\text{OUT}}}{V_{\text{IN}}} \times \frac{1}{F_{\text{S}}}$$
$$= \frac{12V - 3.3V}{1.5 \text{uH}} \times \frac{3.3 \text{v}}{12 \text{V}} \times \frac{1}{600 \text{kHz}} = 2.66 \text{A} \qquad \dots (2)$$

#### **Output Capacitor Selection**

Output capacitor is basically decided by the amount of the output voltage ripple allowed during steady state(DC) load condition as well as specification for the load transient. The optimum design may require a couple of iterations to satisfy both condition.

#### **Based on DC Load Condition**

The amount of voltage ripple during the DC load condition is determined by equation(3).

$$\Delta V_{\text{RIPPLE}} = \text{ESR} \times \Delta I_{\text{RIPPLE}} + \frac{\Delta I_{\text{RIPPLE}}}{8 \times F_{\text{S}} \times C_{\text{OUT}}} \quad ...(3)$$

Where ESR is the output capacitors' equivalent series resistance,  $C_{out}$  is the value of output capacitors.

Typically when large value capacitors are selected such as Aluminum Electrolytic, POSCAP and OSCON types are used, the amount of the output voltage ripple is dominated by the first term in equation(3) and the second term can be neglected.

In this example ceramic capacitors are chosen as output capacitors, both terms in equation (3) need to be evaluated to determine the overall ripple. Usually when this type of capacitors are selected, the amount of capacitance per single unit is not sufficient to meet the transient specification, which results in parallel configuration of multiple capacitors. Two 22uF, X5R ceramic capacitor with  $2m\Omega$  ESR is used. The amount of output ripple is

$$\Delta V_{\text{RIPPLE}} = 2m\Omega \times 2.66\text{A} + \frac{2.66\text{A}}{8 \times 600\text{kHz} \times 44\text{uF}}$$
$$= 17.9\text{mV}$$

Although this meets DC ripple spec, however it needs to be studied for transient requirement.

Typically, the output voltage droop during transient is specified as:

#### $\Delta V_{\text{DROOP}} < \Delta V_{\text{TRAN}}$ @ step load $\Delta I_{\text{STEP}}$

During the transient, the voltage droop during the transient is composed of two sections. One Section is dependent on the ESR of capacitor, the other section is a function of the inductor, output capacitance as well as input, output voltage. For example, for the overshoot, when load from high load to light load with a  $\Delta I_{STEP}$  transient load, if assuming the bandwidth of system is high enough, the overshoot can be estimated as the following equation.

$$\Delta V_{\text{overshoot}} = \text{ESR} \times \Delta I_{\text{step}} + \frac{V_{\text{OUT}}}{2 \times L \times C_{\text{OUT}}} \times \tau^2 \qquad ...(4)$$

where  $\boldsymbol{t}$  is the a function of capacitor, etc.

$$\tau = \begin{cases} 0 & \text{if } L \leq L_{\text{crit}} \\ \frac{L \times \Delta I_{\text{step}}}{V_{\text{OUT}}} - \text{ESR} \times C_{\text{OUT}} & \text{if } L \geq L_{\text{crit}} \end{cases} \dots (5)$$

where

$$L_{crit} = \frac{ESR \times C_{OUT} \times V_{OUT}}{\Delta I_{step}} = \frac{ESR_E \times C_E \times V_{OUT}}{\Delta I_{step}} \quad ...(6)$$

where  $\text{ESR}_{\text{e}}$  and  $\text{C}_{\text{e}}$  represents ESR and capacitance of each capacitor if multiple capacitors are used in parallel.

The above equation shows that if the selected output inductor is smaller than the critical inductance, the voltage droop or overshoot is only dependent on the ESR of output capacitor. For low frequency capacitor such as electrolytic capacitor, the product of ESR and capacitance is high and  $L \leq L_{crit}$  is true. In that case, the transient spec is dependent on the ESR of capacitor.

In most cases, the output capacitors are multiple capacitors in parallel. The number of capacitors can be calculated by the following

$$N = \frac{ESR_{E} \times \Delta I_{step}}{\Delta V_{tran}} + \frac{V_{OUT}}{2 \times L \times C_{E} \times \Delta V_{tran}} \times \tau^{2} \qquad \dots (7)$$

where

$$\tau = \begin{cases} 0 & \text{if } L \leq L_{\text{crit}} \\ \frac{L \times \Delta I_{\text{step}}}{V_{\text{OUT}}} - \text{ESR}_{\text{E}} \times C_{\text{E}} & \text{if } L \geq L_{\text{crit}} & \dots(8) \end{cases}$$

For example, assume voltage droop during transient is 150mV for 3A load step.

Two 22uF, X5R ceramic capacitor with  $2m\Omega$  ESR is used, the critical inductance is given as

$$L_{crit} = \frac{ESR_{E} \times C_{E} \times V_{OUT}}{\Delta I_{step}} = \frac{2m\Omega \times 22\mu F \times 3.3V}{3A} = 0.048\mu H$$

The selected inductor is 1.5uH which is bigger than critical inductance. In that case, the output voltage transient not only dependent on the ESR, but also capacitance.

number of capacitors is

$$\tau = \frac{L \times \Delta I_{step}}{V_{oUT}} - ESR_E \times C_E$$
$$= \frac{1.5\mu H \times 3A}{3.3V} - 2m\Omega \times 22\mu F = 1.32us$$
$$N = \frac{ESR_E \times \Delta I_{step}}{\Delta V_{tran}} + \frac{V_{OUT}}{2 \times L \times C_E \times \Delta V_{tran}} \times \tau^2$$
$$= \frac{2m\Omega \times 3A}{150mV} + \frac{3.3V}{2 \times 1.5\mu H \times 22\mu F \times 150mV} \times (1.32us)^2$$

$$=1.03$$

The number of capacitors has to satisfied both ripple and transient requirement. Overall, we can choose N=2.

It should be considered that the proposed equation is based on ideal case, in reality, the droop or overshoot is typically more than the calculation. The equation gives a good start. For more margin, more capacitors have to be chosen after the test. Typically, for high frequency capacitor such as high quality POSCAP especially ceramic capacitor, 20% to 100% (for ceramic) more capacitors have to be chosen since the ESR of capacitors is so low that the PCB parasitic can affect the results tremendously. More capacitors have to be selected to compensate these parasitic parameters.

#### **Compensator Design**

Due to the double pole generated by LC filter of the power stage, the power system has 180° phase shift, and therefore, is unstable by itself. In order to achieve

accurate output voltage and fast transient response, compensator is employed to provide highest possible bandwidth and enough phase margin. Ideally, the Bode plot of the closed loop system has crossover frequency between 1/10 and 1/5 of the switching frequency, phase margin greater than 50° and the gain crossing 0dB with -20dB/decade. Power stage output capacitors usually decide the compensator type. If electrolytic capacitors are chosen as output capacitors, type II compensator can be used to compensate the system, because the zero caused by output capacitor ESR is lower than crossover frequency. Otherwise type III compensator should be chosen.

#### A. Type III compensator design

For low ESR output capacitors, typically such as Sanyo oscap and poscap, the frequency of ESR zero caused by output capacitors is higher than the crossover frequency. In this case, it is necessary to compensate the system with type III compensator. The following figures and equations show how to realize the type III compensator by transconductance amplifier.

$$F_{Z1} = \frac{1}{2 \times \pi \times R_4 \times C_2} \qquad \dots (9)$$

$$F_{z_2} = \frac{1}{2 \times \pi \times (R_2 + R_3) \times C_3} \qquad ...(10)$$

$$F_{P1} = \frac{1}{2 \times \pi \times R_3 \times C_3} \qquad \dots (11)$$
$$F_{P1} = \frac{1}{2 \times \pi \times R_3 \times C_3} \qquad \dots (12)$$

where  $\mathsf{F}_{z1},\mathsf{F}_{z2},\mathsf{F}_{P1}$  and  $\mathsf{F}_{P2}$  are poles and zeros in the compensator.

The transfer function of type III compensator for transconductance amplifier is given by:

$$\frac{V_{e}}{V_{OUT}} = \frac{1 - g_{m} \times Z_{f}}{1 + g_{m} \times Z_{in} + Z_{in} / R_{1}}$$

For the voltage amplifier, the transfer function of

compensator is

$$\frac{V_{e}}{V_{OUT}} = \frac{-Z_{f}}{Z_{in}}$$

To achieve the same effect as voltage amplifier, the compensator of transconductance amplifier must satisfy this condition:  $R_4$ >>2/gm. And it would be desirable if  $R_1 ||R_2||R_3$ >>1/gm can be met at the same time.









Figure 13 - Bode plot of Type III compensator

Design example for type III compensator are in order. The crossover frequency has to be selected as  $F_{LC}$ <br/> $F_{O}$ <br/> $F_{ESR}$  and  $F_{O}$ <=1/10~1/5F<sub>s</sub>.

1.Calculate the location of LC double pole  $F_{LC}$  and ESR zero  $F_{ESR}$ .

$$F_{LC} = \frac{1}{2 \times \pi \times \sqrt{L_{OUT} \times C_{OUT}}}$$
$$= \frac{1}{2 \times \pi \times \sqrt{1.5 uH \times 44 uF}}$$
$$= 19.6 kHz$$

$$F_{ESR} = \frac{1}{2 \times \pi \times ESR \times C_{OUT}}$$
$$= \frac{1}{2 \times \pi \times 2m\Omega \times 44uF}$$
$$= 3.6MHz$$

2. Set 
$$R_2$$
 equal to  $40k\Omega$ .

$$R_{1} = \frac{R_{2} \times V_{REF}}{V_{OUT} - V_{REF}} = \frac{40 k\Omega \times 0.8V}{3.3 V - 0.8 V} = 12.8 k\Omega$$
  
Choose R<sub>1</sub>=12.7kΩ.  
3. Set zero F<sub>Z2</sub> = 0.5F<sub>LC</sub> and F<sub>p1</sub> =3/4F<sub>S</sub>.

4. Calculate  $R_4$  and  $C_3$  with the crossover

frequency at 1/10~ 1/5 of the switching frequency. Set  $F_0=100$ kHz.

$$C_{3} = \frac{1}{2 \times \pi \times R_{2}} \times (\frac{1}{F_{z2}} - \frac{1}{F_{p1}})$$
$$= \frac{1}{2 \times \pi \times 40 k\Omega} \times (\frac{1}{9.8 \text{kHz}} - \frac{1}{450 \text{kHz}})$$
$$= 397 \text{pF}$$

$$R_{4} = \frac{V_{OSC}}{V_{in}} \times \frac{2 \times \pi \times F_{O} \times L}{C_{3}} \times C_{out}$$
$$= \frac{1.5V}{12V} \times \frac{2 \times \pi \times 100 \text{kHz} \times 1.5 \text{uH}}{390 \text{pF}} \times 44 \text{uF}$$
$$= 13.3 \text{k}\Omega$$

Choose C<sub>3</sub>=390pF, R<sub>4</sub>=13k $\Omega$ . 5. Calculate C<sub>2</sub> with zero F<sub>z1</sub> at 20% of the LC double pole by equation (9).

$$C_{2} = \frac{1}{2 \times \pi \times F_{z_{1}} \times R_{4}}$$
$$= \frac{1}{2 \times \pi \times 0.2 \times 19.6 \text{ kHz} \times 13 \text{ k}\Omega}$$
$$= 3.1 \text{ nF}$$

Choose C<sub>2</sub>=3.3nF.

6. Calculate  $\rm C_1$  by equation (12) with pole  $\rm F_{_{p2}}$  at half the switching frequency.

$$C_{1} = \frac{1}{2 \times \pi \times R_{4} \times F_{P2}}$$
$$= \frac{1}{2 \times \pi \times 13k\Omega \times 300kHz}$$
$$= 40pF$$

Choose  $C_1$ =33pF 7. Calculate  $R_3$  by equation (11).

$$R_{3} = \frac{1}{2 \times \pi \times F_{P1} \times C_{3}}$$
$$= \frac{1}{2 \times \pi \times 450 \text{kHz} \times 390 \text{pF}}$$
$$= 906\Omega$$

Choose  $R_3 = 1k\Omega$ .

### Case 2: $F_{LC} < F_{O} < F_{ESR}$ (low ESR POSCAP, OSCON)





Typical design example of type III compensator in which one oscon capacitor (560uF, 7mohm) is chosen as output capacitor is shown as the following steps.

1. Calculate the location of LC double pole  $\rm F_{\tiny LC}$  and ESR zero  $\rm F_{\tiny ESR}.$ 

$$F_{LC} = \frac{1}{2 \times \pi \times \sqrt{L_{OUT} \times C_{OUT}}}$$
$$= \frac{1}{2 \times \pi \times \sqrt{1.5 uH \times 560 uF}}$$
$$= 5.5 kHz$$

$$F_{ESR} = \frac{1}{2 \times \pi \times ESR \times C_{OUT}}$$
$$= \frac{1}{2 \times \pi \times 7m\Omega \times 560 uF}$$
$$= 40.6 kHz$$

2. Set  $R_2$  equal to  $10k\Omega$ .

$$\mathsf{R}_{1} = \frac{\mathsf{R}_{2} \times \mathsf{V}_{\mathsf{REF}}}{\mathsf{V}_{\mathsf{OUT}} \cdot \mathsf{V}_{\mathsf{REF}}} = \frac{10 k\Omega \times 0.8 \mathsf{V}}{1.8 \mathsf{V} \cdot 0.8 \mathsf{V}} = 8 k\Omega$$

Choose  $R_1 = 8.06 k\Omega$ .

3. Set zero 
$$F_{Z2} = F_{LC}$$
 and  $F_{p1} = F_{ESR}$ , calculate  $C_3$ 

$$C_{3} = \frac{1}{2 \times \pi \times R_{2}} \times (\frac{1}{F_{z2}} - \frac{1}{F_{p1}})$$
  
=  $\frac{1}{2 \times \pi \times 10 k\Omega} \times (\frac{1}{5.5 \text{kHz}} - \frac{1}{40.6 \text{kHz}})$   
= 2.5 nF

Choose  $C_3 = 2.7$  nF.

4. Calculate  $R_4$  with the crossover frequency at 1/ 10~ 1/5 of the switching frequency. Set  $F_0$ =60kHz.

$$R_{4} = \frac{V_{OSC}}{V_{in}} \times \frac{2 \times \pi \times F_{O} \times L}{C_{3}} \times C_{out}$$
$$= \frac{1.1V}{12V} \times \frac{2 \times \pi \times 60 \text{kHz} \times 1.5 \text{uH}}{2.7 \text{nF}} \times 560 \text{uF}$$
$$= 10.7 \text{k}\Omega$$

Choose  $R_4 = 10.7 k\Omega$ .

5. Calculate  $C_2$  with zero  $F_{z1}$  at 75% of the LC double pole by equation (9).

$$C_{2} = \frac{1}{2 \times \pi \times F_{z_{1}} \times R_{4}}$$
$$= \frac{1}{2 \times \pi \times 0.75 \times 5.5 \text{kHz} \times 10.7 \text{k}\Omega}$$
$$= 3.6 \text{nF}$$

Choose C<sub>2</sub>=3.3nF.

6. Calculate  $\rm C_1$  by equation (12) with pole  $\rm F_{_{p2}}$  at half the switching frequency.

$$C_{1} = \frac{1}{2 \times \pi \times R_{4} \times F_{P2}}$$
$$= \frac{1}{2 \times \pi \times 10.7 k\Omega \times 300 kHz}$$
$$= 49 pF$$

Choose  $C_1 = 47 pF$ . 7. Calculate  $R_3$  by equation (11) with  $F_{p1} = F_{ESR}$ .

$$R_{3} = \frac{1}{2 \times \pi \times F_{P1} \times C_{3}}$$
$$= \frac{1}{2 \times \pi \times 40.6 \text{kHz} \times 2.7 \text{nF}}$$
$$= 1.45 \text{k}\Omega$$

Choose  $R_3 = 1.43 k\Omega$ .



### Figure 15 - Bode plot of Type III compensator $(F_{LC} < F_{ESR} < F_{O})$

If electrolytic capacitors are used as output capacitors, typical design example of type III compensator in which the crossover frequency is selected as  $F_{LC}$ < $F_{ESR}$ < $F_{O}$  and  $F_{O}$ <=1/10~1/5 $F_{s}$  is shown as the following steps. Here two SANYO MV-WG1500 with 13 m $\Omega$  is chosen as output capacitor.

1. Calculate the location of LC double pole  $\rm F_{\tiny LC}$  and ESR zero  $\rm F_{\tiny ESR}.$ 

$$F_{LC} = \frac{1}{2 \times \pi \times \sqrt{L_{OUT} \times C_{OUT}}}$$
$$= \frac{1}{2 \times \pi \times \sqrt{1 u H \times 3000 u F}}$$
$$= 2.9 k Hz$$
$$F_{ESR} = \frac{1}{2 \times \pi \times ESR \times C_{OUT}}$$
$$= \frac{1}{2 \times \pi \times 6.5 m \Omega \times 3000 u F}$$
$$= 8.2 k Hz$$

Set R<sub>2</sub> equal to 10kΩ.

$$R_{1} = \frac{R_{2} \times V_{REF}}{V_{OUT} - V_{REF}} = \frac{10k\Omega \times 0.8V}{1.8V - 0.8V} = 8k\Omega$$
Choose  $R_{1} = 8k\Omega$ .
3. Set zero  $F_{22} = F_{LC}$  and  $F_{p1} = F_{ESR}$ .
4. Calculate  $C_{3}$ .
$$C_{3} = \frac{1}{2 \times \pi \times R_{2}} \times (\frac{1}{F_{22}} - \frac{1}{F_{p1}})$$

$$= \frac{1}{2 \times \pi \times 10k\Omega} \times (\frac{1}{2.9kHz} - \frac{1}{8.2kHz})$$
=3.5nF

Choose C<sub>3</sub>=3.3nF.

5. Calculate R<sub>3</sub>.

$$R_{3} = \frac{1}{2 \times \pi \times F_{P1} \times C_{3}}$$
$$= \frac{1}{2 \times \pi \times 8.2 \text{ kHz} \times 3.3 \text{ nF}}$$
$$= 5.9 \text{ k}\Omega$$

Choose  $R_3 = 5.9 k\Omega$ . 6. Calculate  $R_4$  with  $F_0 = 60 kHz$ .

$$R_{4} = \frac{V_{OSC}}{V_{in}} \times \frac{2 \times \pi \times F_{O} \times L}{ESR} \times \frac{R_{2} \times R_{3}}{R_{2} + R_{3}}$$
$$= \frac{1.5V}{12V} \times \frac{2 \times \pi \times 60 \text{kHz} \times 1 \text{uH}}{6.5 \text{m}\Omega} \times \frac{10 \text{k}\Omega \times 5.9 \text{k}\Omega}{10 \text{k}\Omega + 5.9 \text{k}\Omega}$$
$$= 26.9 \text{k}\Omega$$

Choose  $R_4=26.7k\Omega$ . 5. Calculate  $C_2$  with zero  $F_{z1}$  at 75% of the LC double pole by equation (9).

$$C_{2} = \frac{1}{2 \times \pi \times F_{z_{1}} \times R_{4}}$$
$$= \frac{1}{2 \times \pi \times 0.75 \times 2.9 \text{kHz} \times 26.7 \text{k}\Omega}$$
$$= 2\text{nF}$$

Choose  $C_2=2.2nF$ . 6. Calculate  $C_1$  by equation (12) with pole  $F_{p2}$  at half the switching frequency.

$$C_{1} = \frac{1}{2 \times \pi \times R_{4} \times F_{P2}}$$
$$= \frac{1}{2 \times \pi \times 26.7 k\Omega \times 300 kHz}$$
$$= 20 pF$$

Choose C<sub>1</sub>=22pF.

#### **B.** Type II compensator design

If the electrolytic capacitors are chosen as power stage output capacitors, usually the Type II compensator can be used to compensate the system.

Type II compensator can be realized by simple RC circuit without feedback as shown in figure 17.  $R_3$  and  $C_1$  introduce a zero to cancel the double pole effect.  $C_2$  introduces a pole to suppress the switching noise. The following equations show the compensator pole zero location and constant gain.

$$Gain=g_{m} \times \frac{R_{1}}{R_{1}+R_{2}} \times R_{3} \qquad \dots (13)$$

$$F_{z}=\frac{1}{2 \times \pi \times R_{3} \times C_{1}} \qquad \dots (14)$$

$$F_{p} \approx \frac{1}{2 \times \pi \times R_{3} \times C_{2}} \qquad \dots (15)$$







Figure 17 - Type II compensator with transconductance amplifier

For this type of compensator,  $\rm F_{o}$  has to satisfy  $\rm F_{LC}{<}F_{ESR}{<}{<}F_{o}{<}{=}1/10{\sim}1/5\rm F_{s.}$ 

The following is parameters for type II compensator design. Input voltage is 12V, output voltage is 1.8V, output inductor is 1uH, output capacitors are two 1500uF with  $13m\Omega$  electrolytic capacitors.

1.Calculate the location of LC double pole  $\rm F_{LC}$  and ESR zero  $\rm F_{ESR}.$ 

$$F_{LC} = \frac{1}{2 \times \pi \times \sqrt{L_{OUT} \times C_{OUT}}}$$
$$= \frac{1}{2 \times \pi \times \sqrt{1 uH \times 3000 uF}}$$
$$= 2.9 kHz$$

$$F_{ESR} = \frac{1}{2 \times \pi \times ESR \times C_{OUT}}$$
$$= \frac{1}{2 \times \pi \times 6.5m\Omega \times 3000 uF}$$
$$= 8.2 kHz$$

2.Set  $R_2$  equal to  $1k\Omega$ .

$$R_1 = \frac{R_2 \times V_{REF}}{V_{OUT} - V_{REF}} = \frac{1k\Omega \times 0.8V}{1.8V - 0.8V} = 800\Omega$$

Choose R<sub>1</sub>=806Ω.

3. Set crossover frequency at  $1/10 \sim 1/5$  of the swithing frequency, here Fo=60kHz.

4.Calculate  $R_3$  value by the following equation.

4.Calculate R<sub>3</sub> value by the following equation.

$$R_{3} = \frac{V_{OSC}}{V_{in}} \times \frac{2 \times \pi \times F_{O} \times L}{R_{ESR}} \times \frac{1}{g_{m}} \times \frac{V_{OUT}}{V_{REF}}$$
$$= \frac{1.5V}{12V} \times \frac{2 \times \pi \times 60 \text{ kHz} \times 1 \text{ uH}}{6.5 \text{ m}\Omega} \times \frac{1}{2.0 \text{ mA/V}}$$
$$\times \frac{1.8V}{0.8 \text{ V}}$$
$$= 8.15 \text{ k}\Omega$$

Choose  $R_3 = 8.2 k\Omega$ .

5. Calculate C $_{\rm 1}$  by setting compensator zero  ${\rm F}_{\rm z}$  at 75% of the LC double pole.

$$C_{1} = \frac{1}{2 \times \pi \times R_{3} \times F_{z}}$$
$$= \frac{1}{2 \times \pi \times 8.2 k\Omega \times 0.75 \times 2.9 \text{ kHz}}$$
$$= 8.9 \text{ nF}$$

Choose C<sub>1</sub>=8.2nF.

6. Calculate  $\mathrm{C_2}$  by setting compensator pole  $F_\mathrm{p}$  at half the swithing frequency.

$$C_{2} = \frac{1}{\pi \times R_{3} \times F_{s}}$$
$$= \frac{1}{\pi \times 8.2 k \Omega \times 300 k H z}$$
$$= 129 p F$$

Choose C,=120pF.

#### **Output Voltage Calculation**

Output voltage is set by reference voltage and external voltage divider. The reference voltage is fixed at 0.8V. The divider consists of two ratioed resistors so that the output voltage applied at the Fb pin is 0.8V when the output voltage is at the desired value. The following equation and picture show the relationship between  $V_{\rm OUT}$ ,  $V_{\rm REF}$  and voltage divider.

$$R_{1} = \frac{R_{2} \times V_{REF}}{V_{OUT} - V_{REF}} \qquad \dots (16)$$

where  $R_2$  is part of the compensator, and the value of  $R_1$  value can be set by voltage divider.

See compensator design for  $R_1$  and  $R_2$  selection.



Figure 18 - Voltage divider

#### Input Capacitor Selection

Input capacitors are usually a mix of high frequency ceramic capacitors and bulk capacitors. Ceramic capacitors bypass the high frequency noise, and bulk capacitors supply switching current to the MOSFETs. Usually 1uF ceramic capacitor is chosen to decouple the high frequency noise. The bulk input capacitors are decided by voltage rating and RMS current rating. The RMS current in the input capacitors can be calculated as:

$$I_{RMS} = I_{OUT} \times \sqrt{D} \times \sqrt{1 - D}$$
$$D = \frac{V_{OUT}}{V_{IN}} \qquad ...(17)$$

 $V_{IN} = 12V$ ,  $V_{OUT} = 1.8V$ ,  $I_{OUT} = 9A$ , the result of input RMS current is 3.2A.

For higher efficiency, low ESR capacitors are recommended. Two 10uF X5R ceramic capacitors are chosen as input bulk capacitors.

#### Soft Start and Enable

NX9811A has digital soft start for switching controller and has one enable pin for this start up. When the Power Ready (POR) signal is high and the voltage at enable pin is above 1.25V the internal digital counter starts to operate and the voltage at positive input of Error amplifier starts to increase, the feedback network will force the output voltage follows the reference and starts the output slowly. After 2048 cycles, the soft start is complete and the output voltage is regulated to the desired voltage decided by the feedback resistor divider.



Figure 19 - Enable and Shut down the NX9811A with Enable pin.

The start up of NX9811A can be programmed through resistor divider at Enable pin. For example, if the input bus voltage is12V and we want NX9811A starts when Vbus is above 9V. We can select using the following equation.

$$R_1 = \frac{(9V - 1.25V) \times R_2}{1.25V}$$

The NX9811A can be turned off by pulling down the Enable pin by extra signal MOSFET as shown in the above Figure. When Enable pin is below 1.25V, the digital soft start is reset to zero. In addition, all the high side and low side driver is off and no negative spike will be generated during the turn off.

#### **Over Current Protection**

Over current protection is achieved by sensing current through the low side MOSFET. An internal current source of 40uA flows through an external resistor connected from OCP pin to SW node sets the over current protection threshold. When synchronous FET is on, the voltage at node SW is given as

 $V_{\text{SW}} = -I_{\text{L}} \times R_{\text{DSON}}$  The voltage at pin OCP is given as

$$\mathrm{I_{OCP}}\!\times\!\mathrm{R_{OCP}}\!+\!\mathrm{V_{SW}}$$

When the voltage is below zero, the over current occurss as shown in figure 20.



Figure 20 - Over current protection

The over current limit can be set by the following equation

$$I_{\text{SET}} = \frac{I_{\text{OCP}} \times R_{\text{OCP}}}{K \times R_{\text{DSON}}}$$

According to datasheet the lower MOSFET  $R_{DSON}$ =15m $\Omega$ , the worst case thermal consideration K=1.5 and the current limit is set at 15A, then

$$\begin{split} R_{_{OCP}} = \frac{I_{_{SET}} \times K \times R_{_{DSON}}}{I_{_{OCP}}} = \frac{15A \times 1.5 \times 15m\Omega}{40uA} = 8.43k\Omega \\ Choose \ R_{_{OCP}} = 8.25k\Omega \end{split}$$