# design ideas 

## DPPs program key parameters of bandpass filter

## Chuck Wojslaw, Catalyst Semiconductor, Sunnyvale, CA

THE THREE-AMPLIFIER implementation of the state-variable filter in Figure 1 provides for secFigure 1 ond-order bandpass, highpass, and lowpass responses. The strength of the circuit, however, is in the bandpass response $\left(\mathrm{V}_{\text {out }} / \mathrm{V}_{\text {IN }}\right)$, in which it's easy to achieve high gain (G) and high Q. These two characteristics are important in applications in which selectivity is a key parameter in the filter. The application value of the circuit becomes even greater when DPPs (digitally programmable potentiometers) control and vary the bandpass filter's center frequency, $\mathrm{f}_{0}$, and passband gain, G. The independent control of a bandpass filter's parameters is a rarity among traditional filter-circuit techniques.

For the filter, $\mathrm{IC}_{1}$ functions as a summing amplifier, and $\mathrm{IC}_{2}$ and $\mathrm{IC}_{3}$ function as integrators. Three potentiometers, $\mathrm{DPP}_{1}, \mathrm{DPP}_{2}$, and $\mathrm{DPP}_{3}$, program the center frequency and passband gain of the filter. The 100-tap Catalyst potentiometers, $\mathrm{DPP}_{1}$ and $\mathrm{DPP}_{2}$, are electron-
DPPs program key parameters of bandpass filter. 97
Encoder and PC make complete motor-control system.98
Use PSpice for behavioralmodeling of VCOs102
Circuit delivers high voltageswing from lower supplies104
Publish your Design Idea in EDN. See the What's Up section at www.edn.com.


Using digitally programmable potentiometers, you can control a passband filter's center frequency and gain.
ically ganged to program the frequency, $\mathrm{f}_{0}$, and $\mathrm{DPP}_{3}$ programs the gain, G. The center frequency is $f_{0}=1 /\left(2 \pi \mathrm{R}_{5} \mathrm{C}_{1}\right)=$ $1 /\left(2 \pi \mathrm{pRC}_{1}\right)$, and the gain is $\mathrm{G}=\mathrm{R}_{2} / \mathrm{R}_{1}=$ $(1-\mathrm{p}) / \mathrm{p}$, where p represents the relative position of the wiper from one end (0) of the potentiometer to the other end (1). R represents the DPP's end-to-end resistance. The gain and Q are related by $\mathrm{Q}=(1+\mathrm{G}) / 2$. The increment/decrement interface of the CAT5113 DPP allows for real-time, closed-loop applications, in which you can continuously vary the cen-
ter frequency of the filter to track an input signal or to accommodate a systemlevel requirement. For the values shown, the center frequency varies from less than 200 Hz to more than 6 kHz with gain values as high as 25 .

Is this the best Design Idea in this issue? Select at www.edn.com.

## Encoder and PC make complete motor-control system

## Steve Woodward, University of North Carolina, Chapel Hill, NC

This Design Idea combines a simple ISA-bus-resident interface circuit; a garden-variety PC; a high-resolution optical shaft encoder; and a PWM-controlled, $0.05-\mathrm{hp}$, brushed, permanentmagnet dc motor to make a high-precision and high-power motion-control system. The system sequences the precise rotation of an evacuated steel bell jar several feet in diameter, such as those used in molecular-beam spectroscopy (Figure 1). Although the speed of the intermittent rotation of the jar isn't fast, the sys-
tem needs large torques to overcome the friction of a large O-ring seal that is subjected to tens of tons of atmospheric pressure. Moving against this drag requires a heavy-duty drive that energizes a $48 \mathrm{~W}(24 \mathrm{~V}, 2 \mathrm{~A})$ motor. A different choice of MOSFET in Figure 1 would allow the system to handle even heavier loads.
The quadrature-output, incremental optical shaft encoder that this Design Idea uses is popular in high-performance, bidirectional, rotation-sensing ap-
plications. Incremental encoders provide an inexpensive and reliable means for digital readout of bidirectional mechanical motion. They're usable to $10,000 \mathrm{rpm}$ and higher. However, the interface logic they need can sometimes be problematic. Such logic typically includes at least one 16-bit or longer bidirectional counter. Several handy peripheral chips, such as the 8253,8254 , and 9511 , are available that implement unidirectional counting, but bidirectional counter chips are comparatively scarce. ASICs can provide the


This block of bidirectional logic and a PC comprise a complete motion-control system.

## design: ideas

needed functions, and hard-wired or programmable logic is a viable, though component-count-intensive, option.

Unfortunately, none of these options is ideal from either a cost or a pc-board-area standpoint. This alternative combines the industrystandard 82C54 unidirectional counter-timer peripheral chip with simple software to create a convenient interface between quadrature encoders and the ISA PC I/O bus. Thus, you can easily digitize bidirectional motion. The trick is to use two of the three unidirectional counters in the 82C54-one for each encoder-rotation direction. Reference 1 describes the logic involved in detail. This Design Idea expands upon the material in Reference 1 by closing the motioncontrol loop with an 8-bit-resolution, digital PWM motor-speedcontrol circuit. The PWM modulator consists of counter-timer 0 (CT0) of the 82C54, operating in retriggerable-one-shot mode and controlling the $Q_{1}-Q_{2}$ drivers for the MOSFET, $\mathrm{Q}_{3}$.

The HC4040 provides a 7.2 MHz clock to CT0 and triggers CT0 at $28 \mathrm{kHz}(7.2 \mathrm{MHz} / 256)$. The result is a variable-duty-factor PWM waveform at CT0's output $\left(\mathrm{O}_{0}\right) \cdot \mathrm{Q}_{1}$ and $Q_{2}$ buffer and boost the waveform to 12 V p-p and apply the boosted waveform to the gate of MOSFET $Q_{3}$. The MOSFET then modulates the 24 V -dc motor-supply rail and thus generates a more-than-95\%-efficient, programmable motor-speed control. The motor's armature inductance combines with flyback diode $\mathrm{D}_{3}$ to filter the high-frequency components of the $28-\mathrm{kHz}$ PWM waveform and to extract the dc component. Minimizing the time the MOSFET spends between full-off and -on states is critical to the efficiency of this PWM circuit, as in all power-handling topologies.

The $Q_{1}-Q_{2}$ driver circuit achieves fast MOSFET on/off transition times of approximately 10 nsec , as well as minimal 12 V supply-power consumption. The driver circuit achieves these two goals by avoiding saturation-induced cross-con-

# LISTING I-MBASIC DEMO PROGRAM FOR MOTION CONTROL 

```
DEFTNT I
IOADD = 5H300; , BASE ADDRESS FOR MOCONR CARD
ICO = IOADDI IC1 = ICO + 1t IC2 = ICO + 2 ICS = IC0 + 3i , B254 COURTER
ADDRESgES
TREV = 4; , NOTOR-RKVERSK BIT
OUF ICS, 4H12: * PROGRAM DULSE-WIDFH GENERATOR IN CO
OUT IC5. &M70; OUT ICS, &MBO: " SETUP CN/CCW COUNTERS IN C1 AND C2
OUT ICD, 5: "START PULSE-WIDTH GENERATOR
```



```
IIL = INP(IC1): ICN = INP(IC1)
I2L = INP(IC2) : ICCN = INP(IC2)
OUT ICl. ILL; OUT IC1, ICW, '...INITIALIZE CW/CCW COURTERS
OUT IC2, I2L: OUT IC2, ICCN
OFYSET = IIL - I2L + 256! * (ICN - ICCW)
CLS : PRTNT TAB(20) t "MOTION-CONTROL-ADAPTERR DEMO"
PRINT FAB(18); "W. 5. Wobdward...Nareh 16, 1990"
PRINT "POSITION=" + PRINT & PRINT & PRINT
PRIME *EIT '1' TO SLOW BY 4 STEPS OUT OF 256"
PRINT * '2' TO SLON BY 3"
PRINT * '3' TO BLOW BY 2"
DRINF * '4' TO SLOW BY 1"
FRINT = '5, TO SPEED UP BY 1 STEP*
PRINF = 16, TO SPEED BY 2E
PRIEF = '7, TO SPERD BY 3*
PRINT = 'B, TO SPEED EY 4*
DRIFT
PRTMT " 'R' TO STOP AND REVERSE'
PRINT
#RINT " "T' TO TRVERT SPEED SETTTNG"
AROUNED:
OUT ICS, 4HDC: 'LMTCN CN/CCN
IIL = INP(IC1) : IIM = INP(IC1) : IF IIM > ICN THEN OFFSET = OFFSET + 65536
ICN = IIM
I2L = INP(IC2) : I2M = IMP(IC2) % IF I2M > ICCN THEN OFPSET = OPFSET - 65536
ICCW = I2M
LOCATE 3, 10: PRTMT I1L = I2L + 2561 * (IIM - I2M) - OFFSET
IKEY = INSTR(" 1234-5678RT", UCASE$(INIKEY$)) - 6i IF IKEY < - -5 THEN GOTO NROUND
IF IKEY = 5 THEE IKEY = -ISPEED + 1% IC1 = IC1 XOR TREV, IC2 = TC2 XOR TREV: IC0
- ICO YOR IREV : ICS = ICS XOR IREV
IF IKEY = 6 THEN IKEY = (ISPEKD XOR 255) - ISPEKD
ISPEED = ISPEED + IKEY: IF ISPEED > 0 NND ISPEED < 256 THEN OUT ICO, ISPEED ELSE
ISDEED = ISDEED - IKEY
GOTO AROUND
```

duction of $\mathrm{Q}_{1}$ and $\mathrm{Q}_{2}$. The circuit avoids the cross-conduction by taking advantage of the fact that $\mathrm{Q}_{3}$ 's gate presents an almost entirely capacitive load to the $\mathrm{Q}_{1}$ $\mathrm{Q}_{2}$ pair. Therefore, although currents of approximately 100 mA into $\mathrm{Q}_{3}$ 's gate are necessary during on/off transitions to ensure efficiency-promoting speed, the drive requirement drops to zero between transitions. The circuit takes advantage of the situation by using capacitive drive to $Q_{1}$ and $Q_{2}$. Coupling capacitors $C_{1}$ and $\mathrm{C}_{2}$ deliver robust base drive during rise and fall edges but virtually no drive after the transitions. Hence, the circuit avoids cross-conduction of the bipolar transistors. Meanwhile, $\mathrm{R}_{1}$ provides just a trickle of dc bias to $Q_{1}$, so that $Q_{3}$ and, there-
fore, the motor stays off before the programming of the 82C54, regardless of whatever arbitrary state the IC may assume after power-up. $Q_{4}$ is a pnp transistor that controls the direction-reversing relay, $\mathrm{K}_{1}$. Listing 1 is an MBasic demo program for the motion-control system. You can download the software from the Web version of this Design Idea at www.ednmag.com.

## Reference

1. Woodward, Steve, "Unidirectional counters accumulate bidirectional pulses," EDN, April 11, 2002, pg 72.

Is this the best Design Idea in this issue? Select at www.edn.com.

## Use PSpice for behavioral modeling of VCOs

## Dobromir Dobrev, Jet Electronics, Sofia, Bulgaria

PSpice, a member of the Spice family for PC users, is becoming a standard tool for analog and mixed analog-digital simulation. Many analog designers are familiar with the software of Design Center, Design Lab, and OrCad (www.orcad.com) PSpice and use the software in their everyday lives. This Design Idea should be helpful to those who design and simulate PLL systems at a behavioral level. A basic PLL system comprises a phase detector, a loop filter, and a VCO (voltagecontrolled oscillator), connected in a negative-feedback loop. The phase detector produces a voltage that, after low-pass-filtering by the loop filter, becomes

Figure 1


This PSpice simulation example symbolically represents the transfer function for a VCO.

Figure 2


 an error voltage, $\mathrm{V}_{\mathrm{E}}$, applied to the control input of the VCO to set the angular frequency, $(\omega)$. When $\mathrm{V}_{\mathrm{E}}=0$,
the VCO oscillates at some initial frequency, $\omega_{0}$, called the frequency offset or free-running frequency. The output frequency of the VCO is:

$$
\begin{equation*}
\omega(\mathrm{t})=\omega_{0}+\mathrm{G}_{\mathrm{VCO}} \mathrm{~V}_{\mathrm{E}}(\mathrm{t}) . \tag{1}
\end{equation*}
$$

Here,

$$
\begin{equation*}
\mathrm{G}_{\mathrm{VCO}}=\frac{\mathrm{d} \omega}{\mathrm{dV}_{\mathrm{E}}}=2 \pi \frac{\mathrm{df}}{\mathrm{dV}_{\mathrm{E}}}=2 \pi \mathrm{~g}_{\mathrm{VCO}} \tag{2}
\end{equation*}
$$

where $\mathrm{G}_{\mathrm{VCO}}$ is the VCO's voltage-to-radian frequency gain in radians per second per volt and $g_{\text {vCo }}$ is the VCO's voltage-tofrequency gain in hertz per volt. Consider a sinusoidal voltage with amplitude $\mathrm{V}_{\text {AMPL }}$, argument $\theta(\mathrm{t})$, and dc offset $\mathrm{V}_{\text {OFF }}$ :

$$
\begin{equation*}
\mathrm{V}(\mathrm{t})=\mathrm{V}_{\mathrm{AMPL}} \sin (\theta(\mathrm{t}))+\mathrm{V}_{\mathrm{OFF}} . \tag{3}
\end{equation*}
$$

The argument $\theta(t)$ is the time integral of the angular frequency:

$$
\begin{equation*}
\theta(\mathrm{t})=\int \omega(\mathrm{t}) \mathrm{dt}+\theta(0) . \tag{4}
\end{equation*}
$$

Assuming $\omega$ is constant and substituting $\theta(t)$ in $V(t)$ yields the popular form:

$$
\begin{equation*}
\mathrm{V}(\mathrm{t})=\mathrm{V}_{\mathrm{AMPL}} \sin (\omega \mathrm{t}+\theta(0))+\mathrm{V}_{\mathrm{OFF}} . \tag{5}
\end{equation*}
$$

If $\omega$ is not constant, the general form is:


A simulation example shows the results for the behavioral model of a VCO.

$$
\begin{align*}
& \mathrm{V}(\mathrm{t})=\mathrm{V}_{\mathrm{AMPL}} \sin \left(\int(\omega(\mathrm{t}) \mathrm{dt}+\theta(0))\right.  \tag{6}\\
& +\mathrm{V}_{\mathrm{OFF}} .
\end{align*}
$$

Replacing $\omega(\mathrm{t})$ with Equation 1 and considering $\theta(0)=0$, you obtain the VCO's transfer function:

$$
\begin{aligned}
& \mathrm{V}_{\mathrm{VCO}}(\mathrm{t})=\mathrm{V}_{\mathrm{AMPL}} \\
& \sin \left(\int\left(\omega_{0}+\mathrm{G}_{\mathrm{VCO}} \mathrm{~V}_{\mathrm{E}}(\mathrm{t})\right) \mathrm{dt}\right) \\
& +\mathrm{V}_{\mathrm{OFF}}=\mathrm{V}_{\mathrm{AMPL}} \sin \\
& \left(\omega_{0} \mathrm{t}+\mathrm{G}_{\mathrm{VCO}} \int \mathrm{~V}_{\mathrm{E}}(\mathrm{t}) \mathrm{dt}\right)+\mathrm{V}_{\mathrm{OFF}}
\end{aligned}
$$

## design: ideas

Equation 7 is the heart of the VCO's time-analysis modeling. Thus, you can easily perform VCO behavioral modeling, using the ABM1 part from the Analog Behavioral Modeling Symbol Library abm.slb (abm.olb in OrCad Capture). You can simply write the formula for the transfer function, adapted for PSpice. Figure 1 shows the PSpice representation of the process. Figure 2 shows a simulation example, in which $\mathrm{V}_{\mathrm{E}}$ is the VCO's input voltage, and $\mathrm{V}_{\text {(OUT1) }}$ is the output
voltage. Because most phase detectors (types I, II, and III) use a digital input signal, you can easily obtain a digital VCOoutput waveform using the conditional expression above the lower box in Figure 1. The simulated curve is $\mathrm{V}_{(\text {out2) }}$, also shown in Figure 2. Finally, for loop-gain evaluation in ac analysis, you simply model the VCO in the frequency domain in an ideal integrating unit, using the Laplace form $\mathrm{T}_{\mathrm{VCO}}(\mathrm{s})=\mathrm{G}_{\mathrm{VCo}} /$ s. Most obvious behavioral VCO models are based
on a real circuit concept. Thus, they comprise many elements-for example, controllable sources, capacitors, and others. Hence, the models are complicated. This modeling is simple without involving superfluous computation resources.

Is this the best Design Idea in this issue? Select at www.edn.com.

# Circuit delivers high voltage swing from lower supplies 

Bruce Carter and Ron Shakery, Texas Instruments, Dallas, TX

THE NEED FOR HIGHER voltage swings in applications such as test-andmeasurement instruments is constantly increasing, but the power supplies impose limitations on the operational amplifier rails make the high-voltage need a challenge for designers. How do you deliver high-voltage swings to a load without increasing the voltage levels of the power supplies of the operational amplifier? In other words, for example, how can you produce $\mathrm{a} \pm 16 \mathrm{~V}$ or greater signal swing across the load using only $\pm 15 \mathrm{~V}$ power supplies? The circuit in Figure 1 uses a fully differential amplifier to offer an answer to this problem. Fully differential amplifiers enable you to deliver an output-voltage swing beyond the rails into the load. One of the common problems in working with operational amplifiers is the limit that the power-supply rails impose. The standard since the days of analog computers has been $\pm 15 \mathrm{~V}$. Analog computers are gone, but their legacy remains in the power-supply voltages. These voltages find widespread use in transducer interfaces and applications in which voltage swing and dynamic range are of primary importance.

This $\pm 15 \mathrm{~V}$ supply voltage notwithstanding, applications exist that require a higher swing range beyond the powersupply limits. Typical $\pm 15 \mathrm{~V}$ operational amplifiers are seldom optimized for rail-to-rail operation, and their useful out-put-voltage range may be only 24 to 26 V . Many audio consoles use older technology 741 op amps with $\pm 18, \pm 20$, and even $\pm 22 \mathrm{~V}$ power supplies to obtain more voltage swing and, therefore, more dynamic range from their systems in light of this limitation. The op amps in these systems often run hot and have heat sinks. The advent of fully differential op amps has given designers a better way to extend the output-swing range. Fully differential operational amplifiers 40 to 50 years ago were tube or discrete-transistor units. They have recently re-emerged as a way to interface to fully differential $A / D$ converters and applications in which the load needs differential drive for better swing range or to reduce the noise effects in the systems.

The outputs of fully differential op amps have a characteristic that makes them useful for doubling the swing. The two outputs are $180^{\circ}$ out of phase: When
one output swings positive, the other swings negative and vice versa. The net effect is similar to what happens in a bridged amplifier: The effective outputvoltage range doubles. The price of doubling this output-voltage swing is that you can no longer connect the output load to ground. Designers of automotive audio amplifiers are familiar with this concept: Audio-power bridged amplifiers have a fully differential output. Many installers have learned the hard way that the minus speaker connection cannot connect to ground. When the output voltage doubles, power quadruples. This feature is useful for audio power amplifiers in a lim-ited-power-supply-voltage application.

To illustrate the advantage of fully differential outputs, assume that a fully differential op amp has a voltage-rail limitation of $\pm 13 \mathrm{~V}$ when operated from $\pm 15 \mathrm{~V}$ supplies. The absolute- maximum output range of each output is $\pm 13 \mathrm{~V}$. But when the top output is at 13 V , the bottom output is $-13 \mathrm{~V}:(13 \mathrm{~V})-(-13 \mathrm{~V})=26 \mathrm{~V}$. When the top output is -13 V , the bottom output is 13 V . As a result, the output voltage is $(-13 \mathrm{~V})-(13 \mathrm{~V})=-26 \mathrm{~V}$. Therefore, the output-voltage range is

## deeisideas



Figure 1 beyond the span of the power supplies.
$\pm 26 \mathrm{~V}$, which enables the output to swing from -26 V to +26 V , resulting in a doubled voltage-swing range. Fully differential op-amp designs require that the two feedback loops be symmetrical; the components in the top and the bottom sections must be the same. In Figure 1's schematic, the components in the top feedback path are labeled "A," and those in the bottom are labeled "B." When this design references a designator, the comment applies to both paths A and B.

The gain of the overall circuit is $\mathrm{V}_{\mathrm{OUT}} / \mathrm{V}_{\mathrm{IN}}=\mathrm{R}_{3} / \mathrm{R}_{1}$. The location of the load is often at the end of a balanced line. You cannot discount the effect of the wire; it affects the amplitude across the load, reducing the expected gain of the system. The sense lines help compensate for the voltage drop across the lines, resulting in the delivery of the targeted voltage to the load. The two sense amplifiers in the schematic are each com-
posed of an op amp and resistors $R_{4}$ through $\mathrm{R}_{7}$. $\mathrm{R}_{2}$ acts as a summing component, adding small-signal amplitude equal to the voltage drop of the wire back into the input, boosting the op amp's output such that the expected gain appears at the load. If you make $R_{4}$ though $\mathrm{R}_{7}$ equal in value to $\mathrm{R}_{1}$, then it is easy to calculate $R_{2}$ : It takes the same value as $R_{3}$. If $R_{4}$ through $R_{7}$ cannot be equal to $R_{1}$, then $R_{3}$ should be proportional to $R_{2}$. You should be aware that the resistors in the sense amplifiers change the load characteristics. For $600 \Omega$ audio-distribution systems, this fact is less of a problem than it is in $50 \Omega$ systems. You should be aware, however, of the output-drive characteristics of your operational amplifiers, if you wish to deliver the exact desired voltage swing to the load.

Is this the best Design Idea in this issue? Select at www.edn.com.

