

#### Click here to ask an associate for production status of specific part numbers.

### **MAX11259**

## 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

### **General Description**

The MAX11259 is a 6-channel, 24-bit delta-sigma ADC that achieves exceptional performance while consuming very low power. Sample rates up to 16ksps allow precision DC measurements. The MAX11259 communicates via an  $I^2$ C-compatible serial interface and is available in a small (3mm x 3mm) WLP package.

The MAX11259 offers a 6.2nV/ $\sqrt{\text{Hz}}$  noise programmable gain amplifier (PGA) with gain settings from 1x to 128x. The integrated PGA provides isolation of the signal inputs from the switched capacitor sampling network. The PGA also enables the MAX11259 to interface directly with high-impedance sources without compromising available dynamic range.

The MAX11259 operates from a single 2.7V to 3.6V analog supply, or split  $\pm$ 1.8V analog supplies, allowing the analog input to be sampled below ground. The digital supply range is 1.7V to 2.0V or 2.0V to 3.6V, allowing communication with 1.8V, 2.5V, 3V, or 3.3V logic.

## **Applications**

- Wearable Electronics
- Weigh Scales
- Pressure Sensors
- Battery-Powered Instrumentation

### **Benefits and Features**

- High Resolution for Industrial Applications that Require a Wide Dynamic Range
  - 133dB SNR at 50sps
  - 124dB SNR at 1000sps
- Longer Battery Life for Portable Applications
  - 2.2mA Operating Mode Current
  - 1µA Sleep Current
- Single or Split Analog Supplies Provide Input Voltage Range Flexibility
  - 2.7V to 3.6V (Single Supply) or ±1.8V (Split Supply)
- Enables System Integration
  - Low Noise, 6.2nV/√Hz PGA with Gains of 1, 2, 4, 8, 16, 32, 64, 128
  - 6-Channel, Fully Differential Input
- Enables On-Demand Device and System Gain and Offset Calibration
  - User-Programmable Offset and Gain Registers
- Robust Performance in a Small Package
  - -40°C to +125°C Operating Temperature Range
    WLP Package, 3mm x 3mm (6 x 6 Ball Array)

© 2021 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners.

One Analog Way, Wilmington, MA 01887 U.S.A. | Tel: 781.329.4700 | © 2022 Analog Devices, Inc. All rights reserved.

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

## **Typical Application Circuit**



# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

### **Absolute Maximum Ratings**

| AVDD to AVSS                                                        |
|---------------------------------------------------------------------|
| AVDD to DGND0.3V to +3.9V                                           |
| DVDD to DGND                                                        |
| AVSS to DGND                                                        |
| DVDD to AVSS0.3V to +3.9V                                           |
| AVSS to GPOGND1.95V to +0.3V                                        |
| GPOGND to DGND1.95V to +0.3V                                        |
| AIN_P, AIN_N,REFP, REFN, CAPP, CAPN to AVSS0.3 to the               |
| lower of +3.9V or (V <sub>AVDD</sub> + 0.3V)                        |
| GPO_ to GPOGND0.3V to to the lower of +3.9V or (V <sub>AVDD</sub> + |
| 0.3V)                                                               |
| CAPREG to AVSS0.3V to +3.9V                                         |
| CAPREG to DGND0.3V to +2.1V                                         |

| All Other Bumps to DGND0.3V to the lower of +3.9V or  |
|-------------------------------------------------------|
| (V <sub>DVDD</sub> + 0.3V)                            |
| Maximum Continuous Current into Any Bumps             |
| Except GPOGND Bump±50mA                               |
| Maximum Continuous Current into                       |
| GPOGND Bump±100mA                                     |
| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) |
| WLP (derate 26.3mW/°C above +70°C)2105mW              |
| Operating Temperature Range40°C to +125°C             |
| Junction Temperature+150°C                            |
| Storage Temperature Range55°C to +150°C               |
| Soldering Temperature (reflow)+260°C                  |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Package Information**

#### 36 WLP

| Package Code                          | W362C2+1                       |
|---------------------------------------|--------------------------------|
| Outline Number                        | <u>21-0898</u>                 |
| Land Pattern Number                   | Refer to Application Note 1891 |
| THERMAL RESISTANCE, FOUR-LAYER BOARD  |                                |
| Junction to Ambient ( $\theta_{JA}$ ) | 38°C/W                         |

**Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal <u>www.maximintegrated.com/thermal-</u> <u>tutorial.</u>considerations, refer to www.maximintegrated.com/thermal-tutorial.

Note 2: Refer to <u>Application Note 1891: Wafer-Level Packaging (WLP) and its Applications</u> for information about the thermal performance of WLP packaging.

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <u>www.maximintegrated.com/</u> <u>thermal-tutorial</u>.

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

## **Electrical Characteristics**

 $(V_{AVDD} = 3.6V, V_{AVSS} = 0V, V_{DVDD} = 2.0V$  to 3.6V,  $V_{REFP} - V_{REFN} = V_{AVDD}$ , DATA RATE = 1ksps, PGA low-noise mode, single-cycle conversion mode (SCYCLE = 1).  $T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}$ C.)(Note 3)

| PARAMETER                            | SYMBOL                | CONE                                                           | DITIONS               | MIN                        | TYP  | MAX                        | UNITS             |  |
|--------------------------------------|-----------------------|----------------------------------------------------------------|-----------------------|----------------------------|------|----------------------------|-------------------|--|
| STATIC PERFORMANCE                   | (Single-Cycle         | Conversion Mode)                                               |                       |                            |      |                            |                   |  |
|                                      |                       | PGA gain of 128, single-cycle mode                             | PGA low-noise mode    |                            | 0.19 |                            |                   |  |
| Noise Voltage (Referred              |                       | at 1ksps data rate                                             | PGA low-power mode    |                            | 0.26 |                            |                   |  |
| to Input)                            | Vn                    | PGA gain of 128, single-cycle mode                             | PGA low-noise<br>mode |                            | 0.83 |                            | μV <sub>RMS</sub> |  |
|                                      |                       | at 12.8ksps data<br>rate                                       | PGA low-power mode    |                            | 1.16 |                            | -                 |  |
| Integral Nonlinearity                | INL                   |                                                                |                       |                            | 3    | 15                         | ppm               |  |
| Zero Error                           | Z <sub>ERR</sub>      | After system zero-so                                           | cale calibration      |                            | 1    |                            | μV                |  |
| Zero Drift                           | Z <sub>Drift</sub>    |                                                                |                       |                            | 50   |                            | nV/°C             |  |
| Full-Scale Error                     | FSE                   | After system full-sca<br>4 and 5)                              | le calibration (Notes |                            | 2    |                            | ppmFSI            |  |
| Full-Scale Error Drift               | FSE <sub>Drift</sub>  |                                                                |                       |                            | 0.05 |                            | ppm<br>FSR/°C     |  |
|                                      |                       | DC rejection                                                   |                       | 110                        | 130  |                            |                   |  |
| Common-Mode                          | CMR                   | 50Hz/60Hz rejection (Note 6)                                   |                       | 110                        | 130  |                            | - dB              |  |
| Rejection                            | CIVIR                 | DC rejection with PGA gain 64                                  |                       | 80                         | 105  |                            |                   |  |
|                                      |                       | DC rejection with PGA gain 128                                 |                       |                            | 95   |                            |                   |  |
|                                      | PSRRA                 | DC rejection                                                   |                       | 73                         | 95   |                            |                   |  |
| AVDD, AVSS Supply<br>Rejection Ratio |                       | 50Hz/60Hz rejection (Note 6)<br>DC rejection with PGA gain 128 |                       | 75                         | 95   |                            | dB                |  |
|                                      |                       |                                                                |                       | 65                         | 75   |                            |                   |  |
|                                      |                       | DC rejection                                                   |                       | 105                        | 115  |                            |                   |  |
| DVDD Supply Rejection<br>Ratio       | PSRRD                 | 50Hz/60Hz rejection (Note 6)                                   |                       | 105                        | 115  |                            | dB                |  |
|                                      |                       | DC rejection with PGA gain 128                                 |                       | 90                         | 110  |                            |                   |  |
| PGA                                  |                       |                                                                |                       |                            |      |                            |                   |  |
| Gain Setting                         |                       |                                                                |                       | 1                          |      | 128                        | V/V               |  |
| Noise-Spectral Density               | Density NSD Low-noise |                                                                |                       |                            | 6.2  |                            | _<br>nV/√Hz       |  |
| Noise-opectial Density               | NOD                   | Low-power mode                                                 |                       |                            | 10   |                            | 11 V / VI 12      |  |
|                                      |                       | Gain = 1                                                       |                       |                            | 0.75 |                            |                   |  |
|                                      |                       | Gain = 2                                                       |                       |                            | 1.2  |                            |                   |  |
|                                      |                       | Gain = 4                                                       |                       |                            | 2    |                            |                   |  |
| Gain Error, Not                      | Geog                  | Gain = 8                                                       |                       |                            | 3    |                            | %                 |  |
| Calibrated                           | G <sub>ERR</sub>      | Gain = 16                                                      |                       |                            | 4.5  |                            | /0                |  |
|                                      |                       | Gain = 32                                                      |                       |                            | 6    |                            | ]                 |  |
|                                      |                       | Gain = 64                                                      |                       |                            | 5.5  |                            | ]                 |  |
|                                      |                       | Gain = 128                                                     |                       |                            | 2    |                            | 1                 |  |
| Output Voltage Range                 | VOUT <sub>RNG</sub>   |                                                                |                       | V <sub>AVSS</sub><br>+ 0.3 |      | V <sub>AVDD</sub><br>- 0.3 | V                 |  |

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

## **Electrical Characteristics (continued)**

 $(V_{AVDD} = 3.6V, V_{AVSS} = 0V, V_{DVDD} = 2.0V \text{ to } 3.6V, V_{REFP} - V_{REFN} = V_{AVDD}, DATA RATE = 1 \text{ksps}, PGA low-noise mode, single-cycle conversion mode (SCYCLE = 1). T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.)(Note 3)$ 

| PARAMETER                                                                           | SYMBOL                | CONDITIONS                                                                                                                      | MIN                        | TYP   | MAX                        | UNITS |
|-------------------------------------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------|----------------------------|-------|
| MUX                                                                                 |                       |                                                                                                                                 |                            |       |                            |       |
| Channel-to-Channel<br>Isolation                                                     | ISO <sub>CH-CH</sub>  | DC                                                                                                                              |                            | 140   |                            | dB    |
| GENERAL-PURPOSE OU                                                                  | ITPUTS                |                                                                                                                                 |                            |       |                            |       |
| Resistance (On)                                                                     | R <sub>ON</sub>       | GPO_output current = 30mA, GPOGND connected to AVSS                                                                             | 3.5 10                     |       |                            | Ω     |
|                                                                                     |                       | Per output                                                                                                                      |                            | 30    |                            |       |
| Maximum Current (On)                                                                | I <sub>MAX</sub>      | Total from all outputs into GPOGND bump (Note 6)                                                                                |                            |       | 90                         | mA    |
| Leakage Current (Off)                                                               | I <sub>leak1</sub>    | Current into the GPOGND bump with one individual GPO_ bump connected to 3V                                                      |                            | 0.4   |                            | nA    |
| Leakage Current (Oir)                                                               | I <sub>leak3</sub>    | Current into the GPOGND bump with all GPO_ bumps connected to 3V                                                                |                            | 13    | 160                        |       |
| POWER-UP DELAYS (No                                                                 | ote 6)                |                                                                                                                                 |                            |       |                            |       |
| Power-Up Time                                                                       | T <sub>PUPSLP</sub>   | SLEEP state (full power-down) to LDO<br>wake-up<br>$V_{AVDD}$ = 2.7V, $V_{DVDD}$ = 2.0V, CAPREG<br>= 220nF                      |                            | 23    | 50                         | μs    |
|                                                                                     | T <sub>PUPSBY</sub>   | STANDBY state (analog blocks powered down, LDO on) to Active                                                                    |                            | 4     | 8                          |       |
| RSTB Fall to RDYB '1'                                                               | t <sub>R2</sub>       | RDYB transition from '0' to '1' on falling<br>edge of RSTB, internal clock mode (Note<br>6)                                     |                            |       | 300                        | ns    |
|                                                                                     | t <sub>R3</sub>       | RDYB transition from '0' to '1' on falling<br>edge of RSTB, external clock mode,<br>clock frequency = f <sub>CLK</sub> (Note 6) |                            |       | 2/f <sub>CLK</sub>         | s     |
| ANALOG INPUTS/REFER                                                                 | RENCE INPUTS          |                                                                                                                                 |                            |       |                            |       |
| Common-Mode Input                                                                   |                       | Direct (PGA bypassed)                                                                                                           | V <sub>AVSS</sub>          |       | V <sub>AVDD</sub>          |       |
| Voltage Range,<br>V <sub>CM</sub> = (V <sub>AIN_P</sub> +<br>V <sub>AIN_N</sub> )/2 | CMI <sub>RNG</sub>    | PGA                                                                                                                             | V <sub>AVSS</sub><br>+ 0.4 |       | V <sub>AVDD</sub><br>- 1.3 | V     |
| _                                                                                   |                       | Direct (PGA bypassed)                                                                                                           | V <sub>AVSS</sub>          |       | V <sub>AVDD</sub>          |       |
| Input Voltage Range<br>(AIN_P, AIN_N)                                               | V <sub>IN(RNG)</sub>  | PGA                                                                                                                             | V <sub>AVSS</sub><br>+ 0.4 |       | V <sub>AVDD</sub><br>- 1.3 | V     |
| Differential Input Voltage                                                          |                       | Unipolar                                                                                                                        | 0                          |       | V <sub>REF</sub>           | V     |
| Range (AIN_P – AIN_N)                                                               | V <sub>IN(DIFF)</sub> | Bipolar                                                                                                                         | -V <sub>REF</sub>          |       | +V <sub>REF</sub>          | v     |
| DC Input Leakage                                                                    | I <sub>IN_LEAK</sub>  | SLEEP state enabled                                                                                                             |                            | ±0.1  |                            | nA    |
| Differential Input<br>Conductance                                                   | G <sub>DIFF</sub>     | Direct (PGA bypassed) (Note 6)                                                                                                  |                            | ±11.6 |                            | µA/V  |
| Differential Input Current                                                          | IDIFF                 | PGA enabled (Note 6)                                                                                                            |                            | ±1.0  |                            | nA    |
| Common-Mode Input<br>Conductance                                                    | G <sub>CM</sub>       | Direct (PGA bypassed) (Note 6)                                                                                                  |                            | ±1.0  |                            | µA/V  |
| Common-Mode Input<br>Current                                                        | I <sub>CM</sub>       | PGA enabled (Note 6)                                                                                                            |                            | ±10   |                            | nA    |

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

### **Electrical Characteristics (continued)**

 $(V_{AVDD} = 3.6V, V_{AVSS} = 0V, V_{DVDD} = 2.0V \text{ to } 3.6V, V_{REFP} - V_{REFN} = V_{AVDD}, DATA RATE = 1 \text{ksps}, PGA low-noise mode, single-cycle conversion mode (SCYCLE = 1). T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.)(Note 3)$ 

| PARAMETER                                                | SYMBOL                | CONDITIONS              | MIN                        | TYP                     | MAX                        | UNITS |
|----------------------------------------------------------|-----------------------|-------------------------|----------------------------|-------------------------|----------------------------|-------|
| Reference Differential<br>Input Resistance               | R <sub>REF</sub>      | Active state            |                            | 26                      |                            |       |
| Reference Differential<br>Input Current                  | I <sub>REF_PD</sub>   | STANDBY and SLEEP state |                            | ±1                      |                            |       |
| Innut Consoitanos                                        | C <sub>IN</sub>       | Direct (PGA bypassed)   |                            | 2.5                     |                            | ۳E    |
| Input Capacitance                                        | CPGAIN                | PGA                     |                            | 0.25                    |                            | pF    |
| AIN_P, AIN_N Sampling<br>Rate                            | f <sub>S</sub>        |                         |                            | 4.096                   |                            | MHz   |
| Reference Voltage<br>Range (REFP, REFN)                  | V <sub>REF(RNG)</sub> | (Note 7)                |                            |                         | V <sub>AVDD</sub>          | V     |
| Differential Reference<br>Voltage Range (REFP -<br>REFN) | V <sub>REF</sub>      |                         | 1.5                        |                         | V <sub>AVDD</sub>          | v     |
| REFP, REFN Sampling<br>Rate                              |                       |                         |                            | 4.096                   |                            | MHz   |
| SENSOR FAULT DETEC                                       | T CURRENTS            | ·                       |                            |                         |                            |       |
| Current                                                  |                       |                         |                            | 1.1                     |                            | μA    |
| Initial Tolerance                                        |                       |                         |                            | ±10                     |                            | %     |
| Drift                                                    |                       |                         |                            | 0.3                     |                            | %/°C  |
| DIGITAL SINC FILTER R                                    | ESPONSE               |                         | ·                          |                         |                            |       |
| Bandwidth (-3dB)                                         |                       |                         |                            | 0.203 x<br>DATA<br>RATE |                            | Hz    |
| Settling Time (Latency)                                  |                       |                         |                            | 5/DATA<br>RATE          |                            | s     |
| LOGIC INPUTS                                             |                       |                         | I                          |                         |                            |       |
| Input Voltage Range                                      | V <sub>IN</sub>       | For SDA and SCL bumps   | 0                          |                         | V <sub>DVDD</sub>          | V     |
| Input Current                                            | IDIGI <sub>LEAK</sub> | Leakage current         |                            |                         | ±1                         | μA    |
| Input Low Voltage                                        | V <sub>IL</sub>       |                         |                            |                         | 0.3 x<br>V <sub>DVDD</sub> | V     |
| Input High Voltage                                       | VIH                   |                         | 0.7 x<br>V <sub>DVDD</sub> |                         |                            | V     |
| Input Hysteresis                                         | V <sub>HYS</sub>      |                         |                            | 200                     |                            | mV    |
| GPIO Input Low Voltage                                   | V <sub>IL_GPIO</sub>  |                         |                            |                         | 0.3                        | V     |
| GPIO Input High<br>Voltage                               | VIH_GPIO              |                         | 1.2                        |                         |                            | V     |
| GPIO Input Hysteresis                                    | V <sub>HYS_GPIO</sub> |                         |                            | 20                      |                            | mV    |
| LOGIC OUTPUTS                                            |                       |                         |                            |                         |                            |       |
| Output Voltage Range                                     | V <sub>OUT</sub>      | For SDA bump            | 0                          |                         | V <sub>DVDD</sub>          | V     |
| Output Low Level                                         | V <sub>OL</sub>       | I <sub>OL</sub> = 1mA   |                            |                         | 0.4                        | V     |
| Output High Level<br>(RDYB, GPIO_)                       | V <sub>OH</sub>       | I <sub>OH</sub> = 1mA   | 0.9 x<br>V <sub>DVDD</sub> |                         |                            | V     |

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

## **Electrical Characteristics (continued)**

 $(V_{AVDD} = 3.6V, V_{AVSS} = 0V, V_{DVDD} = 2.0V \text{ to } 3.6V, V_{REFP} - V_{REFN} = V_{AVDD}, DATA RATE = 1 \text{ksps}, PGA low-noise mode, single-cycle conversion mode (SCYCLE = 1). T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.)(Note 3)$ 

| PARAMETER                            | SYMBOL                 | CONDITIONS                                                                                | MIN                        | TYP  | MAX                        | UNITS |  |
|--------------------------------------|------------------------|-------------------------------------------------------------------------------------------|----------------------------|------|----------------------------|-------|--|
| Floating State Leakage<br>Current    | IDIGO <sub>LEAK</sub>  |                                                                                           |                            |      | ±10                        | μA    |  |
| Floating State Output<br>Capacitance | C <sub>DIGO</sub>      |                                                                                           |                            | 9    |                            | pF    |  |
| POWER REQUIREMENT                    | S                      |                                                                                           |                            |      |                            |       |  |
| Negative Analog Supply<br>Voltage    | V <sub>AVSS</sub>      |                                                                                           | -1.8                       |      | 0                          | V     |  |
| Positive Analog Supply<br>Voltage    | V <sub>AVDD</sub>      |                                                                                           | V <sub>AVSS</sub><br>+ 2.7 |      | V <sub>AVSS</sub><br>+ 3.6 | V     |  |
| Negative I/O Supply<br>Voltage       | V <sub>DGND</sub>      |                                                                                           | 0                          |      |                            | V     |  |
| Positive I/O Supply                  |                        | CAPREG not driven by external supply                                                      | 2.0                        |      | 3.6                        |       |  |
| Voltage                              | V <sub>DVDD</sub>      | DVDD and CAPREG bumps connected together on the circuit board                             | 1.7                        |      | 2.0                        | V     |  |
|                                      |                        | Internal LDO enabled                                                                      | 1.8                        |      |                            |       |  |
| CAPREG Supply<br>Voltage             | V <sub>CAPREG</sub>    | When CAPREG bump is driven<br>externally, ensure it is connected directly<br>to DVDD bump | 1.7                        |      | 2.0                        | V     |  |
| Analog Supply Current                |                        | Direct                                                                                    |                            | 2.2  | 3                          |       |  |
|                                      | IAVDD(CNV)             | PGA low-power mode                                                                        |                            | 3.5  | 5.0                        | mA    |  |
|                                      |                        | PGA low-noise mode                                                                        |                            | 4.2  | 6.2                        |       |  |
| DVDD Operating                       |                        | V <sub>DVDD</sub> = 2.0V, LDO enabled                                                     |                            | 0.65 | 1.1                        |       |  |
| Current                              | IDVDD(CNV)             | V <sub>DVDD</sub> = V <sub>CAPREG</sub> = 2.0V,<br>LDO disabled                           |                            | 0.58 |                            | mA    |  |
| AVDD Sleep Current                   | IAVDD(SLP)             | V <sub>AVDD</sub> = 3.6V, V <sub>AVSS</sub> = 0V, V <sub>DVDD</sub> = 2.0V                |                            | 1    |                            | μA    |  |
| DVDD Sleep Current                   | IDVDD(SLP)             | $V_{\text{DVDD}} = 2.0 V$                                                                 |                            | 0.3  | 4.5                        | μA    |  |
| AVDD Standby Current                 | I <sub>AVDD(SBY)</sub> | $V_{AVDD}$ = 3.6V, $V_{AVSS}$ = 0V, $V_{DVDD}$ = 2.0V                                     |                            | 1.5  |                            | μA    |  |
|                                      |                        | $V_{\text{DVDD}}$ = 2.0V, LDO enabled                                                     |                            | 50   | 175                        |       |  |
| DVDD Standby Current                 | I <sub>DVDD(SBY)</sub> | $V_{DVDD} = V_{CAPREG} = 2.0V,$<br>LDO disabled                                           |                            | 2.5  |                            | μA    |  |
| UVLO Threshold Low to                | V <sub>LH</sub>        | AVDD, DVDD supply undervoltage lockout                                                    | 0.75                       | 1.2  | 1.7                        | V     |  |
| High                                 |                        | CAPREG supply undervoltage lockout                                                        | 0.6                        | 1.0  | 1.4                        |       |  |
| UVLO Threshold High to Low           | V <sub>HL</sub>        | AVDD, DVDD supply undervoltage lockout                                                    | 0.6                        | 1.1  | 1.6                        | V     |  |
|                                      |                        | CAPREG supply undervoltage lockout                                                        | 0.4                        | 0.95 | 1.3                        |       |  |
| UVLO Hysteresis                      | V <sub>HYS</sub>       | AVDD, DVDD supply undervoltage lockout                                                    |                            | 4    |                            | %     |  |
|                                      |                        | CAPREG supply undervoltage lockout                                                        |                            | 5    |                            |       |  |

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

## **Electrical Characteristics (continued)**

 $(V_{AVDD} = 3.6V, V_{AVSS} = 0V, V_{DVDD} = 2.0V$  to 3.6V,  $V_{REFP} - V_{REFN} = V_{AVDD}$ , DATA RATE = 1ksps, PGA low-noise mode, single-cycle conversion mode (SCYCLE = 1). T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.)(Note 3)

| PARAMETER                  | SYMBOL           | CONDITIONS                             | MIN | ТҮР | MAX | UNITS |
|----------------------------|------------------|----------------------------------------|-----|-----|-----|-------|
| UVLO Delay Low to          | T <sub>DEL</sub> | AVDD, DVDD supply undervoltage lockout |     | 10  |     | μs    |
| High or High to Low        |                  | CAPREG supply undervoltage lockout     |     | 3.5 |     |       |
| UVLO Glitch<br>Suppression | T <sub>P</sub>   | AVDD, DVDD supply undervoltage lockout |     | 10  |     | ns    |
| Suppression                |                  | CAPREG supply undervoltage lockout     |     | 10  |     |       |

## I<sup>2</sup>C Timing Requirements

(V<sub>AVDD</sub> = 3.6V, V<sub>AVSS</sub> = 0V, V<sub>DVDD</sub> = 1.7V to 3.6V, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. For output bumps, C<sub>LOAD</sub> = 20pF.)

| PARAMETER                                                                                         | SYMBOL              | CONDITIONS                      | MIN                                | TYP | MAX | UNITS |
|---------------------------------------------------------------------------------------------------|---------------------|---------------------------------|------------------------------------|-----|-----|-------|
| Serial Clock Frequency                                                                            | f <sub>SCL</sub>    | Note 6 applies to minimum value | 0.1                                |     | 1   | MHz   |
| Bus Free Time Between<br>STOP and START<br>Condition                                              | <sup>t</sup> BUF    |                                 | 0.5                                |     |     | μs    |
| Hold Time (Repeated)<br>START Condition (After<br>This Period, First Clock<br>Pulse Is Generated) | <sup>t</sup> HD;STA |                                 | 0.26                               |     |     | μs    |
| SCL Pulse-Width Low                                                                               | tLOW                |                                 | 0.5                                |     |     | μs    |
| SCL Pulse-Width High                                                                              | thigh               |                                 | 0.26                               |     |     | μs    |
| Setup Time for<br>Repeated START<br>Condition                                                     | <sup>t</sup> SU;STA |                                 | 0.26                               |     |     | μs    |
| Data Hold Time                                                                                    | t <sub>HD;DAT</sub> |                                 | 0                                  |     |     | μs    |
| Data Setup Time                                                                                   | t <sub>SU;DAT</sub> |                                 | 50                                 |     |     | ns    |
| SDA and SCL Receiving Rise Time                                                                   | t <sub>r</sub>      | (Note 6)                        |                                    |     | 120 | ns    |
| SDA and SCL Receiving Fall Time                                                                   | t <sub>f</sub>      | (Note 6)                        | 20 x<br>V <sub>DVDD</sub> /5<br>.5 |     | 120 | ns    |
| SDA Transmitting Fall<br>Time                                                                     | t <sub>f</sub>      |                                 | 20 x<br>V <sub>DVDD</sub> /5<br>.5 |     | 120 | ns    |
| Setup Time for STOP<br>Condition                                                                  | <sup>t</sup> su;sto |                                 | 0.26                               |     |     | μs    |
| Bus Capacitance<br>Allowed                                                                        | Cb                  | (Note 6)                        |                                    |     | 550 | pF    |
| Pulse Width of<br>Suppressed Spike                                                                | t <sub>SP</sub>     |                                 |                                    | 50  |     | ns    |

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface



Figure 1. I<sup>2</sup>C Timing Diagram

- **Note 3:** Limits are 100% tested at  $T_A = +25^{\circ}C$ , unless otherwise noted. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.
- Note 4: Full-scale error includes errors from gain and offset or zero-scale error.
- Note 5: ppmFSR is parts per million of full-scale range.
- Note 6: These specifications are guaranteed by design, characterization, or  $I^{2}C$  protocol.
- Note 7: Reference common mode  $(V_{REFP} + V_{REFN})/2 \le (V_{AVDD} + V_{AVSS})/2 + 0.1V.$

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

### **Typical Operating Characteristics**

 $(V_{AVDD} = +3.6V, V_{AVSS} = 0V, V_{DVDD} = +2.0V, V_{REFP} - V_{REFN} = V_{AVDD}; T_A = T_{MIN}$  to  $T_{MAX}$ , LDO enabled, PGA enabled, unless otherwise noted. Data rate = 1ksps, single-cycle conversion mode (SCYCLE = 1) Typical values are at  $T_A = +25^{\circ}$ C.)



# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

### **Typical Operating Characteristics (continued)**

 $(V_{AVDD} = +3.6V, V_{AVSS} = 0V, V_{DVDD} = +2.0V, V_{REFP} - V_{REFN} = V_{AVDD}; T_A = T_{MIN}$  to  $T_{MAX}$ , LDO enabled, PGA enabled, unless otherwise noted. Data rate = 1ksps, single-cycle conversion mode (SCYCLE = 1) Typical values are at  $T_A = +25^{\circ}$ C.)



















# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

## **Typical Operating Characteristics (continued)**

 $(V_{AVDD} = +3.6V, V_{AVSS} = 0V, V_{DVDD} = +2.0V, V_{REFP} - V_{REFN} = V_{AVDD}; T_A = T_{MIN}$  to  $T_{MAX}$ , LDO enabled, PGA enabled, unless otherwise noted. Data rate = 1ksps, single-cycle conversion mode (SCYCLE = 1) Typical values are at  $T_A = +25^{\circ}$ C.)

















# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

## **Bump Configuration**



## **Bump Description**

| PIN | NAME  | FUNCTION                                                           |
|-----|-------|--------------------------------------------------------------------|
| A1  | AIN0P | Positive Analog Input 0                                            |
| A2  | AIN1P | Positive Analog Input 1                                            |
| A3  | AIN2P | Positive Analog Input 2                                            |
| A4  | AIN3P | Positive Analog Input 3                                            |
| A5  | AIN4N | Negative Analog Input 4                                            |
| A6  | AIN5N | Negative Analog Input 5                                            |
| B1  | AINON | Negative Analog Input 0                                            |
| B2  | AIN1N | Negative Analog Input 1                                            |
| B3  | AIN2N | Negative Analog Input 2                                            |
| B4  | AIN3N | Negative Analog Input 3                                            |
| B5  | AIN4P | Positive Analog Input 4                                            |
| B6  | AIN5P | Positive Analog Input 5                                            |
| C1  | AVSS  | Analog Ground                                                      |
| C2  | REFP  | Positive Reference Input                                           |
| C3  | REFN  | Negative Reference Input                                           |
| C4  | CAPN  | PGA Filter Input. Connect 1nF C0G capacitor between CAPP and CAPN. |

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

# **Bump Description (continued)**

| PIN | NAME       | FUNCTION                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|-----|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| C5  | CAPP       | PGA Filter Input. Connect 1nF C0G capacitor between CAPP and CAPN.                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| C6  | AVSS       | nalog Ground                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| D1  | AVDD       | ositive Analog Supply                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| D2  | RDYB       | Active-Low Data Ready Output. RDYB goes low when a new conversion result is available in the data register. When a read operation of a full output word completes, RDYB returns high. RDYB is always driven.                                                                                                                                               |  |  |  |  |  |
| D3  | RSTB       | Active-Low Power-On-Reset Input                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| D4  | GPO1       | Analog Switch Normally Open Terminal/General-Purpose Output 1. Register controlled, close position connects GPO1 to GPOGND. Current sink only.                                                                                                                                                                                                             |  |  |  |  |  |
| D5  | GPO2       | Analog Switch Normally Open Terminal/General-Purpose Output 2. Register controlled, close position connects GPO2 to GPOGND. Current sink only.                                                                                                                                                                                                             |  |  |  |  |  |
| D6  | GPOGND     | Analog Switch/General-Purpose Output, GND Terminal                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| E1  | SCL        | I <sup>2</sup> C Serial Clock Input                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| E2  | SDA        | I <sup>2</sup> C Serial Data                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| E3  | DVDD       | Digital Power Supply, 1.7V to 3.6V                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| E4  | GPIO1/SYNC | Synchronization Input (default) or General-Purpose I/O. SYNC resets both the digital filter and the modulator. Connect SYNC from multiple MAX11259s in parallel to synchronize more than one ADC to an external trigger.                                                                                                                                   |  |  |  |  |  |
| E5  | GPO0       | Analog Switch Normally Open Terminal/General-Purpose Output 0. Register controlled, close position connects GPO0 to GPOGND. Current sink only.                                                                                                                                                                                                             |  |  |  |  |  |
| E6  | GPIO0/CLK  | General-Purpose I/O (Default) or External Clock Signal for the Device. When external clock mode is selected, provide a digital clock signal at this bump. The MAX11259 is specified with a clock frequency of 8.192MHz. Clock frequencies below 8.192MHz are supported. The data rate and digital filter notch frequencies scale with the clock frequency. |  |  |  |  |  |
| F1  | ADR1       | I <sup>2</sup> C Address Select Line 1                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| F2  | ADR0       | I <sup>2</sup> C Address Select Line 0                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| F3  | DGND       | Digital Ground                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| F4  | DVDD       | Digital Power Supply, 1.7V to 3.6V                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| F5  | CAPREG     | 1.8V Subregulator Output. Connects to DVDD when driven externally by a 1.8V supply. Connect a 220nF or larger capacitor between CAPREG and DGND.                                                                                                                                                                                                           |  |  |  |  |  |
| F6  | GPIO2      | General-Purpose I/O                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

## **Functional Diagram**



## 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

### **Detailed Description**

The MAX11259 is a 24-bit delta-sigma ADC that achieves exceptional performance consuming minimal power. Sample rates up to 16ksps support precision DC measurements. The built-in sequencer supports scanning of selected analog channels, programmable conversion delay, and math operations to automate sensor monitoring.

The fourth order delta-sigma modulator is unconditionally stable and measures six differential input voltages. The modulator is monitored for overrange conditions, which are reported in the status register. The digital filter is a variable decimation-rate SINC filter with overflow monitoring reported in the status register.

The programmable gain differential amplifier (PGA) is low noise and is programmable from 1 to 128. The PGA buffers the modulator and provides a high-impedance input to the analog channels.

### System Clock

The MAX11259 incorporates a highly stable internal oscillator that provides the system clock. The system clock is trimmed to 8.192MHz, providing digital and analog timing. The MAX11259 also supports an external clock mode.

### **Voltage Reference Inputs**

The MAX11259 provides differential inputs REFP and REFN for an external reference voltage. Connect the external reference directly across the REFP and REFN bumps to obtain the differential reference voltage. The V<sub>REFP</sub> voltage should always be greater than the V<sub>REFN</sub> voltage, and the common-mode voltage range is between 0.75V and V<sub>AVDD</sub> - 0.75V.

### Analog Inputs

The MAX11259 measures six pairs of differential analog inputs (AIN\_P, AIN\_N) in direct connection or buffered through the PGA. See the CTRL2: Control Register 2 (Read/Write) table for programming and enabling the PGA or direct connect mode. The default configuration is direct connect, with the PGA powered down.

#### **Bypass/Direct Connect**

The MAX11259 offers the option to bypass the PGA and route the analog inputs directly to the modulator. This option lowers the power of the device since the PGA is powered down.

### Programmable Gain Amplifier (PGA)

The integrated PGA provides gain settings from 1x to 128x. (Figure 2). Direct connection is available to bypass the PGA and directly connect to the modulator. The PGA's absolute input voltage range is  $CMI_{RNG}$  and the PGA output voltage range is  $VOUT_{RNG}$ , as specified in the <u>Electrical Characteristics</u>.

Note that linearity and performance degrade when the specified input common-mode voltage of the PGA is exceeded. The input common-mode range and output common-mode range are shown in <u>Figure 3</u>. The following equations describe the relationship between the analog inputs and PGA output.

AINP = Positive input to the PGA

AINN = Negative input to the PGA

CAPP = Positive output of PGA

CAPN = Negative output of PGA

 $V_{CM}$  = Input common mode

GAIN = PGA gain

V<sub>REF</sub> = ADC reference input voltage

 $V_{IN} = V_{AINP} - V_{AINN}$ 

Note: Input voltage range is limited by the reference voltage as described by  $V_{IN} \le \pm V_{REF}$ /GAIN

$$V_{\rm CM} = \frac{(V_{\rm AINP} + V_{\rm AINN})}{2}$$

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

 $V_{CAPP} = V_{CM} + GAIN \times (V_{AINP} - V_{CM})$  $V_{CAPN} = V_{CM} - GAIN \times (V_{CM} - V_{AINN})$ 



Figure 2. Simplified Equivalent Diagram of the PGA

### PGA High Current

When  $V_{AVDD}$  voltage is above 2.9V and PGA is enabled, high  $I_{AVDD}$  current could be observed on the MAX11259 if PGA outputs are driven out of normal operating range and then rapidly driven back within the range during continuous conversion. The current can be as high as 30mA, depending on the AVDD supply voltage and PGA output voltage.

To trigger the PGA high-current state, drive the PGA output from normal low-side compliance range (>  $V_{AVSS}$  + 0.3V) to less than ( $V_{AVSS}$  + 40mV), and then drive back into compliance range (>  $V_{AVSS}$  + 0.3V) with a slew rate greater than 0.7V/µs while the device is performing continuous conversion.

The high-current state can also be triggered when interrupting a self-calibration in progress by starting a new conversion command when PGA is enabled, which internally creates the trigger condition.

PGA high-current state cannot be triggered with V<sub>AVDD</sub> supply voltage below 2.9V.

When PGA high-current state is triggered, I<sub>AVDD</sub> current could be 4.5 times as high as the normal I<sub>AVDD</sub> current.

#### Exit Condition

PGA high-current state can always be exited by changing the MAX11259 to STANDBY or SLEEP state.

It will be automatically recovered when the MAX11259 is configured in mode 1 single-cycle conversion mode, mode 2, mode 3, or mode 4 if AutoScan Delay > 0. In these modes, the device automatically goes to STANDBY or SLEEP mode after the conversion.

When PGA high current state is triggered in mode 1 continuous conversion mode or mode 4 AutoScan Delay = 0, it can be recovered by issuing firmware command to cycle STANDBY or SLEEP state. To force the MAX11259 into STANDBY or SLEEP state, either issue a power-down command or write to one of the CTRL registers.

### **Input Voltage Range**

The ADC input range is programmable for bipolar ( $-V_{REF}$  to  $+V_{REF}$ ) or unipolar (0 to  $V_{REF}$ ) ranges. The U/B bit in the CTRL1 register configures the MAX11259 for unipolar or bipolar transfer functions.

### **Data Rates**

Table 1 lists the available data rates for the MAX11259, RATE[3:0] setting of the conversion command (see the <u>Modes</u> <u>and Registers</u> section). The single-cycle mode has an overhead of 48 digital master clocks that is approximately 5.86µs for a typical digital master clock frequency of 8.192MHz. The single-cycle effective column contains the data rate values including the 48 clock startup delays. The 48 clocks are required to stabilize the modulator at startup. In continuous conversion mode, the output data rate is five times the single-cycle rate up to a maximum of 16ksps. During continuous

## 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

conversions, the output sample data requires five 24-bit cycles to settle to a valid conversion from an input step, PGA gain changes, or a change of input channel through the multiplexer.

If self-calibration is used, 48 additional master clocks are required to process the data per conversion. Likewise, system calibration takes an additional 48 master clocks to complete.

If both self and system calibration are used, it takes an additional 80 master clocks to complete. If self and/or system calibration are used, the effective data rate will be reduced by these additional clock cycles per conversion.

#### Noise Performance

The MAX11259 provides exceptional noise performance. SNR is dependent on data rate, PGA gain, and power mode. Bandwidth is reduced at low data rates; both noise and SNR are improved proportionally. <u>Table 2</u> and <u>Table 3</u> summarize the noise performance for both single-cycle and continuous operation versus data rate, PGA gain, and power mode.

### Table 1. Available Programmable Data Rates

|           |               |                 |                    | DATA RATE (sps)                       |                                                                  |
|-----------|---------------|-----------------|--------------------|---------------------------------------|------------------------------------------------------------------|
| RATE[3:0] | CONTINUOUS    | SINGLE<br>CYCLE | CONVERSION<br>ONLY | CONVERSION PLUS<br>SELF- CALIBRATION* | CONVERSION PLUS SELF-<br>CALIBRATION PLUS SYSTEM<br>CALIBRATION* |
| 0000      | 1.9           | 50              | 50.01              | 49.99                                 | 49.98                                                            |
| 0001      | 3.9           | 62.5            | 62.51              | 62.48                                 | 62.47                                                            |
| 0010      | 7.8           | 100             | 99.98              | 99.92                                 | 99.88                                                            |
| 0011      | 15.6          | 125             | 124.95             | 124.86                                | 124.80                                                           |
| 0100      | 31.2          | 200             | 199.80             | 199.57                                | 199.41                                                           |
| 0101      | 62.5          | 250             | 249.66             | 249.29                                | 249.05                                                           |
| 0110      | 125           | 400             | 398.98             | 398.05                                | 397.44                                                           |
| 0111      | 250           | 500             | 498.34             | 496.89                                | 495.93                                                           |
| 1000      | 500           | 800             | 796.11             | 792.41                                | 789.97                                                           |
| 1001      | 1000          | 1000            | 991.86             | 986.13                                | 982.35                                                           |
| 1010      | 2000          | 1600            | 1578.72            | 1564.26                               | 1554.77                                                          |
| 1011      | 4000          | 2000            | 1974.16            | 1951.60                               | 1936.84                                                          |
| 1100      | 8000          | 3200            | 3114.26            | 3058.48                               | 3022.39                                                          |
| 1101      | 16000**       | 4000            | 3895.78            | 3808.89                               | 3753.08                                                          |
| 1110      | Not available | 6400            | 6135.27            | 5922.49                               | 5788.64                                                          |
| 1111      | Not available | 12800           | 11776.90           | 11017.10                              | 10562.79                                                         |

\*The effective data rate is lower when the calibration is enabled due to additional MAC (multiply/accumulate) operations required after the conversion is complete to perform the calibration adjustment.

\*\*Only supported in Fast Mode Plus.

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface



Figure 3. Analog Input Voltage Range Compared to PGA Output Range

## Table 2. Noise vs. PGA Mode and Gain (Single-Cycle Conversion)

|           |       |      |      |        |       | SING   | LE-CYC |       | NVER                |                     | ODE   | ,      |        |      |      |      |
|-----------|-------|------|------|--------|-------|--------|--------|-------|---------------------|---------------------|-------|--------|--------|------|------|------|
|           |       |      | IN   | IPUT-R | EFERF | RED NO | ISE VO | OLTAG | E (µV <sub>RI</sub> | <sub>NS</sub> ) VS. | PGA ( | GAIN S | ETTING | 6    |      |      |
| DATA RATE | 1     |      |      | 2      |       | 4      | 8      | B     | 1                   | 6                   | 3     | 2      | 6      | 4    | 12   | 28   |
| (sps)     | LP    | LN   | LP   | LN     | LP    | LN     | LP     | LN    | LP                  | LN                  | LP    | LN     | LP     | LN   | LP   | LN   |
| 50        | 0.81  | 0.58 | 0.38 | 0.27   | 0.18  | 0.13   | 0.10   | 0.07  | 0.09                | 0.07                | 0.08  | 0.06   | 0.08   | 0.06 | 0.08 | 0.06 |
| 62.5      | 0.88  | 0.63 | 0.48 | 0.34   | 0.21  | 0.15   | 0.12   | 0.09  | 0.09                | 0.07                | 0.08  | 0.06   | 0.08   | 0.05 | 0.08 | 0.05 |
| 100       | 1.18  | 0.84 | 0.61 | 0.44   | 0.30  | 0.21   | 0.17   | 0.12  | 0.12                | 0.08                | 0.09  | 0.07   | 0.09   | 0.07 | 0.10 | 0.07 |
| 125       | 1.24  | 0.89 | 0.59 | 0.42   | 0.31  | 0.22   | 0.18   | 0.13  | 0.12                | 0.08                | 0.10  | 0.07   | 0.10   | 0.07 | 0.10 | 0.07 |
| 200       | 1.38  | 0.99 | 0.68 | 0.49   | 0.35  | 0.25   | 0.21   | 0.15  | 0.15                | 0.10                | 0.12  | 0.08   | 0.11   | 0.08 | 0.11 | 0.08 |
| 250       | 1.38  | 0.99 | 0.72 | 0.52   | 0.39  | 0.28   | 0.23   | 0.16  | 0.16                | 0.11                | 0.13  | 0.09   | 0.12   | 0.09 | 0.12 | 0.09 |
| 400       | 1.63  | 1.16 | 0.85 | 0.61   | 0.45  | 0.32   | 0.27   | 0.19  | 0.19                | 0.14                | 0.16  | 0.12   | 0.15   | 0.11 | 0.16 | 0.11 |
| 500       | 1.79  | 1.28 | 0.93 | 0.66   | 0.48  | 0.34   | 0.29   | 0.21  | 0.21                | 0.15                | 0.18  | 0.13   | 0.17   | 0.12 | 0.18 | 0.13 |
| 800       | 2.12  | 1.51 | 1.10 | 0.79   | 0.61  | 0.43   | 0.36   | 0.26  | 0.27                | 0.20                | 0.24  | 0.17   | 0.23   | 0.16 | 0.23 | 0.16 |
| 1,000     | 2.38  | 1.70 | 1.25 | 0.89   | 0.69  | 0.49   | 0.41   | 0.29  | 0.31                | 0.22                | 0.27  | 0.19   | 0.26   | 0.18 | 0.26 | 0.19 |
| 1,600     | 3.21  | 2.29 | 1.67 | 1.19   | 0.89  | 0.64   | 0.56   | 0.40  | 0.41                | 0.29                | 0.36  | 0.26   | 0.35   | 0.25 | 0.35 | 0.25 |
| 2,000     | 3.76  | 2.69 | 1.95 | 1.39   | 1.04  | 0.74   | 0.65   | 0.47  | 0.48                | 0.34                | 0.43  | 0.30   | 0.41   | 0.29 | 0.42 | 0.30 |
| 3,200     | 4.41  | 3.15 | 2.28 | 1.63   | 1.25  | 0.89   | 0.78   | 0.55  | 0.58                | 0.41                | 0.51  | 0.36   | 0.49   | 0.35 | 0.49 | 0.35 |
| 4,000     | 5.18  | 3.70 | 2.68 | 1.91   | 1.48  | 1.06   | 0.91   | 0.65  | 0.69                | 0.49                | 0.60  | 0.43   | 0.58   | 0.41 | 0.59 | 0.42 |
| 6,400     | 7.34  | 5.24 | 3.83 | 2.73   | 2.08  | 1.48   | 1.29   | 0.92  | 0.98                | 0.70                | 0.86  | 0.61   | 0.81   | 0.58 | 0.83 | 0.59 |
| 12,800    | 10.84 | 7.74 | 5.59 | 3.99   | 3.01  | 2.15   | 1.85   | 1.32  | 1.37                | 0.98                | 1.23  | 0.88   | 1.17   | 0.83 | 1.16 | 0.83 |

*LP* = *Low Power, LN* = *Low Noise* 

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

|           |      | CONTINUOUS CONVERSION MODE<br>INPUT-REFERRED NOISE VOLTAGE (µV <sub>RMS</sub> ) VS. PGA GAIN SETTING |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
|-----------|------|------------------------------------------------------------------------------------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| DATA RATE |      | 1                                                                                                    | 2    | 2    | 4    | 4    | 8    | В    | 1    | 6    | 32   |      | 64   |      | 128  |      |
| (sps)     | LP   | LN                                                                                                   | LP   | LN   | LP   | LN   | LP   | LN   | LP   | LN   | LP   | LN   | LP   | LN   | LP   | LN   |
| 15.6      | 0.45 | 0.32                                                                                                 | 0.20 | 0.14 | 0.11 | 0.08 | 0.06 | 0.04 | 0.04 | 0.03 | 0.03 | 0.02 | 0.03 | 0.02 | 0.03 | 0.02 |
| 31.2      | 0.58 | 0.41                                                                                                 | 0.26 | 0.18 | 0.13 | 0.10 | 0.08 | 0.06 | 0.05 | 0.04 | 0.04 | 0.03 | 0.04 | 0.03 | 0.04 | 0.03 |
| 62.5      | 0.68 | 0.48                                                                                                 | 0.34 | 0.25 | 0.18 | 0.13 | 0.10 | 0.07 | 0.07 | 0.05 | 0.06 | 0.04 | 0.06 | 0.04 | 0.06 | 0.04 |
| 125       | 0.86 | 0.61                                                                                                 | 0.44 | 0.32 | 0.23 | 0.16 | 0.14 | 0.10 | 0.10 | 0.07 | 0.08 | 0.06 | 0.08 | 0.06 | 0.08 | 0.06 |
| 250       | 1.14 | 0.82                                                                                                 | 0.56 | 0.40 | 0.30 | 0.22 | 0.18 | 0.13 | 0.14 | 0.10 | 0.11 | 0.08 | 0.11 | 0.08 | 0.11 | 0.08 |
| 500       | 1.47 | 1.05                                                                                                 | 0.76 | 0.54 | 0.41 | 0.29 | 0.25 | 0.18 | 0.19 | 0.13 | 0.16 | 0.11 | 0.16 | 0.11 | 0.16 | 0.11 |
| 1000      | 1.99 | 1.42                                                                                                 | 1.03 | 0.73 | 0.56 | 0.40 | 0.35 | 0.25 | 0.26 | 0.19 | 0.23 | 0.16 | 0.21 | 0.15 | 0.22 | 0.16 |
| 2000      | 2.73 | 1.95                                                                                                 | 1.40 | 1.00 | 0.76 | 0.54 | 0.47 | 0.34 | 0.36 | 0.26 | 0.31 | 0.22 | 0.30 | 0.21 | 0.30 | 0.21 |
| 4000      | 3.68 | 2.63                                                                                                 | 1.86 | 1.33 | 1.03 | 0.73 | 0.64 | 0.45 | 0.49 | 0.35 | 0.42 | 0.30 | 0.40 | 0.28 | 0.41 | 0.29 |
| 8000      | 4.57 | 3.26                                                                                                 | 2.36 | 1.69 | 1.30 | 0.93 | 0.81 | 0.58 | 0.61 | 0.43 | 0.53 | 0.38 | 0.52 | 0.37 | 0.52 | 0.37 |
| 16000     | 5.22 | 3.73                                                                                                 | 2.66 | 1.90 | 1.48 | 1.06 | 0.93 | 0.67 | 0.68 | 0.49 | 0.61 | 0.44 | 0.58 | 0.41 | 0.60 | 0.43 |

### Table 3. Noise vs. PGA Mode and Gain (Continuous Conversion)

*LP* = *Low Power, LN* = *Low Noise* 

## I<sup>2</sup>C Protocol

The I<sup>2</sup>C-compatible serial interface consists of the standard I<sup>2</sup>C bumps: SCL and SDA. The SCL and the SDA bumps are bidirectional lines, connected to a positive supply voltage via a current source or a pullup resistor. The data is clocked into the MAX11259 from the SDA bump on the rising edge of SCL. Data is clocked out of the MAX11259 on the SDA bump on the falling edge of SCL. The SCL/SDA have an open-drain pad for wired-AND connection on the bus. Data on the bus can be transferred at rates of up to 1Mbit/s since the MAX11259 supports the Fast Mode Plus protocol. Each device on the I<sup>2</sup>C bus is recognized by a unique device address and can operate as a transmitter and a receiver. The interface is backward-compatible with standard mode and fast mode.

Due to the variety of different devices (bipolar, CMOS, NMOS) that can be connected to the  $I^2C$  bus, the input reference levels are set as 30% and 70% of V<sub>DD</sub>. The data on the SDA line must be stable during high period of SCL. The HIGH or LOW state of the data line can only change when the clock line is LOW for a normal byte transfer except for START and STOP conditions.

All transactions begin with a START(S) and are terminated by a STOP(P). A HIGH to LOW transaction on the SDA line while SCL is HIGH defines a START condition. A LOW to HIGH transition on the SDA line while SCL is HIGH defines a STOP condition. The START and STOP are always generated by the I<sup>2</sup>C Master. The MAX11259 has a circuit to detect the START and STOP conditions. Every byte on the SDA line must be 8 bits long. The number of bytes that can be transmitted is unrestricted. Each byte must be followed by an acknowledge (ACK). Data is transferred with MSB first. The MAX11259 always sends out an ACK in response to master's request for reading or writing data which means the interface is always ready and it does not hold the master in wait state. If the MAX11259 receives a not acknowledge (NACK) from the master it will reset the I<sup>2</sup>C interface and wait for another START condition.

### SCL (Serial Clock)

The SCL bump synchronizes data communication between the host device and the MAX11259. Data is latched into the MAX11259 on the rising edge of SCL and data is shifted out of the MAX11259 after the falling edge of SCL.

### RDYB (Data Ready)

RDYB indicates the ADC conversion status and the availability of the conversion result. When RDYB is low, a conversion result is available. When RDYB is high, a conversion is in progress and the data for the current conversion is not available. RDYB is driven high after a complete read of the data register. RDYB resets to high four master clock cycles prior to the next DATA register update.

## 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

If data was read, then RDYB transitions from high to low at the output data rate. If the previous data was not read, then the RDYB transitions from low to high for four master clock cycles and then transitions from high to low. In continuous mode, RDYB remains high for the first four conversion results and on the 5th result, RDYB goes low.

For sequencer mode 2 and sequencer mode 3, the RDYB behavior for a multichannel conversion can be controlled by the SEQ:RDYBEN bit. The default value of SEQ:RDYBEN is '0'. When set to '0', RDYB behaves the same for multichannel conversion and single channel operation. The RDYB toggles high to low after each channel is ready to update its corresponding data register. After the channel data is read, the RDYB will reset back to '1'. If the channel data is not read and the next channel is ready to update its data, the RDYB will toggle low to high four cycles before the data update (similar to a single channel operation), and then toggle high to low indicating the new channel's conversion data is available. If 'N' channels are enabled, RDYB will toggle high to low 'N' times. If SEQ:RDYBEN is set to '1', the RDYB event for each channel is suppressed. The RDYB toggles high to low when the last channel is ready to update its corresponding data register and a single high to low transition happens.

The STAT:SRDY[5:0] bits get set to '1' when their corresponding channel finishes converting, irrespective of the RDYBEN setting for sequencer modes 2 and 3. The conversion status is available by reading the STAT:MSTAT bit. This stays high as long as the modulator is converting.

See Figure 4 for timing of RDYB.

### SDA (Serial Data Input/Output)

The SDA line is considered an input when the master is transmitting the data to the MAX11259. The SDA line will be used as an output when the MAX11259 has data to be sent onto the I<sup>2</sup>C bus during a register read by the host master.

The slave in the MAX11259 implements mandatory requirements as specified in I<sup>2</sup>C standard, which are detections of START and STOP conditions and support for ACK/NACK. This slave supports 7-bit addressing and does not support the general call address.

#### I<sup>2</sup>C Sequence:

The master needs to send out the first byte with a valid device address. The last bit of the first byte is a  $R/\overline{W}$  bit and the master needs to send a '0' in this bit. The device will ignore a '1' sent in this bit. This is followed by a COMMAND BYTE for the MAX11259 as described in the command structure. The MAX11259 then responds to the command request depending on the MODE bit in the command.

#### Writing a Command to the MAX11259 for Conversion/ Calibration/Power-Down

- 1. I<sup>2</sup>C START
- 2. I<sup>2</sup>C WRITE
  - a. Send Device Address with a '0' in bit 8 indicating the master will send a command byte followed by the device address. (8'b0110000\_0)
  - b. Check Acknowledge
  - c. Send Command byte to convert/power down/calibrate (8'b10\_01\_xxxx)
  - d. Check acknowledge
- 3. I<sup>2</sup>C STOP

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface



Figure 4. Timing of RDYB in All Conversion Configurations: Single-Cycle, Single-Cycle Continuous and Continuous. In sequencer mode 1 and in sequencer modes 2 and 3, with SEQ:RDYBEN='0' N = 1. In sequencer modes 2 and 3 with SEQ:RDYBEN='1' N = number of active channels.

### Sequence to Execute I<sup>2</sup>C Write Operation

- 1. I<sup>2</sup>C START
- 2. I<sup>2</sup>C WRITE
  - a. Send Device Address with a '0' in bit 8 indicating the master will send a command byte followed by the device address. (8'b0110000\_0)
  - b. Check Acknowledge
  - c. Send Command byte to Write registers (8'b11\_reg\_addr[4:0]\_0)
  - d. Check acknowledge
  - e. Send 8-bit register data MSB first
  - f. Check Acknowledge
  - g. ..
  - h. Check Acknowledge
- 3. I<sup>2</sup>C STOP

### Sequence to Execute I<sup>2</sup>C Read Operation

- 1. I<sup>2</sup>C START
- 2. I<sup>2</sup>C WRITE
  - a. Send Device Address with a '0' in bit 8 indicating the master will send a command byte followed by the device address. (8'b0110000\_0)
  - b. Check Acknowledge
  - c. Send Command byte to Read registers (8'b11\_reg\_addr[4:0]\_1)
  - d. Check Acknowledge
- 3. I<sup>2</sup>C Repeat START
- 4. I<sup>2</sup>C WRITE
  - a. Send Device Address with a '1' in bit 8 indicating the master will read the register data out.
  - b. Check Acknowledge
- 5. I<sup>2</sup>C READ
  - a. Receive 8 bits of Data
  - b. Send Acknowledge
  - C. ...
  - d. Receive 8 bits of Data
  - e. Send Not Acknowledge
- 6. I<sup>2</sup>C STOP

### I<sup>2</sup>C Timing Characteristics

The I<sup>2</sup>C timing diagram is shown in <u>Figure 1</u>. The bus timing requirements are specified in I<sup>2</sup>C Timing Requirements table. The data is sampled on the positive edge of SCL and launched on negative edge of SCL for ACK and DATA reads. This gives a sufficient hold time for the master to sample the data.

### I<sup>2</sup>C Device Addressing Scheme

The I<sup>2</sup>C slave has a 7-bit long device address. The device address is followed by a  $R/\overline{W}$  bit which is low for a write command and high for a read command.

The first three most significant bits of the device address are always 011. Slave address bits A[4:1] correspond by the matrix in <u>Table 4</u> to the states of the device address bumps AD0 and AD1.

The AD0 and AD1 bumps can be connected to any of the three signals: DGND, DVDD, and SDA giving 3 possible addresses for each bump allowing up to 9 devices connected to the bus (see <u>Figure 5</u>).

### Modes and Registers

The MAX11259 interface operates in two fundamental modes, either to issue a conversion command or to access registers. The mode of operation is selected by a command byte. Every I<sup>2</sup>C transaction to the MAX11259 starts with a command byte. The command byte begins with the MSB (B7) set to '1'. The next bit (B6) determines whether a conversion command is sent or register read/write access is requested.

### **Command Byte**

The conversion command sets the mode of operation (conversion, calibration, or power-down) as well as the conversion speed of the MAX11259. The register read/write command specifies the register address as well as the direction of the access (read or write).

### **Channel Sequencing**

#### **Changing SEQUENCER Modes**

#### Mode Exit (See <u>Table 9</u>. Register Map for Register Definitions)

To exit any of the three sequencer modes at any time program the following sequence:

- 1. Issue a power-down command to exit the conversion process to STANDBY or SLEEP, as defined in CTRL1:PD[1:0]: a. Write a conversion command byte (see <u>Table 5</u>. Command Byte Definition) and set MODE[1:0] of the command
  - byte to '01'
- 2. Wait for STAT:PDSTAT[1:0] = '01' (SLEEP) or STAT:PDSTAT[1:0] = '10' (STANDBY).

**Note:** For all sequencer modes, the default exit state upon completion of all conversions is SLEEP. In sequencer mode 1, however, continuous conversion operation (CTRL1:SCYCLE='0') and continuous single-cycle conversion operation (CTRL1:SCYCLE='1' and CTRL1:CONTSC='1') are running continuously and must be terminated with the Mode Exit sequence.

| ADDRE | SS PINS |    | DEVICE ADDRESS |    |    |    |    |    |      |  |  |
|-------|---------|----|----------------|----|----|----|----|----|------|--|--|
| AD1   | AD0     | A7 | A6             | A5 | A4 | A3 | A2 | A1 | A0   |  |  |
| DGND  | DGND    |    |                |    | 0  | 0  | 0  | 0  | ~W/R |  |  |
| DGND  | DVDD    |    |                |    | 0  | 0  | 0  | 1  | ~W/R |  |  |
| DGND  | SDA     |    |                |    | 0  | 0  | 1  | 1  | ~W/R |  |  |
| DVDD  | DGND    |    |                |    | 0  | 1  | 0  | 0  | ~W/R |  |  |
| DVDD  | DVDD    |    |                |    | 0  | 1  | 0  | 1  | ~W/R |  |  |
| DVDD  | SDA     | 0  | 1              | 1  | 0  | 1  | 1  | 1  | ~W/R |  |  |
| SDA   | DGND    |    |                |    | 1  | 1  | 0  | 0  | ~W/R |  |  |
| SDA   | DVDD    |    |                |    | 1  | 1  | 0  | 1  | ~W/R |  |  |

### Table 4. I<sup>2</sup>C Device Address Mapping

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

## Table 4. I<sup>2</sup>C Device Address Mapping (continued)



**Note:** Up to 9 devices can be selected on the  $l^2C$  bus using the above addressing scheme.



Figure 5. I<sup>2</sup>C Address Selection Byte Timing

### Mode Change

To change sequencer modes or to update the SEQ register, program the following sequence:

- 1. Perform Sequencer Mode Exit (see the Mode Exit section).
- 2. Set up the following registers: SEQ, CTRL1.
  - a. Set SEQ:MODE[1:0] to select the new sequencer mode
  - b. Set CTRL1:PD[1:0] to STANDBY or SLEEP state to set the desired exit state if a conversion command with MODE[1:0] set to '01' is issued during the conversion.
- 3. Write the command byte (see Table 5).
  - a. Set MODE[1:0] of the command byte to '11' (sequencer mode)
- 4. Wait for STAT:PDSTAT[1:0] = '00' to confirm conversion mode.

#### SEQUENCER MODE 1—Single-Channel Conversion with GPO Control and MUX Delays

This mode is used for single-channel conversions where the sequencer is disabled. Figure 6 illustrates the timing. To support high-impedance source networks, the convers on delay (SEQ:MDREN) feature must be enabled. The states of the GPO and GPIO bumps are configured using the GPO\_DIR and GPIO\_CTRL registers and can be modified anytime during mode 1 operation. The values of the CHMAP0/CHMAP1 registers and DELAY:GPO[7:0] bits are ignored in this mode.

### **Programming Sequence**

#### **Mode Entry**

- 1. Set up the following registers: SEQ, DELAY, CTRL1, GPO\_DIR, GPIO\_CTRL.
  - a. SEQ:MODE[1:0] = '00' for sequencer mode 1
  - b. SEQ:MUX[2:0] to select the channel for conversion
  - c. Enable SEQ:MDREN to delay conversion start to allow for input settling. Set DELAY:MUX[7:0] to the desired conversion delay
  - d. Set CTRL1:SCYCLE for either single cycle (no latency) or continuous conversion
  - e. If single-cycle conversion is selected, set CTRL1:CONTSC to '1' if continuous single-cycle conversion is desired
  - f. Set CTRL1:PD[1:0] to STANDBY or SLEEP state to set the desired exit state if a conversion command with MODE[1:0] set to '01' is issued during the conversion
  - g. Set register GPO\_DIR and, if desired, GPIO\_CTRL to enable or disable the desired GPO and GPIO bumps
- 2. Write a conversion command (see Table 5, Command Byte Definition).
  - a. Set data rate using bits RATE[3:0] of the command byte
  - b. Set MODE[1:0] of the command byte to '11' for sequencer mode
- 3. Monitor RDYB for availability of conversion results in the DATA register (See Figure 4 for RDYB timing).

## 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

| SEQUENCER MODE 1       |  |  |  |  |  |  |
|------------------------|--|--|--|--|--|--|
| DEL CHANNEL CONVERSION |  |  |  |  |  |  |
| SEQ:MDREN DELAY:MUX    |  |  |  |  |  |  |
| SEQ:MUX[2:0]           |  |  |  |  |  |  |

Figure 6. Sequencer Mode 1 Timing Diagram

## **Table 5. Command Byte Definition**

|                     | B7 (MSB) | B6 | B5    | B4    | B3    | B2    | B1    | B0    |
|---------------------|----------|----|-------|-------|-------|-------|-------|-------|
| Conversion Command  | 1        | 0  | MODE1 | MODE0 | RATE3 | RATE2 | RATE1 | RATE0 |
| Register Read/Write | 1        | 1  | RS4   | RS3   | RS2   | RS1   | RS0   | R/W   |

## Table 6. Command Byte Decoding

| BIT NAME  |            | DESCRIPTION   |                                                                                                                                                                                                      |  |  |  |  |  |  |
|-----------|------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|           | The MODE   | E bits are us | ed to set the functional operation of the MAX11259 according to the following decoding.                                                                                                              |  |  |  |  |  |  |
|           | MODE1      | MODE0         | DESCRIPTION                                                                                                                                                                                          |  |  |  |  |  |  |
|           | 0          | 0             | Unused                                                                                                                                                                                               |  |  |  |  |  |  |
| MODE[1:0] | 0          | 1             | Power-down performed based on the CTRL1:PD[1:0] setting                                                                                                                                              |  |  |  |  |  |  |
|           | 1          | 0             | Calibration performed based on the CTRL1:CAL[1:0] setting                                                                                                                                            |  |  |  |  |  |  |
|           | 1          | 1             | Sequencer mode. The operation is based on the configuration of the SEQ register                                                                                                                      |  |  |  |  |  |  |
| RATE[3:0] | These bits | determine t   | he conversion speed of the MAX11259. The decoding is shown in Table 1.                                                                                                                               |  |  |  |  |  |  |
| RS[4:0]   | Register a | ddress as sl  | nown in Table 9.                                                                                                                                                                                     |  |  |  |  |  |  |
| R/W       |            |               | ither a read or a write access to the address specified in RS[4:0]. If $R/\overline{W}$ is set to '0', then data or. If the $R/\overline{W}$ bit is set to '1', then data is read from the register. |  |  |  |  |  |  |

### Mode Exit

- 1. In single-cycle conversion mode (CTRL1:SCYCLE ='1') the sequencer exits into SLEEP state.
- In continuous conversion mode (CTRL1: SCYCLE='0' or (CTRL:SCYCLE='1' and CTRL1:CONTSC ='1')), conversions continue nonstop until the mode is exited. To interrupt and exit continuous conversion or continuous single-cycle conversion follow the Changing SEQUENCER Modes—<u>Mode Exit</u> section to put the part into STANDBY or SLEEP state based on CTRL1:PD[1:0] set in step 1(f) of <u>Mode Entry</u> section.

### Changing Input Channel During Continuous Single-Cycle Conversion in Mode 1

- 1. Issue a conversion command with MODE[1:0] set to '01' to exit the conversion process to STANDBY or SLEEP state (see the Changing SEQUENCER Modes—*Mode Exit* section).
- 2. Monitor STAT:PDSTAT = '10' or '01' to confirm exit to STANDBY or SLEEP state.
- 3. Set SEQ:MUX[2:0] to select the new channel for conversion
- 4. Write a conversion command (see Table 5) and set MODE[1:0] of command byte to '11'

#### SEQUENCER MODE 2 – Multichannel Scan with GPO Control and MUX Delays

This mode is used to sequentially convert a programmed set of channels in a preset order. Figure 7 illustrates the timing. The states of the GPO and GPIO bumps are configured using the GPO\_DIR and GPIO\_CTRL registers and can be modified anytime during mode 2 operation. In mode 2 register bits CHMAP0:CHn\_ORD[2:0], CHMAP1:CHn\_ORD[2:0], CHMAP0:CHn\_EN, and CHMAP1:CHn\_EN are used to select channels and conversion order. Bits DELAY:GPO[7:0], CHMAP0:CHn\_GPO[2:0], CHMAP0:CHn\_GPO[2:0], CHMAP0:CHn\_GPO[2:0], CHMAP0:CHn\_GPOEN, CHMAP1:CHn\_GPO[2:0], and CHMAP1:CHn\_GPOEN are ignored in this mode. The bit CTRL1:CONTSC is ignored and bit CTRL1:SCYCLE = '0' is invalid in this mode.

### Programming Sequence

## 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

### Mode Entry

- 1. Set up the following registers: SEQ, CHMAP0, CHMAP1, DELAY, GPO\_DIR, GPIO\_CTRL, CTRL1
  - a. SEQ:MODE[1:0] = '01' for sequencer mode 2
  - b. If desired set SEQ:RDYBEN to '1' to signal data ready only when all channel conversions are completed
  - c. Enable SEQ:MDREN to delay conversion start to allow for input settling. Set DELAY:MUX[7:0] to the desired conversion delay
  - d. Set CHMAP0 and CHMAP1 to select the channels and channel order for conversion
  - e. Set CTRL1:PD[1:0] to STANDBY or SLEEP state to set the desired exit state if a conversion command with MODE[1:0] set to '01' is issued during the conversion
  - f. Set register GPO\_DIR and GPIO\_CTRL to enable or disable the desired GPO and GPIO bumps
  - g. Set CTRL1:SCYCLE = '1' for single-cycle conversion mode
- 2. Write a conversion command (see Table 5).
  - a. Set data rate using bits RATE[3:0] of the command byte
  - b. Set MODE[1:0] of the command byte to '11'
- 3. Monitor RDYB (if SEQ:RDYBEN='0') and bits STAT:SRDY[5:0] for availability of per channel conversion results in DATA[x] registers.

#### Mode Exit

- 1. This mode exits to SLEEP state upon completion of sequencing all channels
- To interrupt current sequencing perform mode exit, see the Changing SEQUENCER Modes—<u>Mode Exit</u> section. This device is put in STANDBY or SLEEP state based on CTRL1:PD[1:0] set in step 1(e) of <u>Mode Entry</u> section.

|                                                                                                                                           | SEQUENCER MODE 2  |  |   |                   |     |                       |                 |     |                       |                  |                    |                   |   |                   |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--|---|-------------------|-----|-----------------------|-----------------|-----|-----------------------|------------------|--------------------|-------------------|---|-------------------|--|--|
|                                                                                                                                           |                   |  | - | NNEL<br>ERSION    | DEL | CHANNEL<br>CONVERSION |                 | DEL | CHANNEL<br>CONVERSION |                  | <br>NNEL<br>ERSION | DEL               | - | NNEL<br>ERSION    |  |  |
|                                                                                                                                           | Q:MDRE<br>ELAY:MU |  |   | Q:MDRE<br>ELAY:MI |     | -                     | Q:MDR<br>ELAY:N |     | -                     | Q:MDRI<br>ELAY:M | -                  | Q:MDRE<br>ELAY:MU | - | Q:MDRE<br>ELAY:MU |  |  |
| CHANMAP:ORD[2:0] = 001 CHANMAP:ORD[2:0] = 010 CHANMAP:ORD[2:0] = 011 CHANMAP:ORD[2:0] = 100 CHANMAP:ORD[2:0] = 101 CHANMAP:ORD[2:0] = 110 |                   |  |   |                   |     |                       |                 |     |                       |                  |                    |                   |   |                   |  |  |

Figure 7. Sequencer Mode 2 Timing Diagram

#### SEQUENCER MODE 3 – Scan, With Sequenced GPO Controls

This mode is used to sequentially convert a programmed set of channels in a preset order and sequence the GPO/GPIO bumps concurrently. The GPO/GPIO bumps are used to bias external circuitry such as bridge sensors; the common reference (GPOGND) is typically ground. After all channel conversions have completed, the MAX11259 automatically powers down into SLEEP mode. Figure 8 illustrates the Sequencer Mode 3 timing diagram for a three-channel scan. As long as CTRL3:GPO\_MODE is set to '1', registers GPO\_DIR and GPIO\_CTRL are ignored in this mode, as the GPO/GPIO bumps are controlled by the sequencer.

If CTRL3:GPO\_MODE is set to '0', the GPO/GPIO bumps are directly controlled by the GPO\_DIR and GPIO\_CTRL registers and are not controlled by the sequencer.

### **Programming Sequence**

#### Mode Entry

- 1. Set up the following registers: SEQ, CHMAP0, CHMAP1, DELAY, CTRL1, CTRL3
  - a. SEQ:MODE[1:0]='10' for sequencer mode 3
  - b. If desired, set SEQ:RDYBEN to '1' to signal data ready only when all channel conversions are completed
  - c. Enable SEQ:MDREN if conversion start is to be delayed to allow for input settling. Set DELAY:MUX[7:0] to the desired conversion delay
  - d. Set CTRL3:GPO\_MODE to '1' to enable GPO/GPIO sequencing

## 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

- e. Set CHMAP0 and CHMAP1 to enable the channels for conversion and to set the channel conversion order. Map the corresponding GPO/GPIO bumps to a channel.
- f. Enable SEQ:GPODREN to add a delay before the multiplexer selects this channel for conversion. Set DELAY:GPO to a delay value sufficient for the bias to settle.
- g. Set CTRL1:PD[1:0] to STANDBY or SLEEP state to set the desired exit state if a conversion command with MODE[1:0] set to '01' is issued during the conversion
- h. Set CTRL1:SCYCLE = '1' for single conversion mode
- 2. Write the conversion command (see Table 5)
  - a. Set the data rate using bits RATE[3:0] of the command byte
  - b. Set MODE[1:0] of command byte to '11'
- 3. Monitor RDYB (if SEQ:RDYBEN = '0') and bits STAT:SRDY[5:0] for availability of per channel conversion results in DATA[x] registers.



Figure 8. Sequencer Mode 3 Timing Diagram for a Three-Channel Scan

#### Mode Exit

- 1. This mode exits to SLEEP state upon completion of sequencing all channels and GPO/GPIO bumps.
- To interrupt the current sequencing, perform mode exit. See the Changing SEQUENCER Modes—<u>Mode Exit</u> section. This puts the part in STANDBY or SLEEP state based on CTRL1:PD[1:0] set in step 1(g) of Mode Entry.

The bit CTRL1:CONTSC is ignored and bit CTRL1:SCYCLE = '0' is invalid in this mode.

#### **Operating Examples—From Full Power-Down to Mode 3**

In this example, channels 0, 1, and 2 are configured for conversion in mode 3. Channel 0 is configured last in the scan

## 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

order and the GPIO0 is mapped to this channel. Channel 1 is configured first in the scan order and GPO1 is mapped to this channel 2 is configured second in the scan order and GPO0 is mapped to this channel. Channels 0, 1, and 2 are enabled for scan and GPO/GPIO switching is also enabled. The RDYBEN is not set which generates a RDYB transition after each channel is converted. The PGA is configured for a gain of 128 and the data rate is 6,400sps in single-cycle mode. The MUX delays are enabled for all used channels and the GPO/GPIO delays are disabled. Reference I<sup>2</sup>C Command Sequence section.

### Error Checking Sequencer Mode 3

The MAX11259 perform checks on registers CHMAP0 and CHMAP1. Error flags are set when invalid values are set:

STAT:GPOERR is set when more than one input channel is mapped to the same GPO/GPIO bump. STAT:ORDERR is set when CHn\_ORD is set as '000' or '111' and channel n is enabled using CHMAPx:CHn\_EN.

### **Supplies and Power-On Sequence**

The MAX11259 requires two power supplies, AVDD and DVDD. These power supplies can be sequenced in any order. The analog supply (AVDD) powers the analog inputs and the modulator. The DVDD supply powers the I<sup>2</sup>C interface. The low-voltage core logic can either be powered by the integrated LDO (default) or via DVDD. Figure 9 shows the two possible schemes. CAPREG denotes the internally generated supply voltage. If the LDO is used, the DVDD operating voltage range is from 2.0V to 3.6V. If the core logic is directly powered by DVDD (DVDD and CAPREG connected together), the DVDD operating voltage range is from 1.7V to 2.0V

### Power-On Reset and Undervoltage Lockout

A global power-on reset (POR) is triggered until AVDD, DVDD, and CAPREG cross a minimum threshold voltage (V<sub>LH</sub>), as shown in <u>Figure 10</u>.

To prevent ambiguous power-supply conditions from causing erratic behavior, voltage detectors monitor AVDD, DVDD, and CAPREG and hold the MAX11259 in reset when supplies fall below  $V_{HL}$  (see Figure 10). The analog undervoltage lockout (AVDD UVLO) prevents the ADC from converting when AVDD falls below  $V_{HL}$ . The CAPREG UVLO resets and prevents the low-voltage digital logic from operating at voltages below VHL. DVDD UVLO thresholds supersede CAPREG thresholds when CAPREG is externally driven. Figure 11 shows a flow diagram of the POR sequence. Glitches on supplies AVDD, DVDD, and CAPREG for durations shorter than  $T_P$  are suppressed without triggering POR or UVLO. For glitch durations longer than  $T_P$ , POR is triggered within  $T_{DEL}$  seconds. See the *Electrical Characteristics* table for values of  $V_{LH}$ ,  $V_{HL}$ ,  $T_P$ , and  $T_{DEL}$ .

| I <sup>2</sup> C Transactions | Description                                 |
|-------------------------------|---------------------------------------------|
| START; 011XXXX0; ACK;         | Write to SEQ register                       |
| Write 0xD0; ACK;              | Set MUX to 0b000, MODE to 0b10,             |
| Write 0x12; ACK; STOP;        | GPODREN to 0b0, MDREN to 0b1, RDYBEN to 0b0 |
| START; 011XXXX0; ACK;         | Write to DELAY register                     |
| Write 0xCA; ACK;              | Set MUX[7:0] to 0xF0, GPO[7:0] to 0x00      |
| Write 0xF0; ACK;              |                                             |

### I<sup>2</sup>C Command Sequence for Software Reset

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

| I <sup>2</sup> C Transactions | Description                                           |
|-------------------------------|-------------------------------------------------------|
| Write 0x00; ACK; STOP;        |                                                       |
| START; 011XXXX0; ACK;         | Write to CTRL3 register                               |
| Write 0xC6; ACK;              | Set GPO_MODE to 0b1, all others to the default value; |
| Write 0x5C; ACK; STOP;        |                                                       |
| START; 011XXXX0; ACK;         | Write to CHMAP0 register                              |
| Write 0xCE; ACK;              | CH2=0x0B: CH2_GPO=0b00,                               |
| Write 0x0B; ACK;              | CH2_ORD=0b010, CH2_EN=0b1,                            |
| Write 0x0B; ACK;              | CH2_GPOEN=0b1                                         |
| Write 0x4F; ACK; STOP;        | CH1=0x27: CH1_GPO=0b01,                               |
|                               | CH1_ORD=0b001, CH1_EN=0b1,                            |
|                               | CH1_GPOEN=0b1                                         |
|                               | CH0=0x4F: CH0_GPO=0b10,                               |
|                               | CH0_ORD=0b011, CH0_EN=0b1,                            |
|                               | CH0_GPOEN=0b1                                         |
| START; 011XXXX0; ACK;         | Write to CTRL2 register                               |
| Write to CTRL2 register       | set PGA gain to 0b111, LDOEN=0b1,                     |
| Write 0x3F; ACK; STOP;        | LPMODE=0b1, PGAEN=0b1;                                |

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

| I <sup>2</sup> C Transactions      | Description                                                                                                         |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| START; 011XXXX0; ACK;              | Convert using sequencer mode, data rate selected is 6,400 sps;                                                      |
| Write 0xBE; ACK; STOP;             |                                                                                                                     |
| Wait                               | RDYB negative edge transition from '1' to '0'<br>indicates conversion completed and<br>DATA register ready for read |
| START; 011XXXX0; ACK;              | Read register DATA1;                                                                                                |
| Write 0xD3; ACK;                   |                                                                                                                     |
| REPEATED START; 011XXXX1; ACK;     |                                                                                                                     |
| Read One Byte of Data; ACK;        |                                                                                                                     |
| Read One Byte of Data; ACK;        |                                                                                                                     |
| Read One Byte of Data; NACK; STOP; |                                                                                                                     |
| Wait                               | RDYB negative edge transition from '1' to<br>'0' indicates conversion completed and<br>DATA register ready for read |
| START; 011XXXX0; ACK;              | Read register DATA2                                                                                                 |
| Write 0xD5; ACK;                   |                                                                                                                     |
| REPEATED START; 011XXXX1; ACK;     |                                                                                                                     |
| Read One Byte of Data; ACK;        |                                                                                                                     |
| Read One Byte of Data; ACK;        |                                                                                                                     |
| Read One Byte of Data; NACK; STOP; |                                                                                                                     |

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

| I <sup>2</sup> C Transactions      | Description                                                                                                         |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| Wait                               | RDYB negative edge transition from '1' to<br>'0' indicates conversion completed and<br>DATA register ready for read |
| START; 011XXXX0; ACK;              | Read register DATA0;                                                                                                |
| Write 0xD1; ACK;                   |                                                                                                                     |
| REPEATED START; 011XXXX1; ACK;     |                                                                                                                     |
| Read One Byte of Data; ACK;        |                                                                                                                     |
| Read One Byte of Data; ACK;        |                                                                                                                     |
| Read One Byte of Data; NACK; STOP; |                                                                                                                     |
| SLEEP                              | Mode activity is completed. The MAX11254<br>powers down into SLEEP state waiting for<br>the next command            |

### **Power-On Reset Timing**

Power-on reset is triggered during power-up and undervoltage conditions as described above. Completion of the POR process is monitored by polling STAT:PDSTAT[1:0] = '10' for STANDBY state (see Figure 12.

#### Reset

#### Hardware Reset Using RSTB

The MAX11259 features an active-low RSTB bump to perform a hardware reset. Pulling the RSTB bump low stops any conversion in progress, reconfigures the internal registers to the power-on reset state and resets all digital filter states to zero. After the reset cycle is completed, the MAX11259 remains in STANDBY state and awaits further commands.

#### **Software Reset**

The host can issue a software reset to restore the default state of the MAX11259. A software reset sets the interface registers back into their default states and resets the internal state machines. However, a software reset does not emulate the complete POR or hardware reset sequence.

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface



Figure 9. MAX11259 Digital Power Architecture



Figure 10. Undervoltage Lockout Characteristic Voltage Levels and Timing

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface



Figure 11. MAX11259 UVLO and POR Flow Diagram



Figure 12. Power-On Reset and PDSTAT Timing

Two I<sup>2</sup>C transactions are required to issue a software reset: First set CTRL1:PD[1:0] to '11' (RESET). Then issue a conversion command with MODE[1:0] set to '01'.

To confirm the completion of the reset operation, STAT:PDSTAT and STAT:INRESET must be monitored. Figure 13 shows the state transition for the RESET command and the relative timing of STAT register update. During reset, INRESET = '1' and PDSTAT= '11'. The I<sup>2</sup>C interface cannot be written until MAX11259 enters STANDBY state where PDSTAT = '10'. To confirm completion of the RESET command, monitor for INRESET = '0' and PDSTAT = '10'.0 <u>Table</u> 7 summarizes the maximum delay for reset operation.

### **Power-Down States**

To reduce overall power consumption, the MAX11259 features two power-down states: STANDBY and SLEEP. In SLEEP mode all circuitry is powered down, and the supply currents are reduced to leakage currents. In STANDBY mode the internal LDO and a low-frequency oscillator are powered up to enable fast start-up. After POR or a hardware reset the MAX11259 is in STANDBY mode until a command is issued.

## 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

#### **Changing Power-Down States**

Mode transition times are dependent on the current mode of operation. STAT:PDSTAT is updated at the end of all mode changes and is a confirmation of a completed transaction. The MAX11259 does not use a command FIFO or queue. The user must confirm the completed transaction by polling STAT:PDSTAT after the expected delay, as described in <u>Table</u> <u>7</u>. Once the transition is complete, it is safe to send the next command. Verify that STAT:PDSTAT indicates the desired state before issuing a conversion command. Writes to any CTRL register during a conversion aborts the conversion and returns the MAX11259 to STANDBY state.

### SLEEP STATE TO STANDBY STATE (FAST)

- 1. Set CTRL1:PD[1:0] = '10' for STANDBY state.
- 2. Set SEQ:MODE[1:0] = '00' for sequencer mode 1
- 3. Issue a conversion command with MODE[1:0] set to 11'.
- 4. Monitor STAT:PDSTAT[1:0] = '00' for active state.
- 5. Write the conversion command with MODE[1:0] set to 01'.
- 6. Monitor STAT:PDSTAT = '10' for completion.

### STANDBY STATE TO SLEEP STATE (FAST)

- 1. Set CTRL1:PD[1:0] = '01' for STANDBY state.
- 2. Set SEQ:MODE[1:0] = '00' for sequencer mode 1
- 3. Issue a conversion command with MODE[1:0] set to 11'.
- 4. Monitor STAT:PDSTAT[1:0] = '00' for active state.
- 5. Write the conversion command with MODE[1:0] set to 01'.
- 6. Monitor STAT:PDSTAT = '01' for completion.

#### Calibration

Two types of calibration are available: self calibration and system calibration. Self calibration is used to reduce the MAX11259's gain and offset errors during changing operating conditions such as supply voltages, ambient temperature, and time. System calibration is used to reduce the gain and offset error of the entire signal path. This enables calibration of board level components and the integrated PGA. System calibration requires the MAX11259's inputs to be reconfigured for zero scale and full scale during calibration. The GPO/GPIO bumps can be used for this purpose. See Figure 14 for details of the calibration signal flow.





# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

## Table 7. Maximum Delay Time for Mode Transitions

| COMMAND<br>ISSUED* | MAX11259<br>STATE<br>BEFORE<br>COMMAND | COMMAND INTERPRETATION                                                                                                                         | MAXIMUM<br>DELAY TIME TO<br>NEXT STATE† | MAX11259<br>STATE AFTER<br>COMMAND |
|--------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------------------------------|
|                    | RESET                                  | Command ignored                                                                                                                                | 0                                       | RESET                              |
|                    | SLEEP                                  | Command ignored                                                                                                                                | 0                                       | SLEEP                              |
|                    | STANDBY                                | MAX11259 powers down into SLEEP mode                                                                                                           | 20ms                                    | SLEEP                              |
|                    | STANDBY<br>(fast)                      | Issue a conversion command and then monitor<br>STAT:PDSTAT[1:0] for change of mode; then send<br>conversion command with MODE[1:0] set to '01' | 15µs                                    | SLEEP                              |
| SLEEP              | Calibration                            | Calibration stops, MAX11259 powers down into SLEEP mode                                                                                        | 3µs                                     | SLEEP                              |
|                    | Conversion                             | 3µs                                                                                                                                            | SLEEP                                   |                                    |
| CONVERT            | SLEEP                                  | Mode change from SLEEP to conversion SAT: PDSTAT changes to '00'                                                                               | T <sub>PUPSLP</sub> + 3µs               | Conversion                         |
|                    | STANDBY                                | STANDBY to conversion                                                                                                                          | T <sub>PUPSBY</sub> + 3µs               | Conversion                         |
|                    | RESET                                  | Command ignored                                                                                                                                | 0                                       | RESET                              |
|                    | SLEEP                                  | MAX11259 changes to STANDBY                                                                                                                    | 20ms                                    | STANDBY                            |
|                    | SLEEP (fast)                           | Issue a conversion command and then monitor<br>STAT:PDSTAT[1:0] for change of mode; then send<br>conversion command with MODE[1:0] set to '01' | 85µs                                    | STANDBY                            |
| STANDBY            | STANDBY                                | Command ignored                                                                                                                                | 0                                       | STANDBY                            |
|                    | Calibration                            | Calibration stops                                                                                                                              | 3µs                                     | STANDBY                            |
|                    | Conversion                             | Conversion stops                                                                                                                               | 3µs                                     | STANDBY                            |
|                    | RESET                                  | Command ignored                                                                                                                                | 0                                       | RESET                              |
|                    | SLEEP                                  | Command ignored                                                                                                                                | 0                                       | SLEEP                              |
|                    | STANDBY                                | Register values reset to default                                                                                                               | 28ms                                    | STANDBY                            |
| RESET              | Calibration                            | Calibration stops, register values reset to default                                                                                            | 6µs                                     | STANDBY                            |
|                    | Conversion                             | Conversion stops, register values reset to default                                                                                             | 6µs                                     | STANDBY                            |
| POR                | OFF                                    | From complete power-down to STANDBY mode                                                                                                       | 10ms                                    | STANDBY                            |
| RSTB               | Any                                    | From any state to STANDBY mode                                                                                                                 | 10ms                                    | STANDBY                            |

\*The commands are defined as follows:

SLEEP: Set CTRL1:PD[1:0] to '01'; issue a conversion command with MODE[1:0] set to '01' STANDBY: Set CTRL1:PD[1:0] to '10'; issue a conversion command with MODE[1:0] set to '01' RESET: Set CTRL1:PD[1:0] to '11'; issue a conversion command with MODE[1:0] set to '01' CONVERT: Any conversion command with MODE[1:0] set to '11' POR: Power-on reset during initial power-up or UVLO RSTB: Hardware reset with RSTB bump

†See the *Electrical Characteristics* for TPUPSLP and TPUPSBY

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface



Figure 14. Calibration Flow Diagram

The calibration coefficients are stored in the registers SCOC, SCGC, SOC, and SGC. Data written to these registers is stored within the I<sup>2</sup>C domain and copied to internal registers before a conversion starts to process the raw data (see Figure 14). An internal or system calibration only updates the internal register values and does not alter the contents stored in the I<sup>2</sup>C domain. The bit CTRL3:CALREGSEL decides whether the internal contents or the contents stored in the I<sup>2</sup>C domain are read back during a read access of these registers. Bits NOSCO, NOSCG, NOSYSO, NOSYSG enable or disable the use of the individual calibration coefficients during data processing. See Figure 14, Calibration Flow Diagram.

### Self-Calibration

The self-calibration is an internal operation and does not disturb the analog inputs. The self-calibration command can only

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

be issued in sequencer mode 1 (SEQ:MODE[1:0] = '00'). Self-calibration is accomplished in two independent phases, offset and gain. The first phase disconnects the inputs to the modulator and shorts them together internally to develop a zero-scale signal. A conversion is then completed and the results are post-processed to generate an offset coefficient which cancels all internally generated offsets. The second phase connects the inputs to the reference to develop a full-scale signal. A conversion is then completed and the results are post-processed to generate a full-scale coefficient, which scales the converters full-scale analog range to the full-scale digital range.

The entire self-calibration sequence requires two independent conversions, one for offset and one for full scale. The conversion rate is 50sps in the single-cycle mode. This rate provides the lowest noise and most accurate calibrations.

The self-calibration operation excludes the PGA. A system level calibration is available in order to calibrate the PGA signal path.

A self-calibration is started as follows: Set CTRL1:CAL[1:0] to '00' (self-calibration). Then issue a conversion command with the MODE[1:0] bits set to '10' (calibration). A self-calibration requires 200ms to complete.

### System Calibration

This mode is used when calibration of board level components and the integrated PGA is required. The system calibration command is only available in sequencer mode 1.

A system calibration requires the input to be configured to the proper level for calibration. The offset and full-scale system calibrations are, therefore, performed using separate commands. The channel selected in the SEQ:MUX bits is used for system calibrations.

To perform a system offset calibration, the inputs must be configured for zero scale. The inputs do not necessarily need to be shorted to 0V as any voltage within the range of the calibration registers can be nulled in this calibration.

A system offset calibration is started as follows: Set CTRL1:CAL[1:0] to '01' (system offset calibration). Then issue a conversion command with the MODE[1:0] bits set to '10' (calibration). The system offset calibration requires 100ms to complete.

To perform a system full-scale calibration, the inputs must be configured for full scale. The input full-scale value does not necessarily need to be equal to  $V_{REF}$  since the input voltage range of the calibration registers can scale up or down appropriately within the range of the calibration registers.

A system full-scale calibration is started as follows: Set CTRL1:CAL[1:0] to '10' (system full-scale calibration). Then issue a conversion command with the MODE[1:0] bits set to '10' (calibration). The system full-scale calibration requires 100ms to complete. The GPO/GPIO bumps can be used during a system calibration.

All four calibration registers (SOC, SGC, SCOC, and SCGC) can be written by the host to store special calibration values. The new values will be copied to the internal registers at the beginning of a new conversion.

### **GPIOs**

The MAX11259 provides three general-purpose input/ output ports that are programmable through the GPIO\_CTRL register. Enable the GPIO bumps by setting bits GPIO2\_EN, GPIO1\_EN, and GPIO0\_EN, respectively. Set the DIR bits to select the bumps to be configured as inputs or outputs. All bumps are inputs by default. When programmed as output, set the DIO bits to set the bump state to '0' or '1'.

### **Conversion Synchronization Using SYNC Bump and External Clock**

The SYNC bump—in conjunction with an external clock— can be used to synchronize the data conversions to external events. Set GPIO\_CTRL:GPIO1\_EN to '0' and GPI\_CTRL:GPIO0\_EN to '0' to configure the GPIO1/SYNC and GPIO0/CLK bumps. Configure sync mode by setting CTRL3:SYNC\_MODE to '1' and external clock mode by setting CTRL2:EXTCLK to '1'.

The synchronization mode is used to detect if the current conversions are synchronized to a continuous pulse signal with a period greater than the data rate. Ideally, the frequency of the synchronization signal is an integer multiple of the conversion rate. The synchronization mode records the number of device master clock cycles between a RDYB assertion and the rising edge of the next SYNC pulse. At the following SYNC pulse, the number of master clock cycles between a RDYB assertion a RDYB assertion and the rising edge of the SYNC pulse is evaluated again and com- pared to the recorded value. If the new number of master clock cycles differs by more than one from the recorded value, the conversion in progress is stopped, the digital filter contents are reset, and a new conversion starts. As the digital filter is reset, the full digital

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

filter latency is required before valid results are available. If the new master clock count is within the ±1 count limit, the conversions continue uninterrupted.

<u>Figure 15</u> shows the timing relationship between the MAX11259 master clock and the SYNC signal. Due to startup delays, any SYNC pulses before the first RDYB assertion (low-going edge) are ignored. The first rising edge on the SYNC bump after a RDYB assertion establishes the relationship between the SYNC signal and the conversion timing.



Figure 15. Timing Relationship between SYNC Signal, External Clock and RDYB

### Table 8. Analog Overrange Behavior for Different Operating Conditions and Modes

|                                                            | STAT R |     |          |
|------------------------------------------------------------|--------|-----|----------|
| INPUT VOLTAGE                                              | AOR    | DOR | DATA     |
| -V <sub>REF</sub> < V <sub>IN</sub> < V <sub>REF</sub>     | 0      | 0   | RESULT   |
| V <sub>REF</sub> < V <sub>IN</sub> < V <sub>OVRRNG</sub>   | 1      | 0   | RESULT   |
| -V <sub>OVRRNG</sub> < V <sub>IN</sub> < -V <sub>REF</sub> | 1      | 0   | RESULT   |
| V <sub>IN</sub> > V <sub>OVRRNG</sub>                      | 1      | 1   | 0x7FFFFF |
| V <sub>IN</sub> < -V <sub>OVRRNG</sub>                     | 1      | 1   | 0x800000 |

The DATA values shown are for bipolar ranges with two's complement number format.  $V_{OVRRNG}$  is the overrange voltage value typically > 120% of  $V_{REF}$ .

### **Components of the ADC**

### Modulator

### MODULATOR DIGITAL OVERRANGE

The output of the SINC filter is monitored for overflow. When SINC filter overflow is detected, the STAT:DOR bit is set to '1' and a default value is loaded into the DATA register depending on the polarity of the overload. A positive overrange causes 0x7FFFFF to be written to the DATA register. A negative overrange causes 0x800000 to be written to the DATA register. See <u>Table 8</u>.

### MODULATOR ANALOG OVERRANGE

The modulator analog overrange is used to signal the user that the input analog voltage has exceeded preset limits defined by the modulator operating range. These limits are approximately 120% of the applied reference voltage. When analog overrange is detected the STAT:AOR bit is set to '1' after DATA is updated. The AOR bit will always correspond

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

to the current value in the DATA register. See Table 8.

### **SINC Filter**

The digital filter is a mode-configurable digital filter and decimator that processes the data stream from the fourth order delta-sigma modulator and implements a fifth order SINC function with an averaging function to produce a 24-bit wide data stream.

The SINC filter allows the MAX11259 to achieve very high SNR. The bandwidth of the fifth order SINC filter is approximately twenty percent of the data rate. See Figure 16 and Figure 17 for the filter response of 12.8ksps and 4ksps, respectively. See Figure 18 for the bandwidth of the individual signal stages.

### **Applications Information**

### Connecting an External 1.8V Supply to DVDD for Digital I/O and Digital Core

The voltage range of the DVDD I/O supply is specified from 2.0V to 3.6V if the internal LDO is used to power the digital core. If a lower I/O supply voltage is desired, the internal LDO can be disabled, and DVDD and CAPREG can be connected together as shown in Figure 19. In this mode of operation, DVDD can vary from 1.7V to 2.0V. The internal LDO must be disabled by setting CTRL2:LDOEN to '0'.

### **Split Supplies**

The MAX11259 supports unipolar and split analog power supplies for input range flexibility. Using a split analog supply enables sampling below ground reference. The true bipolar input range is up to  $\pm 1.8$ V. See Figure 3 for analog input voltage range for both unipolar and split supplies.

### **Sensor Fault Detection**

The MAX11259 includes a 1µA current source and a 1µA current sink. The source pulls current from AVDD to AIN\_P and sink from AIN\_N to AVSS. The currents are enabled by register bit CTRL3:CSSEN. These currents are used to detect damaged sensors in either open or shorted state. The current sources and sinks are functional over the normal input operating voltage range, as specified.

These currents are used to test sensors for functional operation before taking measurements on that input channel. With the source and sink enabled, the currents flow into the external sensor circuit and measurement of the input voltage is used to diagnose sensor faults. A full-scale reading could indicate a sensor is open circuit or overloaded or that the ADC's reference is absent. If a zero-scale is read back, this may indicate the sensor is short-circuited.



Figure 16. Digital Filter Frequency Response for 12.8ksps Single-Cycle Data Rate



Figure 17. Digital Filter Frequency Response for 4ksps Single-Cycle Data Rate

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface



Figure 18. Signal Path Block Diagram Including Bandwidth of Each Stage



Figure 19. Application Diagram for 1.8V DVDD

### **Register Map**

Legend: CNV IN PROGRESS column - behavior during conversion:

CNV - Normal read/write activities are available.

CS – Writes to these registers immediately abort conversion in progress and the MAX11259 enters STANDBY state.

IG – No changes, write is ignored.

RETENTION column – behavior during SLEEP mode:

R – The value of the register is retained.

M – Only bits in < > are retained. Others are cleared.

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

The address column shows the register address as used in the command byte definition (see <u>Table 5</u>).

### Table 9. Register Map

| NAME          | R/W | CNV IN PROGRESS | RETENTION | ADDRESS(RS[4:0]) | BIT 7        | BIT 6        | BIT 5                      | BIT 4                      | BIT 3                    | BIT 2                    | BIT 1                    | BIT 0                    |              |              |              |              |              |              |              |               |              |              |            |               |
|---------------|-----|-----------------|-----------|------------------|--------------|--------------|----------------------------|----------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|--------------|--------------|------------|---------------|
|               |     |                 |           |                  | _            | INRES<br>ET  | <srdy<br>5&gt;</srdy<br>   | <srdy<br>4&gt;</srdy<br>   | <srdy<br>3&gt;</srdy<br> | <srdy<br>2&gt;</srdy<br> | <srdy<br>1&gt;</srdy<br> | <srdy<br>0&gt;</srdy<br> |              |              |              |              |              |              |              |               |              |              |            |               |
| STAT          | R   | -               | м         | 0                | SCANE<br>RR  | REFDE<br>T   | ORDE<br>RR                 | GPOE<br>RR                 | ERRO<br>R                | SYSGO<br>R               | DOR                      | AOR                      |              |              |              |              |              |              |              |               |              |              |            |               |
|               |     |                 | RATE3     | RATE2            | RATE1        | RATE0        | <pdst<br>AT1&gt;</pdst<br> | <pdst<br>AT0&gt;</pdst<br> | MSTAT                    | <rdy></rdy>              |                          |                          |              |              |              |              |              |              |              |               |              |              |            |               |
| CTRL1         | R/W | CS              | R         | 1                | CAL1         | CAL0         | PD1                        | PD0                        | U/B                      | FORM<br>AT               | SCYCL<br>E               | CONTS<br>C               |              |              |              |              |              |              |              |               |              |              |            |               |
| CTRL2         | R/W | CS              | R         | 2                | EXTCL<br>K   | CSSEN        | LDOEN                      | LPMOD<br>E                 | PGAEN                    | PGAG2                    | PGAG1                    | PGAG0                    |              |              |              |              |              |              |              |               |              |              |            |               |
| CTRL3         | R/W | CS              | R         | 3                | _            | GPO_<br>MODE | SYNC_<br>MODE              | CALRE<br>GSEL              | NOSYS<br>G               | NOSYS<br>O               | NOSC<br>G                | NOSC<br>O                |              |              |              |              |              |              |              |               |              |              |            |               |
| GPIO_<br>CTRL | R/W | CNV             | R         | 4                | GPIO1<br>_EN | GPIO0<br>_EN | DIR2                       | DIR1                       | DIR0                     | DIO2                     | DIO1                     | DIO0                     |              |              |              |              |              |              |              |               |              |              |            |               |
| DELAY         | R/W | IG              | R         | 5                | MUX[7:0]     |              |                            |                            |                          |                          |                          |                          |              |              |              |              |              |              |              |               |              |              |            |               |
|               |     |                 |           |                  |              |              |                            |                            | <b>[</b> 7:0]            |                          |                          |                          |              |              |              |              |              |              |              |               |              |              |            |               |
|               |     |                 |           |                  | CG5_G<br>PO2 | CH5_G<br>PO1 | CH5_<br>GPO0               | CH5_O<br>RD2               | CH5_O<br>RD1             | CH5_O<br>RD0             | CH5_E<br>N               | CH5_G<br>POEN            |              |              |              |              |              |              |              |               |              |              |            |               |
| CHMAP1        | R/W | R/W             | R/W       | R/W              | R/W          | R/W          | IG                         | IG                         | IG                       | IG                       | R                        | 6                        | CG4_G<br>PO2 | CH4_G<br>PO1 | CH4_<br>GPO0 | CH4_O<br>RD2 | CH4_O<br>RD1 | CH4_O<br>RD0 | CH4_E<br>N   | CH4_G<br>POEN |              |              |            |               |
|               |     |                 |           |                  | CG3_G<br>PO2 | CH3_G<br>PO1 | CH3_G<br>PO0               | CH3_O<br>RD2               | CH3_O<br>RD1             | CH3_O<br>RD0             | CH3_E<br>N               | CH3_G<br>POEN            |              |              |              |              |              |              |              |               |              |              |            |               |
|               |     |                 |           |                  |              |              |                            |                            |                          |                          |                          |                          |              |              |              |              | CG2_G<br>PO2 | CH2_G<br>PO1 | CH2_G<br>PO0 | CH2_O<br>RD2  | CH2_O<br>RD1 | CH2_O<br>RD0 | CH2_E<br>N | CH2_G<br>POEN |
| CHMAPO        | R/W | IG              | R         | 7                | CG1_G<br>PO2 | CH1_G<br>PO1 | CH1_G<br>PO0               | CH1_O<br>RD2               | CH1_O<br>RD1             | CH1_O<br>RD0             | CH1_E<br>N               | CH1_G<br>POEN            |              |              |              |              |              |              |              |               |              |              |            |               |
|               |     |                 |           |                  | CG0_G<br>PO2 | CH0_G<br>PO1 | CH0_G<br>PO0               | CH0_O<br>RD2               | CH0_O<br>RD1             | CH0_O<br>RD0             | CH0_E<br>N               | CH0_G<br>POEN            |              |              |              |              |              |              |              |               |              |              |            |               |
| SEQ           | R/W | CNV             | R         | 8                | MUX2         | MUX1         | MUX0                       | MODE1                      | MODE0                    | GPOD<br>REN              | MDRE<br>N                | RDYBE<br>N               |              |              |              |              |              |              |              |               |              |              |            |               |
| GPO_D<br>IR   | R/W | CNV             | R         | 9                | _            | _            | _                          | _                          | _                        | GPO2                     | GPO1                     | GPO0                     |              |              |              |              |              |              |              |               |              |              |            |               |
| SOC           | R/W | IG              | R         | 10               |              |              |                            | D[2                        | 3:0]                     |                          |                          |                          |              |              |              |              |              |              |              |               |              |              |            |               |
| SGC           | R/W | IG              | R         | 11               |              |              |                            | D[2                        | 3:0]                     |                          |                          |                          |              |              |              |              |              |              |              |               |              |              |            |               |
| SCOC          | R/W | IG              | R         | 12               |              |              |                            | D[2                        | 3:0]                     |                          |                          |                          |              |              |              |              |              |              |              |               |              |              |            |               |
| SCGC          | R/W | IG              | R         | 13               |              |              |                            | D[2                        | 3:0]                     |                          |                          |                          |              |              |              |              |              |              |              |               |              |              |            |               |
| DATA0         | R   |                 | R         | 14               |              |              |                            | D[2                        | 3:0]                     |                          |                          |                          |              |              |              |              |              |              |              |               |              |              |            |               |
| DATA1         | R   | <u> </u>        | R         | 15               |              |              |                            |                            | 3:0]                     |                          |                          |                          |              |              |              |              |              |              |              |               |              |              |            |               |
| DATA2         | R   |                 | R         | 16               |              |              |                            | D[2                        | 3:0]                     |                          |                          |                          |              |              |              |              |              |              |              |               |              |              |            |               |

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

| NAME  | R/W | CNV IN PROGRESS | RETENTION | ADDRESS(RS[4:0]) | BIT 7   | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
|-------|-----|-----------------|-----------|------------------|---------|-------|-------|-------|-------|-------|-------|-------|
| DATA3 | R   | —               | R         | 17               |         |       |       | D[2   | 3:0]  |       |       |       |
| DATA4 | R   | _               | R         | 18               | D[23:0] |       |       |       |       |       |       |       |
| DATA5 | R   | _               | R         | 19               |         |       |       | D[2   | 3:0]  |       |       |       |

## Table 9. Register Map (continued)

### **Register Definitions**

### STAT: Status Register (Read)

| BIT NAME |     | INRE | SET   | SRI | DY5  | SRD | Y4 | SRDY | 3   | SRD | (2   | SR   | DY1 | 5   | RDY0 |
|----------|-----|------|-------|-----|------|-----|----|------|-----|-----|------|------|-----|-----|------|
| DEFAULT  | 0   | 0    | )     | (   | 0    | 0   |    | 0    |     | 0   |      |      | 0   |     | 0    |
| BIT NAME | SCA | NERR | REFD  | ET  | ORD  | ERR | GF | OERR | ERI | ROR | SY   | SGOF | 2   | DOR | AOR  |
| DEFAULT  |     | 0    | 1     |     | (    | )   |    | 0    |     | 0   |      | 0    |     | 0   | 0    |
| BIT NAME | RA  | TE3  | RATE2 | R   | ATE1 | RAT | E0 | PDST | AT1 | PD  | STAT | 0    | MS  | ΓΑΤ | RDY  |
| DEFAULT  |     | 0    | 0     |     | 0    | 0   |    | 0    |     |     | 0    |      | (   | )   | 0    |

This register provides the functional status of the MAX11259.

| BIT NAME  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INRESET   | This bit is set to '1' to indicate that the MAX11259 is in reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SRDY[5:0] | This bit is set to '1' in sequencer modes 2 and 3 to indicate that a new conversion result is available from the channel indicated by the SRDY bit position. A complete read of the DATA register associated with the SRDY bit will reset the bit to '0'. At the start of a scan mode these bits are reset to '0'.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SCANERR   | This bit is set to '1' if sequencer mode 2 or 3 is selected and no channels or invalid channel numbers ('000' or '111') are enabled in the CHMAP1 or CHMAP0 register. Until SCANERR is cleared, conversion commands are aborted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| REFDET    | This bit is set to '1' if a proper reference voltage is detected and '0' if a proper reference voltage is missing. In SLEEP or STANDBY mode the value of this bit is '0'. The trigger level for this bit is VREF < 0.35V. This error does not inhibit normal operation and is intended for status only. The value of this status bit is valid within 30µs after a conversion start command and is invalid when not in conversion.                                                                                                                                                                                                                                                                                                                            |
| ORDERR    | This bit is set to '1' if two or more CHX_ORD bits decode to the same scan sequence order and are also enabled.<br>This bit is also set to '1' in the case when a channel is enabled for scan with CHX_EN='1' and CHX_ORD[2:0] =<br>'000' or '111'. The CHX_ORD[2:0] values of '000' and '111' are not allowed as order of an enabled channel. The<br>allowable orders are '001', '010', '011', '100', '101', '110'. The MAX11259 remains in STANDBY state until this error<br>is removed. The channel order must be strictly sequential and no missing numbers are allowed. For instance, if 4<br>channels are enabled then the order must be '001', '010', '011', '100'. Any other order is flagged as ORDERR and<br>the MAX11259 remains in STANDBY mode. |
| GPOERR    | This bit is set to '1' if more than one input channel is mapped to the same GPO/GPIO bump, and CHX_GPOEN is enabled for more than one channel. The MAX11259 remains in STANDBY state until this error is removed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| ERROR     | This bit is set to '1' to indicate invalid configuration states. This bit is set if CAL[1:0] is programmed to '11' which is an invalid state. This bit is set if CTRL1:SCYCLE = '0' for scan modes 2 and 3. This error puts the MAX11259 into STANDBY mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SYSGOR    | This bit is set to '1' to indicate that a system gain calibration results in an overrange condition of the calibration coefficient. The SCGC calibration coefficient is set to the maximum value of 1.99999999.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

| BIT NAME    |                                                                                                                                                                                                                                                                                                          | DESCRIPT                                                       | ION                                                                                                |  |  |  |  |  |  |  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| DOR         |                                                                                                                                                                                                                                                                                                          | as been clipped or limited to the                              | xceeded the maximum or minimum value of the<br>maximum or minimum value. When set to '0' the       |  |  |  |  |  |  |  |
| AOR         |                                                                                                                                                                                                                                                                                                          | hat the modulator detected an a voltage. This check for overra | analog overrange condition by having the input signal nge includes the PGA gain.                   |  |  |  |  |  |  |  |
| RATE[3:0]   | These bits indicate the conversion rate that corresponds to the result in the DATA registers or the rate that was sed for calibration coefficient calculation. The corresponding RATE[3:0] is only valid until the DATA registers are ead. The decoding of RATE[3:0] is shown in Table 1.                |                                                                |                                                                                                    |  |  |  |  |  |  |  |
|             | These bits indicate the state of the MAX11259. See Table 7 for transition times                                                                                                                                                                                                                          |                                                                |                                                                                                    |  |  |  |  |  |  |  |
|             | PDSTAT1                                                                                                                                                                                                                                                                                                  | PDSTAT0                                                        | DESCRIPTION                                                                                        |  |  |  |  |  |  |  |
|             | 0                                                                                                                                                                                                                                                                                                        | 0                                                              | CONVERSION                                                                                         |  |  |  |  |  |  |  |
| PDSTAT[1:0] | 0                                                                                                                                                                                                                                                                                                        | 1                                                              | SLEEP                                                                                              |  |  |  |  |  |  |  |
|             | 1                                                                                                                                                                                                                                                                                                        | 0                                                              | STANDBY (default)                                                                                  |  |  |  |  |  |  |  |
|             | 1                                                                                                                                                                                                                                                                                                        | 1                                                              | RESET                                                                                              |  |  |  |  |  |  |  |
| MSTAT       |                                                                                                                                                                                                                                                                                                          | on is in progress and that the mo                              | n progress. This indicates that a conversion, self-<br>odulator is busy. When the modulator is not |  |  |  |  |  |  |  |
| RDY         | This bit is set to '1' to indicate that a new conversion result is available in sequencer mode 1. A complete read of the corresponding DATA register will reset this bit to '0'. This bit is invalid in sequencer mode 2 or 3. The function of this bit is redundant and is duplicated by the RDYB bump. |                                                                |                                                                                                    |  |  |  |  |  |  |  |

### CTRL1: Control Register 1 (Read/Write)

### Default = 0x02

| Doluan   |      |      |     |     |     |        |        |        |
|----------|------|------|-----|-----|-----|--------|--------|--------|
| BIT NAME | CAL1 | CAL0 | PD1 | PD0 | U/B | FORMAT | SCYCLE | CONTSC |
| DEFAULT  | 0    | 0    | 0   | 0   | 0   | 0      | 1      | 0      |

This register controls the selection of operational modes and configurations.

| BIT<br>NAME |                 |                   | DESCRIPTION                                                                                                                                                                   |  |  |  |  |  |  |  |
|-------------|-----------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|             | The calibration | bits control th   | e type of calibration performed when a calibration command byte is issued:                                                                                                    |  |  |  |  |  |  |  |
|             | CAL1            | CAL0              | DESCRIPTION                                                                                                                                                                   |  |  |  |  |  |  |  |
|             | 0               | 0                 | Performs a self-calibration                                                                                                                                                   |  |  |  |  |  |  |  |
| CAL[1:0]    | 0               | 1                 | Performs a system-level offset calibration                                                                                                                                    |  |  |  |  |  |  |  |
|             | 1               | 0                 | Performs a system-level full-scale calibration                                                                                                                                |  |  |  |  |  |  |  |
|             | 1               | 1                 | Reserved. Do not use.                                                                                                                                                         |  |  |  |  |  |  |  |
|             |                 |                   | e to be executed. The MAX11259 enters the selected power-down state after a conversion<br>at to '01' is written. The state is decoded as below:                               |  |  |  |  |  |  |  |
|             | PD1             | PD0               | DESCRIPTION                                                                                                                                                                   |  |  |  |  |  |  |  |
|             | 0               | 0                 | NOP (default)                                                                                                                                                                 |  |  |  |  |  |  |  |
| PD[1:0]     | 0               | 1                 | SLEEP                                                                                                                                                                         |  |  |  |  |  |  |  |
|             | 1               | 0                 | STANDBY                                                                                                                                                                       |  |  |  |  |  |  |  |
|             | 1               | 1                 | RESET                                                                                                                                                                         |  |  |  |  |  |  |  |
| U/B         | The 'unipolar/b | pipolar' bit cont | rols the input range. A '1' selects unipolar input range and a '0' selects bipolar input range.                                                                               |  |  |  |  |  |  |  |
| FORMAT      |                 |                   | igital format of the bipolar range data. A '0' selects two's complement and a '1' selects old range. The data for unipolar range is always formatted in offset binary format. |  |  |  |  |  |  |  |

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

| BIT<br>NAME | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCYCLE      | The 'single-cycle' bit selects either no-latency single conversion mode or continuous conversion in sequencer mode 1. A '1' selects single-cycle mode where a no-latency conversion is followed by a power-down to SLEEP mode. A '0' selects continuous conversion mode with a latency of 5 conversion cycles for filtering. The RDYB bump goes low when valid/settled data is available. Only SCYCLE = '1' is valid in sequencer mode 2 and 3. |
| CONTSC      | The 'continuous single-cycle' bit selects between single or continuous conversions while operating in single-cycle mode in sequencer mode 1. A '1' selects continuous conversions and a '0' selects a single conversion.                                                                                                                                                                                                                        |

### CTRL2: Control Register 2 (Read/Write)

Default = 0x20

| Dolaalt  | 0/120  |       |       |        |       |       |       |       |
|----------|--------|-------|-------|--------|-------|-------|-------|-------|
| BIT NAME | EXTCLK | CSSEN | LDOEN | LPMODE | PGAEN | PGAG2 | PGAG1 | PGAG0 |
| DEFAULT  | 0      | 0     | 1     | 0      | 0     | 0     | 0     | 0     |

This register controls the selection and configuration of optional functions.

| BIT<br>NAME |                                                                                                                                                                                                                 |                                                       | DESCRIPTION         |                                                                                            |  |  |  |  |  |  |  |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| EXTCLK      |                                                                                                                                                                                                                 | enabled by setting this l<br>imp is configured as ext |                     | , the internal oscillator is bypassed                                                      |  |  |  |  |  |  |  |
| CSSEN       | Setting this bit to '1' en                                                                                                                                                                                      | ables the current source                              | and current sink on | the analog inputs to detect sensor opens or shorts.                                        |  |  |  |  |  |  |  |
| LDOEN       |                                                                                                                                                                                                                 | ne CAPREG bump with                                   |                     | triving the CAPREG bump externally with a 1.8V<br>iser must ensure that the CAPREG bump is |  |  |  |  |  |  |  |
| LPMODE      | PGA low-power mode is enabled by setting this bit to '1'. The PGA operates with reduced power consumption and reduced performance. The LPMODE does not affect power or performance when the PGA is not enabled. |                                                       |                     |                                                                                            |  |  |  |  |  |  |  |
| PGAEN       | The PGA enable bit controls the operation of the PGA. A '1' enables and a '0' disables the PGA.                                                                                                                 |                                                       |                     |                                                                                            |  |  |  |  |  |  |  |
|             | The 'PGA' bits control                                                                                                                                                                                          | the PGA gain. The PGA                                 | gain is set by:     |                                                                                            |  |  |  |  |  |  |  |
|             | PGA2                                                                                                                                                                                                            | PGA1                                                  | PGA0                | DESCRIPTION                                                                                |  |  |  |  |  |  |  |
|             | 0                                                                                                                                                                                                               | 0                                                     | 0                   | Gain = 1                                                                                   |  |  |  |  |  |  |  |
|             | 0                                                                                                                                                                                                               | 0                                                     | 1                   | Gain = 2                                                                                   |  |  |  |  |  |  |  |
|             | 0                                                                                                                                                                                                               | 1                                                     | 0                   | Gain = 4                                                                                   |  |  |  |  |  |  |  |
|             | 0                                                                                                                                                                                                               | 1                                                     | 1                   | Gain = 8                                                                                   |  |  |  |  |  |  |  |
| PGA[2:0]    | 1                                                                                                                                                                                                               | 0                                                     | 0                   | Gain = 16                                                                                  |  |  |  |  |  |  |  |
|             | 1                                                                                                                                                                                                               | 0                                                     | 1                   | Gain = 32                                                                                  |  |  |  |  |  |  |  |
|             | 1                                                                                                                                                                                                               | 1                                                     | 0                   | Gain = 64                                                                                  |  |  |  |  |  |  |  |
|             | 1                                                                                                                                                                                                               | 1                                                     | 1                   | Gain = 128                                                                                 |  |  |  |  |  |  |  |

### CTRL3: Control Register 3 (Read/Write)

Default = 0x1C

| BIT NAME | GPO_MODE | SYNC_MODE | CALREGSEL | NOSYSG | NOSYSO | NOSCG | NOSCO |
|----------|----------|-----------|-----------|--------|--------|-------|-------|
| DEFAULT  | 0        | 0         | 1         | 1      | 1      | 0     | 0     |

This register is used to control the operation and calibration of the MAX11259.

| BIT NAME  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPO_MODE  | The value of this bit controls the GPO mode for sequencer mode 3. When set to '1', the GPO and the GPIO bumps are sequenced based on the channel mapbumpg in the CHMAP1 and CHMAP0 registers. When set to '0', the GPO and GPIO bumps are directly controlled by the GPO_DIR and GPIO_CTRL registers, respectively, during conversion or STANDBY state. This bit has no effect in sequencer modes 1 and 2. |
| SYNC_MODE | This bit controls sync mode (see the Conversion Synchronization Using Sync Bump and External Clock section). When set to '1', the synchronization mode is enabled, when set to '0' it is disabled.                                                                                                                                                                                                         |

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

| BIT NAME  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CALREGSEL | This bit controls which calibration value is read during a calibration register inquiry. Set this bit to '1' to read back the interface value. Set this bit to '0' to read back the internal register value.                                                                                                                                                                                                           |
| NOSYSG    | The 'no system gain' bit controls the use of the system gain calibration coefficient. Set this bit to '1' to disable the use of the system gain value when computing the final offset and gain corrected data value. Set this bit to '0' to enable the use of the system gain value when computing the final offset and gain corrected data value.                                                                     |
| NOSYSO    | The 'no system offset' bit controls the use of the system offset calibration coefficient. Set this bit to '1' to disable the use of the system offset value when computing the final offset and gain corrected data value. Set this bit to '0' to enable the use of the system offset value when computing the final offset and gain corrected data value.                                                             |
| NOSCG     | The 'no self-calibration gain' bit controls the use of the self-calibration gain calibration coefficient. Set this bit to '1' to disable the use of the self-calibration gain value when computing the final offset and gain corrected data value. Set this bit to '0' to enable the use of the self-calibration gain value when computing the final offset and gain corrected data corrected data value.              |
| NOSCO     | The 'no self-calibration offset' bit controls the use of the self-calibration offset calibration coefficient. Set this bit to '1' to disable the use of the self-calibration offset value when computing the final offset and gain corrected data value. Set this bit to '0' to enable the use of the self-calibration offset value when computing the final offset and gain corrected data gain corrected data value. |

### GPIO\_CTRL: GPIO Control Register (Read/Write)

Default = 0x4x

| BIT NAME | GPIO1_EN | GPIO0_EN | DIR2 | DIR1 | DIR0 | DIO2 | DIO1 | DIO0 |
|----------|----------|----------|------|------|------|------|------|------|
| DEFAULT  | 0        | 1        | 0    | 0    | 0    | Х    | Х    | Х    |

This register controls the direction and values of the general-purpose I/O (GPIO) bumps.

| BIT NAME | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIO1_EN | This bit selects the functionality of the GPIO1/SYNC bump. Set this bit to '1' to use the bump as GPIO, or set the bit to '0' to use the bump as SYNC input.                                                                                                                                                                                                                                                                                         |
| GPIO0_EN | This bit selects the functionality of the GPIO0/CLK bump. Set this bit to '1' to use the bump as GPIO, or set the bit to '0' to use the bump as external clock input.                                                                                                                                                                                                                                                                                |
| DIR[2:0] | The 'direction' bits configure the GPIO bumps either as input or output. DIR2 corresponds to GPIO2, DIR1 corresponds to GPIO1, while DIR0 controls GPIO0. Set the DIR bit to '1' to configure the GPIO bump as output. The output value of the GPIO bump is determined by the value of the DIO bit. Set the DIR bit to '0' to configure the associated GPIO bump as input. The logic input value of the GPIO bump can be read back from the DIO bit. |
| DIO[2:0] | The 'data input/output' bits reflect the status of the GPIO bumps. DIO2 corresponds to GPIO2, DIO1 corresponds to GPIO1, while DIO0 corresponds to GPIO0. If the GPIO bump is configured as output, the bump is driven to the logic value of DIO. If the GPIO bump is configured as input, DIO reflects the logic value seen at the bump.                                                                                                            |

### **DELAY: Delay Register (Read/Write)**

Default = 0x0000

| BIT         | NAME                                                                                                                                                        | GPO[7:0]                                                                                                                                         |  |  |  |  |  |  |  |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| DEI         | <b>DEFAULT</b> 0x00 0x00                                                                                                                                    |                                                                                                                                                  |  |  |  |  |  |  |  |
| BIT<br>NAME |                                                                                                                                                             | DESCRIPTION                                                                                                                                      |  |  |  |  |  |  |  |
| MUX[7:0]    |                                                                                                                                                             | Used to program the mux delay. The mux delay ranges from 4µs to 1.02ms. The default value of 0x00 corresponds to no delay. 1 LSB = 4µs of delay. |  |  |  |  |  |  |  |
| GPO[7:0]    | Used to program the GPO/GPIO delay. The GPO/GPIO delay ranges from 20µs to 5.1ms. The default value of 0x00 corresponds to no delay. 1 LSB = 20µs of delay. |                                                                                                                                                  |  |  |  |  |  |  |  |

### CHMAP1: Channel Map Register (Read/Write)

 $Default = 0x00_0000$ 

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

| BIT NAME | CH5_GPO2 | CH5_GPO1 | CH5_GPO0 | CH5_ORD2 | CH5_ORD1 | CH5_ORD0 | CH5_EN | CH5_GPOEN |
|----------|----------|----------|----------|----------|----------|----------|--------|-----------|
| DEFAULT  | 0        | 0        | 0        | 0        | 0        | 0        | 0      | 0         |
| BIT NAME | CH4_GPO2 | CH4_GPO1 | CH4_GPO0 | CH4_ORD2 | CH4_ORD1 | CH4_ORD0 | CH4_EN | CH4_GPOEN |
| DEFAULT  | 0        | 0        | 0        | 0        | 0        | 0        | 0      | 0         |
| BIT NAME | CH3_GPO2 | CH3_GPO1 | CH3_GPO0 | CH3_ORD2 | CH3_ORD1 | CH3_ORD0 | CH3_EN | CH3_GPOEN |
| DEFAULT  | 0        | 0        | 0        | 0        | 0        | 0        | 0      | 0         |

### CHMAP0: Channel Map Register (Read/Write)

Default = 0x00 0000

| BIT NAME | CH2_GPO2 | CH2_GPO1 | CH2_GPO0 | CH2_ORD2 | CH2_ORD1 | CH2_ORD0 | CH2_EN | CH2_GPOEN |  |  |  |
|----------|----------|----------|----------|----------|----------|----------|--------|-----------|--|--|--|
| DEFAULT  | 0        | 0        | 0        | 0        | 0        | 0        | 0      | 0         |  |  |  |
| BIT NAME | CH1_GPO2 | CH1_GPO1 | CH1_GPO0 | CH1_ORD2 | CH1_ORD1 | CH1_ORD0 | CH1_EN | CH1_GPOEN |  |  |  |
| DEFAULT  | 0        | 0        | 0        | 0        | 0        | 0        | 0      | 0         |  |  |  |
| BIT NAME | CH0_GPO2 | CH0_GPO1 | CH0_GPO0 | CH0_ORD2 | CH0_ORD1 | CH0_ORD0 | CH0_EN | CH0_GPOEN |  |  |  |
| DEFAULT  | 0        | 0        | 0        | 0        | 0        | 0        | 0      | 0         |  |  |  |

These registers are used to enable channels for scan, enable output controls for scan, program the channel scan order, and pair the GPO/GPIO bumps with its associated channel. These registers cannot be written during an active conversion.

| BIT NAME     |                                                                                                                                                                                                                        | DESCRIPTION                                                                                                                                                                                                 |                                                                                                                                                                                     |                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |  |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
|              |                                                                                                                                                                                                                        | Used to map which GPO or GPIO bump is activated when this channel is selected. The STAT:GPOERR flag is set if more than one input channels is mapped to the same GPO/GPIO bump. The decoding is as follows: |                                                                                                                                                                                     |                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |  |
|              | CHX_GPO2                                                                                                                                                                                                               | CHX_GPO1                                                                                                                                                                                                    | CHX_GPO0                                                                                                                                                                            | DESCRIPTION                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |
|              | 0                                                                                                                                                                                                                      | 0                                                                                                                                                                                                           | 0                                                                                                                                                                                   | GPO0                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
|              | 0                                                                                                                                                                                                                      | 0                                                                                                                                                                                                           | 1                                                                                                                                                                                   | GPO1                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
|              | 0                                                                                                                                                                                                                      | 1                                                                                                                                                                                                           | 0                                                                                                                                                                                   | GPO2                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
| CHX_GPO[2:0] | 0                                                                                                                                                                                                                      | 1                                                                                                                                                                                                           | 1                                                                                                                                                                                   | GPIO0                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |
|              | 1 0 0 GPIO1                                                                                                                                                                                                            |                                                                                                                                                                                                             |                                                                                                                                                                                     |                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |  |
|              | 1                                                                                                                                                                                                                      | 0                                                                                                                                                                                                           | 1                                                                                                                                                                                   | GPIO2                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |
| CHX_ORD[2:0] | and '111' are not allowed f<br>'101', '110' representing fir<br>and the value of '111' is gr<br>A value greater than the ni<br>Setting a channels order to<br>sequencer mode 3 is select<br>then the sequence order of | st, second, third channel to<br>eater than the number of sc<br>umber of enabled channels<br>o '000' or '111' and enabling<br>sted, and more channels are                                                    | hannel. The allowable of<br>be scanned, and so on.<br>annable channels.<br>is invalid and will set an<br>it will set the STAT:ORE<br>enabled for sequencing<br>PO/GPIO bump is enab | 0] values of '000'<br>rders are '001', '010', '011', '100',<br>The value of '000' is a default value<br>error condition at STAT:ORDERR.<br>DERR flag in the STAT register. If<br>than available GPO/GPIO bumps,<br>led must be lower than for the |  |  |  |  |  |  |  |  |  |
| CHX_EN       | Set this bit to '1' to enable                                                                                                                                                                                          | scanning of this channel. Se                                                                                                                                                                                | et this bit to '0' to disable                                                                                                                                                       | scanning of this channel.                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |
| CHX_GPOEN    | Used to enable activation of enable. Set this bit to '0' to                                                                                                                                                            | •                                                                                                                                                                                                           | nen this channel is select                                                                                                                                                          | ed during scan. Set this bit to '1' to                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |

### SEQ: Sequencer Register (Read/Write)

Default = 0x00

| BIT NAME | MUX2 | MUX1 | MUX0 | MODE1 | MODE0 | GPODREN | MDREN | RDYBEN |
|----------|------|------|------|-------|-------|---------|-------|--------|
| DEFAULT  | 0    | 0    | 0    | 0     | 0     | 0       | 0     | 0      |

This register is used to control the operation of the sequencer when enabled.

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

| BIT NAME  | DESCRIPTION                                                                                                                  |                                                                                                                                        |                                                                        |  |  |  |  |  |  |  |  |
|-----------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| MUX[2:0]  | Binary channel selection for sequencer mode 1. Valid channels are from 000 (channel 0) to 101 (channel 5).                   |                                                                                                                                        |                                                                        |  |  |  |  |  |  |  |  |
|           | Sequencer mode is decoded as shown in the following table:                                                                   |                                                                                                                                        |                                                                        |  |  |  |  |  |  |  |  |
|           | MODE1                                                                                                                        | MODE1 MODE0 DESCRIPTION                                                                                                                |                                                                        |  |  |  |  |  |  |  |  |
|           | 0                                                                                                                            | 0                                                                                                                                      | Sequencer Mode 1                                                       |  |  |  |  |  |  |  |  |
| MODE[1:0] | 0 1 Sequencer Mode 2                                                                                                         |                                                                                                                                        |                                                                        |  |  |  |  |  |  |  |  |
|           | 1                                                                                                                            | 1 0 Sequencer Mode 3                                                                                                                   |                                                                        |  |  |  |  |  |  |  |  |
|           | 1 1 Reserved. Do not use.                                                                                                    |                                                                                                                                        |                                                                        |  |  |  |  |  |  |  |  |
| GPODREN   |                                                                                                                              | Enables operation of the G<br>delay is set by the DELAY:                                                                               | PO/GPIO switch delay. When enabled, the channel selection is GPO bits. |  |  |  |  |  |  |  |  |
| MDREN     | MUX delay enable. Enables the timer setting in the DELAY:MUX register to delay the conversion start of the selected channel. |                                                                                                                                        |                                                                        |  |  |  |  |  |  |  |  |
| RDYBEN    | Ready Bar enable. When the channels are converted                                                                            | Ready Bar enable. When this bit is '1' the RDYB is inhibited from asserting in sequencer mode 2 and 3 until all channels are converted |                                                                        |  |  |  |  |  |  |  |  |

### GPO\_DIR: GPO Direct Access Register (Read/Write)

Default = 0x00

| BIT NAME |  |  | GPO2 | GPO1 | GPO0 |
|----------|--|--|------|------|------|
| DEFAULT  |  |  | 0    | 0    | 0    |

This register is used to turn on and off the general-purpose outputs directly after an associated bit is written except when CTRL3:GPO\_ MODE='1' during sequencer mode 3. When operating in sequencer mode 1 or 2, the activation of the GPOs is immediate upon setting a bit to '1', and the deactivation of the GPOs is immediate upon setting the bit to '0'. In SLEEP state, the values in this register do not control the state of the GPOs, as they all are deactivated. The register is writeable, but the values will not control the GPOs in SLEEP mode. In STANDBY state when CTRL3:GPO\_MODE='0', this register accepts writes and updates the state of the GPOs immediately after the value of a bit changes. Writes to this register are ignored when operating in mode 3 when CTRL3:GPO\_MODE='1'. This register is enabled during system offset calibration, system gain calibration and self-calibration modes.

### SOC: System Offset Calibration Register (Read/Write)

Default = 0x00 0000

|   |          | •   |     |     |        |    |    |    |
|---|----------|-----|-----|-----|--------|----|----|----|
| E | BIT NAME | B23 | B22 | B21 | <br>B3 | B2 | B1 | B0 |
|   | DEFAULT  | 0   | 0   | 0   | <br>0  | 0  | 0  | 0  |

The system offset calibration register is a 24-bit read/write register. The data written/read to/from this register is clocked in/out MSB first. This register holds the system offset calibration value. The format is in two's complement binary format. A system calibration does not overwrite the SOC register.

The readback value of this register depends on CTRL3:CALREGSEL. A '1' reads back the user programmed value. A '0' reads back the results of an internal register as described in CTRL3:CALREGSEL. The internal register can only be read during conversion.

The system offset calibration value is subtracted from each conversion result—provided the NOSYSO bit in the CTRL3 register is set to '0'. The system offset calibration value is subtracted from the conversion result after self-calibration but before system gain correction. It is also applied prior to the 1x or 2x scale factor associated with bipolar and unipolar modes. When a system offset calibration is in progress, this register is not writable by the user.

### SGC: System Gain Calibration Register (Read/Write)

Default = 0x7F FFFF

| BIT NAME | B23 | B22 | B21 |  | B3 | B2 | B1 | B0 |
|----------|-----|-----|-----|--|----|----|----|----|
| DEFAULT  | 0   | 1   | 1   |  | 1  | 1  | 1  | 1  |

The system gain calibration register is a 24-bit read/write register. The data written/read to/from this register is clocked

## 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

in/out MSB first. This register holds the system gain calibration value. The format is unsigned 24-bit binary. A system calibration does not overwrite the SGC register.

The readback value of this register depends on CTRL3:CALREGSEL. A '1' reads back the user programmed value. A '0' reads back the results of an internal register as described in CTRL3:CALREGSEL. The internal register can only be read during conversion.

The system gain calibration value is used to scale the offset corrected conversion result—provided the NOSYSG bit in the CTRL3 register is set to '0'. The system gain calibration value scales the offset corrected result by up to 2x or can correct a gain error of approximately -50%. The amount of positive gain error that can be corrected is determined by modulator overload characteristics, which may be as much as +25%. When a system gain calibration is in progress, this register is not writable by the user.

#### SCOC: Self-Calibration Offset Calibration Register (Read/Write)

 $Default = 0x00_0000$ 

| BIT NAME | B23 | B22 | B21 | <br>B3 | B2 | B1 | B0 |
|----------|-----|-----|-----|--------|----|----|----|
| DEFAULT  | 0   | 0   | 0   | <br>0  | 0  | 0  | 0  |

The self-calibration offset register is a 24-bit read/write register. The data written/read to/from this register is clocked in/ out MSB first. This register holds the self-calibration offset value. The format is always in two's complement binary format. An internal self- calibration does not overwrite the SCOC register.

The readback value of this register depends on CTRL3:CALREGSEL. A '1' reads back the user programmed value. A '0' reads back the results of an internal register as described in CTRL3:CALREGSEL. The internal register can only be read during conversion.

The self-calibration offset value is subtracted from each conversion result—provided the NOSCO bit in the CTRL3 register is set to '0'. The self-calibration offset value is subtracted from the conversion result before the self-calibration gain correction and before the system offset and gain correction. It is also applied prior to the 2x scale factor associated with unipolar mode. When a self-calibration is in progress, this register is not writable by the user.

### SCGC: Self-Calibration Gain Calibration Register (Read/Write)

Default = 0xBF 851B

| BIT NAME | B23 | B22 | B21 | <br>B3 | B2 | B1 | B0 |
|----------|-----|-----|-----|--------|----|----|----|
| DEFAULT  | 1   | 0   | 1   | <br>1  | 0  | 1  | 1  |

The self-calibration gain register is a 24-bit read/write register. The data written/read to/from this register is clocked in/ out MSB first. This register holds the self-calibration gain value. The format is unsigned 24-bit binary. An internal self-calibration does not overwrite the SCGC register.

The readback value of this register depends on CTRL3:CALREGSEL. A '1' reads back the user programmed value. A '0' reads back the results of an internal register as described in CTRL3:CALREGSEL. The internal register can only be read during conversion.

The self-calibration gain calibration value is used to scale the self-calibration offset corrected conversion result before the system offset and gain calibration values have been applied – provided the NOSCG bit in the CTRL3 register is set to '0'. The self-calibration gain calibration value scales the self-calibration offset corrected conversion result by up to 2x or can correct a gain error of approximately

-50%. The gain will be corrected to within 2 LSB. When a self- calibration is in progress, this register is not writable by the user.

### DATA[5:0]: Data Registers (Read Only)

Default = 0x00 0000

| BIT NAME | D23 | D22 | D21 | <br>D3 | D2 | D1 | D0 |
|----------|-----|-----|-----|--------|----|----|----|
| DEFAULT  | 0   | 0   | 0   | <br>0  | 0  | 0  | 0  |

Each data register holds the conversion result for the corresponding channel. DATA0 is the data register for channel 0, DATA1 is for channel 1, etc.

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

Each data register is a 24-bit read-only register. Any attempt to write data to this location will have no effect. The data read from these registers is clocked out MSB first. The result is stored in a format according to the FORMAT bit in the CTRL1 register. The data format while in unipolar mode is always offset binary. In offset binary format the most negative value is 0x000000, the midscale value is 0x800000 and the most positive value is 0xFFFFFF. In bipolar mode if the FORMAT bit = '1' then the data format is offset binary. If the FORMAT bit = '0', then the data format is two's complement. In two's complement the negative full-scale value is 0x800000, the midscale is 0x000000 and the positive full scale is 0x7FFFFF. Any input exceeding the available input range is limited to the minimum or maximum data value.

### **Ordering Information**

| PART          | TEMP RANGE      | BUMP-PACKAGE |
|---------------|-----------------|--------------|
| MAX11259AWX+T | -40°C to +125°C | 36 WLP       |

+Denotes a lead(Pb)-free/RoHS-compliant package.

T = Tape and reel.

# 24-Bit, 6-Channel, 16ksps, 6.2nV/√Hz PGA, Delta-Sigma ADC with I<sup>2</sup>C Interface

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                  | PAGES<br>CHANGED |
|--------------------|------------------|------------------------------|------------------|
| 0                  | 9/15             | Initial release              | —                |
| 1                  | 10/20            | Updated Detailed Description | 17, 38           |



Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.