## MAX11262

## General Description

The MAX11262 is a 14-bit, 500ksps, +5 V unipolar pseu-do-differential input SAR ADC offering excellent AC and DC performance in a small standard package.

This ADC typically achieves 85.4 dB SNR, -102dB THD, and $\pm 0.2$ LSB INL (typ), $\pm 0.12$ LSB DNL (typ). The MAX11262 guarantees 14-bit no-missing codes.

The MAX11262 communicates using an SPI-compatible serial interface at $2.3 \mathrm{~V}, 3 \mathrm{~V}, 3.3 \mathrm{~V}$, or 5 V logic.
The serial interface can be used to daisy-chain multiple ADCs for multichannel applications and provides a busy indicator option for simplified system synchronization and timing.
The MAX11262 is offered in a 10 -pin, $3 \mathrm{~mm} \times 5 \mathrm{~mm}$, $\mu \mathrm{MAX}{ }^{\circledR}$ package and is specified over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.

## Applications

- Industrial Process Control
- Medical Instrumentation
- Test and Measurements
- Automatic Test Equipment
- Narrowband Receivers

Selector Guide and Ordering Information appear at end of data sheet

Typical Operating Circuit


## 14-Bit, 500ksps, +5V Unipolar Input, SAR ADC in Tiny 10-Pin $\mu$ MAX

## Benefits and Features

- High DC/AC Accuracy Improves Measurement Quality
- 14-Bit Resolution with No Missing Codes
- 500ksps Throughput Rates Without Pipeline Delay/ Latency
- 85.4dB SNR and -102dB THD at 10kHz
- 0.1 LSBRMS Transition Noise
- $\pm 0.12$ LSB DNL (typ) and $\pm 0.2$ LSB INL (typ)
- Wide Supply Range and Low Power Simplify PowerSupply Design
- 5V Analog Supply
- 2.3V to 5V Digital Supply
- 23.5 mW Power Consumption at 500 ksps
- 10 $\mu \mathrm{A}$ in Shutdown Mode
- Multi-Industry Standard Serial Interface and Smal Package Reduces Size
- SPI/QSPI ${ }^{\text {TM }} /$ MICROWIRE $^{\circledR} / D S P-C o m p a t i b l e ~ S e r i a l ~$ Interface
- $3 \mathrm{~mm} \times 5 \mathrm{~mm}$, Tiny 10-Pin $\mu \mathrm{MAX}$ Package
$\mu M A X$ is registered trademark of Maxim Integrated Products, Inc.

QSPI is a trademark of Motorola, Inc.
MICROWIRE is a registered trademark of National Semiconductor Corporation.

14-Bit to 18-Bit SAR ADC Family

|  | 14-BIT 500ksps | $\begin{aligned} & \text { 16-BIT } \\ & \text { 250ksps } \end{aligned}$ | 16-BIT <br> 500ksps | 18-BIT <br> 500ksps |
| :---: | :---: | :---: | :---: | :---: |
| $\pm 5 \mathrm{~V}$ Input Internal Reference | - | MAX11167 <br> MAX11169 | MAX11166 MAX11168 | MAX11156 MAX11158 |
| 0 to 5V Input Internal Reference | - | MAX11161 <br> MAX11165 | $\begin{aligned} & \text { MAX11160 } \\ & \text { MAX11164 } \end{aligned}$ | $\begin{aligned} & \text { MAX11150 } \\ & \text { MAX11154 } \end{aligned}$ |
| 0 to 5V Input External Reference | MAX11262 | MAX11163 | MAX11162 | MAX11152 |

## 14-Bit, 500ksps, +5V Unipolar Input, SAR ADC in Tiny 10-Pin $\mu$ MAX

Absolute Maximum Ratings<br>$V_{D D}$ to GND<br>$\qquad$ -0.3 V to the lower of $\left(\mathrm{V}_{\mathrm{DD}}+0 . . . . . . . . .3 \mathrm{~V}\right)$ and +6 V AIN + , AIN-, REF<br>to GND.............. -0.3 V to the lower of $\left(\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}\right)$ and +6 V<br>SCLK, SDI, SDO, CNVST<br>to GND...........-0.3V to the lower of ( V OVDD +0.3 V ) and +6 V<br>Maximum Current into Any Pin.<br>.50 mA

| Continuous Power Dissipation $\left(\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}\right.$ $\mu \mathrm{MAX}$ (derate $8.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ ). | 707 mW |
| :---: | :---: |
| Operating Temperature Range. | ${ }^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Junction Temperature. | $+150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (soldering, 10s) | $+300^{\circ} \mathrm{C}$ |
| Soldering Temperature (reflow) | $+260^{\circ} \mathrm{C}$ |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## Package Thermal Characteristics (Note 1) <br> $\mu$ MAX <br> Junction-to-Ambient Thermal Resistance ( $\theta_{\mathrm{JA}}$ ) ......... $113^{\circ} \mathrm{C} / \mathrm{W}$ <br> Junction-to-Case Thermal Resistance ( $\left(\mathrm{OJC}^{\prime}\right) . . . . . . . . . . . . .36^{\circ} \mathrm{C} / \mathrm{W}$

Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

## Electrical Characteristics

$\left(\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}\right.$ to $5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{OVDD}}=2.3 \mathrm{~V}$ to 5.25 V , f $\mathrm{fAMPLE}=500 \mathrm{ksps}, \mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V} ; \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG INPUT (Note 3) |  |  |  |  |  |  |
| Input Voltage Range |  | AIN+ to AIN- | 0 |  | VREF | V |
| Absolute Input Voltage Range |  | AIN+ to GND | -0.1 |  | $\begin{gathered} \text { VREF + } \\ 0.1 \end{gathered}$ | V |
|  |  | AIN- to GND | -0.1 |  | +0.1 |  |
| Input Leakage Current |  | Acquisition phase | -10 | +0.001 | +10 | $\mu \mathrm{A}$ |
| Input Capacitance |  |  |  | 40 |  | pF |
| Input-Clamp Protection Current |  | Both inputs | -20 |  | +20 | mA |

STATIC PERFORMANCE (Note 4)

| Resolution | N |  | 14 |  |  |
| :--- | :---: | :--- | :---: | :---: | :---: |
| No Missing Codes |  |  | 14 |  |  |
| Oits |  |  |  |  |  |
| Offset Error |  |  | -1.5 | $\pm 0.15$ | +1.5 |
| Offset Error Temperature Coefficient |  |  | LSB |  |  |
| Gain Error |  |  | $\pm 0.0017$ |  | $\mathrm{LSB} /{ }^{\circ} \mathrm{C}$ |
| Gain Error Temperature Coefficient |  |  | -2 | $\pm 0.22$ | +2 |
| Integral Nonlinearity | INL |  | LSB |  |  |
| Differential Nonlinearity | DNL |  | -0.5 | $\pm 0.0013$ |  |
| Positive Full-Scale Error |  |  | -0.3 | $\pm 0.12$ | +0.5 |
| Analog Input CMR |  | LSB |  |  |  |
| Power-Supply Rejection (Note 5) | PSR | PSR vs. VDD, referred to the output | LSB |  |  |
| Transition Noise |  |  | -3 |  | +3 | SAR ADC in Tiny 10-Pin $\mu$ MAX

## Electrical Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}\right.$ to $5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{OVDD}}=2.3 \mathrm{~V}$ to 5.25 V , f $\mathrm{f} A \mathrm{MPLE}=500 \mathrm{ksps}, \mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V} ; \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| EXTERNAL REFERENCE |  |  |  |  |  |  |
| REF Voltage Input Range | VREF |  | 2.5 |  | VDD | V |
| REF Input Capacitance |  |  |  | 20 |  | pF |
| REF Load Current |  |  |  | 140 |  | $\mu \mathrm{A}$ |
| DYNAMIC PERFOMANCE (Note 6) |  |  |  |  |  |  |
| Signal-to-Noise Ratio | SNR |  | 84.0 | 85.4 |  | dB |
|  |  |  |  | 83.0 |  | dB |
| Signal-to-Noise Plus Distorsion | SINAD |  | 84.0 | 85.3 |  | dB |
| Spurious-Free Dynamic Range | SFDR |  | 95 | 104 |  | dB |
| Total Harmonic Distortion | THD |  |  | -102 | -95 | dB |
| Intermodulation Distortion (Note 7) | IMD |  |  | -119 |  | dBFS |

SAMPLING DYNAMICS

| Throughput Sample Rate |  |  | 0 | 500 |
| :--- | :--- | :--- | :---: | :---: |
| Transient Response |  | Full-scale step | 400 | ns |
| Full-Power Bandwidth | -3 dB point | 6 | N |  |
|  |  | -0.1 dB point | MHz |  |
| Aperture Delay |  | 2.2 | n |  |
| Aperture Jitter |  |  | 50 | psRMS |

## POWER SUPPLIES

| Analog Supply Voltage | VDD |  | 4.75 | 5.25 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Interface Supply Voltage | VovDd |  | 2.3 | 5.25 | V |
| Analog Supply Current | IVDD |  | 2.5 | 3.8 | mA |
| VDD Shutdown Current |  |  | 0.08 |  | $\mu \mathrm{A}$ |
| Interface Supply Current (Note 9) | IOVDD | VOVDD $=2.3 \mathrm{~V}$ | 1.44 | 2.0 | mA |
|  |  | VOVDD $=5.25 \mathrm{~V}$ | 3.9 | 5.0 |  |
| OVDD Shutdown Current |  |  | 0.02 | 10 | $\mu \mathrm{A}$ |
| Power Dissipation |  | $\mathrm{V} D \mathrm{D}=5 \mathrm{~V}, \mathrm{VOVDD}=3.3 \mathrm{~V}$ | 23.5 |  | mW |
| DIGITAL INPUTS (DIN, SCLK, CNVST) |  |  |  |  |  |
| Input Voltage High | VIH |  | $0.7 \times$ VoVDD |  | V |
| Input Voltage Low | VIL |  |  | $\begin{gathered} 0.3 \mathrm{x} \\ \text { VOVDD } \end{gathered}$ | V |
| Input Hysteresis | VHYS |  | $\begin{aligned} & \pm 0.05 \mathrm{x} \\ & \text { VovDD } \end{aligned}$ |  | V |
| Input Capacitance | CIN |  | 10 |  | pF |
| Input Current | IIN | VIN $=0 \mathrm{~V}$ or VOVDD | -10 | +10 | $\mu \mathrm{A}$ |

## Electrical Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}\right.$ to $5.25 \mathrm{~V}, \mathrm{~V}_{\text {OVDD }}=2.3 \mathrm{~V}$ to 5.25 V , $\mathrm{f}_{\mathrm{SAMPLE}}=500 \mathrm{ksps}, \mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V} ; \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS | MIN TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIGITAL OUTPUT (SDO) |  |  |  |  |  |
| Output Voltage High | VOH | ISOURCE $=2 \mathrm{~mA}$ | VoVDD - 0.4 |  | V |
| Output Voltage Low | VOL | ISINK $=2 \mathrm{~mA}$ |  | 0.4 | V |
| Three-State Leakage Current |  |  | -10 | +10 | $\mu \mathrm{A}$ |
| Three-State Output Capacitance |  |  | 15 |  | pF |
| TIMING (Note 8) |  |  |  |  |  |
| Time Between Conversions | tCYC |  | 2 |  | $\mu \mathrm{s}$ |
| Conversion Time | tCONV | CNVST rising to data available | 1.3 | 1.5 | $\mu \mathrm{s}$ |
| Acquisition Time | tACQ | tACQ = tCYC - tCONV | 0.5 |  | $\mu \mathrm{s}$ |
| CNVST Pulse Width | tCNVPW | $\overline{\mathrm{CS}}$ mode | 5 |  | ns |
| SCLK Period ( $\overline{\mathrm{CS}}$ Mode) | tSCLK | VoVDD $>4.5 \mathrm{~V}$ | 14 |  | ns |
|  |  | VOVDD $>2.7 \mathrm{~V}$ | 20 |  |  |
|  |  | VOVDD $>2.3 \mathrm{~V}$ | 25 |  |  |
| SCLK Period (Daisy-Chain Mode) | tSCLK | VOVDD $>4.5 \mathrm{~V}$ | 16 |  | ns |
|  |  | VoVDD $>2.7 \mathrm{~V}$ | 24 |  |  |
|  |  | VovDd > 2.3V | 30 |  |  |
| SCLK Low Time | tSCLKL |  | 6 |  | ns |
| SCLK High Time | tSCLKH |  | 6 |  | ns |
| SCLK Falling Edge to Data Valid Delay | tDSDO | VOVDD $>4.5 \mathrm{~V}$ |  | 12 | ns |
|  |  | VOVDD $>2.7 \mathrm{~V}$ |  | 18 |  |
|  |  | VOVDD > 2.3 V |  | 23 |  |
| CNVST Low to DOUT D15 MSB Valid ( $\overline{C S}$ Mode) | ten | VOVDD > 2.7 V |  | 14 | ns |
|  |  | VOVDD < 2.7V |  | 18 |  |
| CNVST High or SDI High or Last SCLK Falling Edge to SDO High Impedance | tDIS | $\overline{\mathrm{CS}}$ mode |  | 20 | ns |

## Electrical Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}\right.$ to $5.25 \mathrm{~V}, \mathrm{~V}_{\text {OVDD }}=2.3 \mathrm{~V}$ to 5.25 V , $\mathrm{f}_{\mathrm{SAMPLE}}=500 \mathrm{ksps}, \mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V} ; \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SDI Valid Setup Time from CNVST Rising Edge | tSSDICNV | 4-wire $\overline{\mathrm{CS}}$ mode |  | 5 |  |  | ns |
| SDI Valid Hold Time from SCLK Rising Edge | tHSDISCK | 4-wire $\overline{C S}$ mode |  | 0 |  |  | ns |
| SCLK Valid Setup Time from CNVST Rising Edge | tSSCKCNV | Daisy-chain mode |  | 3 |  |  | ns |
| SCLK Valid Hold Time from CNVST Rising Edge | tHSCKCNV | Daisy-chain mode |  | 3 |  |  | ns |
| SDI Valid Setup Time from SCLK Falling Edge | tSSDISCK | VOVDD $>4.5 \mathrm{~V}$, daisy-chain mode |  | 3 |  |  | ns |
|  |  | VOVDD $>2.7 \mathrm{~V}$, daisy-chain mode |  | 5 |  |  | ns |
|  |  | VOVDD $>2.3 \mathrm{~V}$, daisy-chain mode |  | 6 |  |  | ns |
| SDI Valid Hold Time from SCLK Falling Edge | tHSDISCK | Daisy-chain mode |  | 0 |  |  | ns |
| SDI High to SDO High | tDSDOSDI | Daisy-chain mode with busy indicator | VoVDD $>4.5 \mathrm{~V}$ |  |  | 10 | ns |
|  |  |  | VOVDD $>2.7 \mathrm{~V}$ |  |  | 15 |  |
|  |  |  | VoVDD > 2.3 V |  |  | 20 |  |

Note 2: Maximum and minimum limits are fully production tested over specified supply voltage range and at a temperature of $+25^{\circ} \mathrm{C}$. Limits over the operating temperature range are guaranteed by design and device characterization.
Note 3: See the Analog Inputs and Overvoltage Input Clamps sections.
Note 4: Static performance limits are guaranteed by design and device characterization. For definitions, see the Definitions section.
Note 5: Defined as the change in positive full-scale code transition caused by a $\pm 5 \%$ variation in the $V_{D D}$ supply voltage.
Note 6: 10 kHz sine wave input, -0.1 dB below full scale.
Note 7: $\mathrm{f}_{\mathrm{IN} 1} \sim 9.4 \mathrm{kHz}, \mathrm{f}_{\mathrm{IN} 2} \sim 10.7 \mathrm{kHz}$, Each tone at -6.1 dB below full scale.
Note 8: $C_{\text {LOAD }}=65 \mathrm{pF}$ on SDO.

## Typical Operating Characteristics

$\left(\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OVDD}}=3.3 \mathrm{~V}, \mathrm{f}_{\text {SAMPLE }}=500 \mathrm{ksps}, \mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$, unless otherwise noted.$)$






## Typical Operating Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OVDD}}=3.3 \mathrm{~V}, \mathrm{f}_{\text {SAMPLE }}=500 \mathrm{ksps}, \mathrm{V}_{\text {REF }}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$, unless otherwise noted. $)$


OUTPUT NOISE HISTOGRAM WITH






## Typical Operating Characteristics (continued)

$\left(V_{D D}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OVDD}}=3.3 \mathrm{~V}, \mathrm{f}\right.$ SAMPLE $=500 \mathrm{ksps}, \mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted. $)$




SNR and SINAD vs.



Typical Operating Characteristics (continued)
$\left(\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OVDD}}=3.3 \mathrm{~V}, \mathrm{f}_{\text {SAMPLE }}=500 \mathrm{ksps}, \mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$, unless otherwise noted. $)$


## Typical Operating Characteristics (continued)

$\left(V_{D D}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OVDD}}=3.3 \mathrm{~V}, \mathrm{f}\right.$ SAMPLE $=500 \mathrm{ksps}, \mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted. $)$




## Pin Configuration



## Pin Description

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 1 | REF | External Reference Input. Bypass to GND in close proximity with a X5R or X7R 10رF 16V capacitor. See the Layout, Grounding, and Bypassing section. |
| 2 | $\mathrm{V}_{\mathrm{DD}}$ | Analog Power Supply. Bypass $\mathrm{V}_{\mathrm{DD}}$ to GND with a $0.1 \mu \mathrm{~F}$ capacitor as close as possible to each device and one $10 \mu \mathrm{~F}$ capacitor per board. |
| 3 | AIN+ | Positive Analog Input |
| 4 | AIN- | Negative Analog Input. Connect AIN- to the analog ground plane or to a remote sense ground. |
| 5 | GND | Power-Supply Ground |
| 6 | CNVST | Conversion Start Input. The rising edge of CNVST initiates the conversions and selects the interface mode: daisy-chain or $\overline{\mathrm{CS}}$. In $\overline{\mathrm{CS}}$ mode, set CNVST low to enable the SDO output. In daisy-chain mode, read the data when CNVST is high. |
| 7 | SDO | Serial Data Output. SDO transitions on the falling edge of SCLK. |
| 8 | SCLK | Serial Clock Input. Clocks data out of the serial interface when the device is selected. |
| 9 | SDI | Serial Data Input and Mode Select Input. Daisy-chain mode is selected if SDI is low during the CNVST rising edge. In this mode, SDI is used as a data input to daisy-chain the conversion results of two or more ADCs onto a single SDO line. $\overline{C S}$ mode is selected if SDI is high during the CNVST rising edge. In this mode, either SDI or CNVST can enable the serial output signals when low. If SDI or CNVST is low when the conversion is completed, the busy indicator feature is enabled. |
| 10 | OVDD | Digital Power Supply. OVDD can range from 2.3 V to $\mathrm{V}_{\mathrm{DD}}$. Bypass OVDD to GND with a $0.1 \mu \mathrm{~F}$ capacitor for each device and one $10 \mu \mathrm{~F}$ capacitor per board. |

## Functional Diagram



## Detailed Description

The MAX11262 is a 14-bit single-channel, pseudodifferential SAR ADC with maximum throughput rates of 500ksps. This ADC measures a unipolar input voltage interval from 0 V to $\mathrm{V}_{\text {REF }}$. The external reference interval ranges from 2.5 V to $\mathrm{V}_{\mathrm{DD}}$. Both inputs, AIN+ and AIN-, are sampled with an integrated pseudo-differential track-andhold (T/H) exhibiting no pipeline delay or latency, making this ADC ideal for multiplexed channel applications.
The MAX11262 inputs are protected for up to $\pm 20 \mathrm{~mA}$ of overrange current. This ADC is powered from a 4.75 V to 5.25 V analog supply ( $\mathrm{V}_{\mathrm{DD}}$ ) and a separate 2.3 V to 5.25 V digital supply (OVDD). The MAX11262 requires $0.5 \mu \mathrm{~s}$ to acquire the input sample on an internal track-andhold and then converts the sampled signal to 14 bits of accuracy using an internally clocked converter.

## Analog Inputs

The MAX11262 ADC consists of a true sampling pseudodifferential input stage with high-impedance, capacitive inputs. The internal T/H circuitry feature a small-signal bandwidth of about 6 MHz to provide 14-bit accurate sampling in $0.5 \mu \mathrm{~s}$. This allows for accurate sampling of a number of scanned channels through an external multiplexer.
The MAX11262 accurately converts input signals on the AIN+ input in the range of AIN- to ( $\mathrm{V}_{\mathrm{REF}}+\mathrm{AIN}$-).
AIN+ has a max input in the range of -0.1 V to $\left(\mathrm{V}_{\mathrm{DD}}+\right.$ 0.1 V ). AIN- has a max input in the range of -0.1 V to +0.1 V .

The MAX11262 performs a true differential sampling on inputs between AIN+ and AIN- with good common-mode rejection (see the Typical Operating Circuit). Connecting AIN- to the ground reference of the input signal source improves rejection of common-mode noise of remote transducer inputs.

## 14-Bit, 500ksps, +5V Unipolar Input, SAR ADC in Tiny 10-Pin $\mu$ MAX

## Overvoltage Input Clamps

The MAX11262 includes an input clamping circuit that activates when the input voltage at AIN+ is above ( $V_{D D}$ +300 mV ) or below -300 mV . The clamp circuit remains high impedance while the input signal is within the range of -100 mV to (VDD +100 mV ) and draws little to no current. However, when the input signal exceeds this range the clamps begin to turn on. Consequently, to obtain the highest accuracy, ensure that the input voltage does not exceed the range of -100 mV to ( $\mathrm{V}_{\mathrm{DD}}+100 \mathrm{mV}$ ).
To make use of the input clamps, connect a resistor ( $\mathrm{R}_{\mathrm{S}}$ ) between the AIN+ input and the voltage source to limit the voltage at the analog input and to ensure the fault current into the devices does not exceed $\pm 20 \mathrm{~mA}$. Note that the voltage at the AIN+ input pin limits to approximately 7 V during a fault condition so the following equation can be used to calculate the value of $\mathrm{R}_{\mathrm{S}}$ :

$$
\mathrm{R}_{\mathrm{S}}=\frac{\mathrm{V}_{\text {FAULTMAX }}-7 \mathrm{~V}}{20 \mathrm{~mA}}
$$

where $V_{\text {FAULTMAX }}$ is the maximum voltage that the source produces during a fault condition.
Figure 1 and Figure 2 illustrate the clamp circuit voltage current characteristics for a source impedance $R_{S}=1170 \Omega$. While the input voltage is within the -300 mV to ( $\mathrm{V}_{\mathrm{DD}}+300 \mathrm{mV}$ ) range, no current flows in the input clamps. Once the input voltage goes beyond this voltage range, the clamps turn on and limit the voltage at the input pin.

## Reference

The MAX11262 requires a low-impedance reference source on the REF pin to support 14-bit accuracy. Maxim offers a wide range of precision references ideal for 14-bit accuracy. Table 1 lists some of the options recommended. It is recommended that a reference buffer or the output of one of these recommended reference sources be used to drive this pin. In addition, an external bypass capacitor of at least $10 \mu \mathrm{~F}$ with low inductance and ESR should be placed as close as possible to the REF pin, thus minimiz-

## Table 1. MAX11262 External Reference Recommendations

| AMPLIFIER | INPUT-NOISE <br> DENSITY <br> $(\mathbf{n V} / \sqrt{\mathrm{Hz}})$ | SMALL-SIGNAL <br> BANDWIDTH <br> $(\mathbf{M H z})$ | SLEW RATE <br> $\mathbf{( V / \mu s )}$ | THD <br> $\mathbf{( d B )}$ | Icc <br> $\mathbf{( m A )}$ | COMMENTS |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| MAX9632 | 0.9 | 55 | 30 | -128 | 3.9 | Low noise, THD at 10 kHz |
| MAX9633 | 3 | 27 | 18 | -130 | $3.5 / \mathrm{amp}$ | Low noise, dual amp, THD at 10 kHz |



Figure 1. Input Clamp Characteristics


Figure 2. Input Clamp Characteristics (Zoom In)

## MAX11262

ing the PCB inductance. X7R or X5R ceramic capacitors in a 1210 case size or smaller have been found to provide adequate bypass performance. Y5U or Z5U ceramic capacitors are not recommended due to their high voltage and temperature coefficients.

## Input Amplifier

The conversion results are accurate when the ADC acquires the input signal for an interval longer than the input signal's worst-case settling time. The ADC input sampling capacitor charges during the acquisition period. During this acquisition period, the settling of the sampled voltage is affected by the source resistance and the input sampling capacitance. Sampling error can be estimated by modeling the time constant of the total input capacitance and the driving source impedance.
Although the MAX11262 is easy to drive, an amplifier buffer is recommended if the source impedance is such that when driving a switch capacitor of $\sim 40 \mathrm{pF}$ a significant settling error in the desired acquisition time will occur. If this is the case, it is recommended that a configuration shown in the Typical Operating Circuit is used where at least a 4.7 nF capacitor is attached to the AIN+ pin. This capacitance reduces the size of the transient at the start of the acquisition period, which in some buffers will cause an input signal dependent offset.

Regardless of whether an external buffer amp is used or not, the time constant, RSOURCE $\times$ ClOAD , of the input should not exceed $t_{A C Q} / 12$, where RSOURCE is the total signal source impedance, ClOAD $^{\text {is the total capacitance }}$ at the ADC input (external and internal) and $t_{A C Q}$ is the acquisition period. Thus to obtain accurate sampling in a $0.5 \mu \mathrm{~s}$ acquisition time a source impedance of less than $2.1 \mathrm{k} \Omega$ should be used if driving the ADC directly. When driving the ADC from a buffer, a series resistance ( $5 \Omega$ to $15 \Omega$ typical) is recommended between the amplifier and the external input capacitance as shown in the Typical Operating Circuit.

## 14-Bit, 500ksps, +5V Unipolar Input, SAR ADC in Tiny 10-Pin $\mu$ MAX

These amplifier features help to select the ADC driver:

1) Fast settling time: For multichannel multiplexed applications the driving operational amplifier must settle to 14-bit resolution when a full-scale step is applied during the minimum acquisition time.
2) Low noise: It is important to ensure that the driver amplifier has a low average noise density appropriate for the desired bandwidth of the application. In the case of the MAX11262, settling in a $0.5 \mu$ s duration requires an RC filter bandwidth of approximately 4 MHz . With this bandwidth, it is preferable to use an amplifier that will produce an output noise-spectral density of less than $4.5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$, to ensure that the overall SNR is not degraded significantly. It is recommended to insert an external RC filter at the MAX11262 AIN+ input to attenuate out-of-band input noise and preserve the ADC's SNR. The effective RMS noise at the MAX11262 AIN+ input is $36 \mu \mathrm{~V}$, thus additional noise from a buffer circuit should be significantly lower to achieve the maximum SNR performance.
3) THD performance: The input buffer amplifier used should have better THD performance than the MAX11262 to ensure the THD of the digitized signal is not degraded.

Table 2 summarizes the operational amplifiers that are compatible with the MAX11262. The MAX9632 has sufficient bandwidth, low enough noise and distortion to support the full performance of the MAX11262. The MAX9633 is a dual amplifier and can support buffering for true pseudo-differential sampling.

## Transfer Function

The ideal transfer characteristic for the MAX11262 is shown in Figure 3. The precise location of various points on the transfer function are given in Table 3.

Table 2. List of Recommended ADC Driver Op Amps for MAX11262

| AMPLIFIER | INPUT-NOISE <br> DENSITY <br> $(\mathbf{n V} / \sqrt{\mathrm{Hz}})$ | SMALL-SIGNAL <br> BANDWIDTH <br> $(\mathbf{M H z})$ | SLEW RATE <br> $\mathbf{( V / \mu s )}$ | THD <br> $\mathbf{( d B )}$ | ICc <br> $(\mathbf{m A})$ | COMMENTS |
| :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| MAX9632 | 0.9 | 55 | 30 | -128 | 3.9 | Low noise, THD at 10 kHz |
| MAX9633 | 3 | 27 | 18 | -130 | $3.5 / \mathrm{amp}$ | Low noise, dual amp, THD at 10 kHz |

## 14-Bit, 500ksps, +5V Unipolar Input, SAR ADC in Tiny 10-Pin $\mu$ MAX



Figure 3. Unipolar Transfer Function

## Digital Interface

The MAX11262 includes three digital inputs (CNVST, SCLK, and SDI) and a single digital output (SDO). The ADC can be configured for one of six interface modes, allowing the device to support a wide variety of application needs.
The 3 -wire and 4 -wire $\overline{\mathrm{CS}}$ interface modes are compatible with SPI, QSPI, digital hosts, and DSPs. The 3-wire interface uses CNVST, SCLK, and SDO for minimal wiring complexity and is ideally suited for isolated applications. The 4-wire interface allows CNVST to be independent of output data readback (SDI) affording the highest level of individual device control. This configuration is useful for low jitter or multichannel, simultaneously sampled applications.
The 3 -wire daisy-chain mode is the easiest way to configure a multichannel, simultaneous-sampling system. This system is built by cascading multiple ADCs into a shift register structure. The CNVST and SCLK inputs are common to all ADCs, while the SDO output of one device feeds the SDI input of the next device in the chain. The 3-wire
interface is simply the CNVST, SCLK, and SDO of the last ADC in the chain.
The selection of $\overline{\mathrm{CS}}$ or daisy-chain modes is controlled by the SDI logic level during the rising edge of CNVST. The $\overline{\mathrm{CS}}$ mode is selected if SDI is high and the daisy-chain mode is selected if SDI is low. If SDI and CNVST are connected together, the daisy-chain mode is selected.
In each of the three modes described above (3-wire $\overline{\mathrm{CS}}$ mode, 4-wire $\overline{\mathrm{CS}}$ mode, and daisy-chain mode), the user must externally time out the maximum ADC conversion time before commencing readback. Alternatively, the MAX11262 offers a busy indicator feature on SDO in each mode to eliminate external timer circuits.
When busy indication is enabled, SDO provides a busy indicator bit to signal the end of conversion. One additional SCLK is required to flush the SDO busy indication bit prior to reading back the data. Busy indicator is enabled in $\overline{\mathrm{CS}}$ mode if CNVST or SDI is low when the ADC conversion completes. In daisy-chain mode, the busy indicator is selected based on the state of SCLK at the rising edge of CNVST. If SCLK is high, the busy indicator is enabled; otherwise, the busy indicator is not enabled.
The following sections provide specifics for each of the six serial interface modes. Due to the possibility of performance degradation, digital activity should only occur after conversion is completed or limited to the first half of the conversion phase. Having SCLK or SDI transitions near the sampling instant can also corrupt the input sample accuracy. Therefore, keep the digital inputs quiet for approximately 25 ns before and 10 ns after the rising edge of CNVST. These times are denoted as tSSCKCNV and $t_{H S C K C N V}$ in all subsequent timing diagrams.
In all interface modes, the data on SDO is valid on both SCLK edges. However, input setup time into the receiving host will be maximized when data is clocked into that host on the falling SCLK edge. Doing so will allow for higher data transfer rates between the MAX11262 and the receiving host and consequently higher converter throughput.

Table 3. Transfer Function Example

| CODE TRANSITION | UNIPOLAR INPUT (V) | DIGITAL OUTPUT CODE (HEX) |
| :---: | :---: | :---: |
| +FS -1.5 LSB | 4.999542 | 3FFE -3FFF |
| Midscale +0.5 LSB | 2.500153 | $2000-2001$ |
| Midscale | 2.500000 | 2000 |
| Midscale -0.5 LSB | 2.499847 | 1FFF -2000 |
| 0.5 LSB | 0.000153 | $0000-0001$ |

## 14-Bit, 500ksps, +5V Unipolar Input, SAR ADC in Tiny 10-Pin $\mu$ MAX

## Shutdown

In all interface modes, the MAX11262 can be placed into a shutdown state by holding SCLK high while pulling CNVST from high to low. Supply current is reduced to less than $10 \mu \mathrm{~A}$ on both $\mathrm{V}_{\mathrm{DD}}$ and OVDD supplies (see Figure 4). To wake up from shutdown mode, hold SCLK low and pull CNVST from high to low.

## ADC Modes of Operation

The MAX11262 six modes of operation are summarized in Table 4. For each of the six modes of operation a typical application model and list of benefits are described.


SIGNAL

Figure 4. Entering and Exiting Shutdown Mode
Table 4. ADC Modes of Operation

| MODE | TYPICAL APPLICATION AND BENEFITS |
| :--- | :--- |
| $\overline{\text { CS }}$ Mode 3-Wire, No-Busy Indicator | Single ADC connected to SPI-compatible digital host. Minimal wiring complexity; ideally <br> suited for isolated applications. |
| $\overline{\text { CS }}$ Mode 3-Wire, With Busy Indicator | Single ADC connected to SPI-compatible digital host with interrupt input. Minimal wiring <br> complexity; ideally suited for isolated applications. |
| $\overline{\text { CS }}$ Mode 4-Wire, No-Busy Indicator | Multiple ADCs connected to SPI-compatible digital host. CNVST used for acquisition and <br> conversion; ideally suited for low jitter applications and simultaneous sampling. SDI used <br> to control data readback. |
| $\overline{\text { CS }}$ Mode 4-Wire, With Busy Indicator | Single ADC connected to SPI-compatible digital host with interrupt input. CNVST used for <br> acquisition and conversion; ideally suited for low jitter applications. |
| Daisy-Chain Mode, No-Busy Indicator | Multiple ADCs connected to 3-wire serial interface. Minimal wiring complexity; ideally <br> suited for multichannel simultaneous sampled isolated applications. |
| Daisy-Chain Mode, With Busy Indicator | Multiple ADCs connected to 3-wire serial interface with busy indicator. Minimal wiring <br> complexity; ideally suited for multichannel simultaneous sampled isolated applications. |



Figure 5. $\overline{C S}$ Mode 3-Wire, No-Busy Indicator Connection Diagram (SDI High)


Figure 6. $\overline{C S}$ Mode 3-Wire, No-Busy Indicator Serial Interface Timing (SDI High)

## CS Mode 3-Wire, No-Busy Indicator

The 3-wire $\overline{\mathrm{CS}}$ mode with no-busy indicator is ideally suited for isolated applications that require minimal wiring complexity. In Figure 5, a single ADC is connected to an SPI-compatible digital host with corresponding timing given in Figure 6.
With SDI connected to OVDD, a rising edge on CNVST completes the acquisition, initiates the conversion and forces SDO to high impedance. The conversion continues to completion irrespective of the state of CNVST, allowing

CNVST to be used as a select line for other devices on the board. CNVST must be returned high before the minimum conversion time and held high until the maximum conversion time to avoid generating the busy signal indicator.
When the conversion is complete, the MAX11262 enters the acquisition phase. Drive CNVST low to output the MSB onto SDO. The remaining data bits are then clocked by subsequent SCLK falling edges. SDO returns to high impedance after the 14th SCLK falling edge or when CNVST goes high.


Figure 7. $\overline{C S}$ Mode 3-Wire with Busy Indicator Connection Diagram (SDI High)


Figure 8. $\overline{C S}$ Mode 3-Wire with Busy Indicator Serial Interface Timing (SDI High)

## CS Mode 3-Wire, With Busy Indicator

The 3-wire $\overline{\mathrm{CS}}$ mode with busy indicator is shown in Figure $\underline{7}$ where a single ADC is connected to an SPI-compatible digital host with interrupt input. The corresponding timing is given in Figure 8.
With SDI connected to OVDD, a rising edge on CNVST completes the acquisition, initiates the conversion and forces SDO to high impedance. The conversion continues to completion irrespective of the state of CNVST allowing CNVST to be used as a select line for other devices on the
board. CNVST must be returned low before the minimum conversion time and held low until the busy signal is generated. When the conversion is complete, SDO transitions from high impedance to a low logic level signaling to the digital host through the interrupt input that data readback can commence. The MAX11262 then enters the acquisition phase. The data bits are clocked out, MSB first, by subsequent SCLK falling edges. SDO returns to high impedance after the 15th SCLK falling edge or when CNVST goes high and is then pulled to OVDD through the external pullup resistor.


Figure 9. $\overline{C S}$ Mode 4-Wire, No-Busy Indicator Connection Diagram


Figure 10. $\overline{C S}$ Mode 4-Wire, No-Busy Indicator Serial Interface Timing

## CS Mode 4-Wire, No-Busy Indicator

The 4 -wire $\overline{C S}$ mode with no-busy indicator is ideally suited for multichannel applications. In this case, the CNVST pin may be used for low-jitter simultaneous sampling while the SDI pin(s) are used to control data readback. In Figure 9, two ADCs are connected to an SPI-compatible digital host with corresponding timing given in Figure 10.
With SDI high, a rising edge on CNVST completes the acquisition, initiates the conversion, and forces SDO to high impedance. This mode requires CNVST to be held high during the conversion and data readback phases. Note that if CNVST and SDI are low, SDO is driven low.

During the conversion, the SDI pin(s) can be used as a select line for other devices on the board, but must be returned high before the minimum conversion time and held high until the maximum conversion time to avoid generating the busy signal indicator.
When the conversion is complete, the MAX11262 enters the acquisition phase. ADC data is read by driving its respective SDI line low, outputting the MSB onto SDO. The remaining data bits are then clocked by subsequent SCLK falling edges. SDO returns to high impedance after the 14th SCLK falling edge or when CNVST goes high.


Figure 11. $\overline{C S}$ Mode 4-Wire with Busy Indicator Connection Diagram


Figure 12. $\overline{C S}$ Mode 4-Wire with Busy Indicator Serial Interface Timing

## CS Mode 4-Wire, With Busy Indicator

The 4-wire $\overline{\mathrm{CS}}$ mode with busy indicator is shown in Figure 11 where a single ADC is connected to an SPI-compatible digital host with interrupt input. The corresponding timing is given in Figure 12. This mode is ideally suited for single ADC applications where the CNVST pin may be used for low-jitter sampling while the SDI pin is used for data readback.
With SDI high, a rising edge on CNVST completes the acquisition, initiates the conversion and forces SDO to high impedance. This mode requires CNVST to be held high during the conversion and data readback phases. Note that if CNVST and SDI are low, SDO is driven low. During
the conversion, the SDI pin can be used as a select line for other devices on the board, but must be returned low before the minimum conversion time and held low until the busy signal is generated.
When the conversion is complete SDO transitions from high impedance to a low logic level signaling to the digital host through the interrupt input that data readback can commence. The MAX11262 then enters the acquisition phase. The data bits are clocked out, MSB first, by subsequent SCLK falling edges. SDO returns to high impedance after the 15th SCLK falling edge or when CNVST goes high and is then pulled to OVDD through the external pullup resistor.

## 14-Bit, 500ksps, +5V Unipolar Input, SAR ADC in Tiny 10-Pin $\mu$ MAX



Figure 13. Daisy-Chain Mode, No-Busy Indicator Connection Diagram


Figure 14. Daisy-Chain Mode, No-Busy Indicator Serial Interface Timing

## Daisy-Chain Mode, No-Busy Indicator

The daisy-chain mode with no-busy indicator is ideally suited for multichannel isolated applications that require minimal wiring complexity. Simultaneous sampling of multiple ADC channels is realized on a 3-wire serial interface where data readback is analogous to clocking a shift register. In Figure 13, two ADCs are connected to an SPI-compatible digital host with corresponding timing given in Figure 14.
The daisy-chain mode is engaged when the MAX11262 detects the low state on SDI at the rising edge of CNVST. In this mode, CNVST is brought low and then high to trigger the completion of the acquisition phase and the start of a conversion. A low SCLK state on the rising edge of CNVST signals to the internal controller that the no-busy indicator will be output. When in chain mode, the SDO output is driven active at all times.
When SDI and CNVST are both low, SDO is driven low, thus engaging the daisy-chain mode of operations on the downstream MAX11262 parts. For example, in Figure 13 part A has its SDI tied low so the chain mode of operation
will be selected on every conversion. When CNVST goes low to trigger another conversion, part A's SDO and consequently part B's SDI go low as well. On the next CNVST rising edge both parts $A$ and $B$ will select the daisy-chain mode interface.
When a conversion is complete, the MSB is presented onto SDO, and the MAX11262 returns to the acquisition phase. The remaining data bits, stored within the internal shift register, are clocked out on each subsequent SCLK falling edge. The SDI input of each ADC in the chain is used to transfer conversion data from the previous ADC into the internal shift register of the next ADC, thus allowing for data to be clocked through the multichip chain on each SCLK falling edge. Each ADC in the chain outputs its MSB data first requiring $14 \times \mathrm{N}$ clocks to read back N ADCs.
In daisy-chain mode, the maximum conversion rate is reduced due to the increased readback time. For instance, with a 6 ns digital host setup time and 3 V interface, up to four MAX11262 devices running at a conversion rate of 238ksps can be daisy-chained on a 3-wire port.


Figure 15. Daisy-Chain Mode with Busy Indicator Connection Diagram


Figure 16. Daisy-Chain Mode with Busy Indicator Serial Interface Timing

## Daisy-Chain Mode, With Busy Indicator

The daisy-chain mode with busy indicator is shown in Figure 15 where three ADCs are connected to an SPIcompatible digital host with corresponding timing given in Figure 16.
The daisy-chain mode is engaged when the MAX11262 detects a low state on SDI at the rising edge of CNVST. Additionally, SDI can be tied directly to CNVST to trigger the chain interface mode. In this mode, CNVST is brought low and then high to trigger the completion of the acquisition phase and the start of a conversion. A high SCLK state on the rising edge of CNVST signals to the internal controller that the busy indicator will be outputted. When in daisy-chain mode, the SDO output is driven active at all times.
When SDI and CNVST are both low, SDO is driven low, thus engaging the daisy-chain mode of operations on the downstream MAX11262 parts. For example, in Figure 13 part A has its SDI tied low so the daisy-chain mode of oper-
ation will be selected on every conversion. When CNVST goes low to trigger another conversion, part A's SDO and consequently part B's SDI go low as well. The same is true on part C's SDI input. Consequently, on the next CNVST rising edge all parts in the chain will select the daisy-chain mode interface.
When a conversion is complete, the busy indicator is presented onto each SDO, and the MAX11262 returns to the acquisition phase. As each part completes its conversion, it looks for a busy enable signal on its SDI pin from the earlier part in the chain. When it sees a busy enable signal on its input and its own conversion has completed, it enables its busy output signal on SDO. Thus the busy enable signals are propagated down the chain and the final busy enable signal at the host indicates that all devices in the chain have completed their conversion and all can be readout.
The conversion data bits are stored within the internal shift register and clocked out on each subsequent SCLK falling

## 14-Bit, 500ksps, +5V Unipolar Input, SAR ADC in Tiny 10-Pin $\mu$ MAX

edge. The SDI input of each ADC in the chain is used to transfer conversion data from the previous ADC into the internal shift register of the next ADC, thus allowing for data to be clocked through the multichip chain on each SCLK falling edge. With busy indicator mode selected, the busy bit from each part is not chained on the first falling SCLK edge in the readout pattern. Consequently, the number of falling SCLKs needed to read back all data from N ADCs is $14 \times N+1$ falling edges.
In daisy-chain mode, the maximum conversion rate is reduced due to the increased readback time. For instance, with a 6ns digital host setup time and 3V interface, up to four MAX11262 devices running at a conversion rate of 217 ksps can be daisy-chained on a 3-wire port.

## Layout, Grounding, and Bypassing

For best performance, use PCBs with ground planes. Ensure that digital and analog signal lines are separated from each other. Do not run analog and digital lines parallel to one another (especially clock lines), and avoid running digital lines underneath the ADC package. A single solid GND plane configuration with digital signals routed from one direction and analog signals from the other provides the best performance. Connect the GND pin on the MAX11262 to this ground plane. Keep the ground return to the power supply low impedance and as short as possible for noise-free operation.
A 4.7nF C0G (or NPO) ceramic capacitor should be placed between AIN+ and the ground plane as close as possible to the MAX11262. This capacitor reduces the inductance seen by the sampling circuitry and reduces the voltage transient seen by the input source circuit. If AIN- is to be used for remote sense, put a matching 4.7 nF C0G ceramic capacitor as close to this pin as well to minimize the effect to the inductance in the remote sense line.
For best performance, decouple the REF output to the ground plane with a $16 \mathrm{~V}, 10 \mu \mathrm{~F}$ or larger ceramic chip capacitor with a X5R or X7R dielectric in a 1210 or smaller case size. Ensure that all bypass capacitors are connected directly into the ground plane with an independent via.
Bypass VDD and OVDD to the ground plane with $0.1 \mu \mathrm{~F}$ ceramic capacitors on each pin as close as possible to the device to minimize parasitic inductance. Add at least one bulk $10 \mu \mathrm{~F}$ decoupling capacitor to $\mathrm{V}_{\mathrm{DD}}$ and OVDD per PCB. For best performance, bring a $V_{D D}$ power plane from the analog interface side of the MAX11262 and a OVDD power plane from the digital interface side of the device.

## Definitions

## Integral Nonlinearity

Integral nonlinearity (INL) is the deviation of the values on an actual transfer function from a straight line. For these devices, this straight line is a line drawn between the end points of the transfer function, once offset and gain errors have been nullified.

## Differential Nonlinearity

Differential nonlinearity (DNL) is the difference between an actual step width and the ideal value of 1 LSB. For these devices, the DNL of each digital output code is measured and the worst-case value is reported in the Electrical Characteristics table. A DNL error specification of less than $\pm 1$ LSB guarantees no missing codes and a monotonic transfer function.

## Offset Error

For the MAX11262, the offset error is defined at code center $0 \times 0000$. This code center should occur at 0 V input between AIN+ and AIN-. The offset error is the actual voltage required to produce code center $0 \times 0000$, expressed in LSB.

## Gain Error

Gain error is defined as the difference between the actual change in analog input voltage required to produce a top code transition minus a bottom code transition, and the ideal change in analog input voltage range to produce the same code transitions. It is expressed in LSB.

## Signal-to-Noise Ratio

For a waveform perfectly reconstructed from digital samples, signal-to-noise ratio (SNR) is the ratio of the fullscale analog input power to the RMS quantization error (residual error). The ideal, theoretical minimum analog-to-digital noise is caused by quantization noise error only and results directly from the ADC's resolution ( N bits):

$$
S N R=(6.02 \times N+1.76) \mathrm{dB}
$$

In reality, there are other noise sources besides quantization noise: thermal noise, reference noise, clock jitter, etc. SNR is computed by taking the ratio of the power signal to the power noise, which includes all spectral components not including the fundamental, the first five harmonics, and the DC offset.

## 14-Bit, 500ksps, +5V Unipolar Input, SAR ADC in Tiny 10-Pin $\mu$ MAX

## Signal-to-Noise Plus Distortion

Signal to noise plus distortion(SINAD) is the ratio of RMS amplitude of the fundamental input frequency to the RMS equivalent of all the other ADC output signals.

$$
\operatorname{SINAD}(\mathrm{dB})=20 \times \log \left[\frac{\text { Signal }_{\mathrm{RMS}}}{(\text { Noise }+ \text { Distortion })_{\mathrm{RMS}}}\right]
$$

## Effective Number of Bits

The effective number of bits (ENOB) indicates the global accuracy of an ADC at a specific input frequency and sampling rate. An ideal ADC's error consists of quantization noise only. With an input range equal to the full-scale range of the ADC, calculate the ENOB as follows:

$$
\mathrm{ENOB}=\frac{\text { SINAD }-1.76}{6.02}
$$

## Total Harmonic Distortion

Total harmonic distortion (THD) is the ratio of the power contained in the first five harmonics of the converted data to the power of the fundamental. This is expressed as:

$$
\mathrm{THD}=10 \times \log \left[\frac{\mathrm{P} 2+\mathrm{P} 3+\mathrm{P} 4+\mathrm{P} 5}{\mathrm{P} 1}\right]
$$

where $P_{1}$ is the fundamental power and $P_{2}$ through $P_{5}$ is the power of the 2nd- through 5th-order harmonics.

## Spurious-Free Dynamic Range

Spurious-free dynamic range (SFDR) is the ratio of the power of the fundamental (maximum signal component) to the power of the next-largest frequency component.

## Aperture Delay

Aperture delay ( $t_{A D}$ ) is the time delay from the sampling clock edge to the instant when an actual sample is taken.

## Aperture Jitter

Aperture jitter ( $\mathrm{t}_{\mathrm{AJ}}$ ) is the sample-to-sample variation in aperture delay.

## Small-Signal Bandwidth

A small -20dBFS analog input signal is applied to an ADC in a manner that ensures that the signal's slew rate does not limit the ADC's performance. The input frequency is then swept up to the point where the amplitude of the digitized conversion result has decreased 3dB.

## Full-Power Bandwidth

A large -0.5 dBFS analog input signal is applied to an ADC, and the input frequency is swept up to the point where the amplitude of the digitized conversion result has decreased by 3 dB . This point is defined as full-power input bandwidth frequency.

## 14-Bit, 500ksps, +5V Unipolar Input, SAR ADC in Tiny 10-Pin $\mu$ MAX

## Selector Guide

| PART | BITS | INPUT RANGE (V) | REFERENCE | PACKAGE | SPEED (ksps) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MAX11262 | 14 | 0 to 5 | External | $3 \mathrm{~mm} \times 5 \mathrm{~mm} \mu \mathrm{MAX}-10$ | 500 |
| MAX11160 | 16 | 0 to 5 | Internal | $3 \mathrm{~mm} \times 5 \mathrm{~mm} \mu \mathrm{MAX}-10$ | 500 |
| MAX11161 | 16 | 0 to 5 | Internal | $3 \mathrm{~mm} \times 5 \mathrm{~mm} \mu \mathrm{MAX}-10$ | 250 |
| MAX11162 | 16 | 0 to 5 | External | $3 \mathrm{~mm} \times 5 \mathrm{~mm} \mu \mathrm{MAX}-10$ | 500 |
| MAX11163 | 16 | 0 to 5 | External | $3 \mathrm{~mm} \times 5 \mathrm{~mm} \mu \mathrm{MAX}-10$ | 250 |
| MAX11164 | 16 | 0 to 5 | Internal/External | $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ TDFN-12 | 500 |
| MAX11165 | 16 | 0 to 5 | Internal/External | $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ TDFN-12 | 250 |
| MAX11166 | 16 | $\pm 5$ | Internal/External | $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ TDFN-12 | 500 |
| MAX11167 | 16 | $\pm 5$ | Internal/External | $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ TDFN-12 | 250 |
| MAX11168 | 16 | $\pm 5$ | Internal | $3 \mathrm{~mm} \times 5 \mathrm{~mm} \mu \mathrm{MAX}-10$ | 500 |
| MAX11169 | 16 | $\pm 5$ | Internal | $3 \mathrm{~mm} \times 5 \mathrm{~mm} \mu \mathrm{MAX}-10$ | 250 |
| MAX11150 | 18 | 0 to 5 | Internal | $3 \mathrm{~mm} \times 5 \mathrm{~mm} \mu \mathrm{MAX}-10$ | 500 |
| MAX11152 | 18 | 0 to 5 | External | $3 \mathrm{~mm} \times 5 \mathrm{~mm} \mu \mathrm{MAX}-10$ | 500 |
| MAX11154 | 18 | 0 to 5 | Internal/External | $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ TDFN-12 | 500 |
| MAX11156 | 18 | $\pm 5$ | Internal/External | $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ TDFN-12 | 500 |
| MAX11158 | 18 | $\pm 5$ | Internal | $3 \mathrm{~mm} \times 5 \mathrm{~mm} \mu \mathrm{MAX}-10$ | 500 |

## Ordering Information

| PART | TEMP RANGE | PIN-PACKAGE |
| :---: | :---: | :---: |
| MAX11262EUB + | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $10 \mu \mathrm{MAX}$ |

+Denotes a lead(Pb)-free/RoHS-compliant package.

## Package Information

For the latest package outline information and land patterns (footprints), go to www.maximintegrated.com/packages. Note that a "+", "\#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE <br> TYPE | PACKAGE <br> CODE | OUTLINE <br> NO. | LAND <br> PATTERN NO. |
| :---: | :---: | :---: | :---: |
| $10 \mu \mathrm{MAX}$ | $\mathrm{U} 10+2$ | $\underline{21-0061}$ | $\underline{90-0330}$ |

## Revision History

| REVISION <br> NUMBER | REVISION <br> DATE | PAGCRIPTION <br> CHANGED |  |
| :---: | :---: | :--- | :---: |
| 0 | $9 / 14$ | Initial release | - |
| 1 | $1 / 15$ | Revised Benefits and Features section | 1 |
| 2 | $9 / 16$ | Fixed the Reference Buffer to improve AC and DC performance, because of which EC <br> table has changed. | $1-16,24,25$ |

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maximintegrated.com.

