### **General Description**

The MAX14836 transceiver is suitable for 24V binary sensors. Additional 24V digital inputs and outputs are provided. Two internal linear regulators generate common sensor power requirements: 5V and 3.3V.

On-board DIO and DO drivers are independently configurable for push-pull, high-side (pnp), or low-side (npn) operation. The device detects a wake-up condition and generates a wake-up signal on the active-low  $\overline{WU}$  output.

An SPI interface allows configuration and monitoring of the devices. Extensive alarm conditions are detected and communicated through the  $\overline{\text{IRQ}}$  output and the SPI interface. The device features reverse-polarity, short-circuit, and thermal protection. All power lines are monitored for undervoltage conditions.

Both DIO and DO drivers are specified for sinking/sourcing 200mA.

The MAX14836 is available in a 4mm x 4mm, 24-pin TQFN package, and is specified over the -40°C to +105°C temperature range.

## **Applications**

Industrial Sensors

Ordering Information appears at end of data sheet.

### **Features and Benefits**

- High Configurability and Integration Enable Faster Time-to-Market and Reduce SKUs
  - · Push-Pull, High-Side, or Low-Side Outputs
  - DIO and DO Drivers Can Be Connected in Parallel to Increase Current and Reduce Output Resistance
  - · 200mA Specified DIO and DO Output Drive
  - · 2.5V to 5V Logic Interface Levels
  - 5V and 3.3V Linear Regulators
  - 400µs Wake-Up Detection on DIO Line
  - 3µF DIO Load-Drive Capability
  - · 2µF DO Load-Drive Capability
  - EMI Emission Control Through Slew-Controlled Driver
- Integrated Protection Enables Robust Solutions
  - · Reverse-Polarity-Protected 24V Supply Output
  - SPI Interface for Configuration and Monitoring
  - Reverse-Polarity and Short-Circuit Protection on All 24V Inputs/Outputs
  - High-Temperature Warning and Thermal Shutdown
  - · Extensive Fault Monitoring and Reporting
  - -40°C to +105°C Operating Temperature Range
- Space-Saving 4mm x 4mm TQFN Package Saves Circuit Footprint

## **Typical Application Circuit**





# **Functional Diagram**



## **Absolute Maximum Ratings**

| (All voltages referenced to GND, unless otherwise noted.)  | Logic Outputs                                                               |
|------------------------------------------------------------|-----------------------------------------------------------------------------|
| V <sub>CC</sub> 40V to +40V                                | RX, $\overline{WU}$ , SDO, $\overline{IRQ}$ 0.3V to (V <sub>L</sub> + 0.3V) |
| $V_P$ MIN: the higher of -0.3V and ( $V_{CC}$ - 0.3V)      | UV0.3V to +6V                                                               |
| MAX: the higher of 40V and $(V_{CC} + 40V)$                | Continuous Current Into V <sub>P</sub> ±50mA                                |
| LDOIN0.3V to +40V                                          | Continuous Current Into Any Logic Pin±50mA                                  |
| $V_5$ 0.3V to the lesser of ( $V_{LDOIN}$ + 0.3V) and +6V  | Continuous Power Dissipation                                                |
| LDO330.3V to the lesser of $(V_5 + 0.3V)$ and +6V          | TQFN (derate 27.8mW/°C above +70°C)2222mW                                   |
| V <sub>L</sub> 0.3V to +6V                                 | Operating Temperature Range40°C to +105°C                                   |
| DIO, DOMIN: the higher of -40V and (V <sub>CC</sub> - 40V) | Maximum Junction Temperature+150°C                                          |
| MAX: the lesser of +40V and $(V_{CC} + 40V)$               | Storage Temperature Range65°C to +150°C                                     |
| Logic Inputs                                               | Lead Temperature (soldering, 10s)+300°C                                     |
| LIO, DODIS, DIOEN, LO, CS,                                 | Soldering Temperature (reflow)+260°C                                        |
| SDI, SCLK0.3V to (V <sub>L</sub> + 0.3V)                   |                                                                             |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Package Thermal Characteristics (Note 1)**

#### **TQFN**

Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ )......36°C/W Junction-to-Case Thermal Resistance ( $\theta_{JC}$ )......3°C/W

**Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

### **DC Electrical Characteristics**

 $(V_{CC}$  = 9V to 36V,  $V_L$  = 2.3V to 5.5V,  $V_{GND}$  = 0V; all logic inputs at  $V_L$  or GND;  $T_A$  = -40°C to +105°C, unless otherwise noted. Typical values are at  $V_{CC}$  = 24V,  $V_L$  = 3.3V, and  $T_A$  = +25°C, unless otherwise noted.) (Note 2)

| PARAMETER                                                    | SYMBOL                   | CONDITIONS                                                                                               | MIN  | TYP  | MAX  | UNITS |
|--------------------------------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------|------|------|------|-------|
| V <sub>CC</sub> Supply Voltage                               | V <sub>CC</sub>          |                                                                                                          | 9    |      | 36   | V     |
| V <sub>CC</sub> Supply Current                               | I <sub>CC</sub>          | DIO and DO enabled, push-pull and output low, no load on $V_5$ or LDO33, LDOIN is not connected to $V_D$ |      | 0.65 | 1.2  | mA    |
| V <sub>CC</sub> Undervoltage-Lockout<br>Threshold            | V <sub>CCUVLO</sub>      | V <sub>CC</sub> falling                                                                                  | 6    | 7.5  | 8.4  | V     |
| V <sub>CC</sub> Undervoltage-Lockout<br>Threshold Hysteresis | V <sub>CCUVLO_HYST</sub> |                                                                                                          |      | 200  |      | mV    |
| V <sub>L</sub> Logic-Level Supply Voltage                    | VL                       |                                                                                                          | 2.3  |      | 5.5  | V     |
| V <sub>L</sub> Logic-Level Supply Current                    | ΙL                       | All logic inputs at V <sub>L</sub> or GND                                                                |      |      | 5    | μA    |
| V <sub>L</sub> Undervoltage Threshold                        | V <sub>LUVLO</sub>       | V <sub>L</sub> falling                                                                                   | 0.65 | 0.95 | 1.30 | V     |

## **DC Electrical Characteristics (continued)**

 $(V_{CC}$  = 9V to 36V,  $V_L$  = 2.3V to 5.5V,  $V_{GND}$  = 0V; all logic inputs at  $V_L$  or GND;  $T_A$  = -40°C to +105°C, unless otherwise noted. Typical values are at  $V_{CC}$  = 24V,  $V_L$  = 3.3V, and  $T_A$  = +25°C, unless otherwise noted.) (Note 2)

| PARAMETER                                        | SYMBOL                 | CONDITIONS                                                                                                                                                             | MIN                     | TYP                     | MAX  | UNITS |
|--------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|------|-------|
| 5V LDO (V <sub>5</sub> )                         |                        |                                                                                                                                                                        |                         |                         |      | ,     |
| LDOIN Input Voltage Range                        | $V_{LDOIN}$            |                                                                                                                                                                        | 7                       |                         | 36   | V     |
| V <sub>5</sub> Supply Current                    | I <sub>5_IN</sub>      | LDOIN shorted to $V_5$ , external 5V applied to $V_5$ , no switching, LDO33 disabled                                                                                   |                         | 1.5                     |      | mA    |
| V <sub>5</sub> Undervoltage Lockout<br>Threshold | V <sub>5UVLO</sub>     | V <sub>5</sub> falling                                                                                                                                                 |                         | 2.4                     |      | V     |
| LDOIN Supply Current                             | I <sub>LDOIN</sub>     | DIO and DO enabled, push-pull and output low, no load on $V_5$ or LDO33, LDOIN not connected to $V_D$                                                                  |                         | 2.0                     | 3.2  | mA    |
| V <sub>5</sub> Output Voltage Range              | V <sub>5</sub>         | No load on V <sub>5</sub> , 7V ≤ V <sub>LDOIN</sub> ≤ 36V                                                                                                              | 4.75                    | 5.00                    | 5.25 | V     |
| Power Supply Rejection Ratio                     | V <sub>5_PSRR</sub>    | V <sub>CC</sub> = V <sub>LDOIN</sub> = 1V <sub>P-P</sub> , f <sub>LDOIN</sub> = 100Hz                                                                                  | 60                      | 88                      |      | dB    |
|                                                  |                        | $1\text{mA} < I_{\text{LOAD}} < 10\text{mA}, V_{\text{LDOIN}} = 7\text{V},$ $0.1\mu\text{F}$ bypass capacitor on $V_5$                                                 |                         | 0.8                     |      |       |
| V <sub>5</sub> Load Regulation                   |                        | 1mA < I <sub>LOAD</sub> < 30mA, V <sub>LDOIN</sub> = 7V,<br>0.1μF bypass capacitor on V <sub>5</sub> , $10\Omega$ –1μF<br>compensation network added to V <sub>5</sub> |                         | 0.8                     |      | %     |
| 3.3V LDO (LDO33)                                 |                        |                                                                                                                                                                        |                         |                         |      |       |
| LDO33 Output Voltage                             | $V_{LDO33}$            | No load on LDO33                                                                                                                                                       | 3.1                     | 3.3                     | 3.5  | V     |
| LDO33 Undervoltage-Lockout<br>Threshold          | V <sub>LDO33UVLO</sub> | V <sub>LDO33</sub> falling                                                                                                                                             |                         | 2.4                     |      | V     |
| LDO33 Load Regulation                            |                        | 1mA < I <sub>LOAD</sub> < 20mA, V <sub>LDOIN</sub> = 7V                                                                                                                |                         | 0.25                    |      | %     |
| 24V INTERFACE                                    |                        |                                                                                                                                                                        |                         |                         |      |       |
| DIO Driver Output Voltage High                   | V <sub>OH</sub> _ DIO  | DIO high-side enabled, I <sub>DIO</sub> = -200mA                                                                                                                       | V <sub>CC</sub><br>-1.8 | V <sub>CC</sub><br>-1.0 |      | V     |
| DIO Driver Output Voltage Low                    | V <sub>OL</sub> _ DIO  | DIO low-side enabled, I <sub>DIO</sub> = +200mA                                                                                                                        |                         | 1.3                     | 1.8  | V     |
| DIO Driver Source Current Limit                  | I <sub>OH</sub> _ DIO  | DIO high-side enabled, V <sub>DIO</sub> < (V <sub>CC</sub> - 5V)                                                                                                       | -480                    | -300                    | -200 | mA    |
| DIO Driver Sink Current Limit                    | I <sub>OL_</sub> DIO   | DIO low-side enabled, V <sub>DIO</sub> > 5V                                                                                                                            | 200                     | 300                     | 480  | mA    |

## **DC Electrical Characteristics (continued)**

 $(V_{CC}$  = 9V to 36V,  $V_L$  = 2.3V to 5.5V,  $V_{GND}$  = 0V; all logic inputs at  $V_L$  or GND;  $T_A$  = -40°C to +105°C, unless otherwise noted. Typical values are at  $V_{CC}$  = 24V,  $V_L$  = 3.3V, and  $T_A$  = +25°C, unless otherwise noted.) (Note 2)

| PARAMETER                               | SYMBOL                                                                                     | CONDITIONS                                                     | MIN                     | TYP               | MAX                     | UNITS |
|-----------------------------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------|-------------------|-------------------------|-------|
| DO Driver Output Voltage High           | V <sub>OH_DO</sub>                                                                         | DO high-side enabled, I <sub>DO</sub> = -200mA                 | V <sub>CC</sub> - 1.8   | V <sub>CC</sub> - |                         | V     |
| DO Driver Output Voltage Low            | V <sub>OL_DO</sub>                                                                         | DO low-side enabled, I <sub>DO</sub> = +200mA                  |                         | 1.4               | 1.8                     | V     |
| DO Driver Source Current Limit          | loh_do                                                                                     | DO high-side enabled, V <sub>DO</sub> < (V <sub>CC</sub> - 5V) | -490                    | -320              | -200                    | mA    |
| DO Driver Sink Current Limit            | I <sub>OL_DO</sub>                                                                         | DO low-side enabled, V <sub>DO</sub> > 5V                      | 200                     | 320               | 490                     | mA    |
| DIO Input Threshold High                | V <sub>IH</sub> _ DIO                                                                      | DIO driver disabled                                            | 6.8                     |                   | 8                       | V     |
| DIO Input Threshold Low                 | V <sub>IL_</sub> DIO                                                                       | DIO driver disabled                                            | 5.2                     |                   | 6.4                     | V     |
| DIO Input Hysteresis                    | V <sub>HYS</sub> DIO                                                                       | DIO driver disabled                                            |                         | 1.6               |                         | V     |
| DIO Weak Pulldown Current               | I <sub>PDDIO</sub>                                                                         | DIO driver disabled, V <sub>DIO</sub> = (V <sub>CC</sub> - 1V) |                         | 76                | 140                     | μA    |
| DO Leakage Current                      | I <sub>PDDO</sub>                                                                          | 0 ≤ V <sub>DO</sub> ≤ V <sub>CC</sub> - 1V                     | -1                      | -                 | +1                      | μA    |
| DIO Input Capacitance                   | C <sub>DIO</sub>                                                                           | DIO driver disabled                                            |                         | 40                |                         | pF    |
| DO Input Capacitance                    | C <sub>DO</sub>                                                                            | DO driver disabled                                             |                         | 40                |                         | pF    |
| LOGIC INPUTS (LIO, DODIS, DI            | OEN, LO, CS, S                                                                             | DI, SCLK)                                                      |                         |                   |                         |       |
| Logic Input Voltage Low                 | V <sub>IL</sub>                                                                            |                                                                | 0.3 x<br>V <sub>L</sub> |                   |                         | V     |
| Logic Input Voltage High                | V <sub>IH</sub>                                                                            |                                                                |                         |                   | 0.7 x<br>V <sub>L</sub> | V     |
| Logic Input Leakage Current             | I <sub>LEAK</sub>                                                                          | Logic input = GND or V <sub>L</sub>                            | -1                      |                   | +1                      | μA    |
| Logic Input Capacitance                 | C <sub>IN</sub>                                                                            |                                                                |                         | 5                 |                         | pF    |
| LOGIC OUTPUTS (RX, WU, UV,              | SDO, ĪRQ)                                                                                  |                                                                |                         |                   |                         |       |
| Logic Output Voltage Low                | V <sub>OL</sub>                                                                            | I <sub>OUT</sub> = -5mA                                        |                         |                   | 0.4                     | V     |
| Logic Output Voltage High               | V <sub>OHRX</sub> ,<br>V <sub>OHWU</sub> ,<br>V <sub>OHSDO</sub> ,<br>V <sub>OHIRQ</sub> , | I <sub>OUT</sub> = -5mA (Note 3)                               | V <sub>L</sub> - 0.6    |                   |                         | V     |
| SDO Leakage Current                     | I <sub>LK_SDO</sub>                                                                        | SDO disabled, SDO = GND or V <sub>L</sub>                      | -1                      |                   | +1                      | μA    |
| THERMAL SHUTDOWN                        | - <u>-</u>                                                                                 |                                                                |                         |                   |                         |       |
| Thermal Warning Threshold               |                                                                                            | Die temperature rising, OTemp bit is set                       |                         | +127              |                         | °C    |
| Thermal Warning Threshold<br>Hysteresis |                                                                                            | Die temperature falling, OTemp bit is cleared                  |                         | 23                |                         | °C    |
| Thermal-Shutdown Threshold              |                                                                                            | Die temperature rising                                         |                         | +165              |                         | °C    |
| Thermal-Shutdown Hysteresis             |                                                                                            |                                                                |                         | 20                |                         | °C    |

## **AC Electrical Characteristics**

 $(V_{CC}$  = 9V to 36V,  $V_L$  = 2.3V to 5.5V,  $V_{GND}$  = 0V; all logic inputs at  $V_L$  or GND;  $T_A$  = -40°C to +105°C, unless otherwise noted. Typical values are at  $V_{CC}$  = 24V,  $V_L$  = 3.3V, and  $T_A$  = +25°C, unless otherwise noted.) (Note 2)

| PARAMETER                            | SYMBOL             | CONDITIONS                                           | MIN | TYP | MAX | UNITS |
|--------------------------------------|--------------------|------------------------------------------------------|-----|-----|-----|-------|
| DIO, DO INTERFACES                   |                    |                                                      |     |     |     | ,     |
| Switching Rate                       | DR                 |                                                      |     |     | 3   | kHz   |
| DRIVER (DIO, DO)                     |                    |                                                      |     |     |     |       |
| Driver Low-to-High Propagation Delay | t <sub>PDLH</sub>  | Push-pull or high-side (pnp) configuration, Figure 1 |     | 1.5 | 3.5 | μs    |
| Driver High-to-Low Propagation Delay | t <sub>PDHL</sub>  | Push-pull or low-side (npn) configuration, Figure 1  |     | 1.6 | 3.9 | μs    |
| Driver Skew                          | tskew              | Itpdlh - tpdhll                                      |     | 0.1 | 1.8 | μs    |
| Driver Rise Time                     | t <sub>RISE</sub>  | Push-pull or high-side (pnp) configuration, Figure 1 |     | 1.5 | 4.0 | μs    |
| Driver Fall Time                     | t <sub>FALL</sub>  | Push-pull or low-side (npn) configuration, Figure 1  |     | 1.3 | 4.0 | μs    |
| RECEIVER (DIO) (Figure 2)            |                    |                                                      |     |     |     |       |
| Receiver Low-to-High                 |                    | RxFilter = 1                                         |     | 0.6 |     |       |
| Propagation Delay                    | t <sub>PRLH</sub>  | RxFilter = 0                                         |     | 1.7 |     | μs    |
| Receiver High-to-Low                 |                    | RxFilter = 1                                         |     | 0.3 |     |       |
| Propagation Delay                    | tprhl              | RxFilter = 0                                         |     | 0.7 |     | μs    |
| WAKE-UP DETECTION (Figure 3          | 3)                 |                                                      |     |     |     | ,     |
| Wake-Up Input Minimum Pulse<br>Width | t <sub>WUMIN</sub> |                                                      | 190 | 250 | 310 | μs    |
| Wake-Up Input Maximum Pulse Width    | twumax             |                                                      | 520 | 650 | 780 | μs    |
| WU Output Low-Time                   | t <sub>WUL</sub>   | Valid wake-up condition on DIO                       | 40  | 50  | 60  | μs    |

## **AC Electrical Characteristics (continued)**

 $(V_{CC}$  = 9V to 36V,  $V_L$  = 2.3V to 5.5V,  $V_{GND}$  = 0V; all logic inputs at  $V_L$  or GND;  $T_A$  = -40°C to +105°C, unless otherwise noted. Typical values are at  $V_{CC}$  = 24V,  $V_L$  = 3.3V, and  $T_A$  = +25°C, unless otherwise noted.) (Note 2)

| PARAMETER                                  | SYMBOL             | CONDITIONS     | MIN | TYP | MAX | UNITS |  |  |  |
|--------------------------------------------|--------------------|----------------|-----|-----|-----|-------|--|--|--|
| SPI TIMING (CS, SCLK, SDI, SDO) (Figure 4) |                    |                |     |     |     |       |  |  |  |
| SCLK Clock Period                          | t <sub>CH+CL</sub> |                | 84  |     |     | ns    |  |  |  |
| SCLK Pulse-Width High                      | t <sub>CH</sub>    |                | 42  |     |     | ns    |  |  |  |
| SCLK Pulse-Width Low                       | t <sub>CL</sub>    |                | 42  |     |     | ns    |  |  |  |
| CS Fall to SCLK Rise Time                  | t <sub>CSS</sub>   |                | 20  |     |     | ns    |  |  |  |
| SCLK Rise to CS Rise Hold Time             | tcsh               |                | 20  |     |     | ns    |  |  |  |
| SDI Hold Time                              | t <sub>DH</sub>    |                | 10  |     |     | ns    |  |  |  |
| SDI Setup Time                             | t <sub>DS</sub>    |                | 10  |     |     | ns    |  |  |  |
| SDO Propagation Dolov                      | <b>4</b>           | $V_L \ge 3.0V$ |     |     | 32  | no    |  |  |  |
| SDO Propagation Delay                      | t <sub>DO</sub>    | $V_L \ge 2.3V$ |     |     | 36  | ns    |  |  |  |
| SDO Rise and Fall Times                    | t <sub>FT</sub>    |                |     |     | 20  | ns    |  |  |  |
| Minimum CS Pulse                           | t <sub>CSW</sub>   |                | 77  |     |     | ns    |  |  |  |

Note 2: All devices are 100% production tested at  $T_A = +25$ °C. Limits over the operating temperature range are guaranteed by design.

Note 3: UV is an open-drain output. Connect UV to a voltage less than 5.5V through an external pullup resistor.



Figure 1. DIO and DO Driver Propagation Delays and Rise/Fall Times



Figure 2. DIO Receiver Propagation Delay



Figure 3. Wake-Up Detection Timing



Figure 4. SPI Timing Diagram

## **Typical Operating Characteristics**

 $(V_{CC}$  = 24V, LDOIN =  $V_P$ ,  $V_L$  = LDO33, DIO and DO in push-pull configuration,  $T_A$  = +25°C, unless otherwise noted.)



## **Typical Operating Characteristics (continued)**

 $(V_{CC}$  = 24V, LDOIN =  $V_P$ ,  $V_L$  = LDO33, DIO and DO in push-pull configuration,  $T_A$  = +25°C, unless otherwise noted.)













## **Typical Operating Characteristics (continued)**

 $(V_{CC} = 24V, LDOIN = V_P, V_L = LDO33, DIO and DO in push-pull configuration, T_A = +25°C, unless otherwise noted.)$ 









# **Pin Configuration**



## **Pin Description**

| PIN | NAME           | FUNCTION                                                                                                                                                                                                                                                                                        |
|-----|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | LDOIN          | 5V Linear Regulator Input. Bypass LDOIN to GND with a 0.1µF ceramic capacitor.                                                                                                                                                                                                                  |
| 2   | V <sub>5</sub> | 5V Power-Supply Input and 5V Linear Regulator Output. Bypass $V_5$ to GND with a $0.1\mu F$ ceramic capacitor for 10mA load capability. Add the recommended compensation network to increase the source capability to 30mA. See the 5V and 3.3V Linear Regulators section for more information. |
| 3   | LDO33          | 3.3V Linear Regulator Output. Bypass LDO33 to GND with a 1µF ceramic capacitor.                                                                                                                                                                                                                 |
| 4   | ĪRQ            | Active-Low Interrupt Request Output. IRQ is a push-pull output referenced to V <sub>L</sub> .                                                                                                                                                                                                   |
| 5   | SCLK           | SPI Clock Input                                                                                                                                                                                                                                                                                 |
| 6   | <del>CS</del>  | Active-Low SPI Chip-Select Input                                                                                                                                                                                                                                                                |

# **Pin Description (continued)**

| PIN    | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                             |
|--------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                 |                                                                                                                                                                                                                                                                                                                                      |
| 7      | SDO             | SPI Serial-Data Output                                                                                                                                                                                                                                                                                                               |
| 8      | SDI             | SPI Serial-Data Input                                                                                                                                                                                                                                                                                                                |
| 9      | VL              | Logic-Level Supply Input. $V_L$ defines the logic levels on all the logic inputs and outputs. Bypass $V_L$ to GND with a $0.1\mu F$ ceramic capacitor.                                                                                                                                                                               |
| 10     | I.C.            | Internally Connected. Connect to $V_{L}$ or leave unconnected. It is recommended to connect to $V_{L}$ .                                                                                                                                                                                                                             |
| 11     | DODIS           | DO Driver Disable Input. Drive DODIS low to enable the DO driver. Drive DODIS high to disable the DO drive.                                                                                                                                                                                                                          |
| 12     | LIO             | DIO Input. The logic on the DIO output is the inverse logic level of the signals on the LIO inputs.                                                                                                                                                                                                                                  |
| 13     | DIOEN           | DIO Driver Enable. Drive DIOEN high to enable the DIO transmitter. DIOEN is referenced to VL                                                                                                                                                                                                                                         |
| 14     | RX              | DIO Output. RX is the inverse logic level of DIO. RX is always high when the RxDis bit in the DIOConfig register is set to 1.                                                                                                                                                                                                        |
| 15     | WU              | Active-Low Wake-Up Output. WU is a push-pull output referenced to V <sub>L</sub> . WU pulses low for 50µs (typ) when a valid wake-up pulse is detected on the DIO line.                                                                                                                                                              |
| 16     | LO              | Logic Input of the DO Output. LO is the logic input that drives DO. LO is referenced to V <sub>L</sub> .                                                                                                                                                                                                                             |
| 17, 19 | N.C.            | Not Connected. Leave N.C. unconnected.                                                                                                                                                                                                                                                                                               |
| 18     | UV              | Open-Drain Undervoltage Indicator Output. In case of an undervoltage, the UV open-drain transistor is off.                                                                                                                                                                                                                           |
| 20     | GND             | Ground                                                                                                                                                                                                                                                                                                                               |
| 21     | DIO             | Driver Input/Output. Drive DIOEN high to enable the DIO driver. The logic on the DIO output is the inverse logic level of the signals on the LIO. RX is the logic inverse of DIO. The DIO driver output level can be set by the LIO input or programmed by the Q bit. The level on DIO can be read by the RX output or the QLvl bit. |
| 22     | DO              | 24V Logic-Level Digital Output. DO is the inverse logic level of the LO input and can be digitally-controlled through the DIOConfig register.                                                                                                                                                                                        |
| 23     | V <sub>CC</sub> | Power-Supply Input. Bypass V <sub>CC</sub> to GND with a 1µF ceramic capacitor.                                                                                                                                                                                                                                                      |
| 24     | V <sub>P</sub>  | Protected 24V Supply Output. $V_P$ is one diode drop below $V_{CC}$ . $V_P$ is reverse-polarity protected and can be used as a 24V protected supply to the sensor.                                                                                                                                                                   |
|        | EP              | Exposed Pad. Connect EP to GND.                                                                                                                                                                                                                                                                                                      |

### **Detailed Description**

The MAX14836 is a dual-sensor driver. The device contains two 24V digital outputs. Two internal linear regulators generate common sensor voltages.

The device detects short-circuit wake-up conditions on the DIO line and generates a wake-up signal on the  $\overline{WU}$  output. The DIO and DO drivers are independently-configurable to any one of three driver output types: push-pull, high-side (pnp), or low-side (npn).

The device is configured and monitored through an SPI™ interface. Extensive alarms are available through SPI.

#### 24V Interface

The device features an IO transceiver interface capable of operating with voltages up to 36V. This is the 24V interface and includes the DIO input/output, the logic-level digital output (DO).

### **Configurable Drivers**

The device features selectable push-pull, high-side (pnp), or low-side (npn) switching drivers at DIO and DO.

Set the DIO\_N/P and DIO\_PP bits in the DIOConfig register to select the driver mode for the DIO driver. When configured as a push-pull output, DIO switches between VP and ground. Set the DIO\_PP bit to 1 to select push-pull operation at DIO. Set the DIO\_PP bit to 0 to configure the DIO output for open-drain operation. The DIO\_N/P bit selects npn or pnp operation when DIO is configured as an open-drain output.

Set the DoN/P and DoPP bits in the DOConfig register to select the driver mode for the DO output. When configured as a push-pull output, DO switches between  $V_{CC}$  and ground. Set the DoPP bit to 1 for push-pull operation. The DoN/P bit selects npn or pnp operation when DO is configured as an open-drain output. Set the DoPP bit to 0 to select high-side or low-side operation at DO.

### **DIO Driver and Receiver**

The DIOEN input enables the DIO driver. Drive DIOEN high to enable the DIO driver. Drive DIOEN low to disable the driver.

The device's DIO driver is specified for 200mA to drive current to large capacitive loads of up to  $3\mu\text{F}$  and dynamic impedances like incandescent lamps.

The DIO receiver is always on. Disable the RX output through the RxDis bit in the DIOConfig register. Set the RxDis bit to 1 to set the RX output high. Set the RxDis bit to 0 for normal receive operation.

The DIO receiver has an analog lowpass filter to reduce high-frequency noise present on the line. Set the RxFilter bit in the DIOConfig register to 0 to set the filter corner frequency to 250kHz (typ). Set the RxFilter bit to 1 to set the corner frequency of the filter to 500MHz (typ). Noise filter is present on the DIO receiver and controlled simultaneously by the RxFilter bit.

#### **DIO Fault Detection**

The device registers a DIOFault condition when it detects a short circuit for longer than  $650\mu s$  (typ). A short condition exists when DIO driver's  $V_{OH\ or}\ V_{OL}$  exceeds 2.8V (typ).

When a DIOFault error occurs, the DIOFault and DIOFaultInt bits are set,  $\overline{IRQ}$  asserts, and the driver is turned off 650µs (typ) blanking time after the start of the fault condition.

When a short-circuit event occurs on DIO, the driver enters autoretry mode. In autoretry mode, the device periodically checks whether the short is still present and attempts to correct the driver output. Autoretry attempts last for 770µs (typ) and occur every 26ms (typ).

#### **DO Fault Detection**

The device registers a DoFault event when a short-circuit is present at the DO output for 440 $\mu$ s. A short condition exists when the DO driver's V<sub>OH</sub> or V<sub>OL</sub> exceeds the 2.8V (typ). When a short-circuit condition is detected, the DO driver enters autoretry mode. In autoretry mode, the device periodically checks whether the overcurrent is still present. Autoretry attempts last for 440 $\mu$ s (typ) and occur every 26ms (typ). When a DoFault error is detected, the DoFault and DoFaultInt bits are set,  $\overline{\text{IRQ}}$  asserts, and the driver is turned off 440 $\mu$ s (typ) after the start of the DO faults.

#### **Reverse-Polarity Protection**

The device is protected against reverse-polarity connections on  $V_{CC}$ , DIO, DO, DI, and GND. Any combination of these pins can be connected to DC voltages up to 40V (max). A short to 40V results in a current flow of less than  $500\mu A$ .

Ensure that the maximum voltage between any of these pins does not exceed 40V.

### 5V and 3.3V Linear Regulators

The device includes two internal regulators to generate 5V (V<sub>5</sub>) and 3.3V (LDO33). LDO5 is specified for 10mA total external load current (i.e., LDO33 + V<sub>5</sub>) when bypassed with a 0.1µF capacitor to ground. Add the compensation network shown in Figure 5 to draw up to 30mA of total external load current from the 5V LDO. LDO33 is specified at 20mA. The input of V<sub>5</sub> (LDOIN) can be powered from V<sub>P</sub>, the protected 24V supply output, or to another voltage in the 7V to 36V range.

If the external circuits that are powered by the linear regulators require an input bypass capacitance larger than 100nF for 5V or 1µF for 3.3V, a compensation network must be added on V<sub>5</sub> and/or LDO33. The compensation network consists of a  $10\Omega$  series resistor and a capacitor equal to the value required by the external circuit, as shown in Figure 6. The capacitors C33 and C5 in Figure 6 represent the capacitance required by the external circuits. Figure 6 does not show any protection diodes for simplicity.

When the internal 5V LDO is not used, V<sub>5</sub> becomes the supply input for the internal analog and digital functions and, therefore, has to be supplied externally so that the MAX14836 operates normally. The 5V LDO can be disabled by connecting LDOIN to V<sub>5</sub>. Apply an external voltage of 4.75V to 5.25V to V<sub>5</sub> when the LDO is disabled.

Use the LDO33Dis bit in the Mode register to disable LDO33. See the *Mode Register* [R1, R0] = [1,1] section for more information. V<sub>5</sub> and LDO33 are not protected against short circuits.

#### Power-Up

If V<sub>I</sub> is connected to V5 or to LDO33, the DIO and DO driver outputs and the UV output are high-impedance

MAX14836 LD033

Figure 5. V<sub>5</sub> Compensation Network

when V<sub>CC</sub>, V<sub>5</sub>, V<sub>I</sub>, and/or LDO33 voltages are below their respective undervoltage thresholds during power-up. If  $V_L$  is not connected to  $V_5$  or to LDO33,  $V_L$  needs to be powered up before or simultaneously with V<sub>5</sub> or LDO33 in order to ensure that the DO output is high impedance at power-up. UV goes low and the drivers are enabled when all these voltages exceed their respective undervoltagelockout thresholds.

The drivers are automatically disabled if V<sub>CC</sub>, V<sub>5</sub>, or V<sub>L</sub> falls below its threshold.

### **Undervoltage Detection**

The device monitors V<sub>CC</sub>, V<sub>5</sub>, V<sub>L</sub>, and optionally LDO33 for undervoltage conditions. UV is high-impedance when any monitored voltage falls below its UVLO threshold.

V<sub>CC</sub>, V<sub>5</sub>, and V<sub>L</sub> undervoltage detection cannot be disabled. When V<sub>CC</sub> falls below the V<sub>CCUVLO</sub> threshold, the UV24 and UV24Int bits are set, UV asserts high, and IRQ

The SPI register contents are unchanged while V<sub>5</sub> is present, regardless of the state of  $V_{\mbox{\footnotesize{CC}}}$  and LDO33. The SPI interface is not accessible and IRQ is not available when UV is asserted due to a V<sub>5</sub> or V<sub>L</sub> undervoltage event.

When the internal 3.3V LDO regulator voltage (V<sub>I DO33</sub>) falls below the LDO33 undervoltage lockout threshold, the UV33Int bit in the Status register is set and IRQ asserts. UV asserts if the UV33En bit in the Mode register is set

The UV output deasserts once the undervoltage condition is removed. However, bits in the Status register and the IRQ output are not cleared until the Status register has been read.



Figure 6. Larger Bypass Capacitance for Powering External Circuits

### **Wake-Up Detection**

The device detects a wake-up condition on the DIO line in push-pull, high-side (pnp), or low-side (npn) operation modes. A wake-up condition is detected when the DIO output is shorted for 410 $\mu$ s (typ). WU pulses low for 50 $\mu$ s (typ) when the device detects a wake-up pulse on DIO (Figure 3).

Set the WulntEn bit in the Mode register to set the Wulnt bit in the Status register and generate an interrupt on  $\overline{IRQ}$  when a wake-up pulse is detected. Wulnt is set and  $\overline{IRQ}$  asserts immediately after DIO is released when WulntEn = 1.

#### **Thermal Protection and Considerations**

The internal LDOs and drivers can generate more power than the package for the devices can safely dissipate. Ensure that the driver and LDO loading is less than the package can dissipate. Total power dissipation for the device is calculated using the following equation:

where  $P_{DIO}$  is the power generated in the DIO driver,  $P_{DO}$  is the power dissipated by the DO driver,  $P_5$  and  $P_{LDO33}$  are the power generated by the LDOs,  $P_Q$  is the quiescent power generated by the MAX14836.

Ensure that the total power dissipation is less than the limits listed in the *Absolute Maximum Ratings* section.

Use the following to calculate the power dissipation (in mW) due to the DIO driver:

$$P_{DIO} = [I_{DIO}(max)] \times [V_O (max)]$$

where  $V_{O}$  = the larger of  $V_{OL\_DIO}$  and  $V_{OH\_DIO}$  (See the *Typical Operating Characteristics* on page 11.)

Calculate the internal power dissipation of the DO driver using the following equation:

$$P_{DO} = [I_{DO}(max)] \times [V_{O} (max)]$$

Calculate the power dissipation in the 5V LDO (V5) using the following equation:

$$P_5 = (V_{LDOIN} - V_5) \times I_5$$

where  $I_5 V_{O\_}$  includes the ILDO33 current sourced from LDO33.

Calculate the power dissipated in the 3.3V LDO (LDO33) using the following equation:

$$P_{LDO33} = 1.7V \times I_{LDO33}$$

Calculate the quiescent power dissipation in the device using the following equation:

$$P_Q = I_{CC}(max) \times V_{CC}(max)$$

#### **Overtemperature Warning**

Bits in the Status and Mode registers are set when the temperature of the device exceeds  $+125^{\circ}C$  (typ). The OTempInt bit in the Status register is set and  $\overline{IRQ}$  asserts when the OTemp bit in the Mode register is set. Read the Status register to clear the OTempInt bit and  $\overline{IRQ}$ .

The OTemp bit is cleared when the die temperature falls to +102°C.

The device continues to operate normally unless the die temperature reaches the +165°C thermal-shutdown threshold, when the device enters thermal shutdown.

#### **Thermal Shutdown**

All regulators and the DIO and DO output drivers are automatically switched off when the internal die temperature exceeds the +165°C (typ) thermal-shutdown threshold. SPI communication is available, and register content is maintained, during a thermal shutdown event.

### **Register Functionality**

The devices have four 8-bit-wide registers for configuration and monitoring (Table 1).

**Table 1. Register Summary** 

| REGISTER  | R1 | R0 | D7       | D6         | D5      | D4                | D3          | D2      | D1      | D0       | READ/<br>WRITE |
|-----------|----|----|----------|------------|---------|-------------------|-------------|---------|---------|----------|----------------|
| Status    | 0  | 0  | WuInt    | DoFaultInt | _       | $\overline{Q}Lvl$ | DIOFaultInt | UV33Int | UV24Int | OTempInt | Read only      |
| DIOConfig | 0  | 1  | RxFilter | _          | DIO_N/P | DIO_PP            | DIODEn      | Q       | RxDis   | _        | R/W            |
| DOConfig  | 1  | 0  | Dolnv    | DoAv       | DoN/P   | DoPP              | DoEn        | DoBit   | _       | _        | R/W            |
| Mode      | 1  | 1  | RST      | WuIntEn    | DoFault | DIOFault          | UV24        | OTemp   | UV33En  | LDO33Dis | R/W            |

R1/R0 = Register address.

### **Status Register [R1, R0] = [0,0]**

| BIT                | D7    | D6         | D5    | D4   | D3          | D2      | D1      | D0       |
|--------------------|-------|------------|-------|------|-------------|---------|---------|----------|
| BIT NAME           | WuInt | DoFaultInt | ResVD | QLvl | DIOFaultInt | UV33Int | UV24Int | OTempInt |
| READ/WRITE         | R     | R          | R     | R    | R           | R       | R       | R        |
| POR STATE          | 0     | 0          | Х     | Х    | 0           | 0       | 0       | 0        |
| RESET UPON<br>READ | Yes   | Yes        | No    | No   | Yes         | Yes     | Yes     | Yes      |

X = Unknown. These bits are dependent on the DIO input.

ResVD = reserved

The Status register reflects the logic levels of DIO and shows the source of interrupts that DIOFault cause an  $\overline{\mbox{IRQ}}$  hardware interrupt. The  $\overline{\mbox{IRQ}}$  interrupt is asserted when an alarm condition (OTemp, UV33, UV24, DIOFault, DoFault, WuI) is detected. All bits in the Status register are read-only. The interrupt bits return to the default state after the Status register is read. If a DIO or DO fault condition persists, the associated interrupt bits are immediately set after the Status register is read.

| BIT | NAME       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D7  | Wulnt      | Wake-Up Interrupt Request. Wulnt is set when a wake-up request pulse is detected on DIO and the WulntEn bit in the Mode register is set. $\overline{\text{IRQ}}$ asserts when Wulnt is set to 1. Read the Status register to clear the Wulnt bit and deassert $\overline{\text{IRQ}}$ .                                                                                                                                                                                                                                         |
| D6  | DoFaultInt | DO Fault Interrupt. DoFaultInt interrupt bit and DoFault bit (in the Mode register) are set when a fault condition occurs on the DO driver output. The device registers a fault condition when a short-circuit or voltage fault is detected on DO (see the DO Fault Detection section for more information). IRQ asserts when DoFaultInt is 1. Read the Status register to clear the DoFaultInt bit and deassert IRQ. If the DoFault is still present during the next autoretry cycle, the DoFaultInt bit and IRQ is set again. |
| D5  | ResVD      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

<sup>-</sup> Writing to registers has no effect.

| BIT | NAME        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D4  | QLvI        | <b>DIO Logic Level.</b> The $\overline{\mathbb{Q}}$ Lvl bit is the inverse of the logic level at DIO. $\overline{\mathbb{Q}}$ Lvl is 1 when the DIO input level is low (< 5.2V) and is 0 when the DIO logic level is high (> 8V) (Table 3). $\overline{\mathbb{Q}}$ Lvl remains active when the DIO receiver is disabled (RxDis = 1). $\overline{\mathbb{Q}}$ Lvl does not affect $\overline{\mathbb{R}}$ $\overline{\mathbb{Q}}$ . $\overline{\mathbb{Q}}$ Lvl is not changed when the Status register is read.                                                                                                     |
| D3  | DIOFaultInt | <b>DIO Fault Interrupt.</b> The DIOFaultInt interrupt bit and DIOFault bit (in the Mode register) are set when a short circuit or voltage fault occurs on the DIO driver output (see the <i>DIO Fault Detection</i> section for more information). $\overline{IRQ}$ asserts when DIOFault is 1. Read the Status register to clear the DIOFaultInt bit and deassert $\overline{IRQ}$ . If DIO fault is still present during the next autoretry cycle, the DIOFault bit and $\overline{IRQ}$ is set again.                                                                                                             |
| D2  | UV33Int     | Internal 3.3V LDO (LDO33) Undervoltage Warning. Both the UV33Int interrupt bit and the UV33En bit (in the Mode register) are set when $V_{LDO33}$ falls below the 2.4V LDO33 undervoltage threshold. If UV33En is set in the Mode register, $\overline{RQ}$ asserts low when the UV33Int bit is 1. Read the Status register to clear the UV33Int bit and deassert $\overline{RQ}$ . Set the UV33En bit to 1 in the Mode register to enable undervoltage monitoring for UV33Int. When enabled, UV asserts high when the UV33Int bit is 1. UV deasserts when $V_{LDO33}$ rises above the LDO33 undervoltage threshold. |
| D1  | UV24Int     | V <sub>CC</sub> Undervoltage Interrupt. The UV24Int interrupt bit and the UV24 bit (in the Mode register) are set when the V <sub>CC</sub> voltage falls below the 6V undervoltage threshold. IRQ asserts low when the UV24Int bit is 1. Read the Status register to clear the UV24Int bit and deassert IRQ. V <sub>CC</sub> undervoltage detection cannot be disabled.                                                                                                                                                                                                                                              |
| D0  | OTempInt    | Overtemperature Warning. The OTempInt interrupt bit and the OTemp bit (in the Mode register) are set when a high-temperature condition is detected by the devices. OTemp is set when the temperature of the die exceeds +125°C (typ). OTempInt is set and IRQ asserts when the OTemp bit is 1. The OTempInt bit is cleared and IRQ deasserts when the Status register is read. Once cleared, OTempInt is not reset if the die temperature remains above the thermal-warning threshold and does not fall below +102°C.                                                                                                |

**Table 2. DO Driver Enable, Disable** 

| DODIS Pin | DOEn Bit | DO State |
|-----------|----------|----------|
| Low       | х        | Enabled  |
| High      | 0        | Disabled |
| High      | 1        | Enabled  |

X = Don't care.

Table 3.  $\overline{\mathbf{Q}}\mathbf{L}\mathbf{v}\mathbf{I}$  and RX Output

| V <sub>DIO</sub> (V) | QLvl BIT | RX OUTPUT |
|----------------------|----------|-----------|
| < 5.2                | 1        | High      |
| > 8                  | 0        | Low       |

## DIOConfig Register [R1, R0] = [0,1]

| BIT        | D7       | D6  | D5      | D4     | D3     | D2  | D1    | D0  |
|------------|----------|-----|---------|--------|--------|-----|-------|-----|
| BIT NAME   | RxFilter | _   | DIO_N/P | DIO_PP | DIODEn | Q   | RxDis | _   |
| READ/WRITE | R/W      | R/W | R/W     | R/W    | R/W    | R/W | R/W   | R/W |
| POR STATE  | 0        | 0   | 0       | 0      | 0      | 0   | 0     | 0   |

Use the DIOConfig register to control the DIO driver and receiver parameters. All bits in the DIOConfig register are read-write and are set to 0 at power-up.

| BIT | NAME     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                              |
|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D7  | RxFilter | <b>DIO Receiver Filter Control.</b> The DIO receiver has an all-analog lowpass filter to reduce high-frequency noise on the receiver input. Set the RxFilter bit to 0 to set the filter corner frequency to 500kHz. Set the RxFilter bit to 1 to set the filter corner frequency to 1MHz. Noise filters on C/Q and DI are controlled simultaneously by the RxFilter bit. |
| D6  | _        | Writing to register has no effect.                                                                                                                                                                                                                                                                                                                                       |
| D5  | DIO_N/P  | <b>DIO Driver npn/pnp Mode.</b> The DIO_N/P bit selects between low-side (npn) and high-side (pnp) modes when the DIO driver is configured as an open-drain output (DIO_PP = 0). Set DIO_N/P to 1 to configure the driver for low-side (npn) operation. Set DIO_N/P to 0 for high-side (PNP) operation.                                                                  |
| D4  | DIO_PP   | <b>DIO Driver Push-Pull Operation.</b> Set DIO_PP to 1 to enable push-pull operation on the DIO driver. The DIO output is open-drain when DIO_PP is 0.                                                                                                                                                                                                                   |
| D3  | DIODEn   | DIO Driver Enable/Disable. Set the DIODEn bit to 1 to enable the DIO driver. Set DIODEn to 0 for hardware (DIOEN) control. See Table 4.                                                                                                                                                                                                                                  |
|     |          | <b>DIO Driver Output Logic.</b> The Q bit can be used to program the C/Q output driver through software. The DIO driver must be enabled and LIO must be high to control the DIO driver through the Q bit (Figure 7). DIO has the same logic polarity as the Q bit.                                                                                                       |
| D2  | Q        | Set the Q bit to 0 to control the DIO driver with LIO.                                                                                                                                                                                                                                                                                                                   |
|     |          | The DIO driver output state depends on the DIO_PP and DIO_N/P bits as shown in Table 5. Note that Table 5 assumes that the C/Q driver is enabled (DIOEN = V <sub>L</sub> or DIODEn = 1).                                                                                                                                                                                 |
| D1  | RxDis    | <b>DIO Receiver Enable/Disable.</b> Set the RxDis bit to 1 to disable the DIO receiver. The RX output is high when RxDis is 1.                                                                                                                                                                                                                                           |
| D0  | _        | Writing ro register has no effect.                                                                                                                                                                                                                                                                                                                                       |

**Table 4. DIODEn and DIOEN DIO Driver Control** 

| DIODEn | DIOEN | DIO DRIVER |
|--------|-------|------------|
| 0      | Low   | Disabled   |
| X      | High  | Enabled    |
| 1      | X     | Enabled    |





Figure 7. Equivalent DIO Logic

**Table 5. DIO Driver Output State** 

| LIO<br>(SEE NOTE) | Q | DIO_PP | DIO_N/P | DIO CONFIGURATION | DIO STATE                  |
|-------------------|---|--------|---------|-------------------|----------------------------|
| High              | 1 | 0      | 0       | pnp, open-drain   | On, DIO is high            |
| High              | 0 | 0      | 0       | pnp, open-drain   | Off, DIO is high-impedance |
| High              | 1 | 0      | 1       | npn, open-drain   | Off, DIO is high-impedance |
| High              | 0 | 0      | 1       | npn, open-drain   | On, DIO is low             |
| High              | 1 | 1      | Х       | Push-pull         | High                       |
| High              | 0 | 1      | X       | Push-pull         | Low                        |

**Note:**  $LIO = V_L$ . X = Don't care.

## DOConfig Register [R1, R0] = [1,0]

| BIT        | D7    | D6   | D5    | D4   | D3   | D2    | D1  | D0  |
|------------|-------|------|-------|------|------|-------|-----|-----|
| BIT NAME   | Dolnv | DoAv | DoN/P | DoPP | DoEn | DoBit | _   | _   |
| READ/WRITE | R/W   | R/W  | R/W   | R/W  | R/W  | R/W   | R/W | R/W |
| POR STATE  | 0     | 0    | 0     | 0    | 0    | 0     | 0   | 0   |

Use the DOConfig register to control DO interface. All bits in the DOConfig register are read-write and are set to 0 at power-up.

| BIT | NAME  | DESCRIPTION                                                                                                                                                                                                                                                                                        |
|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D7  | Dolnv | DO Output Polarity. Set the Dolnv bit to 1 to invert the logic of the DO output. This bit also works in conjunction with the DoAv (Table 6). DO tracks the LIO input with the opposite polarity when both the DoAv and Dolnv bits are set.                                                         |
| D6  | DoAv  | <b>DO Antivalent Operation.</b> Set the DoAv bit to 1 to enable antivalent output operation on DO. DO tracks the LIO and input (and the Q bit) when DoAv is 1 (Table 6). The LO input and the DoBit are ignored when the DoAv bit is 1.                                                            |
| D5  | DoN/P | <b>DO Driver npn/pnp Operation.</b> The DoN/P bit selects between low-side (npn) and high-side (pnp) modes when the DO driver is configured as an open-drain output (DoPP = 0). Set DoN/P to 1 to configure the driver for low-side (npn) operation. Set DoN/P to 0 for high-side (pnp) operation. |
| D4  | DoPP  | <b>DO Driver Push-Pull Operation.</b> Set the DoPP bit to 1 to configure the DO driver output for push-pull operation. DO is an open-drain output when DoPP is 0.                                                                                                                                  |
| D3  | DoEn  | <b>DO Driver Enable/Disable.</b> Set the DoEn bit to 1 to enable the DO driver. The DO driver is high-impedance when DoEn is 0.                                                                                                                                                                    |
| D2  | DoBit | DO Driver Output Logic. The DoBit bit can be used to program the DO output driver through software. Drive LO high to activate DoBit programming (Figure 8). The DO output state is given in Table 7. Note that Table 7 assumes that the DoInv bit is 0.                                            |
| D1  |       | Writing to register has no effect.                                                                                                                                                                                                                                                                 |
| D0  | _     | Writing to register has no effect.                                                                                                                                                                                                                                                                 |

**Table 6. DoAv and Dolny Operation** 

| DoAv | Dolnv | LIO<br>(Note 1) | LO<br>(Note 1) | DO<br>(Note 2) | DIO<br>(Note 2) |
|------|-------|-----------------|----------------|----------------|-----------------|
| 0    | 0     | Low             | Low            | High           | High            |
| 0    | 0     | Low             | High           | Low            | High            |
| 0    | 0     | High            | Low            | High           | Low             |
| 0    | 0     | High            | High           | Low            | Low             |
| 0    | 1     | Low             | Low            | Low            | High            |
| 0    | 1     | Low             | High           | High           | High            |
| 0    | 1     | High            | Low            | Low            | Low             |
| 0    | 1     | High            | High           | High           | Low             |
| 1    | 0     | Low             | Low            | Low            | High            |
| 1    | 0     | Low             | High           | Low            | High            |
| 1    | 0     | High            | Low            | High           | Low             |
| 1    | 0     | High            | High           | High           | Low             |
| 1    | 1     | Low             | Low            | High           | High            |
| 1    | 1     | Low             | High           | High           | High            |
| 1    | 1     | High            | Low            | Low            | Low             |
| 1    | 1     | High            | High           | Low            | Low             |

Note 1: Low is when  $V_{LIO}$ , OR  $V_{LO}$  = 0V; high is when  $V_{LIO}$ ,  $V_{TXQ}$ , or  $V_{LO}$  =  $V_{L}$ .

Note 2: Low is when DIO or DO < 5.2V; high is when DIO or DO > 8V.

**Table 7. DO Output Programmed by DoBit** 

| LO   | DoBit | DoPP | DoN/P | DO CONFIGURATION | DO STATE                  |
|------|-------|------|-------|------------------|---------------------------|
| High | 0     | 1    | X     | Push-pull        | Low                       |
| High | 1     | 1    | X     | Push-pull        | High                      |
| High | 0     | 0    | 0     | pnp              | Off, DO is high-impedance |
| High | 1     | 0    | 0     | pnp              | On, DO is high            |
| High | 0     | 0    | 1     | npn              | On, DO is low             |
| High | 1     | 0    | 1     | npn              | Off, DO is high-impedance |
| Low  | Х     | X    | Х     | See Table 6      | See Table 6               |

X = Don't care.



Figure 8. Equivalent DO Logic

## **Mode Register [R1, R0] = [1,1]**

| BIT        | D7  | D6      | D5      | D4       | D3   | D2    | D1     | D0       |
|------------|-----|---------|---------|----------|------|-------|--------|----------|
| BIT NAME   | RST | WuIntEn | DoFault | DIOFault | UV24 | OTemp | UV33En | LDO33Dis |
| READ/WRITE | R/W | R/W     | R       | R        | R    | R     | R      | R/W      |
| POR STATE  | 0   | 0       | 0       | 0        | 0    | 0     | 0      | 0        |

Use the Mode register to reset the MAX14836 and manage the 3.3V LDO. The Mode register has bits that represent the current status of fault conditions. When writing to the Mode register, the contents of the fault indication bits (bits 2 to 5) do not change.

| BIT | NAME     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D7  | RST      | <b>Register Reset.</b> Set RST to 1 to reset all registers to their default power-up state. Then set RST to 0 for normal operation.                                                                                                                                                                                                                                                                                                                                                       |
| D1  | Dr No.   | The Status register is cleared and $\overline{\text{IRQ}}$ deasserts (if asserted) when RST = 1. Interrupts are not generated while RST = 1.                                                                                                                                                                                                                                                                                                                                              |
| D6  | WulntEn  | Wake-Up Interrupt Enable. Set WuIntEn to 1 to enable wake-up interrupt generation. When WuIntEn is set, the WuInt bit in the Status register is set and $\overline{IRQ}$ asserts when a valid wake-up condition is detected. The DIO driver must be enabled for wake-up detection. The state of WuIntEn does not affect the WU output. See the Wake-Up Detection section for more information.                                                                                            |
| D5  | DoFault  | <b>DO Fault Status.</b> The DoFault bit is set when a short-circuit or voltage fault occurs at the DO driver output (see the <i>DO Fault Detection</i> section for more information). The DoFault and DoFaultInt bits are both set when a fault occurs on DO. In every autoretry fault-detect cycle, the DOFault bit is 0 during the blanking time. DoFault is cleared when the fault is removed.                                                                                         |
| D4  | DIOFault | DIO Fault Status. The DIOFault bit is set when a short-circuit or voltage fault occurs at the C/Q driver output (see the <i>DIO Fault Detection</i> section for more information). The DIOFault and DIOFaultInt bits are both set when a fault occurs on DIO. In every autoretry fault-detect cycle, the DOFault bit is 0 during the blanking time. In every autoretry fault-detect cycle, the DIOFault bit is 0 during the blanking time. DIOFault is cleared when the fault is removed. |
| D3  | UV24     | $V_{CC}$ Undervoltage Condition. Both the UV24 and the UV24Int bits are set when $V_{CC}$ falls below $V_{CCUVLO}$ . UV24 is cleared when $V_{CC}$ rises above the $V_{CC}$ threshold. $V_5$ must be present for $V_{CC}$ undervoltage monitoring                                                                                                                                                                                                                                         |
| D2  | OTemp    | <b>Temperature Warning.</b> The OTemp bit is set when a high-temperature condition occurs on the devices. Both the OTempInt interrupt in the Status register and the OTemp bit are set when the junction temperature of the die rises to above +125°C (typ). The OTemp bit is cleared when the junction temperature falls below +102°C (typ).                                                                                                                                             |
| D1  | UV33En   | <b>LDO33 UV Enable.</b> Set the UV33En bit to 1 to assert the UV output when LDO33 voltage falls below the 2.4V (typ) undervoltage lockout threshold. The UV33En bit does not affect the UV33Int bit in the Status register; $\overline{\mbox{IRQ}}$ asserts when $\mbox{V}_{\mbox{LDO33UVLO}}$ regardless of the state of UV33En.                                                                                                                                                        |
| D0  | LDO33Dis | LDO33 Enable/Disable. Set LDO33Dis to 1 to disable the 3.3V linear regulator (LDO33).                                                                                                                                                                                                                                                                                                                                                                                                     |

### **SPI Interface**

The device communicates through an SPI-compatible 4-wire serial interface. The interface has three inputs—clock (SCLK), chip-select  $(\overline{CS})$ , and data in (SDI)—and one output, data out (SDO). The maximum SPI clock rate

for the device is 12MHz. The SPI interface complies with clock polarity CPOL = 0 and clock phase CPHA = 0 (see Figure 9 and Figure 10).

The SPI interface is not available when  $V_5$  or  $V_L$  are not present.



Figure 9. SPI Write Cycle



Figure 10. SPI Read Cycle

### **Applications Information**

### **UART Interfacing**

The logic levels of the microcontroller interface I/Os (LIO, DODIS, DIOEN, and RX) are defined by  $V_L$ .

### **Transient Protection**

Inductive load-switching, surges, and bursts create high transient voltages. DIO and DO should be protected against high overvoltage and undervoltage transients. Positive voltage transients on DIO and DO must be limited to +55V relative to GND and negative voltage transients must be limited to -55V (relative to  $V_{CC}$ ) on DO. Figure 11 shows suitable protection using TVS diodes to meet both the IEC 61000-4-2 ESD and IEC 61000-4-5 surge testing. Other protection schemes may also be suitable.

The external TVS diodes can be biased via the internal VP diode, or by using an external diode, as shown in <u>Figure 12</u>. The scheme shown in <u>Figure 12</u> has the benefit of not supplying the sensor power supply when the external 24V L+ supply is not present and an external voltage is applied to DIO or DO.

The device has to be protected against transients that occur during hot-plugging of the L+ sensor supply (VCC input). This is achieved by placing a  $10\Omega$  resistor with  $1\mu F$  capacitor before LDOIN and connecting an RC between the sensor supply input and the VCC pin, as shown in

<u>Figure 11</u>. The RC time constant of the filter on VCC should be larger or equal to  $0.8\mu s$ . In case that  $V_L$  is supplied by  $V_5$  and the bypass capacitor on  $V_5$  is 100nF, the  $10\Omega$  resistor in series with LDOIN is not needed.

### **Optional External Powering**

The MAX14836 is powered by  $V_{CC}$  and  $V_5$ .  $V_L$  is a reference voltage input to set the logic levels of the microcontroller interface. The logic and SPI interface are operational when  $V_5$  and  $V_L$  are present even if  $V_{CC}$  is not present.

The  $V_P$  output provides a reverse-polarity-protected voltage one diode drop below  $V_{CC}$  and can be used for supplying external circuitry, like power supplies. The current drawn from  $V_P$  cannot exceed 50mA. Be aware that capacitance on  $V_P$  can cause transient currents at power-up equal to  $C \times dV_{CC}/dt$ .

 $V_5$  is typically powered by the internal 5V regulator, but can alternatively be powered by an external 5V regulator. When powering  $V_5$  externally, connect LDOIN to  $V_5$  (Figure 12). This configuration disables operation of the internal 5V regulator and reduces power consumption.

When an external 5V regulator is used to power  $V_5$ , the  $V_5$  bypass capacitance is determined by that regulator, and is not limited to 100nF.



Figure 11. MAX14836 Operating Circuit with TVS Protection



Figure 12. Using an Optional External Supply to Power the MAX14836

## **Ordering Information**

| PART         | TEMP RANGE      | PIN-PACKAGE |
|--------------|-----------------|-------------|
| MAX14836GTG+ | -40°C to +105°C | 24 TQFN-EP* |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. \*EP = Exposed pad.

## **Chip Information**

PROCESS: BICMOS

## **Package Information**

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE    | PACKAGE | OUTLINE | LAND        |
|------------|---------|---------|-------------|
| TYPE       | CODE    | NO.     | PATTERN NO. |
| 24 TQFN-EP | T2444+4 | 21-0139 | 90-0022     |

## **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                                                | PAGES<br>CHANGED |
|--------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 0                  | 6/13             | Initial release                                                                                                                                            | _                |
| 1                  | 5/14             | Added RC filter need and application information and circuit for larger LDO bypass capacitor.                                                              | 7                |
| 2                  | 9/14             | Updated Features and Benefits section, Typical Application Circuit, AC Electrical Characteristics table, Power-Up section, and corrected figure references | 1, 7, 16, 20, 23 |

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.