

Evaluation Kit Available


Design Resources


Tools and Models


Support

Click here to ask an associate for production status of specific part numbers.

## Low-Cost, Small, 4.5V to 28V Wide Operating Range, DC-DC Synchronous Buck Controller

## General Description

The MAX15026 synchronous step-down controller operates from a 4.5 V to 28 V input voltage range and generates an adjustable output voltage from $85 \%$ of the input voltage down to 0.6 V while supporting loads up to 25 A . The device allows monotonic startup into a prebiased bus without discharging the output and features adaptive internal digital soft-start.
The MAX15026 offers the ability to adjust the switching frequency from 200 kHz to 2 MHz with an external resistor. The MAX15026's adaptive synchronous rectification eliminates the need for an external freewheeling Schottky diode. The device also utilizes the external low-side MOSFET's on-resistance as a current-sense element, eliminating the need for a current-sense resistor. This protects the DC-DC components from damage during output overloaded conditions or output shortcircuit faults without requiring a current-sense resistor. Hiccup-mode current limit reduces power dissipation during short-circuit conditions. The MAX15026 includes a power-good output and an enable input with precise turn-on/turn-off threshold, which can be used for input supply monitoring and for power sequencing.
Additional protection features include sink-mode current limit and thermal shutdown.
Sink-mode current limit prevents reverse inductor current from reaching dangerous levels when the device is sinking current from the output.
The MAX15026 is available in a space-saving and thermally enhanced $3 \mathrm{~mm} \times 3 \mathrm{~mm}$, 14 -pin TDFN-EP package. The MAX15026 operates over the extended $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ and automotive $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature ranges.
The MAX15026C is designed to provide additional margin for break-before-make times.
The MAX15026B/MAX15026C provide a soft-stop feature to ramp down the output voltage at turn-off.

## Applications

- Set-Top Boxes
- LCD TV Secondary Supplies
- Switches/Routers
- Power Modules
- DSP Power Supplies
- Points-of-Load Regulators


## Features

- 4.5 V to 28 V or $5 \mathrm{~V} \pm 10 \%$ Input Supply Range
- 0.6 V to ( $0.85 \times \mathrm{VIN}$ ) Adjustable Output
- Adjustable 200 kHz to 2 MHz Switching Frequency
- Ability to Start into a Prebiased Load
- Lossless, Cycle-by-Cycle Valley Mode Current Limit with Adjustable, Temperature-Compensated Threshold
- Sink-Mode Current-Limit Protection
- Adaptive Internal Digital Soft-Start
- $\pm 1 \%$ Accurate Voltage Reference
- Internal Boost Diode
- Adaptive Synchronous Rectification Eliminates External Freewheeling Schottky Diode
- Hiccup-Mode Short-Circuit Protection
- Thermal Shutdown
- Power-Good Output and Enable Input for Power Sequencing
- $\pm 5 \%$ Accurate Enable Input Threshold
- AEC-Q100 Qualified (MAX15026B)


## Ordering Information

| PART | TEMP RANGE | PIN-PACKAGE |
| :--- | :---: | :---: |
| MAX15026BETD+ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14 TDFN-EP* |
| MAX15026BETD/V+T | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14 TDFN-EP* |
| MAX15026CETD + | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 14 TDFN-EP* |
| MAX15026BATD + | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14 TDFN-EP* |
| MAX15026CATD + | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 14 TDFN-EP* |

+Denotes a lead(Pb)-free/RoHS-compliant package.
*EP = Exposed pad. $T=$ Tape and reel.
$N$ denotes an automotive qualified part.

## Pin Configuration



Absolute Maximum Ratings


|  |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

Note 1: Dissipation wattage values are based on still air with no heatsink. Actual maximum power dissipation is a function of heat extraction technique and may be substantially higher. Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## Electrical Characteristics

$\left(\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{R}_{\mathrm{RT}}=27 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{LIM}}=30 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{VCC}}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=1 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}(\mathrm{MAX} 15026 \mathrm{~B} / \mathrm{CETD}+, \mathrm{MAX} 15026 \mathrm{BETD} / \mathrm{V}+)$, $T_{A}=T_{J}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (MAX15026B/C/DATD + ), unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| GENERAL |  |  |  |  |  |  |
| Input Voltage Range | $\mathrm{V}_{\text {IN }}$ |  | 4.5 |  | 28 | V |
|  |  | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}=\mathrm{V}_{\text {DRV }}$ | 4.5 |  | 5.5 |  |
| Quiescent Supply Current |  | $\mathrm{V}_{\mathrm{FB}}=0.9 \mathrm{~V}$, no switching |  | 1.75 | 2.75 | mA |
| Shutdown Supply Current | $\mathrm{I}_{\mathrm{IN} \text { SBY }}$ | EN = GND |  | 290 | 500 | $\mu \mathrm{A}$ |
| Enable to Output Delay |  |  |  | 480 |  | $\mu \mathrm{s}$ |
| $\mathrm{V}_{\text {CC }}$ High to Output Delay |  | $\mathrm{EN}=\mathrm{V}_{\mathrm{CC}}$ |  | 375 |  | $\mu \mathrm{s}$ |
| $\mathrm{V}_{\text {cc }}$ REGULATOR |  |  |  |  |  |  |
| Output Voltage | $\mathrm{V}_{\mathrm{CC}}$ | $6 \mathrm{~V}<\mathrm{V}_{\text {IN }}<28 \mathrm{~V}$, $\mathrm{I}_{\text {LOAD }}=25 \mathrm{~mA}$ | 5.0 | 5.25 | 5.5 | V |
|  |  | $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, 1 \mathrm{~mA}<\mathrm{I}_{\text {LOAD }}<70 \mathrm{~mA}$ |  |  |  |  |
| V ${ }_{\text {CC }}$ Regulator Dropout |  | $\mathrm{V}_{\text {IN }}=4.5 \mathrm{~V}, \mathrm{I}$ LOAD $=70 \mathrm{~mA}$ |  |  | 0.28 | V |
| $\mathrm{V}_{\text {CC }}$ Short-Circuit Output Current |  | $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}$ | 100 | 200 | 300 | mA |
| $\mathrm{V}_{\text {CC }}$ Undervoltage Lockout | $\mathrm{V}_{\text {CC_UVLO }}$ | $\mathrm{V}_{\text {CC }}$ rising | 3.8 | 4.0 | 4.2 | V |
| $\mathrm{V}_{\mathrm{CC}}$ Undervoltage Lockout Hysteresis |  |  |  | 400 |  | mV |
| ERROR AMPLIFIER (FB, COMP) |  |  |  |  |  |  |
| FB Input Voltage Set-Point | $\mathrm{V}_{\mathrm{FB}}$ |  | 585 | 591 | 597 | mV |
| FB Input Bias Current | $\mathrm{I}_{\text {FB }}$ | $\mathrm{V}_{\mathrm{FB}}=0.6 \mathrm{~V}$ | -250 |  | +250 | nA |
| FB to COMP Transconductance | $\mathrm{g}_{\mathrm{M}}$ | $\mathrm{I}_{\text {COMP }}= \pm 20 \mu \mathrm{~A}$ | 600 | 1200 | 1800 | $\mu \mathrm{S}$ |
| Amplifier Open-Loop Gain |  |  |  | 80 |  | dB |
| Amplifier Unity-Gain Bandwidth |  | Capacitor from COMP to GND $=50 \mathrm{pF}$ |  | 4 |  | MHz |
| $\mathrm{V}_{\text {COMP-RAMP }}$ Minimum Voltage |  |  |  | 160 |  | mV |
| COMP Source/Sink Current | $\mathrm{I}_{\text {COMP }}$ | $\mathrm{V}_{\text {COMP }}=1.4 \mathrm{~V}$ | 50 | 80 | 110 | $\mu \mathrm{A}$ |

## Electrical Characteristics (continued)

$\left(\mathrm{V}_{I N}=12 \mathrm{~V}, \mathrm{R}_{\mathrm{RT}}=27 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{LIM}}=30 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{VCC}}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=1 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}(\mathrm{MAX} 15026 \mathrm{~B} / \mathrm{CETD}+, \mathrm{MAX} 15026 \mathrm{BETD} / \mathrm{V}+)$, $T_{A}=T_{J}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (MAX15026B/C/DATD + ), unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 2)


## Electrical Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{R}_{\mathrm{RT}}=27 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{LIM}}=30 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{VCC}}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=1 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}(\mathrm{MAX15026B} / \mathrm{CETD}+, \mathrm{MAX} 15026 B E T D / \mathrm{V}+)$, $T_{A}=T_{J}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}(\mathrm{MAX15026B} / \mathrm{C} / \mathrm{DATD}+)$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.) (Note 2)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX |
| :--- | :---: | :--- | :---: | :---: | :---: | UNITS

Note 2: All devices are 100\% tested at room temperature and guaranteed by design over the specified temperature range.
Note 3: Select $R_{R T}$ as: $R_{R T}=\frac{17.3 \times 10^{9}}{f_{S W}+\left(1 \times 10^{-7}\right) \times\left(f_{S W}{ }^{2}\right)}$ where $f_{S W}$ is in Hertz.
Note 4: $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
Note 5: 10 ns for MAX15026B, 18 ns for the MAX15026C/D.
Note 6: 10 ns for MAX15026B, 20ns for the MAX15026C/D.

## Typical Operating Characteristics

$\left(\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$. The following TOCs are for MAX15026B/C/D, unless otherwise noted.) (See the circuit of Figure 5.)


## Typical Operating Characteristics (continued)

$\left(V_{I N}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}\right.$. The following TOCs are for MAX15026B/C/D, unless otherwise noted.) (See the circuit of Figure 5.)
 Range, DC-DC Synchronous Buck Controller

## Pin Description

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 1 | IN | Regulator Input. Bypass IN to GND with a $1 \mu \mathrm{~F}$ minimum ceramic capacitor. Connect IN to $\mathrm{V}_{\mathrm{CC}}$ when operating in the $5 \mathrm{~V} \pm 10 \%$ range. |
| 2 | $\mathrm{V}_{\mathrm{CC}}$ | 5.25V Linear Regulator Output. Bypass $\mathrm{V}_{\mathrm{CC}}$ to GND with a minimum of $4.7 \mu \mathrm{~F}$ low-ESR ceramic capacitor to ensure stability up to the regulated rated current when $\mathrm{V}_{\mathrm{CC}}$ supplies the drive current at DRV. Bypass $\mathrm{V}_{\mathrm{CC}}$ to $G N D$ when $\mathrm{V}_{\mathrm{CC}}$ supplies the device core quiescent current with a $2.2 \mu \mathrm{~F}$ minimum ceramic capacitor. |
| 3 | PGOOD | Open-Drain Power-Good Output. Connect PGOOD with an external resistor to any supply voltage. |
| 4 | EN | Active-High Enable Input. Pull EN to GND to disable the output. Connect EN to $\mathrm{V}_{\mathrm{CC}}$ for always-on operation. EN can be used for power sequencing and as a UVLO adjustment input. |
| 5 | LIM | Current-Limit Adjustment. Connect a resistor from LIM to GND to adjust current-limit threshold from $30 \mathrm{mV}\left(R_{\mathrm{LIM}}=6 \mathrm{k} \Omega\right)$ to $300 \mathrm{mV}\left(\mathrm{R}_{\mathrm{LIM}}=60 \mathrm{k} \Omega\right)$. See the Setting the Valley Current Limit section. |
| 6 | COMP | Compensation Input. Connect compensation network from COMP to FB or from COMP to GND. See the Compensation section. |
| 7 | FB | Feedback Input. Connect FB to a resistive divider between output and GND to adjust the output voltage between 0.6 V and ( 0.85 x Input Voltage). See the Setting the Output Voltage section. |
| 8 | RT | Oscillator Timing Resistor Input. Connect a resistor from RT to GND to set the oscillator frequency from 200 kHz to 2 MHz . See the Setting the Switching Frequency section. |
| 9 | GND | Ground |
| 10 | DRV | Drive Supply Voltage. DRV is internally connected to the anode terminal of the internal boost diode. Bypass DRV to GND with a $2.2 \mu \mathrm{~F}$ minimum ceramic capacitor (see the Typical Application Circuits). |
| 11 | DL | Low-Side Gate-Driver Output. DL swings from DRV to GND. DL is low during UVLO. |
| 12 | BST | Boost Flying Capacitor. Connect a ceramic capacitor with a minimum value of 100 nF between BST and LX. |
| 13 | LX | External Inductor Connection. Connect LX to the switching side of the inductor. LX serves as the lower supply rail for the high-side gate driver and as a sensing input of the drain to source voltage drop of the synchronous MOSFET. |
| 14 | DH | High-Side Gate-Driver Output. DH swings from LX to BST. DH is low during UVLO. |
| - | EP | Exposed Pad. Internally connected to GND. Connect EP to a large copper plane at GND potential to improve thermal dissipation. Do not use EP as the only GND ground connection. |

## Functional Diagram



## Detailed Description

The MAX15026 synchronous step-down controller operates from a 4.5 V to 28 V input voltage range and generates an adjustable output voltage from $85 \%$ of the input voltage down to 0.6 V while supporting loads up to 25 A . As long as the device supply voltage is within 5.0 V to 5.5 V , the input power bus $\left(\mathrm{V}_{\mathrm{IN}}\right)$ can be as low as 3.3 V .
The MAX15026 offers adjustable switching frequency from 200 kHz to 2 MHz with an external resistor. The adjustable switching frequency provides design flexibility in selecting passive components. The MAX15026 adopts an adaptive synchronous rectification to eliminate an external freewheeling Schottky diode and improve efficiency. The device utilizes the on-resistance of the external low-side MOSFET as a currentsense element. The current-limit threshold voltage is resistor-adjustable from 30 mV to 300 mV and is temperature-compensated, so that the effects of the MOSFET $R_{D S}(O N)$ variation over temperature are reduced. This current-sensing scheme protects the external components from damage during output overloaded conditions or output short-circuit faults without requiring a current-sense resistor. Hiccup-mode current limit reduces power dissipation during short-circuit conditions. The MAX15026 includes a power-good output and an enable input with precise turn-on/-off threshold to be used for monitoring and for power sequencing.
The MAX15026 features internal digital soft-start that allows prebias startup without discharging the output. The digital soft-start function employs sink current limiting to prevent the regulator from sinking excessive current when the prebias voltage exceeds the programmed steady-state regulation level. The digital soft-start feature prevents the synchronous rectifier MOSFET and the body diode of the high-side MOSFET from experiencing dangerous levels of current while the regulator is sinking current from the output. The MAX15026 shuts down at a junction temperature of $+150^{\circ} \mathrm{C}$ to prevent damage to the device.

## DC-DC PWM Controller

The MAX15026 step-down controller uses a PWM volt-age-mode control scheme (see the Functional Diagram). Control-loop compensation is external for providing maximum flexibility in choosing the operating frequency and output LC filter components. An internal transconductance error amplifier produces an integrated error voltage at COMP that helps to provide higher DC accuracy. The voltage at COMP sets the duty cycle using a PWM comparator and a ramp generator. On the rising edge of an internal clock, the high-side n-channel MOSFET turns on and remains on until either the appropriate duty cycle
or the maximum duty cycle is reached. During the ontime of the high-side MOSFET, the inductor current ramps up. During the second-half of the switching cycle, the high-side MOSFET turns off and the low-side n-channel MOSFET turns on. The inductor releases the stored energy as the inductor current ramps down, providing current to the output. Under overload conditions, when the inductor current exceeds the selected valley currentlimit threshold (see the Current-Limit Circuit (LIM) section), the high-side MOSFET does not turn on at the subsequent clock rising edge and the low-side MOSFET remains on to let the inductor current ramp down.

## Internal 5.25V Linear Regulator

An internal linear regulator ( $\mathrm{V}_{\mathrm{CC}}$ ) provides a 5.25 V nominal supply to power the internal functions and to drive the low-side MOSFET. Connect IN and $\mathrm{V}_{\mathrm{CC}}$ together when using an external $5 \mathrm{~V} \pm 10 \%$ power supply. The maximum regulator input voltage $\left(\mathrm{V}_{\mathrm{IN}}\right)$ is 28 V . Bypass IN to GND with a $1 \mu \mathrm{~F}$ ceramic capacitor. Bypass the output of the linear regulator ( $\mathrm{V}_{\mathrm{CC}}$ ) with a $4.7 \mu \mathrm{~F}$ ceramic capacitor to GND. The $\mathrm{V}_{\mathrm{CC}}$ dropout voltage is typically 125 mV . When $\mathrm{V}_{\text {IN }}$ is higher than $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}$ is typically 5.25 V . The MAX15026 also employs an undervoltage lockout circuit that disables the internal linear regulator when $\mathrm{V}_{\mathrm{CC}}$ falls below 3.6V (typ). The 400mV UVLO hysteresis prevents chattering on power-up/power-down.
The internal $V_{C C}$ linear regulator can source up to 70 mA to supply the IC, power the low-side gate driver, recharge the external boost capacitor, and supply small external loads. The current available for external loads depends on the current consumed by the MOSFET gate drivers.
For example, when switching at 600 kHz , a MOSFET with 18 nC total gate charge (at $\mathrm{V}_{\mathrm{GS}}=5 \mathrm{~V}$ ) requires ( 18 nC x $600 \mathrm{kHz})=11 \mathrm{~mA}$. The internal control functions consume 5 mA maximum. The current available for external loads is:

$$
(70-(2 \times 11)-5) \mathrm{mA} \cong 43 \mathrm{~mA}
$$

## MOSFET Gate Drivers (DH, DL)

DH and DL are optimized for driving large-size n-channel power MOSFETs. Under normal operating conditions and after startup, the DL low-side drive waveform is always the complement of the DH high-side drive waveform, with controlled dead-time to prevent cross-conduction or shoot-through. An adaptive dead-time circuit monitors the DH and DL outputs and prevents the opposite-side MOSFET from turning on until the other MOSFET is fully off. Thus, the circuit allows the high-side driver to turn on only when the DL gate driver has turned off, preventing the low-side (DL) from turning on until the DH gate driver has turned off.

The adaptive driver dead-time allows operation without shoot-through with a wide range of MOSFETs, minimizing delays and maintaining efficiency. There must be a low-resistance, low-inductance path from DL and DH to the MOSFET gates for the adaptive dead-time circuits to function properly. The stray impedance in the gate discharge path can cause the sense circuitry to interpret the MOSFET gate as off while the $\mathrm{V}_{\mathrm{GS}}$ of the MOSFET is still high. To minimize stray impedance, use very short, wide traces.
Synchronous rectification reduces conduction losses in the rectifier by replacing the normal low-side Schottky catch diode with a low-resistance MOSFET switch. The MAX15026 features a robust internal pulldown transistor with a typical $1 \Omega R_{D S(O N)}$ to drive DL low. This low onresistance prevents DL from being pulled up during the fast rise time of the LX node, due to capacitive coupling from the drain to the gate of the low-side synchronous rectifier MOSFET.

## High-Side Gate-Drive Supply (BST) and Internal Boost Switch

An internal switch between BST and DH turns on to boost the gate voltage above $\mathrm{V}_{\text {IN }}$ providing the necessary gate-to-source voltage to turn on the high-side MOSFET. The boost capacitor connected between BST and LX holds up the voltage across the gate driver during the high-side MOSFET on-time.

The charge lost by the boost capacitor for delivering the gate charge is replenished when the high-side MOSFET turns off and LX node goes to ground. When LX is low, an internal high-voltage switch connected between $V_{D R V}$ and BST recharges the boost capacitor. See the Boost Capacitor section in the Applications Information to choose the right size of the boost capacitor.

## Enable Input (EN), Soft-Start, and Soft-Stop

Drive EN high to turn on the MAX15026. A soft-start sequence starts to increase step-wise the reference voltage of the error amplifier. The duration of the softstart ramp is 2048 switching cycles and the resolution is $1 / 64$ th
of the steady-state regulation voltage allowing a smooth increase of the output voltage. A logic-low on EN initiates a soft-stop sequence by stepping down the reference voltage of the error amplifier. After the softstop sequence is completed, the MOSFET drivers are both turned off. See Figure 1.
Connect EN to $\mathrm{V}_{\mathrm{CC}}$ for always-on operation. Owing to the accurate turn-on/-off thresholds, EN can be used as UVLO adjustment input, and for power sequencing together with the PGOOD output.
When the valley current limit is reached during soft-start the MAX15026 regulates to the output impedance times the limited inductor current and turns off after 4096 clock cycles. When starting up into a large capacitive load (for example) the inrush current will not exceed the currentlimit value. If the soft-start is not completed before 4096 clock cycles, the device will turn off. The device remains off for 8192 clock cycles before trying to soft-start again. This implementation allows the softstart time to be automatically adapted to the time necessary to keep the inductor current below the limit while charging the output capacitor.

## Power-Good Output (PGOOD)

The MAX15026 includes a power-good comparator to monitor the output voltage and detect the power-good threshold, fixed at $94.5 \%$ of the nominal FB voltage. The open-drain PGOOD output requires an external pullup resistor. PGOOD sinks up to 2 mA of current while low.
PGOOD goes high (high-impedance) when the regulator output increases above 94.5\% of the designed nominal regulated voltage. PGOOD goes low when the regulator output voltage drops to below $92 \%$ of the nominal regulated voltage. PGOOD asserts low during hiccup timeout period.

## Startup into a Prebiased Output

When the MAX15026 starts into a prebiased output, DH and DL are off so that the converter does not sink current from the output. DH and DL do not start switching until the PWM comparator commands the first PWM pulse. The first PWM pulse occurs when the ramping reference voltage increases above the FB voltage.


Figure 1. Power-On/-Off Sequencing for MAX15026B/C.

## Current-Limit Circuit (LIM)

The current-limit circuit employs a valley and sink cur-rent- sensing algorithm that uses the on-resistance of the low-side MOSFET as a current-sensing element, to eliminate costly sense resistors. The current-limit circuit is also temperature compensated to track the onresistance variation of the MOSFET over temperature. The current limit is adjustable with an external resistor at LIM, and accommodates MOSFETs with a wide range of on-resistance characteristics (see the Setting the Valley Current Limit section). The adjustment range is from 30 mV to 300 mV for the valley current limit, corresponding to resistor values of $6 \mathrm{k} \Omega$ to $60 \mathrm{k} \Omega$. The valley current-limit threshold across the low-side MOSFET is precisely $1 / 10$ th of the voltage at LIM, while the sink current-limit threshold is $1 / 20$ th of the voltage at LIM.

Valley current limit acts when the inductor current flows towards the load, and LX is more negative than GND during the low-side MOSFET on-time. If the magnitude of current-sense signal exceeds the valley current-limit threshold at the end of the low-side MOSFET on-time, the MAX15026 does not initiate a new PWM cycle and lets the inductor current decay in the next cycle. The controller also rolls back the internal reference voltage so that the controller finds a regulation point determined by the current-limit value and the resistance of the short. In this manner, the controller acts as a constant current source. This method greatly reduces inductor ripple current during the short event, which reduces inductor sizing restrictions, and reduces the possibility for audible noise. After a timeout, the device goes into hiccup mode. Once the short is removed, the internal reference voltage soft-starts back up to the normal reference voltage and regulation continues.

Sink current limit is implemented by monitoring the voltage drop across the low-side MOSFET when LX is more positive than GND. When the voltage drop across the lowside MOSFET exceeds $1 / 20$ th of the voltage at LIM at any time during the low-side MOSFET on-time, the low-side MOSFET turns off, and the inductor current flows from the output through the body diode of the highside MOSFET. When the sink current limit activates, the DH/DL switching sequence is no longer complementary.
Carefully observe the PCB layout guidelines to ensure that noise and DC errors do not corrupt the currentsense signals at LX and GND. Mount the MAX15026 close to the low-side MOSFET with short, direct traces making a Kelvin-sense connection so that trace resistance does not add to the intended sense resistance of the low-side MOSFET.

## Hiccup-Mode Overcurrent Protection

Hiccup-mode overcurrent protection reduces power dissipation during prolonged short-circuit or deep overload conditions. An internal three-bit counter counts up on each switching cycle when the valley current-limit threshold is reached. The counter counts down on each switching cycle when the threshold is not reached, and stops at zero (000). The counter reaches 111 (= 7 events) when the valley mode current-limit condition persists. The MAX15026 stops both DL and DH drivers and waits for 4096 switching cycles (hiccup timeout delay) before attempting a new soft-start sequence. The hiccup-mode protection remains active during the softstart time.

## Undervoltage Lockout

The MAX15026 provides an internal undervoltage lockout (UVLO) circuit to monitor the voltage on VCC. The UVLO circuit prevents the MAX15026 from operating when VCC is lower than VUVLO. The UVLO threshold is 4 V , with 400 mV hysteresis to prevent chattering on the rising/ falling edge of the supply voltage. DL and DH stay low to inhibit switching when the device is in undervoltage lockout.

## Thermal-Overload Protection

Thermal-overload protection limits total power dissipation in the MAX15026. When the junction temperature of the device exceeds $+150^{\circ} \mathrm{C}$, an on-chip thermal sensor shuts down the device, forcing DL and DH low, allowing the device to cool. The thermal sensor turns the device on again after the junction temperature cools by $20^{\circ} \mathrm{C}$. The regulator shuts down and soft-start resets during thermal shutdown. Power dissipation in the LDO regulator and excessive driving losses at DH/DL trigger thermal-
overload protection. Carefully evaluate the total power dissipation (see the Power Dissipation section) to avoid unwanted triggering of the thermal-overload protection in normal operation.

## Applications Information

## Effective Input Voltage Range

The MAX15026 operates from input supplies up to 28 V and regulates down to 0.6 V . The minimum voltage conversion ratio ( $\mathrm{V}_{\mathrm{OUT}} / \mathrm{V}_{\mathrm{IN}}$ ) is limited by the minimum controllable on-time. For proper fixed-frequency PWM operation, the voltage conversion ratio must obey the following condition,

$$
\frac{V_{\mathrm{OUT}}}{V_{\text {IN }}}>\mathrm{t}_{\mathrm{ON}(\mathrm{MIN})} \times \mathrm{f}_{\mathrm{SW}}
$$

where $\mathrm{tON}(\mathrm{MIN})$ is 125 ns and fSW is the switching frequency in Hertz. Pulse-skipping occurs to decrease the effective duty cycle when the desired voltage conversion does not meet the above condition. Decrease the switching frequency or lower $\mathrm{V}_{\mathrm{IN}}$ to avoid pulse skipping.
The maximum voltage conversion ratio is limited by the maximum duty cycle ( $\mathrm{D}_{\max }$ ):
$\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{V}_{\text {IN }}}<\mathrm{D}_{\text {max }}-\frac{\mathrm{D}_{\text {max }} \times \mathrm{V}_{\text {DROP2 }}+\left(1-\mathrm{D}_{\max }\right) \times \mathrm{V}_{\text {DROP1 }}}{\mathrm{V}_{\text {IN }}}$
where $\mathrm{V}_{\mathrm{DROP}}$ is the sum of the parasitic voltage drops in the inductor discharge path, including synchronous rectifier, inductor, and PCB resistance. VDROP2 is the sum of the resistance in the charging path, including high-side switch, inductor, and PCB resistance. In practice, provide adequate margin to the above conditions for good loadtransient response.

## Setting the Output Voltage

Set the MAX15026 output voltage by connecting a resistive divider from the output to FB to GND (Figure 2). Select $R_{2}$ from between $1 k \Omega$ and $50 k \Omega$. Calculate $R_{1}$ with the following equation:

$$
\mathrm{R}_{1}=\mathrm{R}_{2}\left[\left(\frac{\mathrm{~V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{FB}}}\right)-1\right]
$$

where $\mathrm{V}_{\mathrm{FB}}=0.591 \mathrm{~V}$ (see the Electrical Characteristics table) and $V_{\text {OUT }}$ can range from 0.591 V to $\left(0.85 \times \mathrm{V}_{\mathrm{IN}}\right)$.
Resistor R1 also plays a role in the design of the Type III compensation network. Review the values of $\mathrm{R}_{1}$ and $\mathrm{R}_{2}$ when using a Type III compensation network (see the Type III Compensation Network (See Figure 4) section).


Figure 2. Adjustable Output Voltage

## Setting the Switching Frequency

An external resistor connecting RT to GND sets the switching frequency (fsw). The relationship between fSW and $R_{R T}$ is:

$$
R_{R T}=\frac{17.3 \times 10^{9}}{f_{S W}+\left(1 \times 10^{-7}\right) \times\left(f_{S W}{ }^{2}\right)}
$$

where $f S W$ is in Hz and $R_{R T}$ is in $\Omega$. For example, a 600 kHz switching frequency is set with $\mathrm{R}_{\mathrm{RT}}=27.2 \mathrm{k} \Omega$. Higher frequencies allow designs with lower inductor values and less output capacitance. Peak currents and ${ }^{2} 2 \mathrm{R}$ losses are lower at higher switching frequencies, but core losses, gate-charge currents, and switching losses increase.

## Inductor Selection

Three key inductor parameters must be specified for operation with the MAX15026: inductance value (L), inductor saturation current (ISAT), and DC resistance ( $R_{D C}$ ). To determine the inductance value, select the ratio of inductor peak-to-peak AC current to DC average current (LIR) first. For LIR values which are too high, the RMS currents are high, and therefore $12 R$ losses are high. Use high-valued inductors to achieve low LIR values. Typically, inductance is proportional to resistance for a given package type, which again makes $I^{2} R$ losses high for very low LIR values. A good compromise between size and loss is a $30 \%$ peak-to-peak ripple current to averagecurrent ratio (LIR $=0.3$ ). The switching frequency, input
voltage, output voltage, and selected LIR determine the inductor value as follows,

$$
L=\frac{V_{\text {OUT }}\left(V_{\text {IN }}-V_{\text {OUT }}\right)}{V_{\text {IN }} f_{\text {SW }} \text { IOUT }}
$$

where $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$, and $\mathrm{I}_{\text {OUT }}$ are typical values (so that efficiency is optimum for typical conditions). The switching frequency is set by $R_{R T}$ (see the Setting the Switching Frequency section). The exact inductor value is not critical and can be adjusted to make trade-offs among size, cost, and efficiency. Lower inductor values minimize size and cost, but also improve transient response and reduce efficiency due to higher peak currents. On the other hand, higher inductance increases efficiency by reducing the RMS current.

Find a low-loss inductor having the lowest possible DC resistance that fits in the allotted dimensions. The saturation current rating (ISAT) must be high enough to ensure that saturation can occur only above the maximum current-limit value ( $I_{C L}(M A X)$ ), given the tolerance of the on-resistance of the low-side MOSFET and of the LIM reference current (lLIM). Combining these conditions, select an inductor with a saturation current (ISAT) of:

$$
\mathrm{I}_{\mathrm{SAT}} \geq 1.35 \times \mathrm{I} \mathrm{CL}(\mathrm{TYP})
$$

where $\mathrm{I}_{\mathrm{CL}(\mathrm{TYP})}$ is the typical current-limit set-point. The factor 1.35 includes $R_{D S(O N)}$ variation of $25 \%$ and $10 \%$ for the LIM reference current error. A variety of inductors from different manufacturers are available to meet this requirement (for example, Coilcraft MSS1278-142ML and other inductors from the same series).

## Setting the Valley Current Limit

The minimum current-limit threshold must be high enough to support the maximum expected load current with the worst-case low-side MOSFET on-resistance value as the $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ of the low-side MOSFET is used as the currentsense element. The inductor's valley current occurs at ILOAD (MAX) minus one half of the ripple current. The minimum value of the current-limit threshold voltage ( $\mathrm{V}_{\mathrm{ITH}}$ ) must be higher than the voltage on the low-side MOSFET during the ripple-current valley:

$$
\mathrm{V}_{\mathrm{ITH}}>\mathrm{R}_{\mathrm{DS}(\mathrm{ON}, \mathrm{MAX})} \times \mathrm{I}_{\mathrm{LOAD}(\mathrm{MAX})} \times\left(1-\frac{\mathrm{LIR}}{2}\right)
$$

where $R_{\mathrm{DS}(\mathrm{ON})}$ is the on-resistance of the low-side MOSFET in ohms. Use the maximum value for $R_{D S(O N)}$ from the data sheet of the low-side MOSFET.

Connect an external resistor ( $\mathrm{R}_{\mathrm{LIM}}$ ) from LIM to GND to adjust the current-limit threshold. The relationship between the current-limit threshold $\left(\mathrm{V}_{\text {ITH }}\right)$ and $\mathrm{R}_{\text {LIM }}$ is:

$$
\mathrm{R}_{\mathrm{LIM}}=\frac{10 \times \mathrm{V}_{\mathrm{ITH}}}{50 \mu \mathrm{~A}}
$$

where $R_{\text {LIM }}$ is in $k \Omega$ and $V_{\text {ITH }}$ is in $m V$.
An $\mathrm{R}_{\mathrm{LIM}}$ resistance range of $6 \mathrm{k} \Omega$ to $60 \mathrm{k} \Omega$ corresponds to a current-limit threshold of 30 mV to 300 mV . Use $1 \%$ tolerance resistors when adjusting the current limit to minimize error in the current-limit threshold.

## Input Capacitor

The input filter capacitor reduces peak currents drawn from the power source and reduces noise and voltage ripple on the input caused by the switching circuitry. The input capacitor must meet the ripple current requirement (IRMS) imposed by the switching currents as defined by the following equation,

$$
\mathrm{I}_{\text {RMS }}=\mathrm{I}_{\text {LOAD }(M A X)} \frac{\sqrt{\mathrm{V}_{\text {OUT }}\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right)}}{\mathrm{V}_{\text {IN }}}
$$

$I_{R M S}$ attains a maximum value when the input voltage equals twice the output voltage ( $\left.\mathrm{V}_{I N}=2 \mathrm{~V}_{\mathrm{OUT}}\right)$, so $I_{\mathrm{RMS}}(\mathrm{MAX})=\operatorname{l}_{\mathrm{LOAD}(\mathrm{MAX})} / 2$. For most applications, non-tantalum capacitors (ceramic, aluminum, polymer, or OS-CON) are preferred at the inputs due to the robustness of non-tantalum capacitors to accommodate high inrush currents of systems being powered from very lowimpedance sources. Additionally, two (or more) smallervalue low-ESR capacitors can be connected in parallel for lower cost.

## Output Capacitor

The key selection parameters for the output capacitor are capacitance value, ESR, and voltage rating. These parameters affect the overall stability, output ripple voltage, and transient response. The output ripple has two components: variations in the charge stored in the output capacitor, and the voltage drop across the capacitor's ESR caused by the current flowing into and out of the capacitor:

$$
\Delta \mathrm{V}_{\mathrm{RIPPLE}} \cong \Delta \mathrm{~V}_{\mathrm{ESR}}+\Delta \mathrm{V}_{\mathrm{Q}}
$$

The output voltage ripple as a consequence of the ESR and the output capacitance is:

$$
\begin{gathered}
\Delta \mathrm{V}_{\mathrm{ESR}}=\mathrm{I}_{\mathrm{P}-\mathrm{P}} \times \mathrm{ESR} \\
\Delta \mathrm{~V}_{\mathrm{Q}}=\frac{\mathrm{I}_{\mathrm{P}-\mathrm{P}}}{8 \times \mathrm{C}_{\mathrm{OUT}} \times \mathrm{f}_{\mathrm{SW}}} \\
\mathrm{I}_{\mathrm{P}-\mathrm{P}}=\left(\frac{\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}}{\mathrm{f}_{\mathrm{SW}} \times \mathrm{L}}\right) \times\left(\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}}\right)
\end{gathered}
$$

where $I_{P-P}$ is the peak-to-peak inductor current ripple (see the Inductor Selection section). Use these equations for initial capacitor selection. Decide on the final values by testing a prototype or an evaluation circuit.
Check the output capacitor against load-transient response requirements. The allowable deviation of the output voltage during fast load transients determines the capacitor output capacitance, ESR, and equivalent series inductance (ESL). The output capacitor supplies the load current during a load step until the controller responds with a higher duty cycle. The response time (tRESPONSE) depends on the closed-loop bandwidth of the converter (see the Compensation section). The resistive drop across the ESR of the output capacitor, the voltage drop across the ESL ( $\Delta \mathrm{V}_{\mathrm{ESL}}$ ) of the capacitor, and the capacitor discharge, cause a voltage droop during the load step.
Use a combination of low-ESR tantalum/aluminum electrolytic and ceramic capacitors for improved transient load and voltage ripple performance. Nonleaded capacitors and capacitors in parallel help reduce the ESL. Keep the maximum output voltage deviation below the tolerable limits of the load. Use the following equations to calculate the required ESR, ESL, and capacitance value during a load step:

$$
\begin{gathered}
\mathrm{ESR}=\frac{\Delta \mathrm{V}_{\mathrm{ESR}}}{\mathrm{I}_{\text {STEP }}} \\
\mathrm{C}_{\text {OUT }}=\frac{\mathrm{I}_{\text {STEP }} \times \mathrm{t}_{\text {RESPONSE }}}{\Delta \mathrm{V}_{\mathrm{Q}}} \\
\mathrm{ESL}=\frac{\Delta \mathrm{V}_{\mathrm{ESL}} \times \mathrm{t}_{\mathrm{STEP}}}{\mathrm{I}_{\text {STEP }}} \\
\mathrm{t}_{\text {RESPONSE }} \cong \frac{1}{3 \times \mathrm{f}_{\mathrm{O}}}
\end{gathered}
$$

where ISTEP is the load step, tSTEP is the rise time of the load step, $\mathrm{t}_{\text {RESPONSE }}$ is the response time of the controller and $f_{O}$ is the closed-loop crossover frequency.

## Compensation

The MAX15026 provides an internal transconductance amplifier with the inverting input and the output available for external frequency compensation. The flexibility of external compensation offers a wide selection of output filtering components, especially the output capacitor. Use high-ESR aluminum electrolytic capacitors for cost-sensitive applications. Use low-ESR tantalum or ceramic capacitors at the output for size sensitive applications. The high switching frequency of the MAX15026 allows the use of ceramic capacitors at the output. Choose all passive power components to meet the output ripple, component size, and component cost
requirements. Choose the small-signal components for the error amplifier to achieve the desired closed-loop bandwidth and phase margin.
To choose the appropriate compensation network type, the power-supply poles and zeros, the zero crossover frequency, and the type of the output capacitor must be determined.
In a buck converter, the LC filter in the output stage introduces a pair of complex poles at the following frequency:

$$
\mathrm{f}_{\mathrm{PO}}=\frac{1}{2 \pi \times \sqrt{\text { LOUT } \times \mathrm{C}_{\text {OUT }}}}
$$

The output capacitor introduces a zero at:

$$
\mathrm{f}_{\mathrm{ZO}}=\frac{1}{2 \pi \times \mathrm{ESR} \times \mathrm{C}_{\mathrm{OUT}}}
$$

where ESR is the equivalent series resistance of the output capacitor.
The loop-gain crossover frequency (fO), where the loop gain equals 1 ( 0 dB ) should be set below 1/10th of the switching frequency:

$$
\mathrm{f}_{\mathrm{O}} \leq \frac{\mathrm{f}_{\mathrm{SW}}}{10}
$$

Choosing a lower crossover frequency reduces the effects of noise pick-up into the feedback loop, such as jittery duty cycle.
To maintain a stable system, two stability criteria must be met:

1) The phase shift at the crossover frequency fO, must be less than $180^{\circ}$. In other words, the phase margin of the loop must be greater than zero.
2) The gain at the frequency where the phase shift is $-180^{\circ}$ (gain margin) must be less than 1.
Maintain a phase margin of around $60^{\circ}$ to achieve a robust loop stability and well-behaved transient response.
When using an electrolytic or large-ESR tantalum output capacitor the capacitor ESR zero fzo typically occurs between the LC poles and the crossover frequency $\mathrm{f}_{\mathrm{O}}$ ( $\mathrm{fPO}<\mathrm{f}_{\mathrm{ZO}}<\mathrm{f}_{\mathrm{O}}$ ). Choose Type II (PI-proportional-integral) compensation network.
When using a ceramic or low-ESR tantalum output capacitor, the capacitor ESR zero typically occurs above the desired crossover frequency $f O$, that is $\mathrm{f}_{\mathrm{PO}}<\mathrm{f}_{\mathrm{O}}<\mathrm{f}_{\mathrm{ZO}}$. Choose Type III (PID—proportional, integral, and derivative) compensation network.

## Type II Compensation Network (Figure 3)

If $f_{Z O}$ is lower than $f_{O}$ and close to $f_{P O}$, the phase lead of the capacitor ESR zero almost cancels the phase loss of one of the complex poles of the LC filter around the crossover frequency. Use a Type II compensation network with a midband zero and a high-frequency pole to stabilize the loop. In Figure 3, $R_{F}$ and $C_{F}$ introduce a midband zero ( $f_{Z 1}$ ). $R_{F}$ and $C_{C F}$ in the Type II compensation network provide a high-frequency pole ( f P1), which mitigates the effects of the output high-frequency ripple.
Follow the instructions below to calculate the component values for the Type II compensation network in Figure 3:

1) Calculate the gain of the modulator ( $\mathrm{GAIN}_{\mathrm{MOD}}$ ), comprised of the regulator's pulse-width modulator, LC filter, feedback divider, and associated circuitry at the crossover frequency:

$$
\operatorname{GAIN}_{\mathrm{MOD}}=\frac{\mathrm{V}_{\mathrm{IN}}}{\mathrm{~V}_{\mathrm{RAMP}}} \times \frac{\mathrm{ESR}}{\left(2 \pi \times \mathrm{f}_{\mathrm{O}} \times \mathrm{L}_{\mathrm{OUT}}\right)} \times \frac{\mathrm{V}_{\mathrm{FB}}}{\mathrm{~V}_{\mathrm{OUT}}}
$$

where $\mathrm{V}_{\mathrm{IN}}$ is the input voltage of the regulator, $\mathrm{V}_{\text {RAMP }}$ is the amplitude of the ramp in the pulse-width modulator, $V_{F B}$ is the $F_{B}$ input voltage set-point ( 0.591 V typically, see the Electrical Characteristics table), and $V_{\text {OUT }}$ is the desired output voltage.
The gain of the error amplifier ( GAIN $_{E A}$ ) in midband frequencies is:

$$
\operatorname{GAIN}_{E A}=g_{M} \times R_{F}
$$

where $g_{M}$ is the transconductance of the error amplifier.
The total loop gain, which is the product of the modulator gain and the error amplifier gain at $f_{O}$, is 1.

$$
\mathrm{GAIN}_{\mathrm{MOD}} \times \mathrm{GAIN}_{\mathrm{EA}}=1
$$

So:

$$
\frac{\mathrm{V}_{\text {IN }}}{\mathrm{V}_{\text {RAMP }}} \times \frac{\mathrm{ESR}}{\left(2 \pi \times \mathrm{f}_{\mathrm{O}} \times \mathrm{L}_{\mathrm{OUT}}\right)} \times \frac{\mathrm{V}_{\mathrm{FB}}}{\mathrm{~V}_{\mathrm{OUT}}} \times \mathrm{g}_{\mathrm{M}} \times \mathrm{R}_{\mathrm{F}}=1
$$

Solving for $\mathrm{R}_{\mathrm{F}}$ :

$$
R_{F}=\frac{V_{\mathrm{RAMP}} \times\left(2 \pi \times \mathrm{f}_{\mathrm{O}} \times \mathrm{L}_{\mathrm{OUT}}\right) \times \mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{FB}} \times \mathrm{V}_{\mathrm{IN}} \times \mathrm{g}_{\mathrm{M}} \times \mathrm{ESR}}
$$

2) Set a midband zero ( $\mathrm{f}_{\mathrm{Z} 1}$ ) at $0.75 \times \mathrm{ff}_{\mathrm{PO}}$ (to cancel one of the LC poles):

$$
\mathrm{f}_{\mathrm{Z} 1}=\frac{1}{2 \pi \times \mathrm{R}_{\mathrm{F}} \times \mathrm{C}_{\mathrm{F}}}=0.75 \times \mathrm{f}_{\mathrm{PO}}
$$

Solving for $\mathrm{C}_{\mathrm{F}}$ :

$$
C_{F}=\frac{1}{2 \pi \times R_{F} \times f_{P O} \times 0.75}
$$

3) Place a high-frequency pole at $\mathrm{f}_{\mathrm{P} 1}=0.5 \times \mathrm{f}_{\mathrm{SW}}$ (to attenuate the ripple at the switching frequency, fsw) and calculate $\mathrm{C}_{\mathrm{CF}}$ using the following equation:

$$
\mathrm{C}_{\mathrm{CF}}=\frac{1}{\pi \times \mathrm{R}_{\mathrm{F}} \times \mathrm{f}_{\mathrm{SW}}-\frac{1}{\mathrm{C}_{\mathrm{F}}}}
$$

## Type III Compensation Network

## (See Figure 4)

When using a low-ESR tantalum or ceramic type, the ESR-induced zero frequency is usually above the targeted zero crossover frequency (fo). Use Type III compensation. Type III compensation provides three poles and two zeros at the following frequencies:

$$
\begin{gathered}
\mathrm{f}_{\mathrm{Z} 1}=\frac{1}{2 \pi \times \mathrm{R}_{\mathrm{F}} \times \mathrm{C}_{\mathrm{F}}} \\
\mathrm{f}_{\mathrm{Z} 2}=\frac{1}{2 \pi \times \mathrm{C}_{\mathrm{l}} \times\left(\mathrm{R}_{1}+\mathrm{R}_{\mathrm{I}}\right)}
\end{gathered}
$$

Two midband zeros ( $f_{Z 1}$ and $f_{Z 2}$ ) cancel the pair of complex poles introduced by the LC filter:

$$
\mathrm{f}_{\mathrm{P} 1}=0
$$

$\mathrm{f}_{\mathrm{P} 1}$ introduces a pole at zero frequency (integrator) for nulling DC output voltage errors:

$$
f_{P 2}=\frac{1}{2 \pi \times R_{I} \times C_{I}}
$$



Figure 3. Type II Compensation Network

Depending on the location of the ESR zero ( $\mathrm{f}_{\mathrm{ZO}}$ ), use $\mathrm{f}_{\mathrm{P} 2}$ to cancel $\mathrm{f}_{\mathrm{ZO}}$, or to provide additional attenuation of the high-frequency output ripple:

$$
\mathrm{f}_{\mathrm{P} 3}=\frac{1}{2 \pi \times \mathrm{R}_{\mathrm{F}} \times \frac{\mathrm{C}_{\mathrm{F}} \times \mathrm{C}_{\mathrm{CF}}}{\mathrm{C}_{\mathrm{F}}+\mathrm{C}_{\mathrm{CF}}}}
$$

$\mathrm{f}_{\mathrm{P} 3}$ attenuates the high-frequency output ripple.
Place the zeros and poles so the phase margin peaks around $\mathrm{f}_{\mathrm{O}}$.
Ensure that $R_{F} \gg 2 / g_{M}$ and the parallel resistance of $R_{1}, R_{2}$, and $R_{I}$ is greater than $1 / g_{M}$. Otherwise, a $180^{\circ}$ phase shift is introduced to the response making the loop unstable.
Use the following compensation procedure:

1) With $R_{F} \geq 10 \mathrm{k} \Omega$, place the first zero ( $f_{Z 1}$ ) at $0.8 x$ $f_{P O}$.

$$
\mathrm{f}_{\mathrm{Z} 1}=\frac{1}{2 \pi \times \mathrm{R}_{\mathrm{F}} \times \mathrm{C}_{\mathrm{F}}}=0.8 \times \mathrm{f}_{\mathrm{PO}}
$$

So:

$$
\mathrm{GAIN}_{\mathrm{MOD}}=\frac{\mathrm{V}_{\text {IN }}}{\mathrm{V}_{\mathrm{RAMP}}} \times \frac{1}{\left(2 \pi \times \mathrm{f}_{\mathrm{O}}\right)^{2} \times \mathrm{L}_{\mathrm{OUT}} \times \mathrm{C}_{\mathrm{OUT}}}
$$

2) The gain of the modulator ( $\mathrm{GAIN}_{\mathrm{MOD}}$ ), comprises the pulse-width modulator, LC filter, feedback divider, and associated circuitry at the crossover frequency is:

$$
\mathrm{GAIN}_{\mathrm{MOD}}=\frac{\mathrm{V}_{\mathrm{IN}}}{\mathrm{~V}_{\mathrm{RAMP}}} \times \frac{1}{\left(2 \pi \times \mathrm{f}_{\mathrm{O}}\right)^{2} \times \mathrm{L}_{\mathrm{OUT}} \times \mathrm{C}_{\mathrm{OUT}}}
$$



Figure 4. Type III Compensation Network

The gain of the error amplifier (GAIN EA ) in midband frequencies is:

$$
\operatorname{GAIN}_{E A}=2 \pi \times f_{O} \times C 1 \times R_{F}
$$

The total loop gain as the product of the modulator gain and the error amplifier gain at $\mathrm{f}_{\mathrm{O}}$ is 1 .

$$
\mathrm{GAIN}_{\mathrm{MOD}} \times \mathrm{GAIN}_{\mathrm{EA}}=1
$$

So:

$$
\frac{\mathrm{V}_{\mathrm{IN}}}{\mathrm{~V}_{\mathrm{RAMP}}} \times \frac{1}{\left(2 \pi \times \mathrm{f}_{\mathrm{O}}\right)^{2} \times \mathrm{C}_{\mathrm{OUT}} \times \mathrm{L}_{\mathrm{OUT}}}
$$

Solving for $\mathrm{C}_{\mathrm{I}}$ :

$$
\mathrm{C}_{\mathrm{I}}=\frac{\mathrm{V}_{\mathrm{RAMP}} \times\left(2 \pi \times \mathrm{f}_{\mathrm{O}} \times \mathrm{L}_{\mathrm{OUT}} \times \mathrm{C}_{\mathrm{OUT}}\right)}{\mathrm{V}_{\mathrm{IN}} \times \mathrm{R}_{\mathrm{F}}}
$$

3) Use the second pole ( $\mathrm{f}_{\mathrm{P} 2}$ ) to cancel $\mathrm{f}_{\mathrm{ZO}}$ when $\mathrm{fPO}_{\mathrm{P}}$ $<\mathrm{f}_{\mathrm{O}}<\mathrm{f}_{\mathrm{ZO}}<\mathrm{f}_{\mathrm{SW}} / 2$. The frequency response of the loop gain does not flatten out soon after the 0dB crossover, and maintains a $-20 \mathrm{~dB} /$ decade slope up to $1 / 2$ of the switching frequency. This is likely to occur if the output capacitor is a low-ESR tantalum. Set $\mathrm{f}_{\mathrm{P} 2}=\mathrm{f}_{\mathrm{Z}} \mathrm{O}$.
When using a ceramic capacitor, the capacitor ESR zero $\mathrm{f}_{\text {zo }}$ is likely to be located even above $1 / 2$ the switching frequency, $\mathrm{f}_{\mathrm{PO}}<\mathrm{f}_{\mathrm{O}}<\mathrm{f}_{\mathrm{SW}} / 2<\mathrm{f}_{\mathrm{ZO}}$. In this case, place the frequency of the second pole ( $\mathrm{f}_{\mathrm{p} 2}$ ) high enough to not significantly erode the phase margin at the crossover frequency. For example, set $\mathrm{f}_{\mathrm{p}}$ at $5 \times \mathrm{f}_{\mathrm{O}}$ so that the contribution to phase loss at the crossover frequency $f_{0}$ is only about $11^{\circ}$ :

$$
\mathrm{f}_{\mathrm{P} 2}=5 \times \mathrm{ff}_{\mathrm{P}}
$$

Once $f_{P 2}$ is known, calculate $R_{I}$ :

$$
R_{I}=\frac{1}{2 \pi \times f_{P 2} \times C_{I}}
$$

4) Place the second zero ( $\mathrm{f}_{\mathrm{Z} 2}$ ) at $0.2 \times \mathrm{f}_{\mathrm{O}}$ or at $\mathrm{f}_{\mathrm{PO}}$, whichever is lower, and calculate R1 using the following equation:

$$
R_{1}=\frac{1}{2 \pi \times f_{Z 2} \times C_{l}}-R_{I}
$$

5) Place the third pole ( $\mathrm{f}_{\mathrm{P} 3}$ ) at $1 / 2$ the switching frequency and calculate $\mathrm{C}_{\mathrm{CF}}$ :

$$
C_{C F}=\frac{C_{F}}{\left(2 \pi \times 0.5 \times f_{S W} \times R_{F} \times C_{F}\right)-1}
$$

6) Calculate R2 as:

$$
R_{2}=\frac{V_{F B}}{V_{\mathrm{OUT}}-\mathrm{V}_{\mathrm{FB}}} \times \mathrm{R}_{1}
$$

## MOSFET Selection

The MAX15026 step-down controller drives two external logic-level n-channel MOSFETs. The key selection parameters to choose these MOSFETs include:

- On-Resistance (RDS(ON))
- Maximum Drain-to-Source Voltage ( $\left.\mathrm{V}_{\mathrm{DS}(\mathrm{MAX})}\right)$
- Minimum Threshold Voltage ( $\mathrm{V}_{\mathrm{TH}(\mathrm{MIN})}$ )
- Total Gate Charge ( $\mathrm{Q}_{\mathrm{G}}$ )
- Reverse Transfer Capacitance (CRSS)
- Power Dissipation

The two n-channel MOSFETs must be a logic-level type with guaranteed on-resistance specifications at $\mathrm{V}_{\mathrm{GS}}=4.5 \mathrm{~V}$. For maximum efficiency, choose a highside MOSFET that has conduction losses equal to the switching losses at the typical input voltage. Ensure that the conduction losses at minimum input voltage do not exceed the MOSFET package thermal limits, or violate the overall thermal budget. Also, ensure that the conduction losses plus switching losses at the maximum input voltage do not exceed package ratings or violate the overall thermal budget. Ensure that the DL gate driver can drive the low-side MOSFET. In particular, check that the $\mathrm{dv} / \mathrm{dt}$ caused by the high-side MOSFET turning on does not pull up the low-side MOSFET gate through the drain-to-gate capacitance of the low-side MOSFET, which is the most frequent cause of cross-conduction problems.
Check power dissipation when using the internal linear regulator to power the gate drivers. Select MOSFETs with low gate charge so that $\mathrm{V}_{\mathrm{CC}}$ can power both drivers without overheating the device.

$$
\text { PDRIVE }=V_{C C} \times Q_{G} \text { TOTAL } \times f_{S W}
$$

where $Q_{G}$ TOTAL is the sum of the gate charges of the two externāl MOSFETs.

## Boost Capacitor

The MAX15026 uses a bootstrap circuit to generate the necessary gate-to-source voltage to turn on the highside MOSFET. The selected n-channel high-side MOSFET determines the appropriate boost capacitance value ( $\mathrm{C}_{\mathrm{BST}}$ in the Typical Application Circuits) according to the following equation:

$$
\mathrm{C}_{\mathrm{BST}}=\frac{\mathrm{QG}}{\Delta \mathrm{~V}_{\mathrm{BST}}}
$$

where $Q_{G}$ is the total gate charge of the high-side MOSFET and $\Delta \mathrm{V}_{\text {BST }}$ is the voltage variation allowed on the high-side MOSFET driver after turn-on. Choose $\Delta \mathrm{V}_{\mathrm{BST}}$ so the available gate-drive voltage is not significantly degraded (e.g. $\Delta \mathrm{V}_{\mathrm{BST}}=100 \mathrm{mV}$ to 300 mV ) when determining $\mathrm{C}_{\mathrm{BST}}$. Use a low-ESR ceramic capacitor as the boost flying capacitor with a minimum value of 100 nF .

## Power Dissipation

The maximum power dissipation of the device depends on the thermal resistance from the die to the ambient environment and the ambient temperature. The thermal resistance depends on the device package, PCB copper area, other thermal mass, and airflow.
The power dissipated into the package ( $\mathrm{P}_{\mathrm{T}}$ ) depends on the supply configuration (see the Typical Application Circuits). Use the following equation to calculate power dissipation:

$$
P_{T}=\left(V_{I N}-V_{C C}\right) \times I_{L D O}+V_{D R V} \times I_{D R V}+V_{C C} \times I_{I N}
$$

where $l_{\text {LDO }}$ is the current supplied by the internal regulator, $I_{D R V}$ is the supply current consumed by the drivers at DRV, and IIN is the supply current of the MAX15026 without the contribution of the IDRV, as given in the Typical Operating Characteristics. For example, in the application circuit of Figure 5, $\mathrm{I}_{\mathrm{LDO}}=\mathrm{I}_{\mathrm{DRV}}+\mathrm{I}_{\mathrm{IN}}$ and $\mathrm{V}_{\mathrm{DRV}}=\mathrm{V}_{\mathrm{CC}}$ so that $P_{T}=V_{I N} \times\left(I_{D R V}+I_{I N}\right)$.
Use the following equation to estimate the temperature rise of the die:

$$
\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}+\left(\mathrm{P}_{\mathrm{T}} \times \theta_{\mathrm{JA}}\right)
$$

where $\theta_{\mathrm{JA}}$ is the junction-to-ambient thermal impedance of the package, $\mathrm{P}_{\mathrm{T}}$ is power dissipated in the device, and $T_{A}$ is the ambient temperature. The $\theta_{\mathrm{JA}}$ is $24.4^{\circ} \mathrm{C} / \mathrm{W}$ for 14-pin TDFN package on multilayer boards, with the conditions specified by the respective JEDEC standards (JESD51-5, JESD51-7). An accurate estimation of the
junction temperature requires a direct measurement of the case temperature ( $\mathrm{T}_{\mathrm{C}}$ ) when actual operating conditions significantly deviate from those described in the JEDEC standards. The junction temperature is then:

$$
\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{C}}+\left(\mathrm{P}_{\mathrm{T}} \times \theta_{\mathrm{JC}}\right)
$$

Use $8.7^{\circ} \mathrm{C} / \mathrm{W}$ as $\theta_{\mathrm{Jc}}$ thermal impedance for the 14 -pin TDFN package. The case-to-ambient thermal impedance $\left(\theta_{\mathrm{CA}}\right)$ is dependent on how well the heat is transferred from the PCB to the ambient. Solder the exposed pad of the TDFN package to a large copper area to spread heat through the board surface, minimizing the case-toambient thermal impedance. Use large copper areas to keep the PCB temperature low.

## PCB Layout Guidelines

Place all power components on the top side of the board, and run the power stage currents using traces or copper fills on the top side only. Make a star connection on the top side of traces to GND to minimize voltage drops in signal paths.
Keep the power traces and load connections short, especially at the ground terminals. This practice is essential for high efficiency and jitter-free operation. Use thick copper PCBs (2oz or above) to enhance efficiency.
Place the MAX15026 adjacent to the synchronous rectifier MOSFET, preferably on the back side, to keep LX, GND, DH, and DL traces short and wide. Use multiple small vias to route these signals from the top to the bottom side. Use an internal quiet copper plane to shield the analog components on the bottom side from the power components on the top side.
Make the MAX15026 ground connections as follows: create a small analog ground plane near the device. Connect this plane to GND and use this plane for the ground connection for the $\mathrm{V}_{\text {IN }}$ bypass capacitor, compensation components, feedback dividers, $\mathrm{V}_{\mathrm{CC}}$ capacitor, RT resistor, and LIM resistor.
Use Kelvin sense connections for LX and GND to the synchronous rectifier MOSFET for current limiting to guarantee the current-limit accuracy.
Route high-speed switching nodes (BST, LX, DH, and DL) away from the sensitive analog areas (RT, COMP, LIM, and FB). Group all GND-referred and feedback components close to the device. Keep the FB and compensation network as small as possible to prevent noise pickup.

Low-Cost, Small, 4.5V to 28 V Wide Operating Range, DC-DC Synchronous Buck Controller

## Typical Application Circuits

## Single 4.5V to 28V Supply Operation

Figure 5 shows an application circuit for a single 4.5 V to 28 V power-supply operation.


Figure 5. $V_{I N}=4.5 \mathrm{~V}$ to 28 V

## Typical Application Circuits (continued)

Single 4.5V to 5.5V Supply Operation
Figure 6 shows an application circuit for a single 4.5 V to 5.5 V power-supply operation.


Figure 6. $V_{C C}=V_{I N}=V_{D R V}=4.5 \mathrm{~V}$ to 5.5 V

## Typical Application Circuits (continued)

## Auxiliary 5V Supply Operation

Figure 7 shows an application circuit for a +12 V supply to drive the external MOSFETs and an auxiliary +5 V supply to power the device.


Figure 7. Operation with Auxiliary 5V Supply

MAX15026

## Low-Cost, Small, 4.5V to 28V Wide Operating

 Range, DC-DC Synchronous Buck Controller
## Chip Information

PROCESS: BiCMOS

## Package Information

For the latest package outline information and land patterns (footprints), go to www.maximintegrated.com/packages. Note that a "+", "\#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE <br> TYPE | PACKAGE <br> CODE | OUTLINE <br> NO. | LAND <br> PATTERN NO. |
| :---: | :---: | :---: | :---: |
| 14 TDFN-EP | $\mathrm{T} 1433+2$ | $\underline{21-0137}$ | $\underline{90-0063}$ | Range, DC-DC Synchronous Buck Controller

Revision History

| REVISION <br> NUMBER | REVISION <br> DATE | DESCRIPTION | PAGES <br> CHANGED |
| :---: | :---: | :--- | :---: |
| 0 | $5 / 08$ | Initial release | - |
| 1 | $5 / 09$ | Revised General Description, Ordering Information, Absolute Maximum <br> Ratings, Electrical Characteristics, Power-Good Output (PGOOD) section, <br> and Typical Application Circuits | $1-4,10,15,19$ |
| 2 | $9 / 10$ | Added MAX15026C; revised General Description, Ordering Information, <br> Electrical Characteristics, Typical Operating Characteristics, and Startup into <br> a Prebiased Output sections | $1-6,10$ |
| 3 | $4 / 11$ | Added automotive part to Ordering Information, Absolute Maximum Ratings, <br> and Electrical Characteristics | $1,2,3$ |
| 4 | $2 / 12$ | Design modified to meet customer requirements and new OPN added to <br> Ordering Information | $1-6,10,11$ |
| 5 | $11 / 12$ | Changed recommended part number for new designs to MAX15026D | 1 |
| 6 | $3 / 21$ | Removed MAX15026D | 1,10 |
| 7 | $4 / 22$ | Updated Typical Operating Characteristics | 5 |

