

## Dual-Output, 6A, 2MHz, 2.7V to 16V Step-Down Switching Regulator

### **General Description**

The MAX16712 is a dual-output, fully integrated, highly efficient, step-down DC-DC switching regulator. The device operates from 2.7V to 16V input supplies, and each output can be regulated from 0.5V to 5.8V. The IC delivers up to 6A of load current per output. The two outputs can be connected in parallel as a single-output, dual-phase regulator that supports up to 12A load current.

The switching frequency of the device can be configured from 500kHz to 2.0MHz and provides the capability of optimizing the design in terms of solution size and performance.

The MAX16712 utilizes fixed-frequency, current-mode control with internal compensation. The dual-switching regulators operate 180° out-of-phase. The IC features an advanced modulation scheme (AMS) and selectable discontinuous current mode (DCM) operation to provide improved performance. Operation settings and configurable features can also be selected by connecting a pin-strap resistor from PGM0 pin to ground.

The MAX16712 has an internal 1.8V LDO output to power the gate drives (V<sub>CC</sub>) and internal circuitry (AVDD).

The MAX16712 integrates multiple protections including positive and negative overcurrent protection, output overvoltage protection and overtemperature protection to ensure robust design.

The device is available in a compact 2.2mm x 3.5mm wafer-level package (WLP). It supports -40°C to +125°C junction temperature operation.

### **Applications**

- Communications Equipment
- Networking Equipment
- Servers and Storage Equipment
- Point-of-Load (POL) Voltage Regulators
- µP Chipsets
- Memory V<sub>DDQ</sub>
- I/O Pins of an FPGA/DSP/MCU

#### Ordering Information appears at end of data sheet.

### **Benefits and Features**

- High Power Density with Low Component Count
   Dual-Output or Dual-Phase Operation
  - Single-Supply Operation with Integrated LDO for Bias Generation
  - · Compact 2.2mm x 3.5mm, 28-Bump WLP
  - Internal Compensation
  - Wide Operating Range
  - 2.7V to 16V Input Voltage Range
  - 0.5V to 5.8V Output Voltage Range
  - 500kHz to 2MHz Configurable Switching Frequency
  - -40°C to +125°C Junction Temperature Range
  - Three Programming Pins to Select Different
     Configurations
  - Independent Enable and Power Good for Each
     Output
- Optimized Performance and Efficiency
  - 90.5% Peak Efficiency with  $V_{DDH} = 12V$ ,  $V_{OUT} = 1.8V$ , and  $f_{SW} = 1MHz$
  - Interleaved 180° Out-of-Phase Operation
  - AMS to Improve Load Transient
  - Selectable DCM to Improve Light Load Efficiency
  - Active Current Balancing for Dual-Phase Operation

| DESCRIPTION                               | CURRENT<br>RATING*<br>(DUAL-<br>PHASE)<br>(A) | INPUT<br>VOLTAGE<br>(V) | OUTPUT<br>VOLTAGE<br>(V) |
|-------------------------------------------|-----------------------------------------------|-------------------------|--------------------------|
| Electrical Rating                         | 12                                            | 2.7 to 16               | 0.5 to 5.8               |
| Thermal Rating $T_A = +55^{\circ}C$ ,     | 12                                            | 12                      | 3.3                      |
| 200LFM Airflow                            |                                               |                         |                          |
| Thermal Rating<br>T <sub>A</sub> = +85°C, | 10                                            | 12                      | 0.8                      |
| No Airflow                                |                                               |                         |                          |

\*Maximum  $T_J = +125^{\circ}$ C. For specific operating conditions, see the Safe Operating Area (SOA) curves in the <u>Typical Operating</u> <u>Characteristics</u> section.

## Dual-Output, 6A, 2MHz, 2.7V to 16V Step-Down Switching Regulator

## **Simplified Block Diagram**



### **Absolute Maximum Ratings**

| LX1, LX2 to PGND (DC)                                                                                                                                                                                                                                                                   | $V_{\text{DDH1}},V_{\text{DDH2}}$ to PGND (Note 1)0.3V to +19V |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| VDDH1 to LX1 (DC) (Note 1)0.3V to +19V<br>VDDH1 to LX1 (AC) (Note 2)10V to +23V<br>VDDH2 to LX2 (DC) (Note 1)0.3V to +19V<br>VDDH2 to LX2 (AC) (Note 2)10V to +23V<br>BST1, BST2 to PGND (DC)0.3V to +21.5V<br>BST1, BST2 to PGND (AC) (Note 2)7V to +25.5V<br>BST1 to LX10.3V to +2.5V | LX1, LX2 to PGND (DC)0.3V to +19V                              |
| V <sub>DDH1</sub> to LX1 (AC) (Note 2)10V to +23V<br>V <sub>DDH2</sub> to LX2 (DC) (Note 1)0.3V to +19V<br>V <sub>DDH2</sub> to LX2 (AC) (Note 2)10V to +23V<br>BST1, BST2 to PGND (DC)0.3V to +21.5V<br>BST1, BST2 to PGND (AC) (Note 2)7V to +25.5V<br>BST1 to LX10.3V to +2.5V       | LX1, LX2 to PGND (AC) (Note 2)10V to +23V                      |
| V <sub>DDH2</sub> to LX2 (DC) (Note 1)0.3V to +19V<br>V <sub>DDH2</sub> to LX2 (AC) (Note 2)10V to +23V<br>BST1, BST2 to PGND (DC)0.3V to +21.5V<br>BST1, BST2 to PGND (AC) (Note 2)7V to +25.5V<br>BST1 to LX10.3V to +2.5V                                                            | $V_{\text{DDH1}}$ to LX1 (DC) (Note 1)0.3V to +19V             |
| V <sub>DDH2</sub> to LX2 (AC) (Note 2)10V to +23V<br>BST1, BST2 to PGND (DC)0.3V to +21.5V<br>BST1, BST2 to PGND (AC) (Note 2)7V to +25.5V<br>BST1 to LX10.3V to +2.5V                                                                                                                  | VDDH1 to LX1 (AC) (Note 2)10V to +23V                          |
| BST1, BST2 to PGND (DC)       -0.3V to +21.5V         BST1, BST2 to PGND (AC) (Note 2)       -7V to +25.5V         BST1 to LX1       -0.3V to +2.5V                                                                                                                                     | V <sub>DDH2</sub> to LX2 (DC) (Note 1)0.3V to +19V             |
| BST1, BST2 to PGND (AC) (Note 2)7V to +25.5V<br>BST1 to LX10.3V to +2.5V                                                                                                                                                                                                                | VDDH2 to LX2 (AC) (Note 2)                                     |
| BST1 to LX10.3V to +2.5V                                                                                                                                                                                                                                                                | BST1, BST2 to PGND (DC)0.3V to +21.5V                          |
|                                                                                                                                                                                                                                                                                         | BST1, BST2 to PGND (AC) (Note 2)7V to +25.5V                   |
| BST2 to LX20.3V to +2.5V                                                                                                                                                                                                                                                                | BST1 to LX10.3V to +2.5V                                       |
|                                                                                                                                                                                                                                                                                         | BST2 to LX20.3V to +2.5V                                       |

| PGND to AGND                                    | 0.3V to +0.3V       |
|-------------------------------------------------|---------------------|
| Vcc to PGND                                     | 0.3V to +2.5V       |
| AVDD to AGND                                    | 0.3V to +2.5V       |
| EN1, EN2 to AGND                                | 0.3V to +4V         |
| PGOOD1, PGOOD2 to AGND                          | 0.3V to +4V         |
| SNSP1, SNSP2 to AGND                            | 0.3V to AVDD + 0.3V |
| PGM0, PGM1, PGM2 to AGND                        | 0.3V to AVDD + 0.3V |
| Peak LX_ Current                                | 12A to +19A         |
| Junction Temperature (T <sub>J</sub> ) (Note 3) | +150°C              |
| Storage Temperature Range                       | 65°C to +150°C      |
| Peak Reflow Temperature Lead-Free.              | +260°C              |
|                                                 |                     |

Note 1: Input HF capacitors placed not more than 40 mils away from the VDDH pin required to keep inductive voltage spikes within Absolute Maximum limits.

Note 2: AC is limited to 25ns.

Note 3: Recommended operating junction temperature from -40°C to +125°C. The device guarantees 90k hours of continuous operation with 6A output current per output/phase at +85°C junction temperature, or 40k hours of continuous operation with 4.8A output current per output/phase at +105°C junction temperature, for a typical application with 12V input, 1.2V output.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Package Information**

### 28 WLP

| Package Code                                                   | W282D3Z+1                      |
|----------------------------------------------------------------|--------------------------------|
| Outline Number                                                 | <u>21-100392</u>               |
| Land Pattern Number                                            | Refer to Application Note 1891 |
| Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ ) JEDEC | 42.26°C/W                      |
| Junction-to-Ambient Thermal Resistance $(\theta_{JA})$ on      | 27.3°C/W                       |
| MAX16712EVKIT# (no heat sink, no airflow)                      |                                |

For the latest package outline information and land patterns (footprints), go to www.maximintegrated.com/packages. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial.

## **Electrical Characteristics**

(See the Typical Application Circuits  $V_{DDH} = 12V$ ,  $T_A = T_J = -40^{\circ}C$  to  $+125^{\circ}C$ , unless otherwise noted. Specifications are production tested at  $T_A = +32^{\circ}C$ ; limits within the operating temperature range are guaranteed by design and characterization.)

| PARAMETER                                             | SYMBOL                | CONDITIONS                        | MIN   | TYP   | MAX   | UNITS   |
|-------------------------------------------------------|-----------------------|-----------------------------------|-------|-------|-------|---------|
| INPUT SUPPLY                                          |                       |                                   | · ·   |       |       |         |
| Input Voltage Range                                   | V <sub>DDH</sub>      |                                   | 2.7   |       | 16    | V       |
| Input Supply Current                                  | IVDDH                 | EN_ = AGND                        |       | 2.2   |       | mA      |
| Internal LDO Regulated<br>Output                      | V <sub>CC</sub>       |                                   | 1.71  |       | 1.95  | V       |
| Linear Regulator                                      |                       |                                   | 80    |       |       |         |
| Current Limit                                         |                       | V <sub>CC</sub> < 1.6V            |       | 20    |       | mA      |
| AVDD Undervoltage<br>Lockout                          | AVDD <sub>UVLO</sub>  | Rising                            | 1.65  | 1.67  | 1.70  | V       |
| AVDD Undervoltage<br>Lockout Hysteresis               |                       |                                   |       | 55    |       | mV      |
| V <sub>DDH</sub> _Undervoltage<br>Lockout             | V <sub>DDH-UVLO</sub> | Rising                            | 2.4   | 2.5   | 2.6   | V       |
| V <sub>DDH</sub> _ Undervoltage<br>Lockout Hysteresis |                       |                                   |       | 100   |       | mV      |
| V <sub>DDH</sub> _Overvoltage<br>Lockout              | V <sub>DDH_OVLO</sub> | Rising                            | 17.3  | 17.8  | 18.3  | V       |
| V <sub>DDH</sub> _Overvoltage<br>Lockout Hysteresis   |                       |                                   |       | 500   |       | mV      |
| OUTPUT VOLTAGE RAN                                    | IGE AND ACCU          | RACY                              |       |       |       |         |
| Internal Reference                                    |                       |                                   | 0.495 | 0.500 | 0.505 |         |
| Voltage                                               |                       | $T_A = T_J = 0^{\circ}C$ to +85°C | 0.497 | 0.500 | 0.503 | V       |
| Voltage Sense Leakage<br>Current                      | I <sub>SNSP_</sub>    | $T_A = T_J = +25^{\circ}C$        |       |       | 1     | μA      |
| SWITCHING FREQUENC                                    | Y                     |                                   |       |       |       |         |
|                                                       |                       |                                   |       | 500   |       |         |
|                                                       |                       |                                   |       | 600   |       |         |
|                                                       |                       |                                   |       | 750   |       |         |
| Switching Frequency                                   | f <sub>SW_</sub>      |                                   |       | 1000  |       | kHz     |
|                                                       |                       |                                   |       | 1200  |       |         |
|                                                       |                       |                                   |       | 1500  |       |         |
|                                                       |                       |                                   |       | 2000  |       | -       |
| Switching Frequency<br>Accuracy                       |                       |                                   | -10   |       | +10   | %       |
| Phase Shift Between<br>Two Outputs/Phases             |                       |                                   |       | 180   |       | degrees |
| Minimum Controllable<br>On-Time                       |                       | I <sub>OUT</sub> = 0A (Note 4)    |       |       | 50    | ns      |
| Minimum Controllable<br>Off-Time                      |                       | I <sub>OUT</sub> = 0A (Note 4)    |       |       | 110   | ns      |
| ENABLE AND STARTUP                                    | )                     |                                   | · ·   |       |       |         |
| Initialization Time                                   | <sup>t</sup> INIT     |                                   |       | 800   |       | μs      |
|                                                       |                       | Rising                            | 0.9   |       |       |         |
| EN_ Threshold                                         |                       | Falling                           |       |       | 0.6   | 0 V     |

| (See the Typical Application Circuits $V_{DDH} = 12V$ , $T_A = T_J = -40^{\circ}C$ to $+125^{\circ}C$ , unless otherwise noted. Specifications are production |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tested at T <sub>A</sub> = +32°C; limits within the operating temperature range are guaranteed by design and characterization.)                               |

| PARAMETER                                                                         | SYMBOL                           | CONDITIONS                           | MIN   | TYP  | MAX  | UNITS |  |
|-----------------------------------------------------------------------------------|----------------------------------|--------------------------------------|-------|------|------|-------|--|
|                                                                                   | <sup>t</sup> EN_RISING_DE<br>LAY | Rising                               |       | 200  |      |       |  |
| EN_ Filtering Delay                                                               | ten_falling_d<br>ELAY            | Falling                              |       | 2    |      | - μs  |  |
| Soft-Start Time                                                                   | t <sub>SS</sub>                  |                                      |       | 3    |      | ms    |  |
| POWER-GOOD AND FA                                                                 |                                  | DNS                                  | •     |      |      |       |  |
| PGOOD_ Output Low                                                                 |                                  | I <sub>PGOOD</sub> = 4mA             |       |      | 0.4  | V     |  |
| Output Undervoltage<br>(UV) Threshold                                             |                                  |                                      | -16   | -13  | -10  | %     |  |
| Output UV Deglitch<br>Delay                                                       |                                  |                                      |       | 2    |      | μs    |  |
| Output Overvoltage<br>Protection (OVP)<br>Threshold                               |                                  |                                      | 10    | 13   | 16   | %     |  |
| Output OVP Deglitch<br>Delay                                                      |                                  |                                      |       | 2    |      | μs    |  |
| Positive Overcurrent                                                              |                                  | Inductor Peak Current, POCP = 9A     | 8.1   | 9.0  | 9.9  | _     |  |
| Protection (POCP)                                                                 | POCP                             | Inductor Peak Current, POCP = 6A     | 5.4   | 6.0  | 6.6  | А     |  |
| Threshold                                                                         |                                  | Inductor Peak Current, POCP = 4.5A   | 4.05  | 4.50 | 4.95 |       |  |
| POCP Deglitch Delay                                                               |                                  |                                      |       | 36   |      | ns    |  |
| Fast Positive<br>Overcurrent Protection<br>(FPOCP) Threshold                      | FPOCP                            |                                      | 12.5  | 14.5 | 16.5 | A     |  |
| Negative Overcurrent<br>Protection (NOCP)<br>Threshold to POCP<br>Threshold Ratio | NOCP                             | With respect to POCP threshold (typ) |       | -83  |      | %     |  |
| NOCP Accuracy                                                                     |                                  |                                      | -20   |      | +20  | %     |  |
| BST UVLO Threshold                                                                | V <sub>BST</sub>                 | Rising                               | 1.47  | 1.57 | 1.62 | V     |  |
| BST UVLO Threshold<br>Hysteresis                                                  |                                  |                                      |       | 60   |      | mV    |  |
| Overtemperature<br>Protection (OTP) Rising<br>Threshold                           | OTP                              |                                      |       | 155  |      | °C    |  |
| OTP Accuracy                                                                      |                                  |                                      |       | 6    |      | %     |  |
| OTP Hysteresis                                                                    |                                  |                                      |       | 20   |      | °C    |  |
| Hiccup Protection Time                                                            | <sup>t</sup> HICCUP              | OVP, POCP, or NOCP                   | 1     | 20   |      | ms    |  |
| DCM OPERATION MOD                                                                 | E                                | •                                    |       |      |      | •     |  |
|                                                                                   |                                  | POCP = 9A, Inductor Valley Current   |       | -440 |      |       |  |
| DCM Comparator<br>Threshold to Enter DCM                                          |                                  | POCP = 6A, Inductor Valley Current   |       | -310 |      | mA    |  |
|                                                                                   |                                  | POCP = 4.5A, Inductor Valley Current |       | -220 |      | 1     |  |
| DCM Comparator<br>Threshold to Exit DCM                                           |                                  | Inductor Valley Current              |       | 100  |      | mA    |  |
| PROGRAMMING PINS                                                                  |                                  |                                      |       |      |      |       |  |
| PGM0 Pin Resistor<br>Range                                                        |                                  |                                      | 0.095 |      | 115  | kΩ    |  |

| (See the Typical Application Circuits $V_{DDH} = 12V$ , $T_A = T_J = -40^{\circ}C$ to $+125^{\circ}C$ , unless otherwise noted. Specifications are production |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tested at $T_A = +32$ °C; limits within the operating temperature range are guaranteed by design and characterization.)                                       |

| PARAMETER                                 | SYMBOL | CONDITIONS                         | MIN            | TYP  | MAX            | UNITS |
|-------------------------------------------|--------|------------------------------------|----------------|------|----------------|-------|
| PGM0 Resistor<br>Accuracy                 |        |                                    | -1             |      | +1             | %     |
|                                           |        | PGM_ Pin Connected to AVDD         | AVDD -<br>0.23 |      |                |       |
| PGM1/PGM2 3-Level<br>Detection Thresholds |        | PGM_ Pin OPEN                      |                | 0.9  |                | V     |
| Detection miesholds                       |        | PGM_ Pin Connected to AGND or PGM0 |                |      | 0.24 ×<br>AVDD |       |
| PGM1/PGM2 Input                           |        | PGM_ Pin Connected to AVDD         |                | 140  |                |       |
| Current                                   |        | PGM_ Pin Connected to AGND or PGM0 |                | -125 |                | μA    |

**Note 4:** Guaranteed by design.

### **Typical Operating Characteristics**

(V<sub>DDH</sub> = 12V, tested on MAX16712EVKIT#, T<sub>A</sub> = +25°C, unless otherwise noted.)













## Dual-Output, 6A, 2MHz, 2.7V to 16V Step-Down Switching Regulator

(V<sub>DDH</sub> = 12V, tested on MAX16712EVKIT#,  $T_A$  = +25°C, unless otherwise noted.)





SAFE OPERATING AREA (MAX16712)

(V<sub>DDH</sub> = 5V, f<sub>SW</sub> = 1MHz) (NO AIRFLOW, NO HEATSINK, 2 PHASE)

14

12

10

8

6

4

2

0

35 45 55 65 75 85 95 105 115 125

V<sub>OUT</sub> = 0.8V

V<sub>OUT</sub> = 1.2V V<sub>OUT</sub> = 1.8V<sup>-</sup>

V<sub>OUT</sub> = 3.3V

OUTPUT CURRENT (A)









AMBIENT TEMPERATURE (°C)

















#### (V<sub>DDH</sub> = 12V, tested on MAX16712EVKIT#, $T_A$ = +25°C, unless otherwise noted.)

## **Pin Configuration**

### 28-Bump WLP



## **Pin Descriptions**

| PIN                          | NAME              | FUNCTION                                                                                                                                                                                                                     |  |  |  |
|------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| A1                           | BST1              | Bootstrap Pin for Output 1. Connect 0.22µF ceramic capacitor from BST1 to LX1.                                                                                                                                               |  |  |  |
| A2                           | V <sub>DDH1</sub> | egulator Input Supply for Output 1. $V_{DDH1}$ and $V_{DDH2}$ should be connected on PCB.                                                                                                                                    |  |  |  |
| A3, A4,<br>B4, C4,<br>D3, D4 | PGND              | Power Ground.                                                                                                                                                                                                                |  |  |  |
| A5                           | V <sub>CC</sub>   | Internal 1.8V LDO Output. Connect a 2.2 $\mu$ F or greater ceramic capacitor from V <sub>CC</sub> to PGND.                                                                                                                   |  |  |  |
| A6                           | EN1               | Output Enable for Output 1.                                                                                                                                                                                                  |  |  |  |
| A7                           | SNSP1             | Output 1 Voltage Sense Feedback Pin. Connect SNSP1 to V <sub>OUT1</sub> at the load. A resistive voltage divider can be inserted between the output and SNSP1 to regulate the output above the 0.5V fixed reference voltage. |  |  |  |
| B1, B2, B3                   | LX1               | Switching Node of Output 1. Connect LX1 directly to the output inductor.                                                                                                                                                     |  |  |  |
| B5                           | PGOOD2            | Open-Drain Power-Good Output for Output 2.                                                                                                                                                                                   |  |  |  |
| B6                           | PGM1              | Program Input. Connect this pin to AGND or AVDD or leave it unconnected.                                                                                                                                                     |  |  |  |
| B7                           | AGND              | Analog Ground.                                                                                                                                                                                                               |  |  |  |
| C1, C2,<br>C3                | LX2               | Switching Node of Output 2. Connect LX2 directly to the output inductor.                                                                                                                                                     |  |  |  |
| C5                           | PGOOD1            | Open-Drain Power-Good Output for Output 1.                                                                                                                                                                                   |  |  |  |
| C6                           | PGM2              | Program Input. Connect this pin to AGND or AVDD or leave it unconnected.                                                                                                                                                     |  |  |  |
| C7                           | AVDD              | 1.8V Supply for Analog Circuitry. Connect a 2.2 $\Omega$ to 4.7 $\Omega$ resistor from AVDD to V <sub>CC</sub> . Connect a 1µF greater ceramic capacitor from AVDD to AGND.                                                  |  |  |  |

| D1                                                                                                | BST2              | Bootstrap Pin for Output 2. Connect 0.22µF ceramic capacitor from BST2 to LX2.                                                                                                                                      |
|---------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D2                                                                                                | V <sub>DDH2</sub> | Regulator Input Supply for Output 2. $V_{DDH1}$ and $V_{DDH2}$ should be connected on PCB.                                                                                                                          |
| D5                                                                                                | EN2               | Output Enable for Output 2.                                                                                                                                                                                         |
| D6                                                                                                | PGM0              | Program Input. Connect this pin to ground though a programming resistor.                                                                                                                                            |
| D7 SNSP2 can be inserted between the output and SNSP2 to regulate the output above the 0.5V fixed |                   | Output 2 Voltage Sense Feedback Pin. Connect SNSP2 to V <sub>OUT2</sub> at the load. A resistive voltage divider can be inserted between the output and SNSP2 to regulate the output above the 0.5V fixed reference |
| voltage. Connect SNSP2 to AVDD to select dual-phase operation.                                    |                   |                                                                                                                                                                                                                     |

## **Block Diagram**



### **Detailed Description**

#### **Dual-Output or Dual-Phase Operation**

The MAX16712, by default, is configured as a dual-output step-down regulator. It supports a single-input supply from 2.7V to 16V and two independent output rails of up to 6A load. The selection of DCM operation applies to both outputs. The device has two independent control loops for the two outputs and the loop parameters can be selected by predefined scenarios (see *Pin-Strap Programmability*).

The device can also be configured as a single-output, dual-phase 12A converter by connecting the SNSP2 pin to AVDD. When configured to dual-phase operation, only the control loop for OUTPUT1 will work and the control loop for OUTPUT2 is bypassed. EN1 and PGOOD1 are used in dual-phase operation mode to enable the device and indicate power-good status. EN2 and PGOOD2 can be disconnected.

#### **Control Architecture**

#### Fixed-Frequency Peak Current Mode Control Loop

The MAX16712 control loop is based on fixed-frequency peak current-mode control architecture. A simplified control architecture is shown in *Figure 1*. The loop contains an error amplifier stage, internal voltage loop compensation network, current sense, internal slope compensation, and a PWM modulator that generates the PWM signals to drive high-side and low-side MOSFETs. The device has a fixed 0.5V reference voltage ( $V_{REF}$ ). The difference of  $V_{REF}$  and the sensed output voltage is amplified by the first error amplifier. Its output voltage ( $V_{ERR_{-}}$ ) is used as the input of the voltage loop compensation network. The output of the compensation network ( $V_{COMP_{-}}$ ) is fed to a PWM comparator with current-sense signal ( $V_{ISENSE_{-}}$ ) and the slope compensation ( $V_{RAMP_{-}}$ ). The output of the PWM comparator is the input of the PWM modulator. The turning on of the high-side MOSFET is aligned with an internal clock. It is a fixed-frequency phase shifted clock generated by the advanced modulation scheme (AMS) block.



Figure 1. Simplified Control Architecture

#### **Advanced Modulation Scheme (AMS)**

The device offers an advanced modulation scheme (AMS) to provide improved transient response. AMS provides a significant advantage over conventional fixed-frequency PWM schemes. The AMS feature allows for modulation at both leading and trailing edges, which result a temporary increase or decrease of the switching frequency during large load transients. *Figure 2* shows the scheme to include leading-edge modulation to the traditional trailing-edge modulation when AMS is enabled in the device. The modulation scheme allows the turn on and off with minimal delay. Since the total inductor current increases very quickly, thus satisfying the load demand, the current drawn from output capacitors is reduced. With AMS enabled, the system closed-loop bandwidth can be extended without phase-margin penalty. As a result, the output capacitance can be minimized.



Figure 2. AMS Operation

### **Discontinuous Current Mode (DCM) Operation**

Discontinuous current mode (DCM) operation can be enabled to improve light-load efficiency. It is required that  $V_{DDH}$  is at least 2V higher than desired  $V_{OUT}$  for the device to operate in DCM. The device has a DCM current-detection comparator to monitor the inductor valley current while operating in CCM. At light load, if the inductor valley current is below the DCM comparator threshold for 48 consecutive cycles, the device transition seamlessly to DCM. Once in DCM, the switching frequency decreases as load decreases. The MAX16712 transitions back to CCM operation as soon as the inductor valley current is higher than 100mA.

#### Active Current Balancing

When configured to dual-phase operation, the MAX16712 implements active current balancing for enhanced dynamiccurrent sharing or balancing between two phase currents. This feature maintains current balance during load transients, even at a load-step frequency close to switching frequency or its harmonics. In the device, the active current balancing circuit adjusts the individual phase-current control signal in order to minimize the phase-current imbalance.

#### Internal Linear Regulator

The MAX16712 contains an internal 1.8V linear regulator (LDO). The 1.8V LDO output voltage on V<sub>CC</sub> is derived from V<sub>DDH1</sub> pin. The 1.8V voltage on the V<sub>CC</sub> pin supplies the current to the MOSFET drivers of both outputs. A decoupling capacitor of at least 2.2µF must be connected between V<sub>CC</sub> and PGND. The AVDD pin of the MAX16712 also requires a 1.8V supply to power the device's internal analog circuitry. A 2.2 $\Omega$  to 4.7 $\Omega$  resistor must be connected between AVDD and V<sub>CC</sub>. A 1µF or greater decoupling capacitor must be used between AVDD and AGND.

### Startup and Shutdown

The startup and shutdown timing is shown in *Figure 3*. When the AVDD pin voltage is above its rising UVLO threshold, the device goes through an initialization procedure. The dual-output or dual-phase operation is detected. Configuration settings on the PGM\_ pins are read. Once initialization is complete, the device detects  $V_{DDH}$  UVLO and EN\_ status. When both are above their rising thresholds, the soft-start begins and switching is enabled. The output voltage of the enabled output starts to ramp up. The soft-start ramp time is 3ms. If there are no faults, the open-drain PGOOD\_ pin is released from being held low after the soft-start ramp is complete. The device supports smooth startup with the output pre-biased.

During operation, if either V<sub>DDH</sub> UVLO or EN\_ falls below its threshold, switching is stopped immediately. The PGOOD\_ pin is driven low. The output voltage is discharged by load current.



Figure 3. Startup and Shutdown Timing

### **Fault Handling**

### Input Undervoltage and Overvoltage Lockout ( $V_{DDH}$ UVLO, $V_{DDH}$ OVLO)

The MAX16712 internally monitors the V<sub>DDH</sub> voltage level. When the input supply voltage is below the UVLO threshold or above the OVLO threshold, the device stops switching and drives the PGOOD\_ pin low. The device restarts after 20ms if the V<sub>DDH</sub> UVLO or OVLO status is cleared. See <u>Startup and Shutdown</u> for the startup sequence.

### **Output Overvoltage Protection (OVP)**

The feedback voltage on SNSP\_ is monitored for output overvoltage once the soft-start ramp is complete. If the feedback voltage is above the OVP threshold beyond the OVP deglitch filtering delay, the device stops switching and drives the PGOOD\_ pin low. The OVP is a hiccup protection, and the device restarts after 20ms if the OVP status is cleared. When configured to dual-output operation, the OVP of one output does not affect the operation of the other output.

### **Positive Overcurrent Protection (POCP)**

The device's peak current mode control architecture provides inherent current limiting and short-circuit protection. The inductor current is continuously monitored while switching. The inductor peak current is limited on a cycle-by-cycle basis. In each switching cycle, once the sensed inductor current exceeds the POCP threshold, the device turns off the high-side MOSFET and turns on the low-side MOSFET to allow the inductor current to be discharged by output voltage. An up-down counter is used to accumulate the number of consecutive POCP events each switching cycle. If the counter exceeds 1024, the device stops switching and drives the PGOOD\_ pin low. The POCP is a hiccup protection, and the device restarts after 20ms. When configured to dual-output operation, the POCP of one output does not affect the operation of the other output.

The MAX16712 offers three POCP thresholds (9A, 6A, and 4.5A) for each output, which can be selected by the PGM1 and PGM2 pins (see <u>*Pin-Strap Programmability*</u>). Due to POCP deglitch delay, for a specific application use case, the actual POCP threshold should be higher (see <u>*Output Inductor Selection*</u>).

#### **Negative Overcurrent Protection (NOCP)**

The device also has negative overcurrent protection against inductor valley current. The NOCP threshold is -83% of the POCP threshold. In each switching cycle, once the sensed inductor current exceeds the NOCP threshold, the device turns off the low-side MOSFET and turns on the high-side MOSFET for a fixed 100ns time to allow the inductor current to be charged by input voltage. Same as POCP, an up-down counter is used to accumulate the number of consecutive NOCP events. If the counter exceeds 1024, the device stops switching and drives PGOOD\_ pin low. The device restarts after 20ms. When configured to dual-output operation, NOCP of one output does not affect the operation of the other output.

#### **Overtemperature Protection (OTP)**

The overtemperature protection threshold is +155°C with 20°C hysteresis. If the junction temperature reaches the OTP threshold during operation, the device stops switching and drives the PGOOD\_ pin low. The device restarts if the OTP status is cleared.

#### **Pin-Strap Programmability**

The MAX16712 has three program pins (PGM0, PGM1, and PGM2) to set some of the key configurations of the device. The PGM values are read during startup initialization. PGM0 has 32 detection levels. A pin-strap resistor is connected from PGM0 pin to AGND to select one of the 32 PGM0 codes. PGM0 is used to select the switching frequency and a predefined scenario, which is defined in <u>Table 4</u>. PGM1 and PGM2 each have three levels. PGM1 or PGM2 can be connected to AVDD or AGND (PGM0) or left OPEN to select the POCP level of each output. When the device is configured to dual-phase operation, the POCP level of each phase is only selected by PGM1. PGM2 code is ignored in the IC.

### Table 1. PGM0 Switching Frequency and Scenario Selections

| PGM0  | R     | SWITCHING | SCENARIO |
|-------|-------|-----------|----------|
| CODES | (Ω)   | FREQUENCY | #        |
|       |       | (kHz)     |          |
| 0     | 95.3  | 500       | A        |
| 1     | 200   |           | В        |
| 2     | 309   |           | С        |
| 3     | 422   |           | D        |
| 4     | 536   |           | E        |
| 5     | 649   | 600       | A        |
| 6     | 768   |           | В        |
| 7     | 909   |           | С        |
| 8     | 1050  |           | D        |
| 9     | 1210  |           | E        |
| 10    | 1400  | 750       | A        |
| 11    | 1620  |           | В        |
| 12    | 1870  |           | С        |
| 13    | 2150  |           | D        |
| 14    | 2490  |           | E        |
| 15    | 2870  | 1000      | A        |
| 16    | 3740  |           | В        |
| 17    | 8060  |           | С        |
| 18    | 12400 |           | D        |
| 19    | 16900 |           | E        |
| 20    | 21500 | 1200      | A        |
| 21    | 26100 |           | В        |
| 22    | 30900 |           | С        |
| 23    | 36500 |           | D        |
| 24    | 42200 |           | E        |
| 25    | 48700 | 1500      | A        |
| 26    | 56200 |           | В        |
| 27    | 64900 |           | С        |

| 28 | 75000  |      | D |
|----|--------|------|---|
| 29 | 86600  |      | E |
| 30 | 100000 | 2000 | А |
| 31 | 115000 |      | В |

### Table 2. PGM1 POCP Selection for Output 1

| PGM1  | PGM1         | POCP1 |  |
|-------|--------------|-------|--|
| CODES | CONNECTION   | (A)   |  |
| 0     | AVDD         | 9     |  |
| 1     | AGND or PGM0 | 6     |  |
| 2     | OPEN         | 4.5   |  |

### Table 3. PGM2 POCP Selection for Output 2

| PGM2<br>CODES | PGM2<br>CONNECTION | POCP2<br>(A) |  |
|---------------|--------------------|--------------|--|
| 0             | AVDD               | 9            |  |
| 1             | AGND or PGM0       | 6            |  |
| 2             | OPEN               | 4.5          |  |

The MAX16712 has five predefined scenarios for each selectable switching frequency, where the control loop is optimized to cover the most commonly used applications, which are summarized in <u>Table 4</u>. See <u>Voltage Loop Gain</u> for information about how to select the voltage loop gain resistance (R<sub>VGA</sub>) for optimized control loop performance. The scenario is selected by a pin-strap resistor connected from the PGM0 pin to AGND.

### Table 4. Predefined Scenarios

| SCENARIO<br># | R <sub>VGA</sub><br>(kΩ) | DCM<br>OPTION |
|---------------|--------------------------|---------------|
| А             | 74.5                     | Disabled      |
| В             | 52.2                     | Disabled      |
| С             | 37.3                     | Disabled      |
| D             | 52.2                     | Enabled       |
| E             | 37.3                     | Enabled       |

### **Reference Design Procedure**

#### Output Voltage Sensing

The MAX16712 has an internal 0.5V reference voltage. When the desired output voltage is higher than 0.5V, it is required to use resistor-dividers  $R_{FB1}$  and  $R_{FB2}$  to sense the output voltage (see <u>Typical Application Circuits</u>). It is recommended that the value of  $R_{FB2}$  does not exceed 5k $\Omega$ . The resistor-divider ratio is given by the following equation:

$$V_{OUT} = V_{REF} \times \left(1 + \frac{R_{FB1}}{R_{FB2}}\right)$$

where:

V<sub>OUT</sub> = Output voltage

 $V_{REF} = 0.5V$  fixed reference voltage

R<sub>FB1</sub> = Top resistor-divider

R<sub>FB2</sub> = Bottom resistor-divider

#### **Switching Frequency Selection**

The MAX16712 offers a wide range of selectable switching frequencies from 500kHz to 2MHz. Switching frequency selection can be optimized for different applications. Higher switching frequencies are recommended for applications prioritizing solution size, so that the value and size of output LC filter can be reduced. Lower switching frequencies are recommended for applications prioritizing efficiency and thermal dissipation, due to reduced switching losses. The frequency must be selected so that the minimum controllable on-time and minimum controllable off-time are not violated. The maximum recommended switching frequency is calculated by the following equation:

$$f_{SWMAX} = MIN \left\{ \frac{V_{OUT}}{t_{ONMIN} \times V_{DDHMAX}}, \frac{V_{DDHMIN} - V_{OUT}}{t_{OFFMIN} \times V_{DDHMIN}} \right\}$$

where:

f<sub>SWMAX</sub> = Maximum selectable switching frequency

V<sub>DDHMAX</sub> = Maximum input voltage

V<sub>DDHMIN</sub> = Minimum input voltage

tONMIN = Minimum controllable on-time

t<sub>OFFMIN</sub> = Minimum controllable off-time

The MAX16712 internally has a slope compensation applied to the current loop during on-time to guarantee stability and improve noise immunity. To avoid the slope compensation saturating the current loop, it is required that the maximum on-time be limited by:

$$t_{ONMAX} = \frac{5pF\left[800mV - \left(\frac{I_{OUTMAX}}{N} + \frac{I_{RIPPLE}}{2}\right) \times \frac{1.6\Omega}{25}\right]}{3.7uA}$$

where:

tONMAX = Maximum on-time of the high-side MOSFET

IOUTMAX = Maximum load current

N = Number of phases

IRIPPLE = Inductor current ripple peak-to-peak value

The minimum recommended switching frequency is calculated by the following equation:

$$f_{\text{SWMIN}} = \frac{V_{\text{OUT}}}{t_{\text{ONMAX}} \times V_{\text{DDHMIN}}}$$

where:

fSWMIN = Minimum selectable switching frequency

Due to system noise injection, even at steady-state operation, typically the LX rising and falling edges would have some random jittering noise. The selection of the switching frequency ( $f_{SW}$ ) should take into consideration the jittering, be higher than  $f_{SWMIN}$ , and be lower than  $f_{SWMAX}$ . To improve the LX jittering, it is recommended to use smaller inductor values and lower voltage loop gain to minimize the noise sensitivity.

#### **Output Inductor Selection**

The output inductor has an important influence on the overall size, cost, and efficiency of the voltage regulator. Since the inductor is typically one of the larger components in the system, a minimum inductor value is particularly important in space-constrained applications. Smaller inductor values also permit faster transient response, reducing the amount of output capacitance needed to maintain transient tolerance.

To improve current loop noise immunity, typically the output inductor is selected so that the inductor current ripple is at least 1A. The inductor value is calculated by the following equation:

$$L = \frac{V_{OUT}(V_{DDH} - V_{OUT})}{V_{DDH} \times I_{RIPPLE} \times f_{SW}}$$

where:

#### $V_{DDH} = Input voltage$

The inductor should also be selected so that maximum load current delivery can be guaranteed by the selected POCP threshold. The MAX16712 offers three POCP thresholds (9A, 6A, and 4.5A) for each output, which can be selected by the PGM1 and PGM2 pins (see <u>*Pin-Strap Programmability*</u>). Due to deglitch delay from the POCP comparator tripping to the high-side MOSFET turning off, for a specific application use case, the adjusted POCP threshold should take into consideration the inductor value, input voltage, and output voltage, which can be calculated by the following equation:

$$POCP_{ADJUST} = POCP + \frac{(V_{DDH} - V_{OUT}) \times t_{POCP}}{L}$$

where:

POCP<sub>ADJUST</sub> = Adjusted POCP threshold

POCP = POCP level specified in the EC table

tPOCP = POCP deglitch delay (36ns, typ)

It needs to be verified that the peak inductor current in normal operation does not exceed the minimum adjusted POCP threshold:

$$\frac{I_{OUTMAX}}{N} + \frac{I_{RIPPLE}}{2} < POCP_{ADJUST(MIN)}$$

where:

POCPADJUST(MIN) = Minimum adjusted POCP threshold, calculated with the minimum value of the POCP threshold

<u>Table 5</u> shows some suitable inductor part numbers which are verified on the MAX16712 evaluation kit to offer optimal performance.

### Table 5. Recommended Inductors

| COMPANY | VALUE (µH) | I <sub>SAT</sub><br>(A) | R <sub>DC</sub><br>(mΩ) | FOOTPRINT<br>(mm) | HEIGHT<br>(mm) | PART NUMBER          |
|---------|------------|-------------------------|-------------------------|-------------------|----------------|----------------------|
| TDK     | 0.22       | 9                       | 8                       | 2.5 × 2.0         | 1.2            | TFM252012ALMAR22MTAA |
| TDK     | 0.33       | 8.4                     | 10                      | 3.2 × 2.5         | 1.2            | TFM322512ALMAR33MTAA |
| Pulse   | 0.47       | 26                      | 3.75                    | 5.5 × 5.3         | 2.9            | PA5003.471NLT        |
| Pulse   | 0.56       | 22.2                    | 4.05                    | 5.5 × 5.3         | 2.9            | PA5003.561NLT        |
| Pulse   | 1.0        | 16.5                    | 6.9                     | 5.5 × 5.3         | 2.9            | PA5003.102NLT        |
| Pulse   | 2.2        | 10                      | 13.2                    | 5.5 × 5.3         | 2.9            | PA5003.222NLT        |

### **Output Capacitor Selection**

One major factor in determining the total required output capacitance is the output-voltage ripple. To meet the output-voltage ripple requirement, the minimum output capacitance should satisfy the following equation:

$$C_{OUT} \ge \frac{I_{RIPPLE}}{8 \times N \times f_{SW} \times (V_{OUTRIPPLE} - ESR \times I_{RIPPLE})}$$

where:

VOUTRIPPLE = Maximum allowed output-voltage ripple

ESR = ESR of output capacitors

The other important factors in determining the total required output capacitance are the maximum allowable output-voltage overshoot and undershoot during load transients. For a given loading or unloading current step, the minimum required output capacitance should also satisfy the following equation:

$$C_{OUT} \ge MAX \left\{ \frac{\left(\frac{\Delta I}{N} + \frac{I_{RIPPLE}}{2}\right)^2 \times L \times N}{2 \times \Delta V_{OUT} \times (V_{DDH} - V_{OUT})}, \frac{\left(\frac{\Delta I}{N} + \frac{I_{RIPPLE}}{2}\right)^2 \times L \times N}{2 \times \Delta V_{OUT} \times V_{OUT}} \right\}$$

where:

COUT = Output capacitance

 $\triangle I$  = Loading or unloading current step

 $\bigtriangleup V_{OUT}$  = Maximum allowed output-voltage undershoot or overshoot

#### Input Capacitor Selection

The selection of input capacitance is determined by the requirement of input-voltage ripple. The  $V_{DDH1}$  and  $V_{DDH2}$  pins of the MAX16712 should be connected on the PCB. When configured to dual-output operation, the input capacitance is shared between the two outputs. The minimum required input capacitance is estimated by the following equation:

$$C_{\text{IN}} \ge \text{MAX} \left\{ \frac{I_{\text{OUT1(MAX)}} \times V_{\text{OUT1}}}{f_{\text{SW1}} \times V_{\text{DDH}} \times V_{\text{INPP}}}, \frac{I_{\text{OUT2(MAX)}} \times V_{\text{OUT2}}}{f_{\text{SW2}} \times V_{\text{DDH}} \times V_{\text{INPP}}} \right\}$$

where:

I<sub>OUT\_(MAX)</sub> = Maximum output current of OUTPUT\_

V<sub>OUT</sub> = Output voltage of OUTPUT\_

f<sub>SW</sub> = Switching frequency of OUTPUT\_

VINPP = Peak-to-peak input voltage ripple

When configured to dual-phase operation, the minimum required input capacitance is estimated by the following equation:

$$C_{\text{IN}} \geq \frac{I_{\text{OUT}(\text{MAX})} \times V_{\text{OUT}}}{2 \times f_{\text{SW}} \times V_{\text{DDH}} \times V_{\text{INPP}}}$$

Besides the minimum required input capacitance, it is required to also place  $0.1\mu$ F and  $1\mu$ F high-frequency decoupling capacitors next to each V<sub>DDH</sub> pin to suppress the high-frequency switching noises.

### Voltage Loop Gain

For stability purposes, it is recommended that the voltage loop bandwidth (BW) be lower than 1/5 of the switching frequency. Consider the case of using MLCC output capacitors that have nearly ideal impedance characteristics in the frequency range of interest with negligible ESR and ESL. The voltage loop BW can be estimated with the following equation:

$$BW = \frac{N \times \frac{R_{FB2}}{R_{FB2} + R_{FB1}} \times \frac{R_{VGA}}{10k\Omega}}{2\pi \times 20m\Omega \times C_{OUT}}$$

where:

 $R_{VGA}$  = The voltage loop gain resistance, which is set by the scenario selected (<u>*Table 4*</u>).

### **Typical Reference Designs**

See the <u>Typical Application Circuits</u> for examples of reference schematics. Reference design examples for some common output voltages are shown in <u>Table 6</u>.

| V <sub>OUT</sub><br>(V) | I <sub>OUT</sub> (A)<br>(PER<br>PHASE) | <sup>f</sup> sw<br>(kHz) | R <sub>FB1</sub><br>(kΩ) | R <sub>FB2</sub><br>(kΩ) | PGM0<br>(kΩ) | PGM1<br>OR<br>PGM2 | L<br>(µH) | C <sub>IN</sub> (PER EACH<br>V <sub>DDH</sub> _ PIN) | C <sub>OUT</sub> |
|-------------------------|----------------------------------------|--------------------------|--------------------------|--------------------------|--------------|--------------------|-----------|------------------------------------------------------|------------------|
| 0.8                     | 6                                      | 750                      | 1.82                     | 3.01                     | 1.62         | AVDD               | 0.47      | 10µF +1µF +0.1µF                                     | 3 × 47µF         |
| 0.9                     | 6                                      | 1000                     | 2.40                     | 3.01                     | 3.74         | AVDD               | 0.47      | 10µF +1µF +0.1µF                                     | 3 × 47µF         |
| 1.0                     | 6                                      | 1000                     | 3.01                     | 3.01                     | 3.74         | AVDD               | 0.47      | 10µF +1µF +0.1µF                                     | 3 × 47µF         |
| 1.2                     | 6                                      | 1000                     | 4.22                     | 3.01                     | 3.74         | AVDD               | 0.56      | 10µF +1µF +0.1µF                                     | 3 × 47µF         |
| 1.8                     | 6                                      | 1500                     | 7.87                     | 3.01                     | 56.2         | AVDD               | 0.56      | 10µF +1µF +0.1µF                                     | 2 × 47µF         |
| 3.3                     | 5                                      | 2000                     | 16.9                     | 3.01                     | 115          | AVDD               | 1.0       | 10µF +1µF +0.1µF                                     | 2 × 47µF         |
| 5.0                     | 4                                      | 2000                     | 22.6                     | 2.49                     | 115          | AGND               | 2.2       | 10µF +1µF +0.1µF                                     | 1 × 47µF         |

### Table 6. Reference Design Examples

### **PCB Layout Guidelines**

• For electrical and thermal reasons, the second layer from the top and bottom of the PCB should be reserved for power ground (PGND) planes.

- The input decoupling capacitor should be located the closest to the IC and no more than 40mils from the V<sub>DDH</sub> pins.
- The V<sub>CC</sub> decoupling capacitors should be connected to PGND and placed as close as possible to V<sub>CC</sub> pin.

• An analog ground copper polygon or island should be used to connect all analog control-signal grounds. This "quiet" analog ground copper polygon or island should be connected to the PGND through a single connection close to AGND pin. The analog ground can be used as a shield and ground reference for the control signals (PGM\_ and SNSP\_).

• The AVDD decoupling capacitors should be connected to AGND and placed as close as possible to AVDD pin.

• The boost capacitors should be placed as close as possible to LX\_ and BST\_ pins, on the same side of the PCB with the IC.

• The feedback resistor-divider and optional external compensation network should be placed close to the IC to minimize the noise injection.

• The voltage-sense line should be routed directly from an output capacitor, shielded by ground plane, and kept away from the switching node and inductor.

• Multiple vias are recommended for all paths that carry high currents and for heat dissipation.

• The input capacitors and output inductors should be placed near the IC and the traces to the components should be kept as short and wide as possible to minimize parasitic inductance and resistance.

MAX16712

# **Typical Application Circuits**





# **Ordering Information**

| PART NUMBER   | TEMP RANGE      | PIN-PACKAGE |
|---------------|-----------------|-------------|
| MAX16712AWI+  | -40°C to +125°C | 28 WLP      |
| MAX16712AWI+T | -40°C to +125°C | 28 WLP      |

+Denotes a lead(Pb)-free/RoHS-compliant package.

T = Tape and reel.

## **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                         | PAGES<br>CHANGED    |
|--------------------|------------------|-------------------------------------------------------------------------------------|---------------------|
| 0                  | 2/21             | Initial release                                                                     | _                   |
| 1                  | 2/22             | Updated Benefits and Features, Detailed Description, and Reference Design Procedure | 1, 11, 13,<br>15–17 |



Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.