

Click here to ask an associate for production status of specific part numbers.

#### MAX20360

# PMIC with Ultra-Low I<sub>Q</sub> Regulators, Charger, Fuel Gauge, and Haptic Driver for Small Li+ System

#### **General Description**

The MAX20360 is a highly integrated and programmable power management solution designed for ultra-low-power wearable applications. It is optimized for size and efficiency to enhance the value of the end product by extending battery life and shrinking the overall solution size. A flexible set of power-optimized voltage regulators, including multiple buck, boost and buck-boost converters, and linear regulators, provides a high level of integration and the ability to create a fully optimized power architecture. The quiescent current of each regulator is ultra-low targeted at extending battery life in always-on applications.

The MAX20360 includes a complete battery management solution with battery seal, charger, power path, and fuel gauge. Both thermal management and input protection are built into the charger. The device also includes a factory programmable button controller with multiple inputs that are customizable to fit specific product UX requirements.

Three integrated LED current sinks are included for indicator or backlighting functions, and an ERM/LRA driver with automatic resonance tracking is capable of providing sophisticated haptic feedback to the user. A low noise, 1.5W buck-boost converter provides a clean way to power LEDs commonly used in optical heart-rate systems. The device is configurable through an I<sup>2</sup>C interface that allows for programming various functions and reading the device status, including the ability to read temperature and supply voltages with the integrated ADC. This device is available in a 72-bump, 0.5mm pitch, 4.88mm x 4.19mm, wafer-level package (WLP) and operates over the -40°C to +85°C extended temperature range.

### **Applications**

- Wearable Devices
- IoT

#### **Benefits and Features**

- Extend Battery-Use Time Between Battery Charging
  - 2 x Micro-I<sub>Q</sub>, 400mA Buck Regulators (330nA I<sub>Q</sub> typ each)
    - 0.550V to 1.180V in 10mV Steps
    - 0.550V to 2.125V in 25mV Steps
    - 0.550V to 3.700V in 50mV Steps
  - Micro-I<sub>Q</sub>, 600mA Buck Regulator (330nA I<sub>Q</sub> typ)
    - 0.550V to 1.180V in 10mV Steps
    - 0.550V to 2.125V in 25mV Steps
    - 0.550V to 3.700V in 50mV Steps
  - Micro-I<sub>Q</sub> LV LDO/Load Switch (1µA I<sub>Q</sub> typ)
    - 1.0V to 2.0V Input Voltage
    - 50mA Output
    - 0.5V to 1.95V Output, 25mV Steps
  - Micro-I<sub>O</sub> LDO/Load Switch (1µA I<sub>O</sub> typ)
    - 1.71V to 5.5V Input Voltage
    - 100mA Output
    - 0.9V to 4V, 100mV Steps
  - Micro-I<sub>O</sub> Buck-Boost Regulator (2µA I<sub>O</sub> typ)
    - 1.5W Output
    - · 2.6V to 5V in 50mV Steps
- Easy-to-Implement Li+ Battery Charging
  - Wide Fast Charge Current Range: 5mA to 500mA
  - 28V/-5.5V Tolerant Input
  - Programmable JEITA Current/Voltage Profiles
- Minimize Solution Footprint through High Integration
  - 3.3V or 5.0V Safe Output LDO
    - 15mA When CHGIN Present
  - · ERM/LRA Haptic Driver
    - Automatic Braking (LRA Only)
    - Automatic Resonance Tracking (LRA Only)
- Supports a Wide Variety of Display Options
  - Micro-I<sub>O</sub> Boost Regulator (2.4µA I<sub>O</sub> typ)
    - 300mW Output
    - 5V to 20V in 250mV Steps
  - · 3-Channel Current Sinks
    - · 20V Tolerant
    - Programmable from 0.6mA to 30mA
  - · Optimize System Control
    - Programmable Push-Button Controller
    - Programmable Supply Sequencing
    - Factory Shelf Mode
    - On-Chip Voltage/Charge Current Monitor Mux and Analog-to-Digital Converter (ADC)

### **Simplified Block Diagram**



### **TABLE OF CONTENTS**

| General Description.                           | <br> |
|------------------------------------------------|------|
| Applications                                   | 1    |
| Benefits and Features                          | 1    |
| Simplified Block Diagram                       | 2    |
| Absolute Maximum Ratings                       | 9    |
| Package Information                            | 9    |
| 72 WLP                                         | 9    |
| Electrical Characteristics                     | 9    |
| Typical Operating Characteristics              | 36   |
| Pin Configuration                              | 52   |
| MAX20360                                       | 52   |
| Pin Description                                | 52   |
| Detailed Description                           | 55   |
| Power Regulation                               | 55   |
| Dynamic Voltage Scaling                        | 55   |
| DVS Mode 0 (I <sup>2</sup> C DVS Mode)         | 55   |
| DVS Mode 1 (GPIO DVS Mode)                     | 55   |
| SPI DVS Mode (DVS Mode 2)                      | 56   |
| Dedicated DVS Interrupts                       | 57   |
| Buck Converter DVS Options                     | 58   |
| LDOs                                           | 58   |
| LDO Output Capacitance Selection               | 58   |
| LDO1 MPC0 Control                              | 58   |
| Internal Switchover for LDO2 Always-On Power   | 58   |
| Load Switches                                  | 58   |
| Boost Regulator                                | 59   |
| Boost Inductor Selection                       | 59   |
| Boost Capacitor Selection                      | 60   |
| Inductor Peak Current Limit                    | 60   |
| Boost Converter and LED0 Closed Loop Operation | 60   |
| Buck-Boost Regulator                           | 61   |
| Buck-Boost Inductor Selection                  | 61   |
| Buck-Boost Output Capacitor Selection          | 62   |
| Architecture and Switching Phases              | 62   |
| Buck-Boost Mode                                | 63   |
| Buck-Only Mode                                 | 63   |
| Inductor Peak and Valley Current Limits        | 64   |
| Buck Regulators                                | 65   |
| Buck Inductor Selection                        | 66   |

# TABLE OF CONTENTS (CONTINUED)

| Buck Output Capacitor Selection                    | 66 |
|----------------------------------------------------|----|
| Inductor Peak and Valley Current Limits            | 67 |
| Adjustments to Manipulate Buck Switching Frequency | 67 |
| High Power Buck Converter with LDO Mode            | 68 |
| Charge Pump                                        | 68 |
| Power Switch and Reset Control                     | 68 |
| PMIC Power Modes                                   | 80 |
| SEAL Mode                                          | 80 |
| OFF Mode                                           | 81 |
| ON Mode (Versions with HrvEn = 0)                  | 81 |
| Battery Recovery Mode (Versions with HrvEn = 1)    | 81 |
| ON Mode (Versions with HrvEn = 1)                  | 81 |
| Power Sequencing                                   | 81 |
| System Load Switch                                 | 84 |
| Smart Power Selector                               | 84 |
| Input Limiter                                      | 85 |
| Invalid CHGIN Voltage Protection                   | 85 |
| CHGIN Input Current Limit                          | 85 |
| Thermal Limiting                                   | 85 |
| Battery Charger                                    | 85 |
| Adaptive Battery Charging                          | 85 |
| Fast Charge Current Setting                        | 85 |
| JEITA Monitoring with Charger Control              | 85 |
| Step Charging                                      | 87 |
| Battery Charger State Diagram                      | 87 |
| Battery or Pack Protector Presence Detection       | 88 |
| SAR ADC/Monitor Mux                                | 89 |
| Haptic Driver                                      | 90 |
| Eccentric Rotating Mass (ERM)                      | 90 |
| Linear Resonant Actuator (LRA)                     | 90 |
| LRA Braking                                        | 90 |
| Automatic Level Compensation                       | 91 |
| Haptic UVLO                                        | 91 |
| Driver Amplitude                                   | 91 |
| Vibration Timeout                                  | 91 |
| Overcurrent/Thermal Protection                     | 91 |
| Haptic Driver Lock                                 | 91 |
| Interface Modes                                    | 92 |
| Pure-PWM (PPWM)                                    | 92 |

# TABLE OF CONTENTS (CONTINUED)

| Real-Time I <sup>2</sup> C (RTI <sup>2</sup> C)      |     |
|------------------------------------------------------|-----|
| External Triggered Stored Pattern (ETRG)             |     |
| RAM Stored Haptic Pattern (RAMHP)                    |     |
| Fuel Gauge                                           |     |
| MAX20361 Harvester Interaction                       |     |
| Harvester Thermistor Monitoring                      |     |
| Register Map                                         |     |
| Haptic Driver and ADC Registers - SlaveID: 0xA0/0xA1 |     |
| Register Details                                     |     |
| PMIC Registers - SlaveID: 0x50/0x51                  |     |
| Register Details                                     |     |
| Applications Information                             |     |
| I <sup>2</sup> C Interface                           |     |
| Start, Stop, and Repeated Start Conditions           |     |
| Slave Address                                        |     |
| Bit Transfer                                         |     |
| Single-Byte Write                                    |     |
| Burst Write                                          |     |
| Single Byte Read                                     |     |
| Burst Read                                           |     |
| Acknowledge Bits                                     |     |
| I <sup>2</sup> C Security Functions                  |     |
| Function Locking                                     |     |
| Secure Writes with Fletcher-16 Checksum              |     |
| Default Bits                                         |     |
| Register Defaults                                    | 200 |
| Ordering Information                                 | 209 |
| Revision History                                     | 210 |

### LIST OF FIGURES

| Figure 1. DVS Mode 2 SPI Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                 |       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------|
| Figure 3. DVS Mode 2, SPI Control         57           Figure 4. Single-Byte and Burst-Mode SPI Access.         57           Figure 6. Optimal Peak Current vs. Voltage Lookup Table         60           Figure 7. Buck-Boost Required Minimum Output Capacitance.         62           Figure 8. The Buck-Boost Required Minimum Output Capacitance.         62           Figure 9. Buck-Boost Inductor Current in Buck-Boost Mode.         63           Figure 9. Buck-Boost Inductor Current in Buck-Only Mode.         64           Figure 11. Minimum BBstIPSet2 Limit for a Given BBstIPSet1 Setting.         65           Figure 12. Recommended BBstIPSet1 and BBstIPSet2 Settings.         65           Figure 13. Buck Required Minimum and Maximum Capacitance to Guarantee Stability.         66           Figure 14. Optimal Peak Current Setting vs. Output Voltage.         67           Figure 15. PwrRstCfg 0000, 0001.         69           Figure 16. PwrRstCfg 0010, 0011.         70           Figure 17. PwrRstCfg 0100, 0011.         71           Figure 29. PwrRstCfg 1010.         72           Figure 29. PwrRstCfg 1010.         74           Figure 29. PwrRstCfg 1000.         74           Figure 29. PwrRstCfg 1001.         76           Figure 22. PwrRstCfg 1001.         76           Figure 24. Boot Sequence—Harvester Mode Enabled.         80                                                                                      | Figure 1. DVS Mode 1, GPIO Control                                              | 56    |
| Figure 4. Single-Byte and Burst-Mode SPI Access.         57           Figure 5. Minimum Effective Capacitance for HVBOOST Stability         59           Figure 6. Optimal Peak Current vs. Voltage Lookup Table         60           Figure 7. Buck-Boost Required Minimum Output Capacitance         62           Figure 8. The Buck-Boost Requilator and Switching Phases.         63           Figure 19. Buck-Boost Inductor Current in Buck-Boost Mode.         63           Figure 10. Buck-Boost Inductor Current in Buck-Only Mode         64           Figure 11. Riminum BBstIPSet2 Limit for a Given BBstIPSet1 Setting         65           Figure 12. Recommended BBstIPSet1 and BBstIPSet2 Settings.         65           Figure 13. Buck Required Minimum and Maximum Capacitance to Guarantee Stability         66           Figure 14. Optimal Peak Current Setting vs. Output Voltage         67           Figure 15. PwrRstCfg 0000, 0001         69           Figure 18. PwrRstCfg 0000, 0001         70           Figure 19. PwrRstCfg 0110, 0101         71           Figure 19. PwrRstCfg 0110         72           Figure 20. PwrRstCfg 1011         73           Figure 21. PwrRstCfg 1000         74           Figure 22. PwrRstCfg 1011         76           Figure 23. PwrRstCfg 1010, 1010         75           Figure 24. Boot Sequence—Harvester Mode Disabled <t< th=""><th></th><th></th></t<>                                            |                                                                                 |       |
| Figure 5. Minimum Effective Capacitance for HVBOOST Stability         59           Figure 6. Optimal Peak Current vs. Voltage Lookup Table         60           Figure 7. Buck-Boost Required Minimum Output Capacitance         62           Figure 9. The Buck-Boost Inductor Current in Buck-Boost Mode         63           Figure 10. Buck-Boost Inductor Current in Buck-Only Mode         64           Figure 11. Minimum BBstIPSet12 Limit for a Given BBstIPSet1 Setting         65           Figure 12. Recommended BBstIPSet1 and BBstIPSet2 Settings         65           Figure 13. Buck Required Minimum and Maximum Capacitance to Guarantee Stability         66           Figure 14. Optimal Peak Current Setting vs. Output Voltage         67           Figure 15. PwrRstCfg 0000, 0001         69           Figure 16. PwrRstCfg 0000, 0001         70           Figure 17. PwrRstCfg 0100, 0101         71           Figure 18. PwrRstCfg 0110         72           Figure 29. PwrRstCfg 0110         73           Figure 29. PwrRstCfg 1001         74           Figure 21. PwrRstCfg 1100         75           Figure 22. PwrRstCfg 1100         77           Figure 23. Power Sequence—Harvester Mode Disabled         79           Figure 24. Boot Sequence—Harvester Mode Enabled         80           Figure 25. Power Sequencing, HrvEn = 1 from BR Mode         82                                                                             |                                                                                 |       |
| Figure 6. Optimal Peak Current vs. Voltage Lookup Table         60           Figure 7. Buck-Boost Required Minimum Output Capacitance         62           Figure 8. The Buck-Boost Required Minimum Output Capacitance         62           Figure 9. Buck-Boost Inductor Current in Buck-Boost Mode         63           Figure 10. Buck-Boost Inductor Current in Buck-Conly Mode         64           Figure 11. Minimum BBstIPSet2 Limit for a Given BBstIPSet1 Setting         65           Figure 12. Recommended BBstIPSet1 and BBstIPSet2 Settings         65           Figure 13. Buck Required Minimum and Maximum Capacitance to Guarantee Stability         66           Figure 14. Optimal Peak Current Setting vs. Output Voltage         67           Figure 15. PwrRstCfg 0000, 0001         69           Figure 16. PwrRstCfg 0010, 0011         70           Figure 17. PwrRstCfg 0100, 010         71           Figure 18. PwrRstCfg 0110         72           Figure 29. PwrRstCfg 1011         73           Figure 21. PwrRstCfg 1011         73           Figure 22. PwrRstCfg 1001, 1010         75           Figure 23. PwrRstCfg 1011         76           Figure 24. Boot Sequence—Harvester Mode Disabled         79           Figure 25. Boot Sequencing, HrVEn = 0 from OFF Mode         82           Figure 26. Power Sequencing, HrVEn = 1 from BR Mode         84 <td>Figure 4. Single-Byte and Burst-Mode SPI Access</td> <td> 57</td>    | Figure 4. Single-Byte and Burst-Mode SPI Access                                 | 57    |
| Figure 7. Buck-Boost Required Minimum Output Capacitance.         62           Figure 8. The Buck-Boost Regulator and Switching Phases.         63           Figure 9. Buck-Boost Inductor Current in Buck-Doost Mode.         63           Figure 10. Buck-Boost Inductor Current in Buck-Only Mode         64           Figure 11. Minimum BBstIPSet2 Limit for a Given BBstIPSet1 Setting         65           Figure 12. Recommended BBstIPSet1 and BBstIPSet2 Settings.         65           Figure 13. Buck Required Minimum and Maximum Capacitance to Guarantee Stability         66           Figure 14. Optimal Peak Current Setting vs. Output Voltage         67           Figure 15. PwrRstCfg 0000, 0001         69           Figure 16. PwrRstCfg 0010, 0011         70           Figure 17. PwrRstCfg 0100, 0101         71           Figure 18. PwrRstCfg 0110         72           Figure 29. PwrRstCfg 0111         73           Figure 21. PwrRstCfg 1001, 1010         75           Figure 22. PwrRstCfg 1011         76           Figure 23. PwrRstCfg 1010         77           Figure 25. Boot Sequence—Harvester Mode Disabled         79           Figure 26. Power Sequencing, HrvEn = 1 from BR Mode.         82           Figure 27. Power Sequencing, HrvEn = 1 from BR Mode.         83           Figure 28. Dower Sequencing, From SEAL Mode         84 <td>Figure 5. Minimum Effective Capacitance for HVBOOST Stability</td> <td> 59</td> | Figure 5. Minimum Effective Capacitance for HVBOOST Stability                   | 59    |
| Figure 8. The Buck-Boost Regulator and Switching Phases.         63           Figure 9. Buck-Boost Inductor Current in Buck-Boost Mode.         63           Figure 10. Buck-Boost Inductor Current in Buck-Only Mode         64           Figure 11. Minimum BBstIPSet2 Limit for a Given BBstIPSet1 Setting         65           Figure 12. Recommended BBstIPSet1 and BBstIPSet2 Settings         65           Figure 13. Buck Required Minimum and Maximum Capacitance to Guarantee Stability         66           Figure 14. Optimal Peak Current Setting vs. Output Voltage         67           Figure 15. PwrRstCfg 0000, 0001         69           Figure 16. PwrRstCfg 0010, 0011         70           Figure 17. PwrRstCfg 0100, 0101         71           Figure 18. PwrRstCfg 0110         72           Figure 29. PwrRstCfg 0111         73           Figure 20. PwrRstCfg 0111         73           Figure 21. PwrRstCfg 1001, 1010         75           Figure 22. PwrRstCfg 1011         76           Figure 23. PwrRstCfg 1100         77           Figure 24. Boot Sequence—Harvester Mode Disabled         79           Figure 25. Boot Sequence—Harvester Mode Disabled         79           Figure 26. Power Sequencing, HrvEn = 0 from OFF Mode.         82           Figure 27. Power Sequencing, HrvEn = 1 from BR Mode.         83           Figu                                                                                                 | Figure 6. Optimal Peak Current vs. Voltage Lookup Table                         | 60    |
| Figure 9. Buck-Boost Inductor Current in Buck-Boost Mode.         63           Figure 10. Buck-Boost Inductor Current in Buck-Only Mode         64           Figure 11. Minimum B8stIPSet2 Limit for a Given B8stIPSet1 Setting         65           Figure 12. Recommended B8stIPSet2 Limit for a Given B8stIPSet2 Settings.         65           Figure 13. Buck Required Minimum and Maximum Capacitance to Guarantee Stability.         65           Figure 14. Optimal Peak Current Setting vs. Output Voltage.         67           Figure 15. PwrRstCfg 0000, 0001.         69           Figure 16. PwrRstCfg 0010, 0101.         70           Figure 17. PwrRstCfg 0100, 0101.         71           Figure 18. PwrRstCfg 0111.         72           Figure 19. PwrRstCfg 0111.         73           Figure 20. PwrRstCfg 1000.         74           Figure 21. PwrRstCfg 1001, 1010.         75           Figure 22. PwrRstCfg 1100.         77           Figure 23. PwrRstCfg 1100.         77           Figure 24. Boot Sequence—Harvester Mode Disabled         79           Figure 25. Boot Sequence—Harvester Mode Enabled         80           Figure 27. Power Sequencing, HrvEn = 0 from OFF Mode.         82           Figure 28. Power Sequencing, HrvEn = 1 from BR Mode.         83           Figure 29. Sample JEITA Pract Charge Profile         86                                                                                                   | Figure 7. Buck-Boost Required Minimum Output Capacitance                        | 62    |
| Figure 10. Buck-Boost Inductor Current in Buck-Only Mode         64           Figure 11. Minimum BBstIPSet2 Limit for a Given BBstIPSet1 Setting         65           Figure 12. Recommended BBstIPSet1 and BBstIPSet2 Settings         65           Figure 13. Buck Required Minimum and Maximum Capacitance to Guarantee Stability         66           Figure 14. Optimal Peak Current Setting vs. Output Voltage         67           Figure 15. PwrRstCfg 0000, 0001         69           Figure 16. PwrRstCfg 0010, 0101         70           Figure 17. PwrRstCfg 0100, 0101         71           Figure 18. PwrRstCfg 0110         72           Figure 29. PwrRstCfg 0111         73           Figure 20. PwrRstCfg 1000         74           Figure 21. PwrRstCfg 1001, 1010         75           Figure 22. PwrRstCfg 1001, 1010         75           Figure 23. PwrRstCfg 1011         76           Figure 24. Boot Sequence—Harvester Mode Disabled         79           Figure 25. Boot Sequence—Harvester Mode Enabled         80           Figure 26. Power Sequencing, HrvEn = 0 from OFF Mode         82           Figure 27. Power Sequencing, HrvEn = 1 from BR Mode         83           Figure 28. Power Sequencing, From SEAL Mode         84           Figure 29. Sample JEITA Pet-Charge Profile         86           Figure 30. Sample JEITA Maint                                                                                                 | Figure 8. The Buck-Boost Regulator and Switching Phases                         | 63    |
| Figure 11. Minimum BBstIPSet2 Limit for a Given BBstIPSet1 Setting         65           Figure 12. Recommended BBstIPSet1 and BBstIPSet2 Settings         65           Figure 13. Buck Required Minimum and Maximum Capacitance to Guarantee Stability         66           Figure 14. Optimal Peak Current Setting vs. Output Voltage         67           Figure 15. PwrRstCfg 0000, 0001         69           Figure 16. PwrRstCfg 0010, 0011         70           Figure 17. PwrRstCfg 0100, 0101         71           Figure 18. PwrRstCfg 0110         72           Figure 19. PwrRstCfg 1011         73           Figure 20. PwrRstCfg 1001, 1010         75           Figure 21. PwrRstCfg 1001, 1010         75           Figure 22. PwrRstCfg 1110         76           Figure 23. PwrRstCfg 1100         77           Figure 24. Boot Sequence—Harvester Mode Disabled         79           Figure 25. Boot Sequence—Harvester Mode Enabled         80           Figure 26. Power Sequencing, HrvEn = 0 from OFF Mode         82           Figure 27. Power Sequencing, HrvEn = 1 from BR Mode         83           Figure 28. Power Sequencing, HrvEn = 1 from BR Mode         84           Figure 29. Sample JEITA Pra-Charge Profile         86           Figure 30. Sample JEITA Maintain Charge Profile         86           Figure 33. Read and Write Proc                                                                                                 | Figure 9. Buck-Boost Inductor Current in Buck-Boost Mode                        | 63    |
| Figure 12. Recommended BBstIPSet1 and BBstIPSet2 Settings         65           Figure 13. Buck Required Minimum and Maximum Capacitance to Guarantee Stability         66           Figure 14. Optimal Peak Current Setting vs. Output Voltage         67           Figure 15. PwrRstCfg 0000, 0001         69           Figure 16. PwrRstCfg 0010, 0011         70           Figure 17. PwrRstCfg 0100, 0101         71           Figure 18. PwrRstCfg 0110         72           Figure 19. PwrRstCfg 0101         73           Figure 20. PwrRstCfg 1000         74           Figure 21. PwrRstCfg 1001, 1010         75           Figure 22. PwrRstCfg 1001, 1010         75           Figure 23. PwrRstCfg 1100         77           Figure 24. Boot Sequence—Harvester Mode Disabled         79           Figure 25. Boot Sequence—Harvester Mode Enabled         80           Figure 26. Power Sequencing, HrvEn = 0 from OFF Mode.         82           Figure 27. Power Sequencing, HrvEn = 1 from BR Mode         83           Figure 28. Power Sequencing, From SEAL Mode         84           Figure 29. Sample JEITA Fast Charge Profile         86           Figure 30. Sample JEITA Maintain Charge Profile         86           Figure 33. Read and Write Process for Haptic RAM         93           Figure 35. Diagram of Haptic Driver Output for Sample                                                                                                  | Figure 10. Buck-Boost Inductor Current in Buck-Only Mode                        | 64    |
| Figure 13. Buck Required Minimum and Maximum Capacitance to Guarantee Stability         66           Figure 14. Optimal Peak Current Setting vs. Output Voltage         67           Figure 15. PwrRstCfg 0000, 0001         69           Figure 16. PwrRstCfg 0110, 0011         70           Figure 17. PwrRstCfg 0100, 0101         71           Figure 18. PwrRstCfg 0110         72           Figure 19. PwrRstCfg 0111         73           Figure 20. PwrRstCfg 1000         74           Figure 21. PwrRstCfg 1001, 1010         75           Figure 22. PwrRstCfg 1011         76           Figure 23. PwrRstCfg 1100         77           Figure 24. Boot Sequence—Harvester Mode Disabled         79           Figure 25. Boot Sequencing, HrvEn = 0 from OFF Mode.         82           Figure 26. Power Sequencing, HrvEn = 1 from BR Mode.         83           Figure 27. Power Sequencing, HrvEn = 1 from BR Mode.         83           Figure 29. Sample JEITA Pre-Charge Profile         86           Figure 30. Sample JEITA Fast Charge Profile         86           Figure 31. Sample JEITA Maintain Charge Profile         86           Figure 32. Battery Charger-State Diagram         88           Figure 33. Read and Write Process for Haptic RAM.         93           Figure 34. Sample Pattern Stored in RAM         93 <td>Figure 11. Minimum BBstIPSet2 Limit for a Given BBstIPSet1 Setting</td> <td> 65</td>                              | Figure 11. Minimum BBstIPSet2 Limit for a Given BBstIPSet1 Setting              | 65    |
| Figure 14. Optimal Peak Current Setting vs. Output Voltage       67         Figure 15. PwrRstCfg 0000, 0001       69         Figure 16. PwrRstCfg 0010, 00101       70         Figure 17. PwrRstCfg 0100, 0101       71         Figure 18. PwrRstCfg 0110       72         Figure 19. PwrRstCfg 0111       73         Figure 20. PwrRstCfg 1000       74         Figure 21. PwrRstCfg 1001, 1010       75         Figure 22. PwrRstCfg 1011       76         Figure 23. PwrRstCfg 1100       77         Figure 24. Boot Sequence—Harvester Mode Disabled       79         Figure 25. Boot Sequence—Harvester Mode Enabled       80         Figure 26. Power Sequencing, HrvEn = 0 from OFF Mode.       82         Figure 27. Power Sequencing, HrvEn = 1 from BR Mode.       83         Figure 28. Power Sequencing, from SEAL Mode       84         Figure 29. Sample JEITA Fast Charge Profile       86         Figure 30. Sample JEITA Fast Charge Profile       86         Figure 31. Sampler Charger-State Diagram       88         Figure 32. Badtery Charger-State Diagram       88         Figure 33. Read and Write Process for Haptic RAM       93         Figure 34. Sample Pattern Stored in RAM       95         Figure 35. Diagram of Haptic Driver Output for Sample Pattern Stored Pattern       95 <td>Figure 12. Recommended BBstIPSet1 and BBstIPSet2 Settings</td> <td> 65</td>                                                                         | Figure 12. Recommended BBstIPSet1 and BBstIPSet2 Settings                       | 65    |
| Figure 15. PwrRstCfg 0000, 0001       69         Figure 16. PwrRstCfg 0010, 0011       70         Figure 17. PwrRstCfg 0100, 0101       71         Figure 18. PwrRstCfg 0110       72         Figure 19. PwrRstCfg 0111       73         Figure 20. PwrRstCfg 1000       74         Figure 21. PwrRstCfg 1001, 1010       75         Figure 22. PwrRstCfg 1011       76         Figure 23. PwrRstCfg 1100       77         Figure 24. Boot Sequence—Harvester Mode Disabled       79         Figure 25. Boot Sequence—Harvester Mode Enabled       80         Figure 26. Power Sequencing, HrvEn = 0 from OFF Mode.       82         Figure 27. Power Sequencing, HrvEn = 1 from BR Mode.       83         Figure 28. Power Sequencing, from SEAL Mode       84         Figure 29. Sample JEITA Pre-Charge Profile       86         Figure 30. Sample JEITA Fast Charge Profile       86         Figure 31. Sample JEITA Maintain Charge Profile       86         Figure 32. Battery Charger-State Diagram       88         Figure 33. Read and Write Process for Haptic RAM.       93         Figure 34. Sample Pattern Stored in RAM       95         Figure 35. Diagram of Haptic Driver Output for Sample Pattern Stored Pattern       95         Figure 37. Write Byte Sequence       191                                                                                                                                                                              | Figure 13. Buck Required Minimum and Maximum Capacitance to Guarantee Stability | 66    |
| Figure 16. PwrRstCfg 0010, 0011       70         Figure 17. PwrRstCfg 0100, 0101       71         Figure 18. PwrRstCfg 0110       72         Figure 19. PwrRstCfg 0111       73         Figure 20. PwrRstCfg 1000       74         Figure 21. PwrRstCfg 1001, 1010       75         Figure 22. PwrRstCfg 1011       76         Figure 23. PwrRstCfg 1100       77         Figure 24. Boot Sequence—Harvester Mode Disabled       79         Figure 25. Boot Sequence—Harvester Mode Enabled       80         Figure 26. Power Sequencing, HrvEn = 0 from OFF Mode       82         Figure 27. Power Sequencing, HrvEn = 1 from BR Mode       83         Figure 28. Power Sequencing, from SEAL Mode       84         Figure 29. Sample JEITA Pre-Charge Profile       86         Figure 30. Sample JEITA Fast Charge Profile       86         Figure 31. Sample JEITA Maintain Charge Profile       86         Figure 32. Battery Charger-State Diagram       88         Figure 33. Read and Write Process for Haptic RAM       93         Figure 34. Sample Pattern Stored in RAM       95         Figure 35. Diagram of Haptic Driver Output for Sample Pattern Stored Pattern       95         Figure 37. Write Byte Sequence       191         Figure 38. Burst Write Sequence       191                                                                                                                                                                                | Figure 14. Optimal Peak Current Setting vs. Output Voltage                      | 67    |
| Figure 17. PwrRstCfg 0100, 0101.       71         Figure 18. PwrRstCfg 0110.       72         Figure 19. PwrRstCfg 0111.       73         Figure 20. PwrRstCfg 1000.       74         Figure 21. PwrRstCfg 1001, 1010.       75         Figure 23. PwrRstCfg 1011.       76         Figure 24. Boot Sequence—Harvester Mode Disabled       79         Figure 25. Boot Sequence—Harvester Mode Enabled.       80         Figure 26. Power Sequencing, HrvEn = 0 from OFF Mode.       82         Figure 27. Power Sequencing, HrvEn = 1 from BR Mode.       83         Figure 28. Power Sequencing, from SEAL Mode       84         Figure 29. Sample JEITA Pre-Charge Profile       86         Figure 30. Sample JEITA Fast Charge Profile       86         Figure 31. Sample JEITA Maintain Charge Profile       86         Figure 32. Battery Charger-State Diagram       88         Figure 33. Read and Write Process for Haptic RAM.       93         Figure 34. Sample Pattern Stored in RAM       95         Figure 35. Diagram of Haptic Driver Output for Sample Pattern Stored Pattern.       95         Figure 37. Write Byte Sequence       191         Figure 38. Burst Write Sequence       191                                                                                                                                                                                                                                                                 | Figure 15. PwrRstCfg 0000, 0001                                                 | 69    |
| Figure 18. PwrRstCfg 0110       72         Figure 19. PwrRstCfg 0111       73         Figure 20. PwrRstCfg 1000       74         Figure 21. PwrRstCfg 1001, 1010       75         Figure 22. PwrRstCfg 1011       76         Figure 23. PwrRstCfg 1100       77         Figure 24. Boot Sequence—Harvester Mode Disabled       79         Figure 25. Boot Sequence—Harvester Mode Enabled       80         Figure 26. Power Sequencing, HrvEn = 0 from OFF Mode       82         Figure 27. Power Sequencing, HrvEn = 1 from BR Mode       83         Figure 28. Power Sequencing, from SEAL Mode       84         Figure 29. Sample JEITA Pre-Charge Profile       86         Figure 30. Sample JEITA Fast Charge Profile       86         Figure 31. Sample JEITA Maintain Charge Profile       86         Figure 32. Battery Charger-State Diagram       88         Figure 33. Read and Write Process for Haptic RAM       93         Figure 35. Diagram of Haptic Driver Output for Sample Pattern Stored Pattern       95         Figure 36. I <sup>2</sup> C START, STOP, and REPEATED START Conditions       190         Figure 37. Write Byte Sequence       191         Figure 38. Burst Write Sequence       191                                                                                                                                                                                                                                                  | Figure 16. PwrRstCfg 0010, 0011                                                 | 70    |
| Figure 19. PwrRstCfg 01111.       73         Figure 20. PwrRstCfg 1000.       74         Figure 21. PwrRstCfg 1001, 1010.       75         Figure 22. PwrRstCfg 1011.       76         Figure 23. PwrRstCfg 1100.       77         Figure 24. Boot Sequence—Harvester Mode Disabled       79         Figure 25. Boot Sequence—Harvester Mode Enabled.       80         Figure 26. Power Sequencing, HrvEn = 0 from OFF Mode.       82         Figure 27. Power Sequencing, HrvEn = 1 from BR Mode       83         Figure 28. Power Sequencing, from SEAL Mode       84         Figure 29. Sample JEITA Pre-Charge Profile       86         Figure 30. Sample JEITA Fast Charge Profile       86         Figure 31. Sample JEITA Maintain Charge Profile       86         Figure 32. Battery Charger-State Diagram       88         Figure 33. Read and Write Process for Haptic RAM       93         Figure 34. Sample Pattern Stored in RAM       95         Figure 35. Diagram of Haptic Driver Output for Sample Pattern Stored Pattern       95         Figure 37. Write Byte Sequence       191         Figure 38. Burst Write Sequence       191                                                                                                                                                                                                                                                                                                                     | Figure 17. PwrRstCfg 0100, 0101                                                 | 71    |
| Figure 20. PwrRstCfg 1000       74         Figure 21. PwrRstCfg 1001, 1010       75         Figure 22. PwrRstCfg 1011       76         Figure 23. PwrRstCfg 1100       77         Figure 24. Boot Sequence—Harvester Mode Disabled       79         Figure 25. Boot Sequence—Harvester Mode Enabled       80         Figure 26. Power Sequencing, HrvEn = 0 from OFF Mode       82         Figure 27. Power Sequencing, HrvEn = 1 from BR Mode       83         Figure 28. Power Sequencing, from SEAL Mode       84         Figure 29. Sample JEITA Pre-Charge Profile       86         Figure 30. Sample JEITA Fast Charge Profile       86         Figure 31. Sample JEITA Maintain Charge Profile       87         Figure 32. Battery Charger-State Diagram       88         Figure 33. Read and Write Process for Haptic RAM       93         Figure 34. Sample Pattern Stored in RAM       95         Figure 35. Diagram of Haptic Driver Output for Sample Pattern Stored Pattern       95         Figure 37. Write Byte Sequence       191         Figure 38. Burst Write Sequence       191                                                                                                                                                                                                                                                                                                                                                                        | Figure 18. PwrRstCfg 0110                                                       | 72    |
| Figure 21. PwrRstCfg 1001, 1010.       75         Figure 22. PwrRstCfg 1011.       76         Figure 23. PwrRstCfg 1100.       77         Figure 24. Boot Sequence—Harvester Mode Disabled       79         Figure 25. Boot Sequence—Harvester Mode Enabled       80         Figure 26. Power Sequencing, HrvEn = 0 from OFF Mode.       82         Figure 27. Power Sequencing, HrvEn = 1 from BR Mode.       83         Figure 28. Power Sequencing, from SEAL Mode       84         Figure 29. Sample JEITA Pre-Charge Profile       86         Figure 30. Sample JEITA Fast Charge Profile       86         Figure 31. Sample JEITA Maintain Charge Profile       87         Figure 32. Battery Charger-State Diagram       88         Figure 33. Read and Write Process for Haptic RAM       93         Figure 34. Sample Pattern Stored in RAM       95         Figure 35. Diagram of Haptic Driver Output for Sample Pattern Stored Pattern       95         Figure 37. Write Byte Sequence       191         Figure 38. Burst Write Sequence       191                                                                                                                                                                                                                                                                                                                                                                                                              | Figure 19. PwrRstCfg 0111                                                       | 73    |
| Figure 22. PwrRstCfg 1011       76         Figure 23. PwrRstCfg 1100       77         Figure 24. Boot Sequence—Harvester Mode Disabled       79         Figure 25. Boot Sequence—Harvester Mode Enabled       80         Figure 26. Power Sequencing, HrvEn = 0 from OFF Mode.       82         Figure 27. Power Sequencing, HrvEn = 1 from BR Mode       83         Figure 28. Power Sequencing, from SEAL Mode       84         Figure 29. Sample JEITA Pre-Charge Profile       86         Figure 30. Sample JEITA Fast Charge Profile       86         Figure 31. Sample JEITA Maintain Charge Profile       87         Figure 32. Battery Charger-State Diagram       88         Figure 33. Read and Write Process for Haptic RAM       93         Figure 34. Sample Pattern Stored in RAM       95         Figure 35. Diagram of Haptic Driver Output for Sample Pattern Stored Pattern       95         Figure 36. I <sup>2</sup> C START, STOP, and REPEATED START Conditions       190         Figure 37. Write Byte Sequence       191         Figure 38. Burst Write Sequence       191                                                                                                                                                                                                                                                                                                                                                                          | Figure 20. PwrRstCfg 1000                                                       | 74    |
| Figure 23. PwrRstCfg 1100. 77 Figure 24. Boot Sequence—Harvester Mode Disabled 79 Figure 25. Boot Sequence—Harvester Mode Enabled 80 Figure 26. Power Sequencing, HrvEn = 0 from OFF Mode. 82 Figure 27. Power Sequencing, HrvEn = 1 from BR Mode 83 Figure 28. Power Sequencing, from SEAL Mode 84 Figure 29. Sample JEITA Pre-Charge Profile 86 Figure 30. Sample JEITA Fast Charge Profile 86 Figure 31. Sample JEITA Maintain Charge Profile 87 Figure 32. Battery Charger-State Diagram 88 Figure 33. Read and Write Process for Haptic RAM. 93 Figure 34. Sample Pattern Stored in RAM 95 Figure 35. Diagram of Haptic Driver Output for Sample Pattern Stored Pattern 95 Figure 36. I <sup>2</sup> C START, STOP, and REPEATED START Conditions 190 Figure 37. Write Byte Sequence 191 Figure 38. Burst Write Sequence 191                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Figure 21. PwrRstCfg 1001, 1010                                                 | 75    |
| Figure 24. Boot Sequence—Harvester Mode Disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Figure 22. PwrRstCfg 1011                                                       | 76    |
| Figure 25. Boot Sequence—Harvester Mode Enabled80Figure 26. Power Sequencing, HrvEn = 0 from OFF Mode82Figure 27. Power Sequencing, HrvEn = 1 from BR Mode83Figure 28. Power Sequencing, from SEAL Mode84Figure 29. Sample JEITA Pre-Charge Profile86Figure 30. Sample JEITA Fast Charge Profile86Figure 31. Sample JEITA Maintain Charge Profile87Figure 32. Battery Charger-State Diagram88Figure 33. Read and Write Process for Haptic RAM93Figure 34. Sample Pattern Stored in RAM95Figure 35. Diagram of Haptic Driver Output for Sample Pattern Stored Pattern95Figure 36. I²C START, STOP, and REPEATED START Conditions190Figure 37. Write Byte Sequence191Figure 38. Burst Write Sequence191                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Figure 23. PwrRstCfg 1100                                                       | 77    |
| Figure 26. Power Sequencing, HrvEn = 0 from OFF Mode.  Figure 27. Power Sequencing, HrvEn = 1 from BR Mode.  Sapare 28. Power Sequencing, from SEAL Mode.  Figure 29. Sample JEITA Pre-Charge Profile.  Figure 30. Sample JEITA Fast Charge Profile.  Figure 31. Sample JEITA Maintain Charge Profile.  Figure 32. Battery Charger-State Diagram.  Figure 33. Read and Write Process for Haptic RAM.  Figure 34. Sample Pattern Stored in RAM.  Figure 35. Diagram of Haptic Driver Output for Sample Pattern Stored Pattern.  Figure 36. I <sup>2</sup> C START, STOP, and REPEATED START Conditions.  Figure 37. Write Byte Sequence.  191  Figure 38. Burst Write Sequence.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Figure 24. Boot Sequence—Harvester Mode Disabled                                | 79    |
| Figure 27. Power Sequencing, HrvEn = 1 from BR Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Figure 25. Boot Sequence—Harvester Mode Enabled                                 | 80    |
| Figure 28. Power Sequencing, from SEAL Mode 84 Figure 29. Sample JEITA Pre-Charge Profile 86 Figure 30. Sample JEITA Fast Charge Profile 86 Figure 31. Sample JEITA Maintain Charge Profile 87 Figure 32. Battery Charger-State Diagram 88 Figure 33. Read and Write Process for Haptic RAM 93 Figure 34. Sample Pattern Stored in RAM 95 Figure 35. Diagram of Haptic Driver Output for Sample Pattern Stored Pattern 95 Figure 36. I <sup>2</sup> C START, STOP, and REPEATED START Conditions 190 Figure 37. Write Byte Sequence 191 Figure 38. Burst Write Sequence 191                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Figure 26. Power Sequencing, HrvEn = 0 from OFF Mode                            | 82    |
| Figure 29. Sample JEITA Pre-Charge Profile 86 Figure 30. Sample JEITA Fast Charge Profile 86 Figure 31. Sample JEITA Maintain Charge Profile 87 Figure 32. Battery Charger-State Diagram 88 Figure 33. Read and Write Process for Haptic RAM 93 Figure 34. Sample Pattern Stored in RAM 95 Figure 35. Diagram of Haptic Driver Output for Sample Pattern Stored Pattern 95 Figure 36. I <sup>2</sup> C START, STOP, and REPEATED START Conditions 190 Figure 37. Write Byte Sequence 191 Figure 38. Burst Write Sequence 191                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Figure 27. Power Sequencing, HrvEn = 1 from BR Mode                             | 83    |
| Figure 30. Sample JEITA Fast Charge Profile86Figure 31. Sample JEITA Maintain Charge Profile87Figure 32. Battery Charger-State Diagram88Figure 33. Read and Write Process for Haptic RAM93Figure 34. Sample Pattern Stored in RAM95Figure 35. Diagram of Haptic Driver Output for Sample Pattern Stored Pattern95Figure 36. I2C START, STOP, and REPEATED START Conditions190Figure 37. Write Byte Sequence191Figure 38. Burst Write Sequence191                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Figure 28. Power Sequencing, from SEAL Mode                                     | 84    |
| Figure 31. Sample JEITA Maintain Charge Profile 87 Figure 32. Battery Charger-State Diagram 88 Figure 33. Read and Write Process for Haptic RAM 93 Figure 34. Sample Pattern Stored in RAM 95 Figure 35. Diagram of Haptic Driver Output for Sample Pattern Stored Pattern 95 Figure 36. I <sup>2</sup> C START, STOP, and REPEATED START Conditions 190 Figure 37. Write Byte Sequence 191 Figure 38. Burst Write Sequence 191                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Figure 29. Sample JEITA Pre-Charge Profile                                      | 86    |
| Figure 32. Battery Charger-State Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Figure 30. Sample JEITA Fast Charge Profile                                     | 86    |
| Figure 33. Read and Write Process for Haptic RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Figure 31. Sample JEITA Maintain Charge Profile                                 | 87    |
| Figure 34. Sample Pattern Stored in RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Figure 32. Battery Charger-State Diagram                                        | 88    |
| Figure 35. Diagram of Haptic Driver Output for Sample Pattern Stored Pattern       95         Figure 36. I <sup>2</sup> C START, STOP, and REPEATED START Conditions       190         Figure 37. Write Byte Sequence       191         Figure 38. Burst Write Sequence       191                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Figure 33. Read and Write Process for Haptic RAM                                | 93    |
| Figure 36. I2C START, STOP, and REPEATED START Conditions190Figure 37. Write Byte Sequence191Figure 38. Burst Write Sequence191                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Figure 34. Sample Pattern Stored in RAM                                         | 95    |
| Figure 37. Write Byte Sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Figure 35. Diagram of Haptic Driver Output for Sample Pattern Stored Pattern    | 95    |
| Figure 38. Burst Write Sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Figure 36. I <sup>2</sup> C START, STOP, and REPEATED START Conditions          | . 190 |
| ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Figure 37. Write Byte Sequence                                                  | . 191 |
| Figure 39. Read Byte Sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Figure 38. Burst Write Sequence                                                 | . 191 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Figure 39. Read Byte Sequence                                                   | . 192 |

### MAX20360

# PMIC with Ultra-Low I<sub>Q</sub> Regulators, Charger, Fuel Gauge, and Haptic Driver for Small Li+ System

| LIST OF FIGURES (CONTINUED)                                                        |     |
|------------------------------------------------------------------------------------|-----|
| Figure 40. Burst Read Sequence                                                     | 192 |
| Figure 41. Acknowledge Bits                                                        | 193 |
| Figure 42. I <sup>2</sup> C Writes on PMIC Slave Address with Fletcher-16 Checksum | 194 |

### MAX20360

# PMIC with Ultra-Low I<sub>Q</sub> Regulators, Charger, Fuel Gauge, and Haptic Driver for Small Li+ System

### LIST OF TABLES

| Table 1. DVS Mode 1 Voltage Selection                 | . 56 |
|-------------------------------------------------------|------|
| Table 2. LDO1 MPC0 Control                            | . 58 |
| Table 3. Recommended Inductors                        | . 61 |
| Table 4. Recommended Inductors Buck                   | . 66 |
| Table 5. PwrRstCfg Settings                           | . 77 |
| Table 6. ADC Full-Scale Range                         | . 90 |
| Table 7. RAMHP Pattern Storage Format                 | . 93 |
| Table 8. Device Default Settings A                    | 194  |
| Table 9. Device Default Settings B                    | 197  |
| Table 10. I <sup>2</sup> C Direct Register Defaults A | 200  |
| Table 11. I <sup>2</sup> C Direct Register Defaults B | 205  |

### **Absolute Maximum Ratings**

| (All voltages referenced to GSUB, unless otherwise noted) CHGIN6.0V to +30.0V |
|-------------------------------------------------------------------------------|
| SYS, BAT, SDA, SCL, TPU, IVMON, RST, INT, PFN_, HDIN,                         |
| L2IN, LSW_IN, BBOUT, FGBAT0.3V to +6.0V                                       |
| THM0.3V to min(V <sub>FGBAT</sub> + 0.3V, +6.0V)                              |
| ALRT0.3V to +17.0V                                                            |
| CAP, SFOUT0.3V to min( V <sub>CHGIN</sub>   + 0.3V, +6.0V)                    |
| L1IN, VDIG0.3V to +2.2V                                                       |
| MPC_, BK_LX, BK_OUT, BBLVLX, BSTLVLX, CPN0.3V to                              |
| (V <sub>SYS</sub> + 0.3V)                                                     |
| DRP, DRN0.3V to min(V <sub>HDIN</sub> + 0.3V, +6.0V)                          |
| BBHVLX                                                                        |
| ISET0.3V to min(V <sub>BAT</sub> + 0.3V, V <sub>SYS</sub> + 0.3V, +6.0V)      |
| L_OUT0.3V to (V <sub>L_IN</sub> +0.3V)                                        |
| LSW_OUT0.3V to (V <sub>LSW_IN</sub> + 0.3V)                                   |
| CPP(V <sub>CPN</sub> - 0.3V) to (V <sub>CPN</sub> + 6.0V)                     |
| CPOUT $(V_{CPP} - 0.3V)$ to min $(V_{CPP} + 6.0V, +12.0V)$                    |

| BSTHVLX, BSTOUT, LED             |                                     |
|----------------------------------|-------------------------------------|
| BK_GND, BSTGND, BBGND, HI        | • •                                 |
|                                  | +0.3V                               |
| CSN, CSPH                        |                                     |
| Continuous Current into BK_OL    |                                     |
| BBOUT, BSTLVLX, BSTHVLX, E       |                                     |
| Continuous Current into L_IN, L_ |                                     |
| Continuous Current into SW_IN,   |                                     |
| Continuous Current into BAT, SY  | /S, CHGIN±1000mA                    |
| Continuous Current into DRP, DI  | RN, HDIN±600mA                      |
| Continuous Current into Any Oth  |                                     |
| Continuous Power Dissipation (   | Multilayer Board) ( $T_A = +70$ °C, |
| derate 32.53mW/°C above +70°C    |                                     |
| Operating Temperature Range      |                                     |
| Storage Temperature Range        | 65°C to +150°C                      |
| Soldering Temperature (reflow).  | +260°C                              |
|                                  |                                     |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Package Information**

#### **72 WLP**

| Package Code                           | W724A4+1                       |
|----------------------------------------|--------------------------------|
| Outline Number                         | <u>21-100373</u>               |
| Land Pattern Number                    | Refer to Application Note 1891 |
| THERMAL RESISTANCE, FOUR-LAYER BOARD   |                                |
| Junction-to-Ambient (θ <sub>JA</sub> ) | 30.74°C/W                      |

For the latest package outline information and land patterns (footprints), go to <a href="https://www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

#### **Electrical Characteristics**

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to +28.0V, \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless \ otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F,$ 

| PARAMETER           | SYMBOL | CONDITIONS                                                                                                                                    | MIN | TYP  | MAX | UNITS |
|---------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-------|
| GLOBAL SUPPLY CURF  | RENT   |                                                                                                                                               |     |      |     |       |
| CHGIN Input Current | ICHGIN | V <sub>CHGIN</sub> = 5V, ON mode, Charger<br>disabled, THM monitoring disabled,<br>SFOUT disabled, LDO2 disabled, all<br>other rails disabled |     | 0.81 |     | mA    |

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to +28.0V, \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \$ 

| PARAMETER                                                | SYMBOL                  | CONDITIONS                                                                                                                                                            | MIN  | TYP       | MAX  | UNITS    |  |  |
|----------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|------|----------|--|--|
|                                                          |                         | V <sub>CHGIN</sub> = 0V, SEAL mode, LDO2 disabled                                                                                                                     |      | 0.25      |      |          |  |  |
|                                                          |                         | V <sub>CHGIN</sub> = 0V, OFF mode, LDO2 enabled,<br>L2IN connected to BAT, Fuel Gauge<br>contribution not included                                                    |      | 1.50      |      |          |  |  |
|                                                          |                         | V <sub>CHGIN</sub> = 0V, Battery Recovery (BR) mode, LDO2 disabled, Fuel Gauge contribution not included                                                              |      | 1.35      |      |          |  |  |
| BAT Input Current                                        | I <sub>BAT</sub>        | V <sub>CHGIN</sub> = 0V, ON mode, LDO2 disabled, all other rails disabled, Fuel Gauge contribution not included                                                       |      | 1.50      |      | μΑ       |  |  |
| BAY IMPAC GAILOIN                                        | BAI                     | V <sub>CHGIN</sub> = 0V, ON mode, LDO2 disabled,<br>Buck1 enabled, all other rails disabled,<br>Fuel Gauge contribution not included                                  |      | 1.87      |      | μ, .     |  |  |
|                                                          |                         | V <sub>CHGIN</sub> = 0V, ON mode, LDO2 disabled,<br>Buck1 enabled, Buck2 enabled, all other<br>rails disabled, Fuel Gauge contribution<br>not included                |      | 2.19      |      |          |  |  |
|                                                          |                         | V <sub>CHGIN</sub> = 0V, ON mode, LDO2 disabled,<br>Buck1 enabled, Buck2 enabled, Buck3<br>enabled, all other rails disabled, Fuel<br>Gauge contribution not included |      | 2.69      |      |          |  |  |
| INTERNAL SUPPLIES, U                                     | IVLOS, AND BA           | ГОСР                                                                                                                                                                  |      |           |      |          |  |  |
| V <sub>CCINT</sub> OTP OK                                | V <sub>CCINT_OTP_</sub> | V <sub>CCINT</sub> rising (Note 2)                                                                                                                                    |      | 2.92      | 3.25 |          |  |  |
| Threshold / Startup<br>Voltage                           | OK OK                   | V <sub>CCINT</sub> falling (Note 2)                                                                                                                                   | 2.60 | 2.90      |      | V        |  |  |
| V <sub>DIG</sub> OTP OK                                  |                         | V <sub>DIG</sub> rising                                                                                                                                               |      | 1.52      | 1.62 | V        |  |  |
| Threshold                                                | V <sub>DIG_OTP_OK</sub> | V <sub>DIG</sub> falling                                                                                                                                              | 1.41 | 1.51      |      | ]        |  |  |
| V <sub>CCINT</sub> UVLO                                  | Voorit in a             | V <sub>CCINT</sub> rising (Note 2)                                                                                                                                    | 2.20 | 2.45      | 2.75 | V        |  |  |
| Threshold (POR)                                          | VCCINT_UVLO             | V <sub>CCINT</sub> falling (Note 2)                                                                                                                                   | 2.15 | 2.40      | 2.70 | V        |  |  |
| V <sub>CCINT</sub> UVLO<br>Threshold (POR)<br>Hysteresis | V <sub>CCINT_UVLO</sub> | (Note 2)                                                                                                                                                              |      | 50        |      | mV       |  |  |
| Internal VDIG Regulator                                  | V <sub>DIG</sub>        |                                                                                                                                                                       | 1.71 | 1.80      | 1.89 | V        |  |  |
|                                                          |                         | V <sub>DIG</sub> rising                                                                                                                                               | 1.59 |           | 1.73 | V        |  |  |
| V <sub>DIG</sub> UVLO Threshold                          | V <sub>DIG_UVLO</sub>   | V <sub>DIG</sub> falling 1.5                                                                                                                                          |      | 1.51 1.61 |      | , v      |  |  |
| V <sub>DIG</sub> UVLO Threshold<br>Hysteresis            | V <sub>DIG_UVLO_H</sub> |                                                                                                                                                                       |      | 100       |      | mV       |  |  |
| Internal CAP Regulator                                   | V <sub>CAP</sub>        | V <sub>CHGIN</sub> = 4.3V to 28.0V                                                                                                                                    | 3.75 | 4.10      | 4.55 | V        |  |  |
| CAP Detect Threshold                                     | Vone ser                | V <sub>CHGIN</sub> = V <sub>CAP</sub> rising                                                                                                                          | 3.15 | 3.40      | 3.60 | V        |  |  |
| CAP Detect Threshold VCAP_DET                            |                         | V <sub>CHGIN</sub> = V <sub>CAP</sub> falling                                                                                                                         | 2.60 | 2.80      | 3.00 | <u> </u> |  |  |
| CAP Detect Threshold<br>Hysteresis                       | V <sub>CAP_DET_H</sub>  |                                                                                                                                                                       |      | 600       |      | mV       |  |  |

### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to +28.0V, \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \$ 

| PARAMETER                            | SYMBOL                  | COND                                                                                                 | ITIONS                                     | MIN  | TYP  | MAX  | UNITS                                 |
|--------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------|------|------|------|---------------------------------------|
| CHGIN Detect                         | V                       | V <sub>CHGIN</sub> rising                                                                            | V <sub>CHGIN</sub> rising                  |      | 4.15 | 4.30 | V                                     |
| Threshold                            | V <sub>CHGIN_DET</sub>  | V <sub>CHGIN</sub> falling                                                                           |                                            | 3.20 | 3.30 | 3.40 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
| CHGIN Detect<br>Threshold Hysteresis | V <sub>CHGIN_DET_</sub> |                                                                                                      |                                            |      | 850  |      | mV                                    |
| CHGIN Detection                      | touch per               | CHGIN insertion                                                                                      |                                            |      | 108  |      | ms                                    |
| Debounce Time                        | tCHGIN_DET              | CHGIN detachment                                                                                     |                                            | 100  |      |      | IIIS                                  |
|                                      |                         |                                                                                                      | V <sub>SYS</sub> rising,<br>VSysUvlo = 00  | 2.65 | 2.75 | 2.85 |                                       |
|                                      |                         |                                                                                                      | V <sub>SYS</sub> falling,<br>VSysUvlo = 00 | 2.60 | 2.70 | 2.80 |                                       |
| SYS UVLO Threshold                   | V <sub>SYS_UVLO</sub>   | Device Specific (see <u>Table 8</u> , <u>Table 9</u> )                                               | V <sub>SYS</sub> falling,<br>VSysUvlo = 01 | 2.80 | 2.90 | 3.00 | V                                     |
|                                      |                         | <u>=</u> /                                                                                           | V <sub>SYS</sub> falling,<br>VSysUvlo = 10 | 2.90 | 3.00 | 3.10 |                                       |
|                                      |                         |                                                                                                      | V <sub>SYS</sub> falling,<br>VSysUvlo = 11 | 3.10 | 3.20 | 3.30 |                                       |
| SYS UVLO Threshold<br>Hysteresis     | V <sub>SYS_UVLO_H</sub> |                                                                                                      |                                            |      | 50   |      | mV                                    |
| SYS UVLO Falling<br>Debounce Time    | tsys_uvlo_f<br>D        | V <sub>SYS</sub> falling                                                                             |                                            |      | 20   |      | μs                                    |
|                                      |                         |                                                                                                      | IBatOc = 000                               |      | 200  |      |                                       |
|                                      |                         |                                                                                                      | IBatOc = 001                               |      | 400  |      |                                       |
|                                      |                         | I <sub>SYS</sub> rising, device                                                                      | IBatOc = 010                               |      | 600  |      | mA                                    |
| BAT OCP Threshold                    |                         | specific (see                                                                                        | IBatOc = 011                               | 480  | 800  | 1120 |                                       |
| DAT OUF THIESHOLD                    | IBAT_OCP                | IBatOc in <u>Table 8</u> ,                                                                           | IBatOc = 100                               | 600  | 1000 | 1400 |                                       |
|                                      |                         | Table 9)                                                                                             | IBatOc = 101                               | 720  | 1200 | 1680 |                                       |
|                                      |                         |                                                                                                      | IBatOc = 110                               | 840  | 1400 | 1960 |                                       |
|                                      |                         |                                                                                                      | IBatOc = 111                               | 960  | 1600 | 2240 |                                       |
| BAT OCP Threshold<br>Hysteresis      | IBAT_OCP_H              |                                                                                                      |                                            |      | 7    |      | %                                     |
| BAT OCP Rising<br>Debounce Time      | tBAT_OCP_RD             | I <sub>SYS</sub> rising                                                                              |                                            |      | 50   |      | ms                                    |
| SYS Pulldown<br>Resistance           | R <sub>SYS_PD</sub>     | Enabled for t <sub>SYS_PD</sub> when transitioning to battery recovery (BR) mode                     |                                            |      | 10   |      | Ω                                     |
| SYS Pulldown Time                    | tsys_PD                 | R <sub>SYS_PD</sub> is enabled on SYS for this time when transitioning to battery recovery (BR) mode |                                            |      | 30   |      | ms                                    |
| OVP AND INPUT CURRI                  | ENT LIMITER             |                                                                                                      |                                            |      |      |      |                                       |
| CHGIN Overvoltage<br>Threshold       | V <sub>CHGIN_OV</sub>   | V <sub>CHGIN</sub> rising                                                                            |                                            | 7.2  | 7.5  | 7.8  | V                                     |

### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to +28.0V, \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \$ 

| PARAMETER                                 | SYMBOL                            | COND                                               | ITIONS                                       | MIN                                           | TYP                                        | MAX                                           | UNITS |  |
|-------------------------------------------|-----------------------------------|----------------------------------------------------|----------------------------------------------|-----------------------------------------------|--------------------------------------------|-----------------------------------------------|-------|--|
| CHGIN Overvoltage<br>Threshold Hysteresis | V <sub>CHGIN_OV_H</sub>           |                                                    |                                              |                                               | 200                                        |                                               | mV    |  |
| CHGIN-SYS Valid Trip<br>Point             | V <sub>CHGIN_SYS_</sub><br>TP     | V <sub>CHGIN</sub> - V <sub>SYS</sub> rising       | 9                                            | 30                                            | 145                                        | 290                                           | mV    |  |
| CHGIN-SYS Valid Trip<br>Point Hysteresis  | V <sub>CHGIN_SYS_</sub><br>TP_H   |                                                    |                                              |                                               | 275                                        |                                               | mV    |  |
| Input Overcurrent Max                     | l                                 | Device Specific (see <u>Table 8</u> , <u>Table</u> | t < t <sub>ILIM_BLANK</sub> ,<br>ILimMax = 0 | 400                                           | 450                                        | 500                                           | mA    |  |
| Limit                                     | ILIM_MAX                          | 9)                                                 | t < t <sub>ILIM_BLANK</sub> ,<br>ILimMax = 1 | 800                                           | 1000                                       | 1250                                          | Ш     |  |
|                                           |                                   | ILimCntl = 000                                     |                                              |                                               | 50                                         |                                               |       |  |
|                                           |                                   | ILimCntl = 001                                     |                                              |                                               | 90                                         |                                               |       |  |
|                                           |                                   | ILimCntl = 010                                     |                                              |                                               | 150                                        |                                               |       |  |
| Input Current Limit                       | l                                 | ILimCntl = 011                                     |                                              |                                               | 200                                        |                                               | mA    |  |
| Input Current Limit                       | ut Current Limit I <sub>LIM</sub> | ILimCntl = 100                                     |                                              |                                               | 300                                        |                                               | IIIA  |  |
|                                           |                                   | ILimCntl = 101                                     |                                              |                                               | 400                                        |                                               |       |  |
|                                           |                                   | ILimCntl = 110                                     |                                              | 400                                           | 450                                        | 500                                           |       |  |
|                                           |                                   | ILimCntl = 111                                     |                                              | 900                                           | 1000                                       | 1100                                          |       |  |
|                                           |                                   | ILimBlank = 00                                     |                                              |                                               | 0.0                                        |                                               |       |  |
| Input Current-Limit                       |                                   | ILimBlank = 01                                     |                                              |                                               | 0.5                                        |                                               |       |  |
| Blanking Time                             | tilim_blank                       | ILimBlank = 10                                     |                                              |                                               | 1.0                                        |                                               | ms    |  |
|                                           |                                   | ILimBlank = 11                                     |                                              |                                               | 10.0                                       |                                               |       |  |
| SYS Regulation Voltage                    | V <sub>SYS_REG</sub>              |                                                    |                                              | V <sub>BAT_R</sub><br>EG <sup>+</sup><br>0.14 | V <sub>BAT_RE</sub><br><sub>G</sub> + 0.20 | V <sub>BAT_R</sub><br>EG <sup>+</sup><br>0.26 | V     |  |
| SYS Regulation-Voltage<br>Dropout         | V <sub>CHGIN_SYS_</sub><br>REG    |                                                    |                                              |                                               | 40                                         |                                               | mV    |  |
| CHGIN to SYS On Resistance                | R <sub>CHGIN_SYS</sub>            |                                                    |                                              |                                               | 0.37                                       | 0.66                                          | Ω     |  |
| Input Current Soft-Start Time             | t <sub>ILIM_SFT</sub>             |                                                    |                                              |                                               | 1                                          |                                               | ms    |  |
|                                           |                                   |                                                    | TShdn = 000                                  |                                               | 50                                         |                                               |       |  |
|                                           |                                   |                                                    | TShdn = 001                                  |                                               | 60                                         |                                               |       |  |
|                                           |                                   |                                                    | TShdn = 010                                  |                                               | 70                                         |                                               |       |  |
| Thermal Shutdown                          | _                                 | Device Specific                                    | TShdn = 011                                  |                                               | 80                                         |                                               | °C    |  |
| Temperature                               | T <sub>CHG_SHDN</sub>             | (see <u>Table 8</u> , <u>Table</u> 9)              | TShdn = 100                                  |                                               | 90                                         |                                               | °C    |  |
|                                           | <u>g</u> )                        | 9) TSh                                             | TShdn = 101                                  |                                               | 100                                        |                                               |       |  |
|                                           |                                   |                                                    | TShdn = 110                                  |                                               | 110                                        |                                               |       |  |
|                                           |                                   |                                                    | TShdn = 111                                  |                                               | 120                                        |                                               | -     |  |

### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to +28.0V, \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \$ 

| PARAMETER                                           | SYMBOL                                    | CO                                                      | NDITIONS                                       | MIN                         | TYP                           | MAX                         | UNITS |
|-----------------------------------------------------|-------------------------------------------|---------------------------------------------------------|------------------------------------------------|-----------------------------|-------------------------------|-----------------------------|-------|
| CHGIN Boot Retry<br>Timeout                         | tCHG_RETRY_<br>TMO                        | ChgAlwTry = 1, [<br>Table 8, Table 9)                   | Device Specific (see                           |                             | 0.5                           |                             | s     |
| BATTERY CHARGER                                     |                                           |                                                         |                                                | ·                           |                               |                             |       |
| BAT to SYS On<br>Resistance                         | R <sub>BAT_SYS</sub>                      | V <sub>BAT</sub> = 4.2V, I <sub>BA</sub>                | <sub>.T</sub> = 300mA                          |                             | 80                            | 140                         | mΩ    |
| Thermal Regulation Temperature                      | T <sub>CHG_LIM</sub>                      |                                                         |                                                |                             | T <sub>CHG_S</sub><br>HDN - 3 |                             | °C    |
| BAT to SYS Switch On Threshold                      | V <sub>BAT_SYS_ON</sub>                   | V <sub>SYS</sub> falling, mea                           | asured as V <sub>BAT</sub> - V <sub>SYS</sub>  | 10                          | 19                            | 35                          | mV    |
| BAT to SYS Switch Off<br>Threshold                  | V <sub>BAT_SYS_OF</sub>                   | V <sub>SYS</sub> rising, mea                            | sured as V <sub>BAT</sub> - V <sub>SYS</sub>   | -3                          | -1                            | 0                           | mV    |
| SYS to BAT Charge<br>Current Reduction<br>Threshold | V <sub>SYS_BAT_RE</sub>                   | Measured as V <sub>S</sub> 000, V <sub>BAT</sub> > 3.6\ | <sub>YS</sub> - V <sub>BAT</sub> , SysMinVIt = |                             | 100                           |                             | mV    |
|                                                     |                                           |                                                         | SysMinVIt = 000                                |                             | 3.6                           |                             |       |
|                                                     |                                           |                                                         | SysMinVIt = 001                                |                             | 3.7                           |                             |       |
|                                                     | Nove Line                                 |                                                         | SysMinVIt = 010                                |                             | 3.8                           |                             | V     |
| Minimum SYS Voltage V <sub>SYS_LIM</sub>            |                                           | V <sub>BAT</sub> < 3.4V                                 | SysMinVIt = 011                                |                             | 3.9                           |                             |       |
|                                                     | VSYS_LIM                                  |                                                         | SysMinVIt = 100                                |                             | 4.0                           |                             |       |
|                                                     |                                           |                                                         | SysMinVIt = 101                                |                             | 4.1                           |                             |       |
|                                                     |                                           | SysMinVIt = 110                                         |                                                |                             | 4.2                           |                             |       |
|                                                     |                                           |                                                         | SysMinVIt = 111                                |                             | 4.3                           |                             |       |
| Charger Current Soft-<br>Start Time                 | t <sub>ICHG_SFT</sub>                     |                                                         |                                                |                             | 1                             |                             | ms    |
|                                                     |                                           | IPChg = 00                                              |                                                |                             | 0.05 x<br>I <sub>FCHG</sub>   |                             |       |
| Developer Constant                                  |                                           | IPChg = 01                                              |                                                | 0.09 x<br>I <sub>FCHG</sub> | 0.10 x<br>I <sub>FCHG</sub>   | 0.11 x<br>I <sub>FCHG</sub> |       |
| Precharge Current                                   | IPCHG                                     | IPChg = 10                                              |                                                |                             | 0.20 x<br>I <sub>FCHG</sub>   |                             | mA    |
|                                                     |                                           | IPChg = 11                                              |                                                |                             | 0.30 x<br>I <sub>FCHG</sub>   |                             |       |
|                                                     |                                           |                                                         | VPChg = 000                                    |                             | 2.10                          |                             |       |
|                                                     |                                           |                                                         | VPChg = 001                                    |                             | 2.25                          |                             |       |
|                                                     |                                           |                                                         | VPChg = 010                                    |                             | 2.40                          |                             |       |
| Drooborgo Throobold                                 | V                                         | V rising                                                | VPChg = 011                                    |                             | 2.55                          |                             | .,    |
| Frecharge Threshold                                 | Precharge Threshold V <sub>BAT_PCHG</sub> | VBAT_PCHG VBAT rising                                   | VPChg = 100                                    |                             | 2.70                          |                             | V     |
|                                                     |                                           |                                                         | VPChg = 101                                    |                             | 2.85                          |                             |       |
|                                                     |                                           |                                                         | VPChg = 110                                    |                             | 3.00                          |                             |       |
|                                                     |                                           |                                                         | VPChg = 111                                    |                             | 3.15                          |                             |       |

### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to +28.0V, \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \$ 

| PARAMETER                         | SYMBOL                   | COND                    | ITIONS             | MIN | TYP  | MAX | UNITS |
|-----------------------------------|--------------------------|-------------------------|--------------------|-----|------|-----|-------|
| Precharge Threshold<br>Hysteresis | V <sub>BAT_PCHG_</sub> H |                         |                    |     | 90   |     | mV    |
|                                   |                          |                         | ChgStepRise = 0000 |     | 3.80 |     |       |
|                                   |                          |                         | ChgStepRise = 0001 |     | 3.85 |     |       |
|                                   |                          |                         | ChgStepRise = 0010 |     | 3.90 |     |       |
|                                   |                          |                         | ChgStepRise = 0011 |     | 3.95 |     |       |
|                                   |                          |                         | ChgStepRise = 0100 |     | 4.00 |     |       |
|                                   |                          |                         | ChgStepRise = 0101 |     | 4.05 |     |       |
|                                   |                          |                         | ChgStepRise = 0110 |     | 4.10 |     |       |
| Step-Charge Threshold             | VBAT_STPCHG              | V <sub>BAT</sub> rising | ChgStepRise = 0111 |     | 4.15 |     | ] ,,  |
|                                   |                          |                         | ChgStepRise = 1000 |     | 4.20 |     | V     |
|                                   |                          |                         | ChgStepRise = 1001 |     | 4.25 |     |       |
|                                   |                          |                         | ChgStepRise = 1010 |     | 4.30 |     |       |
|                                   |                          |                         | ChgStepRise = 1011 |     | 4.35 |     |       |
|                                   |                          |                         | ChgStepRise = 1100 |     | 4.40 |     |       |
|                                   |                          |                         | ChgStepRise = 1101 |     | 4.45 |     |       |
|                                   |                          |                         | ChgStepRise = 1110 |     | 4.50 |     |       |
|                                   |                          |                         | ChgStepRise = 1111 |     | 4.55 |     |       |
|                                   |                          | ChgStepHys = 000        |                    |     | 100  |     |       |
|                                   |                          | ChgStepHys = 001        |                    |     | 200  |     |       |
| Step-Charge Threshold             | V <sub>BAT_STPCHG</sub>  | ChgStepHys = 010        |                    |     | 300  |     | mV    |
| Hysteresis                        | _H                       | ChgStepHys = 011        |                    |     | 400  |     | IIIV  |
|                                   |                          | ChgStepHys = 100        |                    |     | 500  |     |       |
|                                   |                          | ChgStepHys = 101        |                    |     | 600  |     |       |

### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to \ +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to \ +28.0V, \ T_A = -40^{\circ}C \ to \ +85^{\circ}C, \ unless \ otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \ C_{L\_IN} =$ 

| PARAMETER                            | SYMBOL               | COND                      | ITIONS                                       | MIN    | TYP                        | MAX    | UNITS |
|--------------------------------------|----------------------|---------------------------|----------------------------------------------|--------|----------------------------|--------|-------|
|                                      |                      | ChglStep = 000            |                                              |        | 0.2 x                      |        |       |
|                                      |                      |                           |                                              |        | IFCHG                      |        |       |
|                                      |                      | ChglStep = 001            |                                              |        | 0.3 x<br>I <sub>FCHG</sub> |        |       |
|                                      |                      | 01 101 010                |                                              |        | 0.4 x                      |        |       |
|                                      |                      | ChglStep = 010            |                                              |        | I <sub>FCHG</sub>          |        |       |
| Fast-Charge Current                  |                      | ChglStep = 011            |                                              |        | 0.5 x                      |        |       |
| Reduction Due to Step                | FCHG_STPCH<br>G      | ongiotop orr              |                                              |        | I <sub>FCHG</sub>          |        | mA    |
| Charge                               |                      | ChglStep = 100            |                                              |        | 0.6 x                      |        |       |
|                                      |                      |                           |                                              |        | I <sub>FCHG</sub>          |        |       |
|                                      |                      | ChglStep = 101            |                                              |        | I <sub>FCHG</sub>          |        |       |
|                                      |                      | ChglStep = 110            |                                              |        | 0.8 x                      |        |       |
|                                      |                      |                           |                                              |        | I <sub>FCHG</sub>          |        |       |
|                                      |                      | ChglStep = 111            |                                              |        | I <sub>FCHG</sub>          |        |       |
| ISET Current Gain Factor             | K <sub>ISET</sub>    |                           |                                              |        | 2000                       |        | A/A   |
| ISET Regulation Voltage              | V <sub>ISET</sub>    |                           |                                              |        | 1                          |        | V     |
| BAT Fast-Charge<br>Current Set Range | I <sub>FCHG</sub>    | R <sub>ISET</sub> = 400kΩ |                                              |        | 5                          |        |       |
|                                      |                      | $R_{ISET}$ = $40k\Omega$  |                                              | 45     | 50                         | 55     | mA    |
| our one occitange                    |                      | R <sub>ISET</sub> = 4kΩ   |                                              |        | 500                        |        |       |
|                                      |                      | ChgBatReg = 0000          |                                              |        | 4.0500                     |        |       |
|                                      |                      | ChgBatReg = 0001          |                                              |        | 4.1000                     |        |       |
|                                      |                      | ChgBatReg = 0010          |                                              |        | 4.1500                     |        |       |
|                                      |                      |                           | T <sub>A</sub> = 25°C                        | 4.1853 | 4.2000                     | 4.2147 |       |
|                                      |                      | ChgBatReg = 0011          | $T_A = -5^{\circ}C \text{ to } +50^{\circ}C$ | 4.1769 | 4.2000                     | 4.2231 | 1     |
|                                      |                      |                           |                                              | 4.1622 | 4.2000                     | 4.2378 |       |
|                                      |                      | ChgBatReg = 0100          |                                              |        | 4.2500                     |        |       |
|                                      |                      | ChgBatReg = 0101          |                                              |        | 4.3000                     |        |       |
| Battery-Regulation                   | \/                   | ChgBatReg = 0110          |                                              |        | 4.3500                     |        | V     |
| Voltage                              | V <sub>BAT_REG</sub> |                           | T <sub>A</sub> = 25°C                        | 4.3846 | 4.4000                     | 4.4154 | V     |
|                                      |                      | ChgBatReg = 0111          | $T_A = -5^{\circ}C \text{ to } +50^{\circ}C$ | 4.3758 | 4.4000                     | 4.4242 |       |
|                                      |                      |                           |                                              | 4.3604 | 4.4000                     | 4.4396 |       |
|                                      |                      |                           | T <sub>A</sub> = 25°C                        | 4.4344 | 4.4500                     | 4.4656 |       |
|                                      |                      | ChgBatReg = 1000          | $T_A = -5^{\circ}C \text{ to } +50^{\circ}C$ | 4.4255 | 4.4500                     | 4.4745 |       |
|                                      | C                    |                           |                                              | 4.4099 | 4.4500                     | 4.4901 |       |
|                                      |                      | ChgBatReg = 1001          |                                              |        | 4.5000                     |        |       |
|                                      |                      | ChgBatReg = 1010          |                                              |        | 4.5500                     |        |       |
|                                      |                      | ChgBatReg = 1011          |                                              |        | 4.6000                     |        |       |

### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to +28.0V, \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \$ 

| PARAMETER                                                     | SYMBOL                                | CONDITIONS                   | MIN                          | TYP                                        | MAX                          | UNITS                                 |  |  |
|---------------------------------------------------------------|---------------------------------------|------------------------------|------------------------------|--------------------------------------------|------------------------------|---------------------------------------|--|--|
|                                                               |                                       | ChgBatReChg = 00             |                              | 70                                         |                              |                                       |  |  |
| Battery-Recharge                                              | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | ChgBatReChg = 01             |                              | 120                                        |                              | ]<br>/                                |  |  |
| Threshold                                                     | V <sub>BAT_RECHG</sub>                | ChgBatReChg = 10             |                              | 170                                        |                              | mV                                    |  |  |
|                                                               |                                       | ChgBatReChg = 11             |                              | 220                                        |                              |                                       |  |  |
|                                                               |                                       | PChgTmr = 00                 |                              | 30                                         |                              |                                       |  |  |
| Maximum Precharge                                             |                                       | PChgTmr = 01                 |                              | 60                                         |                              |                                       |  |  |
| Time                                                          | <sup>t</sup> PCHG                     | PChgTmr = 10                 |                              | 120                                        |                              | min                                   |  |  |
|                                                               |                                       | PChgTmr = 11                 |                              | 240                                        |                              |                                       |  |  |
|                                                               |                                       | FChgTmr = 00                 |                              | 75                                         |                              |                                       |  |  |
| Maximum Fast-Charge                                           | 1                                     | FChgTmr = 01                 |                              | 150                                        |                              |                                       |  |  |
| Time                                                          | t <sub>FCHG</sub>                     | FChgTmr = 10                 |                              | 300                                        |                              | min                                   |  |  |
|                                                               |                                       | FChgTmr = 11                 |                              | 600                                        |                              |                                       |  |  |
| Charge Done<br>Qualification                                  |                                       | IChgDone = 00                |                              | 0.050 x<br>I <sub>FCHG</sub>               |                              |                                       |  |  |
|                                                               | ICHG_DONE                             | IChgDone = 01                | 0.085 x<br>I <sub>FCHG</sub> | 0.100 x<br>I <sub>FCHG</sub>               | 0.115 x<br>I <sub>FCHG</sub> |                                       |  |  |
|                                                               |                                       | IChgDone = 10                |                              | 0.200 x<br>I <sub>FCHG</sub>               |                              | mA                                    |  |  |
|                                                               |                                       | IChgDone = 11                |                              | 0.300 x<br>I <sub>FCHG</sub>               |                              |                                       |  |  |
|                                                               |                                       | MtChgTmr = 00                |                              | 0                                          |                              |                                       |  |  |
| Maximum Maintain                                              |                                       | MtChgTmr = 01                |                              | 15                                         |                              | min                                   |  |  |
| Charge Time                                                   | tMTCHG                                | MtChgTmr = 10                |                              | 30                                         |                              | min                                   |  |  |
|                                                               |                                       | MtChgTmr = 11                |                              | 60                                         |                              |                                       |  |  |
| Timer Accuracy                                                | tCHG_ACC                              |                              | -10                          |                                            | +10                          | %                                     |  |  |
| Fast-Charge Timer<br>Extend Current<br>Threshold              | I <sub>FCHG_TEXT</sub>                | See Figure 32                |                              | 50                                         |                              | %I <sub>FCHG</sub>                    |  |  |
| Fast-Charge Timer<br>Suspend Current<br>Threshold             | I <sub>FCHG_TSUS</sub>                | See Figure 32                |                              | 20                                         |                              | %I <sub>FCHG</sub>                    |  |  |
|                                                               |                                       | ChgCool/Room/WarmBatReg = 00 |                              | V <sub>BAT_RE</sub><br><sub>G</sub> - 0.15 |                              |                                       |  |  |
| Battery Regulation<br>Voltage Reduction Due<br>to Temperature | V <sub>BAT_REG_JT</sub>               | ChgCool/Room/WarmBatReg = 01 |                              | V <sub>BAT_RE</sub><br>G - 0.1             |                              | V                                     |  |  |
|                                                               | A A                                   | ChgCool/Room/WarmBatReg = 10 |                              | V <sub>BAT_RE</sub><br><sub>G</sub> - 0.05 |                              | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |  |  |
|                                                               |                                       | ChgCool/Room/WarmBatReg = 11 |                              | V <sub>BAT_RE</sub>                        |                              |                                       |  |  |

### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to \ +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to \ +28.0V, \ T_A = -40^{\circ}C \ to \ +85^{\circ}C, \ unless \ otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L_IN} = 1\mu F, \ C_{L_IN} =$ 

| PARAMETER                                                            | SYMBOL                            | CONDITIONS                                                                                                                                                                       | MIN                         | TYP                         | MAX  | UNITS |
|----------------------------------------------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------|------|-------|
|                                                                      |                                   | ChgCool/Room/WarmIFChg = 000                                                                                                                                                     |                             | 0.20 x<br>I <sub>FCHG</sub> |      |       |
|                                                                      |                                   | ChgCool/Room/WarmIFChg = 001                                                                                                                                                     |                             | 0.30 x<br>I <sub>FCHG</sub> |      | -     |
|                                                                      |                                   | ChgCool/Room/WarmIFChg = 010                                                                                                                                                     |                             | 0.40 x<br>I <sub>FCHG</sub> |      |       |
| Fast-Charge Current<br>Reduction Due to                              | I <sub>FCHG_JTA</sub>             | ChgCool/Room/WarmIFChg = 011                                                                                                                                                     |                             | 0.50 x<br>I <sub>FCHG</sub> |      | mA    |
| Temperature                                                          | 1010_01A                          | ChgCool/Room/WarmIFChg = 100                                                                                                                                                     |                             | 0.60 x<br>I <sub>FCHG</sub> |      |       |
|                                                                      |                                   | ChgCool/Room/WarmIFChg = 101                                                                                                                                                     |                             | 0.70 x<br>IFCHG             |      |       |
|                                                                      |                                   | ChgCool/Room/WarmIFChg = 110                                                                                                                                                     | 0.80 x<br>I <sub>FCHG</sub> |                             |      |       |
|                                                                      |                                   | ChgCool/Room/WarmIFChg = 111                                                                                                                                                     |                             | I <sub>FCHG</sub>           |      | 1     |
| BAT UVLO Threshold                                                   | V <sub>BAT_UVLO</sub>             | V <sub>BAT</sub> rising, valid only when CHGIN is present, when V <sub>BAT</sub> < V <sub>BAT_UVLO</sub> the BAT to SYS switch opens and BAT is connected to SYS through a diode | 1.95                        | 2.05                        | 2.15 | V     |
| BAT UVLO Threshold<br>Hysteresis                                     | V <sub>BAT_UVLO_H</sub>           |                                                                                                                                                                                  |                             | 50                          |      | mV    |
| BAT Pulldown<br>Resistance                                           | R <sub>BAT_PD</sub>               | BatPD = 1                                                                                                                                                                        |                             | 15                          |      | kΩ    |
| HARVESTER INTERACT                                                   | TION                              |                                                                                                                                                                                  | •                           |                             |      | •     |
| Harvester Interaction<br>Comparator Quiescent<br>Current             | IHARV_CMP_Q                       | V <sub>BAT</sub> = 3.7V                                                                                                                                                          |                             | 0.25                        |      | μA    |
| Harvester Interaction                                                | I <sub>HARV_BAT_S</sub>           | $V_{BAT} = 4.2V, I_{SYS} = 0\mu A$                                                                                                                                               |                             | 0.65                        |      |       |
| Ideal BAT to SYS Diode<br>Quiescent Current                          | YS_DIO_Q                          | V <sub>BAT</sub> = 4.2V, I <sub>SYS</sub> = 10mA                                                                                                                                 | 12                          |                             |      | μA    |
| Harvester Interaction<br>SYS to BAT Diode Drop<br>in POR / SEAL Mode | VHARV_SYS_B<br>AT_DIO_PORS<br>EAL | POR condition, V <sub>BAT</sub> = 2.1V, I <sub>SYS</sub> = -20mA                                                                                                                 |                             | 0.6                         |      | V     |

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to +28.0V, \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \$ 

| PARAMETER                                                         | SYMBOL                             | COND                                                                   | DITIONS                        | MIN    | TYP                                                | MAX    | UNITS |
|-------------------------------------------------------------------|------------------------------------|------------------------------------------------------------------------|--------------------------------|--------|----------------------------------------------------|--------|-------|
|                                                                   |                                    |                                                                        | HrvBatReg = 0000               | 3.9710 | 4.0500                                             | 4.0723 |       |
|                                                                   |                                    |                                                                        | HrvBatReg = 0001               | 4.0200 | 4.1000                                             | 4.1226 |       |
|                                                                   |                                    |                                                                        | HrvBatReg = 0010               | 4.0691 | 4.1500                                             | 4.1728 |       |
|                                                                   |                                    |                                                                        | HrvBatReg = 0011               | 4.1181 | 4.2000                                             | 4.2231 |       |
|                                                                   |                                    |                                                                        | HrvBatReg = 0100               | 4.1671 | 4.2500                                             | 4.2734 |       |
| Harvester Interaction Battery Charging Stop                       | V <sub>HARV_BAT_R</sub>            | V <sub>BAT</sub> rising, T <sub>A</sub> =                              | HrvBatReg = 0101               | 4.2161 | 4.3000                                             | 4.3237 | V     |
| Threshold                                                         | EG _                               | -18°C,+80°C                                                            | HrvBatReg = 0110               | 4.2652 | 4.3500                                             | 4.3739 | v     |
|                                                                   |                                    |                                                                        | HrvBatReg = 0111               | 4.3142 | 4.4000                                             | 4.4242 |       |
|                                                                   |                                    |                                                                        | HrvBatReg = 1000               | 4.3632 | 4.4500                                             | 4.4745 |       |
|                                                                   |                                    |                                                                        | HrvBatReg = 1001               | 4.4122 | 4.5000                                             | 4.5248 |       |
|                                                                   |                                    |                                                                        | HrvBatReg = 1010               | 4.4613 | 4.5500                                             | 4.5750 |       |
|                                                                   |                                    |                                                                        | HrvBatReg = 1011               | 4.5103 | 4.6000                                             | 4.6253 |       |
| Harvester Interaction                                             |                                    |                                                                        | HrvBatReChg = 00               |        | V <sub>HARV</sub><br>BAT_RE<br><sub>G</sub> - 0.07 |        |       |
|                                                                   | V <sub>HARV</sub> BAT_R<br>ECHG    |                                                                        | HrvBatReChg = 01               |        | V <sub>HARV</sub><br>BAT_RE<br>G - 0.12            |        | V     |
| Battery Charging<br>Restart Threshold                             |                                    | V <sub>BAT</sub> falling                                               | HrvBatReChg = 10               |        | V <sub>HARV</sub><br>BAT_RE<br>G - 0.17            |        | V     |
|                                                                   |                                    |                                                                        | HrvBatReChg = 11               |        | V <sub>HARV</sub><br>BAT_RE<br>G - 0.22            |        |       |
|                                                                   |                                    | HrvCool/Room/WarmBatReg = 00                                           |                                |        | V <sub>HARV</sub><br>BAT_RE<br>G - 0.15            |        |       |
| Harvester Interaction Battery Charging Stop                       | VHARV_BAT_R                        | HrvCool/Room/Warı                                                      | mBatReg = 01                   |        | V <sub>HARV</sub><br>BAT_RE<br>G - 0.10            |        | ,,    |
| Threshold Reduction Due to Temperature                            | EG_JTA                             | HrvCool/Room/Warı                                                      | mBatReg = 10                   |        | V <sub>HARV</sub><br>BAT_RE<br>G - 0.05            |        | V     |
|                                                                   |                                    | HrvCool/Room/WarmBatReg = 11                                           |                                |        | V <sub>HARV</sub><br>BAT_RE<br>G                   |        |       |
| Harvester Interaction<br>Ideal BAT-to-SYS Diode<br>Regulation     | VHARV_BAT_S<br>YS_DIO_REG          | $V_{BAT}$ = 4.2V, $I_{SYS}$ = 100mA, measured as $V_{BAT}$ - $V_{SYS}$ |                                |        |                                                    | mV     |       |
| Harvester Interaction<br>Ideal BAT-to-SYS Diode<br>Load Transient | VHARV_BAT_S<br>YS_DIO_LOAD<br>TRAN | V <sub>BAT</sub> = 4.2V, I <sub>SYS</sub> = 1μs, measured as V         | from -20mA to 1A in BAT - VSYS |        | 165                                                |        | mV    |

### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to +28.0V, \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \$ 

| PARAMETER                                                        | SYMBOL                    | COND                                                                                                   | ITIONS                                                                                        | MIN   | TYP   | MAX   | UNITS               |
|------------------------------------------------------------------|---------------------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------|-------|-------|---------------------|
| Harvester Interaction<br>Ideal BAT-to-SYS Diode<br>Release Delay | tHARV_BAT_S<br>YS_DIO_REL | V <sub>BAT</sub> = 4.2V, I <sub>SYS</sub> = 1μs, measured as th I <sub>BAT</sub> goes negative t -50μA |                                                                                               |       | 110   |       | μs                  |
| SFOUT LDO                                                        | •                         |                                                                                                        |                                                                                               |       |       |       |                     |
|                                                                  |                           | SFOUTVSet = 0 (5V), V <sub>CHGIN</sub> = 6V,<br>I <sub>SFOUT</sub> = 0mA                               |                                                                                               | 4.85  | 5.00  | 5.15  |                     |
| SFOUT LDO Voltage                                                | Vacaut                    | SFOUTVSet = 0 (5V<br>I <sub>SFOUT</sub> = 15mA                                                         | ), V <sub>CHGIN</sub> = 5V,                                                                   |       | 4.90  |       | V                   |
| 31 OUT LDO Voltage                                               | V <sub>SFOUT</sub>        | SFOUTVSet = 1 (3.3<br>I <sub>SFOUT</sub> = 0mA                                                         | 3V), V <sub>CHGIN</sub> = 5V,                                                                 | 3.15  | 3.30  | 3.45  |                     |
|                                                                  |                           | SFOUTVSet = 1 (3.3<br>I <sub>SFOUT</sub> = 15mA                                                        | 3V), V <sub>CHGIN</sub> = 5V,                                                                 |       | 3.29  |       |                     |
| SFOUT OVP Voltage                                                | V <sub>SFOUT_OV</sub>     |                                                                                                        | SFOUT LDO is turned off if V <sub>CHGIN</sub> is above V <sub>CHGIN_OV</sub> threshold        |       |       |       | V                   |
| SFOUT Thermal Limit                                              | T <sub>SFOUT_LIM</sub>    |                                                                                                        |                                                                                               |       | 150   |       | °C                  |
| THERMISTOR MONITOR                                               | 2                         |                                                                                                        |                                                                                               |       |       |       |                     |
| THM Monitoring<br>Quiescent Current                              | I <sub>THM_Q</sub>        | VDIG to TPU switch measurement running                                                                 | · · · · · · · · · · · · · · · · · · ·                                                         |       | 190   |       | μА                  |
| Harvester Interaction                                            |                           | Device Specific (see JEITASet and                                                                      | V <sub>THM</sub> falling,<br>JEITASet = 0,<br>HrvEn = 1 and<br>Harvester Actively<br>Charging | 12.51 | 14.51 | 16.51 | 9/1/                |
| THM Hot Threshold                                                | ŌT ¯                      | HrvEn in <u>Table 8</u> ,<br><u>Table 9</u> )                                                          | V <sub>THM</sub> falling,<br>JEITASet = 1,<br>HrvEn = 1 and<br>Harvester Actively<br>Charging | 21.53 | 23.53 | 25.53 | %V <sub>DIG</sub>   |
| THM Hot Threshold                                                | V                         | Device Specific                                                                                        | V <sub>THM</sub> falling,<br>JEITASet = 0, No<br>Harvester mode                               | 21.53 | 23.53 | 25.53 | 9/ \/               |
| THIN HOLTHIESHOLD                                                | Vтнм_нот                  | (see JEITASet in Table 8, Table 9)                                                                     | V <sub>THM</sub> falling,<br>JEITASet = 1, No<br>Harvester mode                               | 30.94 | 32.94 | 34.94 | - %V <sub>DIG</sub> |
| TUM Worm Throshold                                               | V                         | Device Specific                                                                                        | V <sub>THM</sub> falling,<br>JEITASet = 0                                                     | 30.94 | 32.94 | 34.94 | 9/ \ /              |
| THM Warm Threshold                                               | VTHM_WARM                 | (see JEITASet in Table 8, Table 9)                                                                     | V <sub>THM</sub> falling,<br>JEITASet = 1                                                     | 48.20 | 50.20 | 52.20 | %V <sub>DIG</sub>   |
| THM Cool Threshold                                               | V <sub>THM</sub> _COOL    | V <sub>THM</sub> rising                                                                                |                                                                                               | 62.31 | 64.31 | 66.31 | %V <sub>DIG</sub>   |
| THM Cold Threshold                                               | V <sub>THM</sub> _COLD    | V <sub>THM</sub> rising, No Har                                                                        | vester mode                                                                                   | 71.73 | 73.73 | 75.73 | %V <sub>DIG</sub>   |
| Harvester THM Cold<br>Threshold                                  | V <sub>HRV_THM_C</sub>    | Device Specific (see HrvEn in Table 8, Table 9)                                                        | V <sub>THM</sub> rising, HrvEn<br>= 1 and Harvester<br>Actively Charging                      | 79.57 | 81.57 | 83.57 | %V <sub>DIG</sub>   |

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to +28.0V, \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \$ 

| PARAMETER                                              | SYMBOL                     | COND                                                                                                                                 | ITIONS                                                | MIN   | TYP   | MAX   | UNITS             |
|--------------------------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------|-------|-------|-------------------|
| THM Disable Threshold                                  | V <sub>THM_DIS</sub>       | V <sub>THM</sub> rising                                                                                                              |                                                       | 90.94 | 92.94 | 94.94 | %V <sub>DIG</sub> |
| THM Threshold<br>Hysteresis                            | V <sub>THM</sub> _H        |                                                                                                                                      |                                                       |       | 60    |       | mV                |
| THM Input Leakage                                      | I <sub>THM_LK</sub>        | V <sub>THM</sub> = 0V to 5.5V, contribution not inclu                                                                                |                                                       | -1    |       | +1    | μA                |
| TPU Input Leakage                                      | I <sub>TPU_LK</sub>        | VDIG to TPU switch to 5.5V                                                                                                           | disabled, V <sub>TPU</sub> = 0V                       | -1    |       | +1    | μA                |
| V <sub>DIG</sub> -to-TPU Switch<br>Resistance          | R <sub>VDIG_TPU</sub>      | 3mA through the swi                                                                                                                  | tch                                                   |       | 3     | 10    | Ω                 |
| IVMON MULTIPLEXER                                      |                            |                                                                                                                                      |                                                       |       |       |       |                   |
|                                                        |                            | No load on IVMON pin. Inputs:                                                                                                        | IVMONRatioConfig<br>= 00                              |       | 100.0 |       |                   |
| IVMON Multiplexer                                      | V <sub>IVMON_DIV_</sub>    | Charger Current,<br>BAT, SYS,<br>BK1OUT,                                                                                             | IVMONRatioConfig<br>= 01                              |       | 50.0  |       | %                 |
| Output Ratio                                           | RT                         | BK2OUT,<br>BK3OUT, L1OUT,                                                                                                            | IVMONRatioConfig<br>= 10                              |       | 33.3  |       | 70                |
|                                                        |                            | L2OUT, SFOUT,<br>BBOUT                                                                                                               | IVMONRatioConfig<br>= 11                              |       | 25.0  |       |                   |
| IVMON Multiplexer                                      | Province Province          | 10µA load on<br>IVMON pin. Inputs<br>Charger Current,<br>BAT, SYS,<br>BK1OUT,<br>BK2OUT,<br>BK3OUT, L1OUT,<br>L2OUT, SFOUT,<br>BBOUT | IVMONRatioConfig<br>= 00                              |       | 5.5   |       | kΩ                |
| Output Impedance                                       | R <sub>IVMON_DIV</sub>     | 1μA load on IVMON pin. Inputs                                                                                                        | IVMONRatioConfig<br>= 01                              |       | 31.0  |       | K22               |
|                                                        |                            | Charger Current,<br>BAT, SYS,<br>BK1OUT,                                                                                             | IVMONRatioConfig<br>= 10                              |       | 28.0  |       |                   |
|                                                        |                            | BK2OUT,<br>BK3OUT, L1OUT,<br>L2OUT, SFOUT,<br>BBOUT                                                                                  | IVMONRatioConfig<br>= 11                              |       | 24.0  |       |                   |
| IVMON Input Leakage                                    | livmon_lk                  | IVMON multiplexer of resistance disabled,                                                                                            | lisabled, pulldown<br>V <sub>IVMON</sub> = 0V to 5.5V | -1    |       | +1    | μA                |
| IVMON Multiplexer Off-<br>State Pulldown<br>Resistance | R <sub>IVMON_OFF</sub>     | IVMON multiplexer disabled, pulldown resistance enabled                                                                              |                                                       |       | 59.0  |       | kΩ                |
| SAR ADC                                                |                            |                                                                                                                                      |                                                       |       |       |       |                   |
| ADC Quiescent Current                                  | I <sub>ADC_Q</sub>         | Conversion running                                                                                                                   |                                                       |       | 930   |       | μA                |
| ADC HDIN Divider<br>Resistance                         | R <sub>ADC_HDIN_D</sub> IV | HDIN conversion rur                                                                                                                  | nning                                                 |       | 2.20  |       | ΜΩ                |

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to \ +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to \ +28.0V, \ T_A = -40^{\circ}C \ to \ +85^{\circ}C, \ unless \ otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \ C_{L\_IN} =$ 

| PARAMETER                           | SYMBOL                          | CONDITIONS                                                | MIN  | TYP   | MAX  | UNITS |
|-------------------------------------|---------------------------------|-----------------------------------------------------------|------|-------|------|-------|
| ADC IVMON Divider<br>Resistance     | R <sub>ADC_IVMON_</sub>         | IVMON conversion running                                  |      | 2.20  |      | ΜΩ    |
| ADC CHGIN Divider Resistance        | R <sub>ADC_CHGIN_</sub><br>DIV  | CHGIN conversion running                                  |      | 1.10  |      | ΜΩ    |
| ADC CPOUT Divider Resistance        | R <sub>ADC_CPOUT</sub>          | CPOUT conversion running                                  |      | 0.82  |      | ΜΩ    |
| ADC BSTOUT Divider Resistance       | R <sub>ADC_BSTOU</sub><br>T_DIV | BSTOUT conversion running                                 |      | 0.89  |      | ΜΩ    |
| ADC HDIN Least<br>Significant Bit   | V <sub>ADC_HDIN_L</sub><br>SB   |                                                           |      | 21.57 |      | mV    |
| ADC IVMON Least<br>Significant Bit  | V <sub>ADC_IVMON_</sub><br>LSB  |                                                           |      | 21.57 |      | mV    |
| ADC CHGIN Least<br>Significant Bit  | V <sub>ADC_CHGIN_</sub><br>LSB  |                                                           |      | 32.35 |      | mV    |
| ADC CPOUT Least<br>Significant Bit  | V <sub>ADC_CPOUT</sub><br>_LSB  |                                                           |      | 32.35 |      | mV    |
| ADC BSTOUT Least<br>Significant Bit | V <sub>ADC_BSTOU</sub><br>T_LSB |                                                           |      | 82.35 |      | mV    |
| ADC HDIN Absolute                   | V <sub>ADC_HDIN_A</sub>         | V <sub>HDIN</sub> = 2.6V                                  | -65  |       | +65  |       |
| Sensing Worst-Case<br>Accuracy      | CC CC                           | V <sub>HDIN</sub> = 5.5V                                  | -123 |       | +123 | mV    |
| ADC IVMON Absolute                  | V <sub>ADC_IVMON_</sub>         | V <sub>IVMON</sub> = 1.0V                                 | -34  |       | +34  |       |
| Sensing Worst-Case<br>Accuracy      | ACC ACC                         | V <sub>IVMON</sub> = 5.5V                                 | -123 |       | +123 | mV    |
| ADC CHGIN Absolute                  | V <sub>ADC_CHGIN_</sub>         | V <sub>CHGIN</sub> = 3.0V                                 | -79  |       | +79  |       |
| Sensing Worst-Case<br>Accuracy      | ACC ACC                         | V <sub>CHGIN</sub> = 8.0V                                 | -178 |       | +178 | mV    |
| ADC CPOUT Absolute                  | V <sub>ADC_CPOUT</sub>          | V <sub>CPOUT</sub> = 5.0V                                 | -118 |       | +118 |       |
| Sensing Worst-Case<br>Accuracy      | _ACC                            | V <sub>CPOUT</sub> = 6.6V                                 | -150 |       | +150 | mV    |
| ADC BSTOUT Absolute                 | V <sub>ADC_BSTOU</sub>          | V <sub>BSTOUT</sub> = 3.0V                                | -115 |       | +115 |       |
| Sensing Worst-Case<br>Accuracy      | T_ACC                           | V <sub>BSTOUT</sub> = 21.0V                               | -465 |       | +465 | mV    |
| ADC Conversion Time                 | tADC_CONV                       | 1.1ms (typ) additional delay prior to each 1st conversion |      | 82    |      | μs    |
| HAPTIC DRIVER                       |                                 |                                                           |      |       |      |       |
| Input Voltage                       | V <sub>HDIN</sub>               |                                                           | 2.6  |       | 5.5  | V     |
| Quiescent Current                   | I <sub>HD_Q</sub>               | $V_{DRP} / V_{DRN} = 0V \text{ to } V_{HDIN}$             |      | 1.25  |      | mA    |
| HDIN UVLO Threshold                 | V <sub>HDIN_UVLO</sub>          | V <sub>HDIN</sub> rising                                  | 2.65 | 2.75  | 2.85 | V     |
|                                     |                                 | V <sub>HDIN</sub> falling                                 | 2.60 | 2.70  | 2.80 |       |
| HDIN UVLO Threshold<br>Hysteresis   | VHDIN_UVLO_                     |                                                           |      | 50    |      | mV    |

### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to +28.0V, \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \$ 

| PARAMETER                                                         | SYMBOL                  | CONDITIONS                                                                                                                  | MIN                                    | TYP                        | MAX                                         | UNITS              |
|-------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------------|---------------------------------------------|--------------------|
| H-Bridge PWM Output<br>Frequency                                  | fHD_PWM_OUT             |                                                                                                                             | 22.5                                   | 25.0                       | 27.5                                        | kHz                |
| H-Bridge PWM Output<br>Duty-Cycle Resolution                      | D <sub>HD_PWM_OU</sub>  | 7 bits                                                                                                                      |                                        | V <sub>HDIN</sub> /<br>128 |                                             | %V <sub>HDIN</sub> |
| II Dridge Output                                                  |                         | HptOffImp = 1                                                                                                               |                                        | 15                         |                                             | kΩ                 |
| H-Bridge Output-<br>Impedance in Off State                        | R <sub>HD_OFF</sub>     | HptOffImp = 0                                                                                                               |                                        | R <sub>HD_ON</sub><br>_LS  |                                             | Ω                  |
| H-Bridge Output<br>Leakage in High-Z State                        | I <sub>HD_LK</sub>      | During back EMF detection, V <sub>DRP</sub> / V <sub>DRN</sub> = 0V to V <sub>HDIN</sub>                                    | -1                                     | _                          | +1                                          | μΑ                 |
| H-Bridge On Resistance                                            | R <sub>HD_ON_HS</sub>   | High-side pMOS switch on, 300mA load                                                                                        | 0.04                                   | 0.18                       | 0.50                                        | Ω                  |
| H-Bridge Off Resistance                                           | R <sub>HD_ON_LS</sub>   | Low-side nMOS switch on, 300mA load                                                                                         | 0.04                                   | 0.18                       | 0.50                                        | 122                |
| H-Bridge Overcurrent-<br>Protection Threshold                     | I <sub>HD_OCP</sub>     | Rising current through high-side or low-<br>side switch                                                                     | 600                                    | 1000                       | 1500                                        | mA                 |
| H-Bridge Overcurrent-<br>Protection Threshold<br>Hysteresis       | IHD_OCP_H               |                                                                                                                             |                                        | 130                        |                                             | mA                 |
| H-Bridge Thermal-<br>Shutdown Temperature<br>Threshold            | T <sub>HD_SHDN</sub>    | Rising temperature                                                                                                          |                                        | 150                        |                                             | °C                 |
| H-Bridge Thermal-<br>Shutdown Temperature<br>Threshold Hysteresis | T <sub>HD_SHDN_</sub> H |                                                                                                                             |                                        | 25                         |                                             | °C                 |
| PPWM Mode Input<br>Frequency                                      | f <sub>HD_PPWM_IN</sub> |                                                                                                                             | 10                                     |                            | 250                                         | kHz                |
| LRA Resonance<br>Frequency Tracking<br>Range                      | fHD_LRA                 | See the <u>Haptic Driver</u> section                                                                                        | max(200<br>k/<br>IniGss[1<br>1:0],100) |                            | min(800<br>k/<br>IniGss[1<br>1:0],100<br>0) | Hz                 |
| Startup Latency                                                   | t <sub>HD_START</sub>   | Time from enabling to vibration response                                                                                    |                                        | 6.5                        | 7.5                                         | ms                 |
| BUCK1&2                                                           |                         |                                                                                                                             |                                        |                            |                                             |                    |
| Input-Voltage Range                                               | V <sub>IN</sub>         | Input voltage = V <sub>SYS</sub>                                                                                            | 2.7                                    |                            | 5.5                                         | V                  |
|                                                                   |                         | 10mV step resolution                                                                                                        | 0.55                                   |                            | 1.18                                        |                    |
| Output-Voltage Range                                              | V <sub>BK_OUT</sub>     | 25mV step resolution                                                                                                        | 0.55                                   |                            | 2.125                                       | V                  |
|                                                                   |                         | 50mV step resolution                                                                                                        | 0.55                                   |                            | 3.7                                         |                    |
| Quiescent-Supply                                                  | I <sub>Q_BK</sub>       | $I_{BK\_OUT}$ = 0, $V_{SYS}$ = 3.7V, $V_{BK\_OUT}$ = 1.2 $\overline{V}$ , Buck_VStep = 25mV, Buck_FPWM = 0                  |                                        | 0.35                       | 0.70                                        | μА                 |
| Current                                                           | I <sub>Q_BK_PWM</sub>   | $I_{BK\_OUT}$ = 0, $V_{SYS}$ = 3.7V, $V_{BK\_OUT}$ = 1.2 $\overline{V}$ , Buck_FPWM = 1, L = 2.2 $\mu$ H, Buck_ISet = 175mA |                                        | 2                          |                                             | mA                 |

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to \ +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to \ +28.0V, \ T_A = -40^{\circ}C \ to \ +85^{\circ}C, \ unless \ otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \ C_{L\_IN} =$ 

| PARAMETER                                                   | SYMBOL                        | CONDITIONS                                                                                                                        | MIN  | TYP  | MAX   | UNITS |
|-------------------------------------------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-------|
| Shutdown Supply<br>Current with Active<br>Discharge Enabled | I <sub>SD_BK</sub>            | Buck disabled, Buck_ActDsc = 1                                                                                                    |      | 60   |       | μA    |
| Output Average Voltage Accuracy                             | ACC_BK                        | Buck_IntegDis = 0, CCM operation,<br>$V_{BK\_OUT} \le 3.4V$                                                                       | -2.5 |      | +2.5  | %     |
| Peak-to-Peak Voltage<br>Ripple                              | V <sub>RPP_BK</sub>           | $C_{BK\_OUT\_EFF} \ge 4\mu F$ , $I_{BK\_OUT} = 1mA$ , $L = 2.2\mu H$ , $Buck\_lset = 150mA$ , $V_{OUT} = 1.2V$ , $V_{SYS} = 3.7V$ |      | 10   |       | mV    |
| Nominal Peak Current<br>Set Range                           | IPSET_BK                      | 25mA step resolution                                                                                                              | 0    |      | 375   | mA    |
| Load Transient<br>Response                                  | VLOAD_TRANS<br>_BK            | 10μA to 300mA at 1A/μs, C <sub>BK_EFF</sub> = 9μF, V <sub>BK_OUT</sub> = 1.2V                                                     |      | 70   |       | mV    |
| Load Regulation Error                                       | V <sub>LOAD_REG_B</sub><br>K_ | Buck_IAdptDis = 0, Buck_IntegDis = 0<br>I <sub>BK_OUT</sub> = 500mA                                                               |      | -0.5 |       | %     |
| Line Regulation Error                                       | V <sub>LINE_REG_B</sub><br>K_ | $V_{BK\_OUT}$ = 1.2V, $V_{SYS}$ from 2.7V to 5.5V, $I_{BK\_OUT}$ = 200mA, $C_{BK\_OUT}$ > 9 $\mu$ F                               |      | ±5   |       | mV    |
| Maximum Operative<br>Output Current                         | I <sub>BK_MAX</sub>           | Load regulation error = -5%,<br>Buck_IntegDis = 0                                                                                 | 400  |      |       | mA    |
| Valley Current Limit<br>During Short-Circuit to<br>GND      | I <sub>SHRT_BK</sub>          | V <sub>BK_OUT</sub> = 0V                                                                                                          |      | 1    |       | А     |
| Valley Current Limit<br>During Startup                      | VLY_BK_STUP                   | During startup before PGOOD = 1 condition is achieved                                                                             |      | 250  |       | mA    |
| BKLX Leakage Current                                        | I <sub>LK_BKLX</sub>          | Buck disabled                                                                                                                     | -1   |      | +1    | μA    |
| Active Discharge<br>Current                                 | I <sub>ACTD_BK</sub>          | V <sub>BK_OUT</sub> = 0.7V                                                                                                        | 8    | 16   | 28    | mA    |
| Passive Discharge<br>Resistance                             | R <sub>PSV_BK</sub>           |                                                                                                                                   | 6    | 10   | 14    | kΩ    |
| Full Turn-On Time                                           | t <sub>ON_BK</sub>            | Time from enable to PGOOD and full current capability. No load. 1 Murata GRM155R60J226ME11 22µF output capacitor                  |      | 10   |       | ms    |
| Efficiency                                                  | EFFIC_BK                      | Buck_VSet = 1.2V, I <sub>BK_OUT</sub> = 10mA,<br>Inductor: Murata DFE201610E-2R2M                                                 |      | 86   |       | %     |
| BKLX Rising/Falling                                         | SLW_BK                        | Buck_LowEMI = 0                                                                                                                   |      | 3    |       | \//   |
| Slew Rate                                                   | SLW_BK_L                      | Buck_LowEMI = 1                                                                                                                   |      | 0.6  |       | V/ns  |
| Thermal Shutdown<br>Threshold                               | T <sub>SHDN_BK</sub>          | I <sub>LOAD</sub> > 20mA                                                                                                          |      | 140  |       | °C    |
| BUCK3                                                       |                               |                                                                                                                                   |      |      |       |       |
| Input-Voltage Range                                         | V <sub>IN</sub>               | Input voltage = V <sub>SYS</sub>                                                                                                  | 2.7  |      | 5.5   | V     |
|                                                             |                               | 10mV step resolution                                                                                                              | 0.55 |      | 1.18  |       |
| Output-Voltage Range                                        | V <sub>BK3OUT</sub>           | 25mV step resolution                                                                                                              | 0.55 |      | 2.125 | V     |
|                                                             |                               | 50mV step resolution                                                                                                              | 0.55 |      | 3.7   |       |
|                                                             | -                             |                                                                                                                                   |      |      |       | •     |

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to \ +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to \ +28.0V, \ T_A = -40^{\circ}C \ to \ +85^{\circ}C, \ unless \ otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \ C_{L\_IN} =$ 

| PARAMETER                                                   | SYMBOL                          | CONDITIONS                                                                                                                                         | MIN  | TYP  | MAX  | UNITS |
|-------------------------------------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Quiescent-Supply                                            | I <sub>Q_BK3</sub>              | I <sub>BK3OUT</sub> = 0, V <sub>SYS</sub> = 3.7V, V <sub>BK3OUT</sub> = 3.3V, Buck3FPWM = 0                                                        |      | 0.5  | 0.8  | μA    |
| Current                                                     | I <sub>Q_BK3_PWM</sub>          | $I_{BK3OUT} = 0$ , $V_{SYS} = 3.7V$ , $V_{BK3OUT} = 3.3V$ , Buck3FPWM = 1, L = 2.2 $\mu$ H, Buck3ISet = 175mA                                      |      | 1.5  |      | mA    |
| Shutdown Supply<br>Current with Active<br>Discharge Enabled | I <sub>SD_BK3</sub>             | Buck3 disabled, Buck3ActDsc = 1                                                                                                                    |      | 60   |      | μA    |
| Output Average-Voltage<br>Accuracy                          | ACC_BK3                         | Buck3IntegDis = 0, CCM operation,<br>V <sub>BK3OUT</sub> ≤ 3.4V                                                                                    | -2.5 |      | +2.5 | %     |
| Peak-to-Peak Voltage<br>Ripple                              | V <sub>RPP_BK3</sub>            | $C_{BK3OUT}$ EFF $\geq$ 4 $\mu$ F, $I_{BK3OUT}$ = 1mA; L = 2.2 $\mu$ H; $\overline{B}$ uck3Iset = 150mA, $V_{OUT}$ = 1.2 $V$ , $V_{SYS}$ = 3.7 $V$ |      | 10   |      | mV    |
| Nominal Peak Current<br>Set Range                           | IPSET_BK3                       | 25mA step resolution                                                                                                                               | 0    |      | 375  | mA    |
| Load Transient<br>Response                                  | V <sub>LOAD_TRANS</sub><br>_BK3 | 10μA to 300mA at 1A/μs, C <sub>BK3EFF</sub> = 9μF, V <sub>BK3OUT</sub> = 1.2V                                                                      |      | 70   |      | mV    |
| Load Regulation Error                                       | V <sub>LOAD_REG_B</sub><br>K3   | Buck3IAdptDis = 0, Buck3IntegDis = 0, IBK3OUT = 500mA                                                                                              |      | -0.5 |      | %     |
| Line Regulation Error                                       | V <sub>LINE_REG_B</sub><br>K3   | $V_{BK3OUT}$ = 3.3V, $V_{SYS}$ from 5.5V to 3.4V, $I_{BK3OUT}$ = 300mA, $C_{BK3OUT}$ > 4 $\mu$ F, LDO mode assistant enabled                       |      | ±100 |      | mV    |
| Maximum Operative<br>Output Current                         | I <sub>BK3_MAX</sub>            | Load regulation error = -5%,<br>Buck3IntegDis = 0                                                                                                  | 600  |      |      | mA    |
| Valley Current Limit<br>During Short-Circuit to<br>GND      | I <sub>SHRT_BK3</sub>           | V <sub>BK3OUT</sub> = 0V                                                                                                                           |      | 1.8  |      | А     |
| Valley Current Limit<br>During Startup                      | IVLY_BK3_STU<br>P               | During startup before PGOOD = 1 condition is achieved                                                                                              |      | 250  |      | mA    |
| BK3LX Leakage Current                                       | I <sub>LK_BK3LX</sub>           | Buck3 disabled                                                                                                                                     |      |      | 1    | μA    |
| Active Discharge<br>Current                                 | I <sub>ACTD_BK3</sub>           | V <sub>BK3OUT</sub> = 0.7V                                                                                                                         | 8    | 16   | 28   | mA    |
| Passive Discharge<br>Resistance                             | R <sub>PSV_BK3</sub>            |                                                                                                                                                    | 6    | 10   | 14   | kΩ    |
| Full Turn-On Time                                           | t <sub>ON_BK3</sub>             | Time from enable to PGOOD and full current capability. No load. 1 Murata GRM155R60J226ME11 22µF output capacitor                                   |      | 10   |      | ms    |
| Efficiency                                                  | EFFIC_BK3                       | Buck3VSet = 3.3V, I <sub>BK3OUT</sub> = 250mA,<br>Inductor: Murata DFE201610E-2R2M                                                                 |      | 95   |      | %     |
| BK3LX Rising/Falling                                        | SLW_BK3                         | Buck3LowEMI = 0                                                                                                                                    |      | 3    |      | V/ns  |
| Slew Rate                                                   | SLW_BK3_L                       | Buck3LowEMI = 1                                                                                                                                    |      | 0.6  |      |       |
| Thermal Shutdown<br>Threshold                               | T <sub>SHDN_BK3</sub>           | I <sub>LOAD</sub> > 20mA                                                                                                                           |      | 140  |      | °C    |

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to +28.0V, \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \$ 

| PARAMETER                                                   | SYMBOL                        | CONDITIONS                                                                 | MIN   | TYP   | MAX   | UNITS |
|-------------------------------------------------------------|-------------------------------|----------------------------------------------------------------------------|-------|-------|-------|-------|
| Supply vs. BOUT<br>Dropout threshold                        | VIN_BOUT_DR<br>POUT_TH_F      | Supply falling, Buck3VSet = 3.3V                                           | 250   | 330   | 400   | mV    |
| LDO1 (TYPICAL VALUES                                        | S ARE AT V <sub>L1IN</sub> :  | =1.2V, V <sub>L1OUT</sub> =1V)                                             |       |       |       | •     |
| Input Voltage                                               | V =                           | LDO mode                                                                   | 1     |       | 2     | V     |
| iliput voltage                                              | V <sub>IN_LDO1</sub>          | Switch mode                                                                | 0.7   |       | 2     | ]     |
|                                                             |                               | LDO enabled, I <sub>L1OUT</sub> = 0                                        |       | 1.0   | 2.2   |       |
| Quiescent-Supply                                            | I <sub>Q_LDO1</sub>           | LDO enabled, I <sub>L1OUT</sub> = 0, switch mode                           |       | 0.35  | 0.90  | μΑ    |
| Current                                                     | ·Q_LD01                       | LDO enabled, I <sub>L1OUT</sub> = 0,<br>LDO1_MPC0CNT = 1, MPC0 high        |       | 0.7   | 1.5   | F     |
| Quiescent-Supply<br>Current in Dropout                      | I <sub>Q_LDO1_D</sub>         | I <sub>L1OUT</sub> = 0, V <sub>L1IN</sub> = 1.2V, LDO1VSet = 0x1D (1.225V) |       | 2.4   | 4.2   | μΑ    |
| Output Leakage                                              | I <sub>LK_L10UT</sub>         | V <sub>L1OUT</sub> = GND, LDO1 disabled                                    |       | 0.015 | 2.5   | μA    |
| Shutdown Supply<br>Current with Active<br>Discharge Enabled | I <sub>SD_LDO1</sub>          | LDO1 disabled, LDO1ActDsc = 1                                              |       | 50    |       | μΑ    |
| Maximum Output<br>Current                                   | I <sub>L1OUT_MAX</sub>        |                                                                            | 50    |       |       | mA    |
| Output-Voltage Range                                        | V <sub>L1OUT</sub>            | 25mV step resolution                                                       | 0.50  |       | 1.95  | V     |
| Output-Voltage<br>Accuracy                                  | ACC_LDO1                      | $(V_{L1OUT} + 0.2V) \le V_{L1IN} \le 2V$ , $I_{L1OUT} = 1$ mA              | -3.25 |       | +3.25 | %     |
| Dropout Voltage                                             | V <sub>DROP_LDO1</sub>        | V <sub>L1IN</sub> = 1V, I <sub>L1OUT</sub> = 50mA, LDO1VSet = 1V           |       |       | 70    | mV    |
| Line-Regulation Error                                       | V <sub>LINEREG_LD</sub><br>O1 | $V_{L1IN} = (V_{L1OUT} + 0.2V)$ to 2V                                      | -0.4  |       | +0.4  | %/V   |
| Load-Regulation Error                                       | V <sub>LOADREG_L</sub><br>DO1 | I <sub>L1OUT</sub> = 100μA to 50mA                                         |       | 0.003 | 0.013 | %/mA  |
| Line Transient                                              | V <sub>LINETRAN_L</sub>       | V <sub>L1IN</sub> = +1V to +2V, 200ns rise time                            |       | ±45   |       | mV    |
| Line transient                                              | DO1                           | V <sub>L1IN</sub> = +1V to +2V, 1µs rise time                              |       | ±25   |       | 1117  |
| Load Transient                                              | V <sub>LOADTRAN_L</sub>       | I <sub>L1OUT</sub> = 0 to 10mA, 200ns rise time                            |       | 80    |       | mV    |
| Load Transient                                              | DO1                           | I <sub>L1OUT</sub> = 0mA to 50mA, 200ns rise time                          |       | 130   |       |       |
| Passive-Discharge<br>Resistance                             | R <sub>PD_LDO1</sub>          |                                                                            | 5     | 10    | 15    | kΩ    |
| Active-Discharge<br>Current                                 | I <sub>AD_LDO1</sub>          |                                                                            | 7     | 25    | 55    | mA    |
|                                                             | R <sub>ON_LDO1</sub>          | V <sub>L1IN</sub> = 1V, I <sub>L1OUT</sub> = 50mA                          |       |       | 1.1   |       |
| Switch Mode Resistance                                      | R <sub>ON_LDO1_0p</sub>       | V <sub>L1IN</sub> = 0.7V, I <sub>L1OUT</sub> = 1mA                         |       |       | 2.7   | Ω     |

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to +28.0V, \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \$ 

| PARAMETER                                                          | SYMBOL                            | CONDITIONS                                                                                                                     | MIN     | TYP   | MAX  | UNITS             |
|--------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------|-------|------|-------------------|
|                                                                    | tON_LDO1                          | I <sub>L1OUT</sub> = 0, time from 10%–90% of final value                                                                       |         | 0.38  |      |                   |
| Turn-On Time                                                       | ton_ldo1_sw                       | I <sub>L1OUT</sub> = 0, time from 10%–90% of final value, switch mode                                                          |         | 0.065 |      | - ms              |
|                                                                    | tON_LDO1                          | I <sub>L1OUT</sub> = 0mA, LDO1_MPC0CNT = 1,<br>time from MPC0 rising to 90% of L1OUT<br>final value, C <sub>L1OUT</sub> = 10nF |         | 580   |      | ns                |
| Short-Circuit Current                                              |                                   | V <sub>L1IN</sub> = 1.2V, V <sub>L1OUT</sub> = GND                                                                             |         | 400   | 1000 |                   |
| Limit                                                              | I <sub>SHRT_LDO1</sub>            | V <sub>L1IN</sub> = 1.2V, V <sub>L1OUT</sub> = GND, switch mode                                                                |         | 305   | 1000 | mA                |
| Thermal-Shutdown Temperature                                       | T <sub>SHDN_LDO1</sub>            |                                                                                                                                |         | 150   |      | °C                |
| Thermal-Shutdown Temperature Hysteresis                            | T <sub>SHDN_LDO1_</sub>           |                                                                                                                                |         | 10    |      | °C                |
| L1IN UVLO                                                          | V                                 | V <sub>L1IN</sub> falling                                                                                                      | 0.53    | 0.77  |      | V                 |
| L TIN OVLO                                                         | V <sub>UVLO_LDO1</sub>            | V <sub>L1IN</sub> rising                                                                                                       |         | 0.78  | 1.00 | ]                 |
|                                                                    |                                   | 10Hz to 100kHz, V <sub>L1IN</sub> = 2V, V <sub>L1OUT</sub> = 1.8V                                                              |         | 120   |      |                   |
| Output Noise                                                       | V <sub>NOISE_LDO1</sub>           | 10Hz to 100kHz, V <sub>L1IN</sub> = 2V, V <sub>L1OUT</sub> = 1.0V                                                              |         | 95    |      | μV <sub>RMS</sub> |
|                                                                    |                                   | 10Hz to 100kHz, V <sub>L1IN</sub> = 2V, V <sub>L1OUT</sub> = 0.5V                                                              |         | 70    |      |                   |
| LDO2 (ALWAYS ON LDO                                                | O, TYPICAL VAL                    | UES ARE AT V <sub>L2IN</sub> = +3.7V, V <sub>L2OUT</sub> = +3V                                                                 | ,<br>') |       |      | '                 |
| land to Vallage                                                    |                                   | LDO mode                                                                                                                       | 1.71    |       | 5.5  | V                 |
| Input Voltage                                                      | V <sub>IN_LDO2</sub>              | Switch mode                                                                                                                    | 1.2     |       | 5.5  | ]                 |
| Ouissant Supply                                                    | I <sub>Q_LDO2</sub>               | LDO enabled, I <sub>L2OUT</sub> = 0μA                                                                                          |         | 1.0   | 1.9  |                   |
| Quiescent-Supply<br>Current                                        | IQ_LDO2_SW                        | LDO enabled, I <sub>L2OUT</sub> = 0μA, switch mode                                                                             |         | 0.35  | 0.9  | μA                |
| Quiescent-Supply<br>Current in Dropout                             | IQ_LDO2_D                         | I <sub>L2OUT</sub> = 0μA, V <sub>L2IN</sub> = 2.9V, LDO2VSet<br>= 0x15 (+3V)                                                   |         | 1.9   | 3.7  | μΑ                |
| Shutdown-Supply<br>Current with Active<br>Discharge Enabled        | I <sub>SD_LDO2</sub>              | LDO2 disabled, LDO2ActDSC = 1                                                                                                  |         | 55    |      | μА                |
| Maximum Output                                                     | 1                                 | V <sub>L2IN</sub> > 1.8V                                                                                                       | 100     |       |      | m A               |
| Current                                                            | IL2OUT_MAX                        | V <sub>L2IN</sub> ≤ 1.8V                                                                                                       | 50      |       |      | - mA              |
| Maximum Output<br>Current when Supplied<br>from V <sub>CCINT</sub> | I <sub>L2OUT_MAX_</sub><br>VCCINT | V <sub>BAT</sub> > 3.2V, V <sub>L2OUT</sub> = 1.8V,<br>LDO2Supply = internal (see <u>Table 8</u> ,<br><u>Table 9</u> )         | 100     |       |      | μА                |
| Internal-Supply Switch                                             | R <sub>ON_L2IN</sub>              | LDO2Supply = internal (see <u>Table 8</u> , <u>Table 9</u> ), switch between V <sub>CCINT</sub> and L2IN                       | 4.5     | 7.3   | 11   | kΩ                |
| Output-Voltage Range                                               | V <sub>L2OUT</sub>                | 100mV step resolution                                                                                                          | 0.9     |       | 4.0  | V                 |

### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to \ +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to \ +28.0V, \ T_A = -40^{\circ}C \ to \ +85^{\circ}C, \ unless \ otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L_IN} = 1\mu F, \ C_{L_IN} =$ 

| PARAMETER                                  | SYMBOL                        | COND                                                                   | TIONS                                                                   | MIN  | TYP   | MAX   | UNITS |
|--------------------------------------------|-------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------|------|-------|-------|-------|
| Output-Voltage<br>Accuracy                 | ACCLDO2                       | $V_{L2IN}$ = ( $V_{L2OUT}$ + 0<br>$I_{L2OUT}$ = 1mA                    | .5V) or higher,                                                         | -2.7 |       | +2.7  | %     |
| Dropout Voltago                            | V                             | V <sub>L2IN</sub> = 3.0V, LDO2\<br>= 100mA                             | /Set = 3.1V, I <sub>L2OUT</sub>                                         |      |       | 100   | mV    |
| Dropout Voltage                            | V <sub>DROP_LDO2</sub>        | V <sub>L2IN</sub> = 1.85V, LDO2VSet = 1.9V, I <sub>L2OUT</sub> = 100mA |                                                                         |      |       | 130   | IIIV  |
| Line-Regulation Error                      | V <sub>LINEREG_LD</sub>       | V <sub>L2IN</sub> = (V <sub>L2OUT</sub> + 0<br>1.8V                    | -0.4                                                                    |      | +0.4  | %/V   |       |
| Load-Regulation Error                      | V <sub>LOADREG_L</sub><br>DO2 | +1.8V ≤ V <sub>L2IN</sub> ≤ +5.5<br>to 100mA                           | V, I <sub>L2OUT</sub> = 100μA                                           |      | 0.002 | 0.007 | %/mA  |
| Line Transient                             | V <sub>LINETRAN_L</sub>       | V <sub>L2IN</sub> = 4V to 5V, 20                                       | Ons rise time                                                           |      | ±35   |       | m\/   |
| Line Transient                             | DO2                           | V <sub>L2IN</sub> = 4V to 5V, 1μ                                       | s rise time                                                             |      | ±25   |       | mV    |
| Load Transient                             | V <sub>LOADTRAN_L</sub>       | 200ns rise time                                                        | I <sub>L2OUT</sub> = 0mA to<br>10mA                                     |      | 100   |       | m)/   |
| Load Translent                             | DO2                           | 2000 rise time                                                         | I <sub>L2OUT</sub> = 0mA to<br>100mA                                    |      | 200   |       | mV    |
| Passive Discharge<br>Resistance            | R <sub>PD_LDO2</sub>          |                                                                        |                                                                         | 5    | 10    | 15    | kΩ    |
| Active Discharge<br>Current                | I <sub>AD_LDO2</sub>          | V <sub>L2IN</sub> = 3.7V                                               |                                                                         | 8    | 22    | 40    | mA    |
|                                            | R <sub>ON_LDO2</sub>          | V                                                                      | V <sub>L2IN</sub> = 2.7V                                                |      | 0.4   | 0.7   |       |
| Switch-Mode<br>Resistance                  | R <sub>ON_LDO2_1p</sub>       | I <sub>L2OUT</sub> = 100mA,<br>switch mode                             | V <sub>L2IN</sub> = 1.8V,<br>I <sub>L2OUT</sub> = 100mA,<br>switch mode |      | 0.65  | 1     | Ω     |
|                                            | R <sub>ON_LDO2_sw</sub>       | I <sub>L2OUT</sub> = 5mA,<br>switch mode                               | V <sub>L2IN</sub> = 1.2V                                                |      | 1.5   | 2.3   |       |
|                                            |                               | I <sub>L2OUT</sub> = 0mA, time                                         |                                                                         |      | 1.5   |       |       |
| Turn-On Time                               | tON_LDO2                      | from 10% to 90% of final value                                         | Switch mode                                                             |      | 0.26  |       | ms    |
| Object Object to O                         | I <sub>SHRT_LDO2</sub>        |                                                                        | V <sub>L2IN</sub> = 5.5V                                                | 225  | 460   | 650   |       |
| Short-Circuit Current<br>Limit             | ISHRT_LDO2_S<br>W             | V <sub>L2OUT</sub> = GND                                               | V <sub>L2IN</sub> = 2.7V,<br>switch mode                                | 210  | 350   | 540   | mA    |
| Thermal-Shutdown<br>Temperature            | T <sub>SHDN_LDO2</sub>        |                                                                        |                                                                         |      | 150   |       | °C    |
| Thermal-Shutdown<br>Temperature Hysteresis | T <sub>SHDN_LDO2_</sub>       |                                                                        |                                                                         |      | 20    |       | °C    |
| L2IN UVLO                                  | Vinue i per                   | V <sub>L2IN</sub> falling                                              |                                                                         | 1.05 | 1.35  |       | V     |
| LZIIN UVLU                                 | V <sub>UVLO_LDO2</sub>        | V <sub>L2IN</sub> rising                                               |                                                                         |      | 1.36  | 1.69  |       |

### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to +28.0V, \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \$ 

| PARAMETER                                                   | SYMBOL                      | CONDITIONS                                                                                           | MIN | TYP  | MAX  | UNITS             |
|-------------------------------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------|-----|------|------|-------------------|
|                                                             |                             | 10Hz to 100kHz, V <sub>L2IN</sub> = 5V, V <sub>L2OUT</sub> = 3.3V                                    |     | 150  |      |                   |
| Output Naiss                                                | V                           | 10Hz to 100kHz, V <sub>L2IN</sub> = 5V, V <sub>L2OUT</sub> = 2.5V                                    |     | 125  |      |                   |
| Output Noise                                                | VNOISE_LDO2                 | 10Hz to 100kHz, V <sub>L2IN</sub> = 5V, V <sub>L2OUT</sub> = 1.2V                                    |     | 90   |      | μV <sub>RMS</sub> |
|                                                             |                             | 10Hz to 100kHz, V <sub>L2IN</sub> = 5V, V <sub>L2OUT</sub> = 0.8V                                    |     | 80   |      |                   |
| Ouput Leakage                                               | I <sub>LK_L2OUT</sub>       | V <sub>L2OUT</sub> = GND, LDO2 disabled                                                              | -1  |      | +1   | μA                |
| BUCK-BOOST                                                  |                             |                                                                                                      |     |      |      | 1                 |
| Input Voltage                                               | V <sub>BBIN</sub>           | Input voltage = V <sub>SYS</sub>                                                                     | 2.7 |      | 5.5  | V                 |
| Output Voltage Set<br>Range                                 | V <sub>BBOUT</sub>          | 50mV step resolution, do not exceed the valid voltage range                                          | 2.6 |      | 5.5  | V                 |
| Quiescent Supply<br>Current                                 | I <sub>Q_BB</sub>           | I <sub>BBOUT</sub> = 0, V <sub>BBOUT</sub> = 5V                                                      |     | 2    | 4    | μA                |
| Shutdown Supply<br>Current with Active<br>Discharge Enabled | I <sub>SD_BB</sub>          | Buck-boost disabled, BBstActDsc = 1                                                                  |     | 60   |      | μA                |
| Maximum Output<br>Operative Power                           | Рмах_ввоит                  | BBstlAdptDis = 0, V <sub>BBIN</sub> ≥ 3.2V, V <sub>BBOUT</sub> ≥ 3.2V, 7.5% load regulation (Note 3) | 1.5 |      |      | W                 |
| Load-Regulation Error                                       | LOAD_REG_<br>ERR            | BBstlAdptDis = 0, BBstVSet > 3.3V, POUT = 1.5W                                                       |     | -3.5 |      | %                 |
| Average Output-Voltage Accuracy                             | ACC_BBOUT                   | I <sub>BBOUT</sub> = 1mA, C <sub>BBOUT</sub> _EFF ≥ 5μF                                              | -3  |      | 3    | %                 |
| Maximum Output<br>Current During Startup                    | ILOAD_MAX_S<br>TUP          | V <sub>BBIN</sub> > 3V, BBstlAdptDis = 0                                                             | 85  |      |      | mA                |
| Startup Time                                                | t <sub>STUP</sub>           | I <sub>LOAD</sub> < I <sub>LOAD_MAX_STUP</sub> , time from V <sub>BBOUT</sub> = 0V to final value    |     | 13   |      | ms                |
| Input-Supply Current<br>During Startup                      | I <sub>BBIN_STUP</sub>      | $V_{BBIN}$ = 3.6V, $V_{BBOUT}$ = 5V,<br>$C_{BBOUT\_EFF}$ = 10 $\mu$ F, $I_{BBOUT}$ = 0               |     | 10   |      | mA                |
| Output UVLO Threshold                                       | V <sub>BBOUT_UVL</sub><br>O | Falling edge (50mV hysteresis)                                                                       |     | 1.85 | 2.46 | V                 |
| HVLX Leakage Current                                        | I <sub>LK_BBHVLX</sub>      |                                                                                                      | -1  |      | +1   | μA                |
| LVLX Leakage Current                                        | I <sub>LK_BBLVLX</sub>      |                                                                                                      | -1  |      | +1   | μA                |
| Passive Discharge<br>Resistance                             | R <sub>PSV_BB</sub>         |                                                                                                      | 5   | 10   | 17   | kΩ                |
| Active Discharge<br>Current                                 | I <sub>ACTD_BB</sub>        | V <sub>BBOUT</sub> = 2.5V                                                                            | 5   | 20   | 50   | mA                |
| BBOUT Pulldown<br>Current                                   | I <sub>PD_BB_E</sub>        | BBst Enabled; BBstVSet = 4V; V <sub>BBOUT</sub> = 4.1V                                               |     | 300  |      | nA                |
| Thermal Shutdown<br>Temp                                    | T <sub>SHDN_BB</sub>        | I <sub>LOAD</sub> > 20mA                                                                             |     | 150  |      | °C                |

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to \ +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to \ +28.0V, \ T_A = -40^{\circ}C \ to \ +85^{\circ}C, \ unless \ otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \ C_{L\_IN} =$ 

| PARAMETER                                                             | SYMBOL                        | CONDITIONS                                                                                                                   | MIN  | TYP  | MAX  | UNITS |
|-----------------------------------------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| HV BOOST                                                              |                               |                                                                                                                              |      |      |      |       |
| Input-Voltage Range                                                   | V <sub>BSTIN</sub>            | Input voltage = V <sub>SYS</sub>                                                                                             | 2.7  |      | 5.5  | V     |
| Output-Voltage Range                                                  | V <sub>BSTOUT</sub>           | 250mV step resolution                                                                                                        | 5    |      | 20   | V     |
| Output-Voltage UVLO                                                   | V <sub>BSTOUT_UVL</sub>       | V <sub>BSTOUT</sub> - V <sub>SYS</sub> falling                                                                               | -2.7 | -2.2 | -1.6 | V     |
| Quiescent-Supply                                                      | I <sub>Q_BST</sub>            | I <sub>BSTOUT</sub> = 0, V <sub>SYS</sub> = 3.7V, BstVSet = 5V, T <sub>A</sub> = 25°C                                        |      | 2.4  | 9    | μA    |
| Current                                                               |                               | I <sub>BSTOUT</sub> = 0, V <sub>SYS</sub> = 3.7V, BstVSet = 5V                                                               |      |      | 106  |       |
| Output-Average Voltage<br>Accuracy                                    | ACC_BST                       | I <sub>BSTOUT</sub> = 1mA, V <sub>HVOUT</sub> < 13V                                                                          | -4   |      | +2   | %     |
| Peak-to-Peak Voltage<br>Ripple                                        | V <sub>RPP_BST</sub>          | BstlSet = 350mA, BstVSet = 12V,<br>C <sub>BSTOUT_EFF</sub> = 10μF, L <sub>BSTOUT</sub> =<br>4.7μH, l <sub>BSTOUT</sub> = 1mA |      | 5    |      | mV    |
| Peak Current-Set Range                                                | I <sub>PSET_BST</sub>         | 25mA step resolution                                                                                                         | 100  |      | 475  | mA    |
| DC Load Regulation<br>Error                                           | V <sub>LOAD_REG_B</sub><br>ST | BstVSet = 12V, I <sub>BSTOUT</sub> = 25mA, BstlSet = 300mA, BstlAdptEn = 1                                                   |      | 0.3  |      | %     |
| DC Line Regulation<br>Error                                           | V <sub>LINE_REG_B</sub><br>ST | BstVSet = 6.5V, V <sub>SYS</sub> from 2.7V to 5.5V                                                                           |      | 4    |      | mV    |
| BSTOUT Pulldown<br>Resistance                                         | R <sub>BSTOUT</sub>           | -3% Load Regulation Error                                                                                                    |      | 10   |      | ΜΩ    |
| True Shutdown PMOS On-Resistance                                      | R <sub>ON_TS</sub>            | I <sub>BSTOUT</sub> = 100mA                                                                                                  |      | 0.15 | 0.22 | Ω     |
| Boost Freewheeling NMOS On-Resistance                                 | R <sub>ONBST_FRW</sub>        | I <sub>BSTOUT</sub> = 100mA                                                                                                  |      | 0.45 | 0.7  | Ω     |
| Boost NMOS On-                                                        | R <sub>ONBST_N</sub>          | BstFETScale = 0, I <sub>BSTOUT</sub> = 100mA                                                                                 |      | 0.55 | 0.9  | Ω     |
| Resistance                                                            | R <sub>ONBST_NFS</sub>        | BstFETScale = 1, I <sub>BSTOUT</sub> = 100mA                                                                                 |      | 1.1  | 1.8  | 12    |
| Schottky Diode Forward Voltage                                        | V <sub>BE_SCHOTTK</sub>       | $I_{BSTOUT}$ = 100mA, $V_{BSTHVLX}$ - $V_{BSTOUT}$                                                                           | 0.2  | 0.4  | 0.6  | V     |
| Freewheeling On-<br>Resistance                                        | R <sub>ONBST_FRW</sub>        | I <sub>BSTOUT</sub> = 100mA                                                                                                  |      | 50   | 80   | Ω     |
| Minimum t <sub>ON</sub>                                               | ton_bst_min                   |                                                                                                                              |      | 65   |      | ns    |
| Max Switching<br>Frequency                                            | FREQ_BST_<br>MX               | V <sub>BSTOUT</sub> regulation error = -150mV,<br>BstlSet = 100mA, BstlAdptEn = 0                                            | 1.7  | 3.5  | 5.5  | MHz   |
| Max Peak Current<br>Setting Extra Budget<br>with BstlAdptEn = 1       | ΔI <sub>P_MAX</sub>           | BstlAdptEn = 1, V <sub>BSTOUT</sub> regulation<br>error = -200mV                                                             | 150  | 250  | 450  | mA    |
| Short-Circuit Current<br>Limit Difference vs.<br>Peak Current Setting | ΔI <sub>BST_SHRT</sub>        | BstlAdptEn = 0                                                                                                               | 130  | 200  | 250  | mA    |
| BSTHVLX Leakage                                                       | I <sub>LK_BSTHVLX</sub>       | Boost disabled                                                                                                               |      |      | 1    | μA    |
| BSTLVLX Leakage                                                       | I <sub>LK_BSTLVLX</sub>       | Boost disabled                                                                                                               |      |      | 1    | μA    |

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to \ +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to \ +28.0V, \ T_A = -40^{\circ}C \ to \ +85^{\circ}C, \ unless \ otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \ C_{L\_IN} =$ 

| PARAMETER                               | SYMBOL                 | CONDITIONS                                                                                           | MIN  | TYP  | MAX  | UNITS |
|-----------------------------------------|------------------------|------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Passive Discharge<br>Resistance         | R <sub>BSTPSV</sub>    |                                                                                                      |      | 10   |      | kΩ    |
| Linear BSTOUT<br>Precharge Current      | IL_BSTOUT_PR<br>CH     | V <sub>BSTOUT</sub> from 0V to V <sub>SYS</sub> - 0.4V                                               | 5    | 12.5 | 20   | mA    |
| Switching Precharge<br>Inductor Current | Isw_bstout_<br>PRCH    | V <sub>BSTOUT</sub> from V <sub>SYS</sub> - 0.4V to final regulation voltage                         |      | 13   |      | mA    |
| Full Turn-On Time                       | tON_BST_MIN            | Time from enable to full current capability                                                          |      | 100  |      | ms    |
|                                         | EFFIC_12               | BstVSet = 12V, I <sub>BSTOUT</sub> = 20mA, BstISet<br>= 300mA, Inductor = Murata<br>DFE201610E-4R7M  |      | 85   |      |       |
| Efficiency                              | EFFIC_15               | BstVSet = 15V, I <sub>BSTOUT</sub> = 2mA, BstISet<br>= 300mA, Inductor = Murata<br>DFE201610E-4R7M   |      | 83   |      | 0,    |
|                                         | EFFIC_5                | BstVSet = 5V, I <sub>BSTOUT</sub> = 10μA, BstlSet = 150mA, Inductor = Murata DFE201610E-4R7M         |      | 76   |      | - %   |
|                                         | EFFIC_6P5              | BstVSet = 6.5V, I <sub>BSTOUT</sub> = 10μA, BstlSet<br>= 150mA, Inductor = Murata<br>DFE201610E-4R7M |      | 73   |      |       |
| BHVLX Rising/Falling<br>Slew Rate       | SLW_BSTHV<br>LX        |                                                                                                      |      | 2    |      | V/ns  |
| Thermal Shutdown<br>Threshold           | T <sub>SHDN_BST</sub>  | I <sub>LOAD</sub> > 20mA                                                                             |      | 140  |      | °C    |
| CHARGE PUMP                             |                        |                                                                                                      |      |      |      |       |
| Input Voltage                           | V <sub>CPIN</sub>      | Input voltage = V <sub>SYS</sub>                                                                     | 2.7  |      | 5.5  | V     |
| Quiescent-Supply                        | IQ_CP_5V               | I <sub>CPOUT</sub> = 0μA, CPVSet = 5V                                                                |      | 2    | 3.5  | μΑ    |
| Current                                 | I <sub>Q_CP_6.6V</sub> | I <sub>CPOUT</sub> = 0μA, CPVSet = 6.6V                                                              |      | 2.2  | 4.3  | μπ    |
| CPOUT Output Voltage                    | V <sub>CPOUT</sub>     | CPVSet = 0, I <sub>CPOUT</sub> = 10μA, V <sub>SYS</sub> > 3.3V                                       |      | 6.6  |      | V     |
|                                         |                        | CPVSet = 1, I <sub>CPOUT</sub> = 10μA                                                                |      | 5    |      |       |
| Output Accuracy                         | ACC_CP                 | I <sub>CPOUT</sub> < 120μA, V <sub>SYS</sub> > 3.3V                                                  | -3   |      | +3   | V     |
| Maximum Operative<br>Output Current     | ICPOUT_MAX             | V <sub>SYS</sub> > 3.3V, -5% load regulation error                                                   | 250  |      |      | μA    |
| Efficiency                              | EFF_CP                 | CPVSet = 6.6V, I <sub>OUT</sub> = 10μA, V <sub>SYS</sub> = 3.7V                                      |      | 79   |      | %     |
| Max Charge-Pump<br>Frequency            | FREQ_CP                |                                                                                                      | 89   | 100  | 114  | kHz   |
| Passive-Discharge<br>Resistance         | R <sub>PSV_CP</sub>    |                                                                                                      |      | 10   |      | kΩ    |
| LOAD SWITCHES 1 AND                     | 2 (TYPICAL VA          | LUES ARE AT V <sub>LSW_IN</sub> = 1.2V)                                                              |      |      |      |       |
| Input Voltage                           | V <sub>SW_IN</sub>     | _                                                                                                    | 0.65 |      | 5.50 | V     |

### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to \ +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to \ +28.0V, \ T_A = -40^{\circ}C \ to \ +85^{\circ}C, \ unless \ otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \ C_{L\_IN} =$ 

| PARAMETER                       | SYMBOL                  | CONDITIONS                                                                                    | MIN | TYP                         | MAX  | UNITS |
|---------------------------------|-------------------------|-----------------------------------------------------------------------------------------------|-----|-----------------------------|------|-------|
| Quiescent-Supply                | la au                   | Load switch on, voltage protection enabled                                                    |     | 0.80                        | 1.20 |       |
| Current                         | I <sub>Q_SW_</sub>      | Load switch on, voltage protection disabled                                                   |     | 0.26                        | 0.45 | μΑ    |
| On-Resistance                   | R <sub>SW</sub> _       | V <sub>SYS</sub> = 3V, V <sub>SW_IN</sub> = 1.2V, I <sub>SW_OUT</sub> = 50mA                  |     | 0.5                         | 0.85 | Ω     |
| Startup Current                 | I <sub>SW_START</sub>   | V <sub>LSW_IN</sub> = 1.2V, V <sub>LSW_OUT</sub> = 0V initially                               |     | 50                          | 108  | mA    |
| Voltage Protection              | V                       | Rising                                                                                        |     | 130                         | 260  | mV    |
| Threshold                       | V <sub>SW_PROT</sub>    | Falling                                                                                       | 10  | 120                         |      | ] ""  |
| Turn-On Time                    | t <sub>ON_SW_</sub>     | V <sub>LSW_IN</sub> = 1.2V, 1µF output capacitance, 10% to 90% out                            |     | 15                          |      | μs    |
| Startup Time-Out Time           | t <sub>STUP_LSW</sub>   |                                                                                               |     | 5                           |      | ms    |
| Startup Retry Time              | t <sub>RETRY_LSW_</sub> |                                                                                               |     | 5                           |      | ms    |
| Passive Discharge<br>Resistance | R <sub>PSV_LSW_</sub>   |                                                                                               |     | 10                          |      | kΩ    |
| Active Discharge<br>Current     | lactd_lsw_              |                                                                                               |     | 20                          |      | mA    |
| Output Leakage                  | I <sub>LK_LSW_</sub>    | LSW_OUT = GND, load switch disabled                                                           |     |                             | 1    | μA    |
| LED CURRENT SINKS               |                         |                                                                                               |     |                             |      |       |
| Maximum Input Voltage           | V <sub>IN_LED_MAX</sub> |                                                                                               |     |                             | 20   | V     |
| Quiscent Current                | IQ_LED                  | All LEDs on, V <sub>SYS</sub> = 3.7V                                                          |     | 245                         | 370  | μA    |
|                                 | <u> </u>                | LEDIStep = 0.6mA steps                                                                        | 0.6 |                             | 15   |       |
| Current Sink Setting Range      | I <sub>LED_RNG</sub>    | LEDIStep = 1mA steps                                                                          | 1   |                             | 25   | mA    |
| range                           | _                       | LEDIStep = 1.2mA steps                                                                        | 1.2 |                             | 30   | 1     |
|                                 |                         | $I_{LED}$ = 13mA, $T_A$ = +25°C, $V_{LED}$ = +0.7 $\overline{V}$ to +20 $V$                   | -2  |                             | +2   |       |
|                                 |                         | I <sub>LED</sub> = 13mA, V <sub>LED</sub> = +0.7V to +20V                                     | -5  |                             | +5   | 1     |
| LED Current Accuracy            | ACC_LED                 | I <sub>LED</sub> = 0.6mA to 30mA, T <sub>A</sub> = +25°C,<br>V <sub>LED</sub> = +0.7V to +20V | -5  |                             | +5   | %     |
|                                 |                         | I <sub>LED</sub> = 0.6mA to 30mA, V <sub>LED</sub> = +0.7V<br>to +20V                         | -6  |                             | +6   |       |
|                                 |                         | I <sub>LED SET</sub> = 5mA, I <sub>LED</sub> = 0.9 x 5mA                                      |     | 110                         | 160  |       |
| LED Dropout Voltage             | V <sub>LED_DROP</sub>   | I <sub>LED_SET</sub> = 25mA, I <sub>LED_</sub> = 0.9 x 25mA                                   |     | 145                         | 215  | mV    |
|                                 | _                       | I <sub>LED_SET</sub> = 30mA, I <sub>LED_</sub> = 0.9 x 30mA                                   |     | 175                         | 270  |       |
| Leakage in Shutdown             | I <sub>LK_LED</sub>     | V <sub>LED</sub> _ = +20V                                                                     |     |                             | 0.1  | μA    |
| Open-LED Detection<br>Threshold | V <sub>LED_DET</sub>    | LED_ enabled, LEDIStep = 0.6mA steps, falling edge                                            | 61  | 92                          | 140  | mV    |
| VBSTOUT Loop Max<br>Voltage     | LED_LOOP_V<br>MAX       | 5V < BstVSet < 15V, LED_BoostLoop = 1, VLED0 = GND                                            |     | V <sub>BSTOU</sub><br>T + 5 |      | V     |

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to +28.0V, \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \$ 

| PARAMETER                                          | SYMBOL                  | CONDITIONS                                                                                                   | MIN     | TYP     | MAX  | UNITS        |
|----------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------|---------|---------|------|--------------|
|                                                    |                         | LED_BoostLoop = 1, LED0_REFSEL = 00                                                                          | 190     | 200     | 210  |              |
| VLED0 Loop Regulation                              | VLED0_LOOP              | LED_BoostLoop = 1, LED0_REFSEL = 01                                                                          | 290     | 300     | 310  |              |
| Voltage                                            | _REG                    | LED_BoostLoop = 1, LED0_REFSEL = 10                                                                          | 385     | 400     | 415  | - mV         |
|                                                    |                         | LED_BoostLoop = 1, LED0_REFSEL = 11                                                                          | 485     | 500     | 515  | 1            |
| <b>FUEL GAUGE (REFER T</b>                         | O MAX17260 FC           | PR DETAILS) / POWER SUPPLY                                                                                   |         |         |      |              |
| FGBAT UVLO<br>Threshold                            | V <sub>FGBAT_UVLO</sub> | V <sub>FGBAT</sub> rising, V <sub>CHGIN</sub> present V <sub>FGBAT</sub> falling, V <sub>CHGIN</sub> present | 2.16    | 2.25    | 2.28 | V            |
| Shutdown Supply<br>Current                         | I <sub>DD0</sub>        | VFGBAT raining, VCHGIN process                                                                               | 2.10    | 0.5     |      | μΑ           |
| Hibernate Supply<br>Current                        | I <sub>DD1</sub>        | Average current                                                                                              |         | 5.5     |      | μА           |
| Active Supply Current                              | I <sub>DD2</sub>        | Average current not including thermistor measurement current                                                 |         | 12.5    |      | μА           |
| Startup Voltage                                    | V <sub>FGBATSU</sub>    |                                                                                                              |         |         | 3.05 | V            |
| FUEL GAUGE (REFER T                                | O MAX17260 FC           | PR DETAILS) / ANALOG-TO-DIGITAL CON                                                                          | VERSION |         |      |              |
| FGBAT Measurement                                  | V <sub>GERR</sub>       | T <sub>A</sub> = +25°C                                                                                       | -7.5    |         | +7.5 | mV           |
| Error                                              | ▼ GERR                  | -40°C ≤ T <sub>A</sub> ≤ +85°C                                                                               | -20     |         | 20   | IIIV         |
| FGBAT Measurement Resolution                       | V <sub>LSB</sub>        |                                                                                                              |         | 78.125  |      | μV           |
| FGBAT Measurement Range                            | V <sub>FS</sub>         |                                                                                                              | 2.3     |         | 4.9  | V            |
| Current-Measurement<br>Offset Error                | I <sub>OERR</sub>       | Long-term average without load current                                                                       |         | ±1.5    |      | μV           |
| Current-Measurement<br>Error                       | I <sub>GERR</sub>       |                                                                                                              | -1      |         | +1   | % of Reading |
| Current-Measurement Resolution                     | I <sub>LSB</sub>        |                                                                                                              |         | 1.5625  |      | μV           |
| Current-Measurement<br>Range                       | I <sub>FS</sub>         |                                                                                                              |         | ±51.2   |      | mV           |
| Internal Temperature-<br>Measurement Error         | TI <sub>GERR</sub>      | -40°C ≤ T <sub>A</sub> ≤ +85°C                                                                               |         | ±1      |      | °C           |
| Internal Temperature-<br>Measurement<br>Resolution | TI <sub>LSB</sub>       |                                                                                                              |         | 0.00391 |      | °C           |
| FUEL GAUGE (REFER T                                | O MAX17260 FC           | PR DETAILS) / INPUT/OUTPUT                                                                                   |         |         |      |              |
| External Thermal                                   | R <sub>EXT10</sub>      | Config.R100 = 0                                                                                              |         | 10      |      | kΩ           |
| Resistance                                         | R <sub>EXT100</sub>     | Config.R100 = 1                                                                                              |         | 100     |      | 1,775        |

### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to +28.0V, \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F, \$ 

| PARAMETER                                                   | SYMBOL                 | CONDITIONS                                                                                           | MIN                           | TYP                         | MAX  | UNITS |
|-------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------|-------------------------------|-----------------------------|------|-------|
| Output Drive Low,<br>ALRT, SDA                              | V <sub>OL</sub>        | I <sub>OL</sub> = 4mA, V <sub>BATT</sub> = 2.3V                                                      |                               |                             | 0.4  | V     |
| Input Logic High, ALRT, SCL, SDA                            | V <sub>IH</sub>        |                                                                                                      | 1.5                           |                             |      | V     |
| Input Logic Low, ALRT, SCL, SDA                             | V <sub>IL</sub>        |                                                                                                      |                               |                             | 0.5  | V     |
| Battery-Detach<br>Detection Threshold                       | V <sub>DET</sub>       | Measured as a fraction of V <sub>FGBAT</sub> on THM rising                                           | 91.0                          | 96.2                        | 99.0 | %     |
| Battery-Detach<br>Detection Threshold<br>Hysteresis         | V <sub>DET-HYS</sub>   | Measured as a fraction of V <sub>FGBAT</sub> on THM falling                                          |                               | 1.6                         |      | %     |
| Battery-Detach<br>Comparator Delay                          | toff                   | THM step from 70% to 100% of V <sub>FGBAT</sub> (Alrtp = 0, EnAIN = 1, FTHRM = 1)                    |                               |                             | 100  | μs    |
| FUEL GAUGE (REFER T                                         | O MAX17260 F           | OR DETAILS) / LEAKAGE                                                                                |                               |                             |      |       |
| Leakage Current, CSN, CSPH, ALRT                            | I <sub>LEAK</sub>      | V <sub>ALRT</sub> < 15V                                                                              | -1                            |                             | +1   | μA    |
| <b>FUEL GAUGE (REFER T</b>                                  | O MAX17260 F           | OR DETAILS) / TIMING                                                                                 |                               |                             |      |       |
| Time-Base Accuracy                                          | t <sub>ERR</sub>       | T <sub>A</sub> = +25°C                                                                               | -1                            |                             | +1   | %     |
| TH Precharge Time                                           | t <sub>PRE</sub>       |                                                                                                      | 8.48                          |                             |      | ms    |
| DIGITAL                                                     |                        |                                                                                                      | 1                             |                             |      | •     |
| SDA, SCL, MPC_,<br>PFN_, RST, INT Input-<br>Leakage Current | I <sub>LK</sub> _IO    | Input pullup/pulldown resistances disabled, V <sub>IO</sub> = 0V to 5.5V                             | -1                            |                             | +1   | μА    |
| SDA, SCL, MPC_ Input-<br>Logic High                         | V <sub>IO_IH</sub>     |                                                                                                      | 1.4                           |                             |      | V     |
| SDA, SCL, MPC_ Input-<br>Logic Low                          | V <sub>IO_IL</sub>     |                                                                                                      |                               |                             | 0.4  | V     |
| PFN_ Input-Logic High                                       | V <sub>PFN_IH_C</sub>  | OFF/SEAL mode                                                                                        |                               | 0.7 x<br>V <sub>CCINT</sub> |      | V     |
| PFN_ Input-Logic Low                                        | V <sub>PFN_IL_C</sub>  | OFF/SEAL mode                                                                                        |                               | 0.3 x<br>V <sub>CCINT</sub> |      | V     |
| PFN_ Input-Logic High                                       | V <sub>PFN_IH_</sub> T | ON mode                                                                                              | 1.4                           |                             |      | V     |
| PFN_ Input-Logic Low                                        | V <sub>PFN_IL_T</sub>  | ON mode                                                                                              |                               |                             | 0.4  | V     |
| MPC_, PFN_ Input-<br>Pullup Resistance                      | R <sub>IO_PU</sub>     | Pullup resistance to V <sub>CCINT</sub> (Note 2)                                                     |                               | 170                         |      | kΩ    |
| MPC_, PFN_ Input-<br>Pulldown Resistance                    | R <sub>IO_PD</sub>     |                                                                                                      |                               | 170                         |      | kΩ    |
| MPC_ Output Logic-<br>High                                  | V <sub>IO_OH</sub>     | I <sub>OH</sub> = 1mA, MPC_configured as push-<br>pull output, pullup voltage is V <sub>BK1OUT</sub> | V <sub>BK1OU</sub><br>T - 0.4 |                             |      | V     |
| SDA, MPC_, PFN_,<br>RST, INT Output Logic<br>Low            | V <sub>IO_OL</sub>     | I <sub>OL</sub> = 4mA                                                                                |                               |                             | 0.4  | V     |

### **Electrical Characteristics (continued)**

 $(V_{BAT} = V_{FGBAT} = V_{SYS\_UVLO} \ (falling) \ to +5.5V, \ V_{CHGIN} = unconnected \ or \ V_{CHGIN\_DET} \ to +28.0V, \ T_A = -40^{\circ}C \ to +85^{\circ}C, \ unless \ otherwise noted. Typical values are at T_A = +25^{\circ}C, \ V_{BAT} = 3.7V, \ V_{CHGIN} = 5.0V, \ C_{CHGIN\_EFF} = 1\mu F, \ C_{VDIG\_EFF} = 1\mu F, \ C_{CAP\_EFF} = 1\mu F, \ C_{BAT\_EFF} = 1\mu F, \ C_{BK\_OUT\_EFF} = 10\mu F, \ C_{L\_IN} = 1\mu F,$ 

| PARAMETER                                           | SYMBOL                 | CONDITIONS                                                                     | MIN | TYP | MAX | UNITS |
|-----------------------------------------------------|------------------------|--------------------------------------------------------------------------------|-----|-----|-----|-------|
| MPC6 Harvester<br>Disable Pullup Resistor           | R <sub>MPC6_HARV</sub> | Harvester interaction enabled, pull-up resistor to V <sub>CCINT</sub> (Note 2) |     | 4   |     | kΩ    |
| SCL Clock Frequency                                 | f <sub>SCL</sub>       | (Note 4)                                                                       | 0   |     | 400 | kHz   |
| Bus Free-Time Between STOP and START Condition      | t <sub>BUF</sub>       |                                                                                | 1.3 |     |     | μs    |
| Hold Time for a<br>Repeated START<br>Condition      | t <sub>HD_STA</sub>    |                                                                                | 0.6 |     |     | μs    |
| Setup Time for a<br>Repeated START<br>Condition     | <sup>t</sup> SU_STA    |                                                                                | 0.6 |     |     | μs    |
| Low Period of SCL<br>Clock                          | t <sub>LOW</sub>       | (Note 5)                                                                       | 1.3 |     |     | μs    |
| High Period of SCL<br>Clock                         | <sup>t</sup> HIGH      |                                                                                | 0.6 |     |     | μs    |
| Data-Hold Time                                      | thd_dat                | (Notes 6, 7)                                                                   | 0   |     | 0.9 | μs    |
| Data-Setup Time                                     | tsu_dat                |                                                                                | 100 |     |     | ns    |
| Setup Time for STOP<br>Condition                    | tsu_sto                |                                                                                | 0.6 |     |     | μs    |
| Spike Pulse Widths<br>Suppressed by Input<br>Filter | t <sub>SP</sub>        | (Note 8)                                                                       | 50  |     |     | ns    |
| SPI                                                 |                        |                                                                                |     |     |     |       |
| SCLK Frequency                                      | fsclk                  |                                                                                |     |     | 10  | MHz   |
| CS Setup Time                                       | t <sub>CS</sub>        |                                                                                | 10  |     |     | ns    |
| CS Hold Time                                        | t <sub>CH</sub>        |                                                                                | 100 |     |     | ns    |
| CS Pulse-Width High                                 | t <sub>IDLE</sub>      |                                                                                |     | 60  |     | ns    |
| DIN Setup Time                                      | t <sub>DS</sub>        |                                                                                | 10  |     |     | ns    |
| DIN Hold Time                                       | t <sub>DH</sub>        |                                                                                | 20  |     |     | ns    |
| SCLK Pulse-Width Low                                | t <sub>LOW_SPI</sub>   |                                                                                | 20  |     |     | ns    |
| SCLK Pulse-Width High                               | t <sub>HIGH_SPI</sub>  |                                                                                | 20  |     |     | ns    |

Note 1: All devices are 100% production tested at T<sub>A</sub> = +25°C. Limits over the operating temperature range are guaranteed by design.

Note 2: V<sub>CCINT</sub> is an internal supply generated from either BAT or CAP. Its voltage is determined by the following:

IF: [(V<sub>CHGIN</sub> > V<sub>CHGIN</sub> DET AND V<sub>CAP</sub> > V<sub>CAP</sub> DET) OR V<sub>CAP</sub> > (V<sub>BAT</sub> + V<sub>THSWOVER</sub>)]

THEN: V<sub>CCINT</sub> = V<sub>CAP</sub>

ELSE: V<sub>CCINT</sub> = V<sub>BAT</sub>

where V<sub>THSWOVER</sub> = 0mV-300mV

- Note 3: Guaranteed by design, not production tested.
- Note 4: Timing must be fast enough to prevent the Fuel Gauge from entering shutdown mode due to bus low for a period greater than
- Note 5: The SCL waveform must meet the minimum clock low time plus the rise/fall times.
- Note 6: The maximum t<sub>HD\_DAT</sub> has only to be met if the device does not stretch the low period (t<sub>LOW</sub>) of the SCL signal.

Analog Devices | 34 www.analog.com

### MAX20360

# PMIC with Ultra-Low I<sub>Q</sub> Regulators, Charger, Fuel Gauge, and Haptic Driver for Small Li+ System

- Note 7: This device internally provides a hold time of at least 100ns for the SDA signal (refer to the minimum V<sub>IH</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- Note 8: Filters on SDA and SCL suppress noise spikes at the input buffers and delay the sampling instant.

### **Typical Operating Characteristics**

 $(V_{BAT}=3.7V,C_{CHGIN\_EFF}=1\mu F,C_{VDIG\_EFF}=1\mu F,C_{CAP\_EFF}=1\mu F,C_{SYS\_EFF}=10\mu F,C_{BAT\_EFF}=1\mu F,C_{BK\_OUT\_EFF}=10\mu F,C_{L_{CAP}_{CL_{CR}}=10\mu F,C_{L_{CR}}=10\mu F,C_{L_{$ 



 $(V_{BAT}=3.7V,C_{CHGIN\_EFF}=1\mu F,C_{VDIG\_EFF}=1\mu F,C_{CAP\_EFF}=1\mu F,C_{SYS\_EFF}=10\mu F,C_{BAT\_EFF}=1\mu F,C_{BK\_OUT\_EFF}=10\mu F,C_{L}=10\mu F,$ 



 $(V_{BAT}=3.7V,C_{CHGIN\_EFF}=1\mu F,C_{VDIG\_EFF}=1\mu F,C_{CAP\_EFF}=1\mu F,C_{SYS\_EFF}=10\mu F,C_{BAT\_EFF}=1\mu F,C_{BK\_OUT\_EFF}=10\mu F,C_{L}=10\mu F,$ 



 $(V_{BAT}=3.7V,C_{CHGIN\_EFF}=1\mu F,C_{VDIG\_EFF}=1\mu F,C_{CAP\_EFF}=1\mu F,C_{SYS\_EFF}=10\mu F,C_{BAT\_EFF}=1\mu F,C_{BK\_OUT\_EFF}=10\mu F,C_{L_{CAP\_EFF}}=10\mu F,C_{L_{$ 



















 $(V_{BAT}=3.7V,C_{CHGIN\_EFF}=1\mu F,C_{VDIG\_EFF}=1\mu F,C_{CAP\_EFF}=1\mu F,C_{SYS\_EFF}=10\mu F,C_{BAT\_EFF}=1\mu F,C_{BK\_OUT\_EFF}=10\mu F,C_{L}=10\mu F,$ 



















 $(V_{BAT}=3.7V,C_{CHGIN\_EFF}=1\mu F,C_{VDIG\_EFF}=1\mu F,C_{CAP\_EFF}=1\mu F,C_{SYS\_EFF}=10\mu F,C_{BAT\_EFF}=1\mu F,C_{BK\_OUT\_EFF}=10\mu F,C_{L}=10\mu F,$ 



















 $(V_{BAT}=3.7V,C_{CHGIN\_EFF}=1\mu F,C_{VDIG\_EFF}=1\mu F,C_{CAP\_EFF}=1\mu F,C_{SYS\_EFF}=10\mu F,C_{BAT\_EFF}=1\mu F,C_{BK\_OUT\_EFF}=10\mu F,C_{L}=10\mu F,$ 



















 $(V_{BAT}=3.7V,C_{CHGIN\_EFF}=1\mu F,C_{VDIG\_EFF}=1\mu F,C_{CAP\_EFF}=1\mu F,C_{SYS\_EFF}=10\mu F,C_{BAT\_EFF}=1\mu F,C_{BK\_OUT\_EFF}=10\mu F,C_{L}=10\mu F,$ 



 $(V_{BAT}=3.7V,C_{CHGIN\_EFF}=1\mu F,C_{VDIG\_EFF}=1\mu F,C_{CAP\_EFF}=1\mu F,C_{SYS\_EFF}=10\mu F,C_{BAT\_EFF}=1\mu F,C_{BK\_OUT\_EFF}=10\mu F,C_{L_{CAP\_EFF}}=10\mu F,C_{L_{$ 



 $(V_{BAT}=3.7V,C_{CHGIN\_EFF}=1\mu F,C_{VDIG\_EFF}=1\mu F,C_{CAP\_EFF}=1\mu F,C_{SYS\_EFF}=10\mu F,C_{BAT\_EFF}=1\mu F,C_{BK\_OUT\_EFF}=10\mu F,C_{L}=10\mu F,$ 



 $(V_{BAT}=3.7V,C_{CHGIN\_EFF}=1\mu F,C_{VDIG\_EFF}=1\mu F,C_{CAP\_EFF}=1\mu F,C_{SYS\_EFF}=10\mu F,C_{BAT\_EFF}=1\mu F,C_{BK\_OUT\_EFF}=10\mu F,C_{L}=10\mu F,$ 



## **Typical Operating Characteristics (continued)**

 $(V_{BAT}=3.7V,C_{CHGIN\_EFF}=1\mu F,C_{VDIG\_EFF}=1\mu F,C_{CAP\_EFF}=1\mu F,C_{SYS\_EFF}=10\mu F,C_{BAT\_EFF}=1\mu F,C_{BK\_OUT\_EFF}=10\mu F,C_{L}=10\mu F,$ 



## **Typical Operating Characteristics (continued)**

 $(V_{BAT}=3.7V,C_{CHGIN\_EFF}=1\mu F,C_{VDIG\_EFF}=1\mu F,C_{CAP\_EFF}=1\mu F,C_{SYS\_EFF}=10\mu F,C_{BAT\_EFF}=1\mu F,C_{BK\_OUT\_EFF}=10\mu F,C_{L}=10\mu F,$ 



 $(V_{BAT}=3.7V,C_{CHGIN\_EFF}=1\mu F,C_{VDIG\_EFF}=1\mu F,C_{CAP\_EFF}=1\mu F,C_{SYS\_EFF}=10\mu F,C_{BAT\_EFF}=1\mu F,C_{BK\_OUT\_EFF}=10\mu F,C_{L}=10\mu F,$ 



 $(V_{BAT}=3.7V,C_{CHGIN\_EFF}=1\mu F,C_{VDIG\_EFF}=1\mu F,C_{CAP\_EFF}=1\mu F,C_{SYS\_EFF}=10\mu F,C_{BAT\_EFF}=1\mu F,C_{BK\_OUT\_EFF}=10\mu F,C_{L}=10\mu F,$ 



 $(V_{BAT}=3.7V,C_{CHGIN\_EFF}=1\mu F,C_{VDIG\_EFF}=1\mu F,C_{CAP\_EFF}=1\mu F,C_{SYS\_EFF}=10\mu F,C_{BAT\_EFF}=1\mu F,C_{BK\_OUT\_EFF}=10\mu F,C_{L}=10\mu F,$ 



# **Pin Configuration**

### **MAX20360**



## **Pin Description**

| PIN | NAME   | FUNCTION                                                                                                                        |  |
|-----|--------|---------------------------------------------------------------------------------------------------------------------------------|--|
| A1  | BK1LX  | Buck 1 Regulator Switch. Connect a 1µH or 2.2µH inductor to BK1OUT.                                                             |  |
| A2  | BK1GND | Buck 1 Ground. All ground bumps must be connected on the PCB using a low-impedance trace, or on the GND plane.                  |  |
| А3  | BK1OUT | Buck 1 Regulator Output. Bypass with effective capacitance to GND. Refer to the <u>Buck Output Capacitor Selection</u> section. |  |
| A4  | LED2   | Current Sink Output 2                                                                                                           |  |
| A5  | LED1   | Current Sink Output 1                                                                                                           |  |
| A6  | LED0   | Current Sink Output 0                                                                                                           |  |
| A7  | BSTOUT | Boost Regulator Output. Bypass with effective capacitance to GND. Refer to the <u>Boost Regulator</u> <u>Section</u> section.   |  |

# **Pin Description (continued)**

| PIN                   | NAME    | FUNCTION                                                                                                                                                                                           |  |  |
|-----------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| A8                    | BSTHVLX | Boost Regulator Switch. Connect through a 2.2µH or 4.7µH inductor to BSTLVLX.                                                                                                                      |  |  |
| A9                    | BSTGND  | Boost Ground. All ground bumps must be connected on the PCB using a low-impedance trace, or on the GND plane.                                                                                      |  |  |
| B1, B9, D9,<br>G1, H8 | SYS     | System Load Connection. All SYS bumps must be connected on the PCB using a low-impedance trace or SYS plane. Bypass the common node with a minimum 10µF real capacitance (after derating) to GND.  |  |  |
| B2, C2                | BBOUT   | Buck-Boost Regulator Output. Bypass with effective capacitance to GND. Refer to the <u>Buck-Boost Output Capacitor Selection</u> section.                                                          |  |  |
| В3                    | CPN     | Charge Pump Capacitor Negative Terminal. Connect 22nF (min), 33nF (max) capacitor to CPP.                                                                                                          |  |  |
| B4                    | CPP     | Charge Pump Capacitor Positive Terminal. Connect 22nF (min), 33nF (max) capacitor to CPN.                                                                                                          |  |  |
| B5                    | CPOUT   | Charge Pump Output. Bypass with 1µF capacitor to GND.                                                                                                                                              |  |  |
| B6                    | MPC0    | Multipurpose Control I/O 0. LDO3 direct control option.                                                                                                                                            |  |  |
| B7                    | MPC1    | Multipurpose Control I/O 1. FAST control option for buck-boost.                                                                                                                                    |  |  |
| B8                    | BSTLVLX | Boost Regulator Switch. Connect through a 3.3μH or 4.7μH inductor to BSTHVLX.                                                                                                                      |  |  |
| C1                    | BBGND   | Buck-Boost Ground. All ground bumps must be connected on the PCB using a low-impedance trace, or on the GND plane.                                                                                 |  |  |
| С3                    | MPC2    | Multipurpose Control I/O 2                                                                                                                                                                         |  |  |
| C4                    | MPC3    | Multipurpose Control I/O 3                                                                                                                                                                         |  |  |
| C5                    | MPC4    | Multipurpose Control I/O 4                                                                                                                                                                         |  |  |
| C6                    | MPC6    | Multipurpose Control I/O 6                                                                                                                                                                         |  |  |
| C7                    | MPC7    | Multipurpose Control I/O 7                                                                                                                                                                         |  |  |
| C8                    | SFOUT   | Safe Out LDO. Bypass with 1µF real capacitor (after derating) to GND.                                                                                                                              |  |  |
| C9                    | BAT     | Battery Connection. Connect to a positive battery terminal. Bypass with a minimum 1µF real capacitor (after derating) to GND.                                                                      |  |  |
| D1                    | BBLVLX  | Buck-Boost Regulator Switch LV Side. Connect through 2.2µH inductor to BBHVLX.                                                                                                                     |  |  |
| D2                    | BBHVLX  | Buck-Boost Regulator Switch HV Side. Connect through 2.2µH inductor to BBLVLX.                                                                                                                     |  |  |
| D3                    | MPC5    | Multipurpose Control I/O 5                                                                                                                                                                         |  |  |
| D4                    | PFN1    | Configurable Power Mode Control Pin (e.g., KIN)                                                                                                                                                    |  |  |
| D5                    | PFN2    | Configurable Power Mode Control Pin (e.g., KOUT)                                                                                                                                                   |  |  |
| D6                    | TPU     | Battery Temperature Thermistor Measurement Pullup. Internally connected to VDIG during battery temperature thermistor measurement. Do not exceed 2mA load on TPU.                                  |  |  |
| D7                    | IVMON   | Voltages and Charging Current Monitor Multiplexer Output.                                                                                                                                          |  |  |
| D8                    | ISET    | External Resistor Connection for Battery Charge Current Level Setting. Do not connect any capacitance on this pin. Maximum allowed capacitance: C <sub>ISET</sub> < (5µs / R <sub>ISET</sub> ) pF. |  |  |
| E1                    | HDGND   | Haptic Driver Ground. All ground bumps must be connected on the PCB using a low-impedance trace, or on the GND plane.                                                                              |  |  |
| E2                    | DRN     | Haptic Driver Negative Output                                                                                                                                                                      |  |  |
| E3                    | ĪNT     | Interrupt Open-Drain Output. Active-low.                                                                                                                                                           |  |  |
| E4                    | RST     | Reset Open-Drain Output. Active-low.                                                                                                                                                               |  |  |
| E5                    | DGND    | Digital Ground. All ground bumps must be connected on the PCB using a low-impedance trace, or on the GND plane.                                                                                    |  |  |
| E6, F6                | AGND    | Analog Ground. All ground bumps must be connected on the PCB using a low-impedance trace, or on the GND plane.                                                                                     |  |  |

# **Pin Description (continued)**

| PIN | NAME    | FUNCTION                                                                                                                                                                                                                                                        |  |
|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| E7  | SDA     | I <sup>2</sup> C Serial Data Input/Open-Drain Output                                                                                                                                                                                                            |  |
| E8  | CAP     | Internal Reference Supply. Bypass with 1µF real capacitor (after derating) to GND.                                                                                                                                                                              |  |
| E9  | CHGIN   | +28V/-5.5V Protected Charger Input. Bypass with 1µF real capacitance (after derating) to GND.                                                                                                                                                                   |  |
| F1  | HDIN    | Haptic Driver H-Bridge Supply. Connect using a low-impedance trace to SYS for normal operation or to BBOUT when a higher drive voltage is required. Bypass with a local capacitor to GND if the trace up to SYS or BBOUT bypass capacitors is longer than 10mm. |  |
| F2  | DRP     | Haptic Driver Positive Output                                                                                                                                                                                                                                   |  |
| F3  | THM     | Battery Temperature Thermistor Measurement Connection                                                                                                                                                                                                           |  |
| F4  | VDIG    | Internal Reference Supply. Bypass with 1µF real capacitor (after derating) to GND.                                                                                                                                                                              |  |
| F5  | GSUB    | Substrate Connection. All ground bumps must be connected on the PCB using a low-impedance trace, or on the GND plane.                                                                                                                                           |  |
| F7  | CSPH    | Fuel Gauge Sense Resistor Positive Sense Point. Kelvin connect to the system side of the sense resistor.                                                                                                                                                        |  |
| F8  | SCL     | I <sup>2</sup> C Serial Clock Input                                                                                                                                                                                                                             |  |
| F9  | BK2OUT  | Buck 2 Regulator Output. Bypass with effective capacitance to GND. Refer to the <u>Buck Output Capacitor Selection</u> section.                                                                                                                                 |  |
| G2  | BK3OUT  | Buck 3 Regulator Output. Bypass with effective capacitance to GND. Refer to the <u>Buck Output</u> <u>Capacitor Selection</u> section.                                                                                                                          |  |
| G3  | L1IN    | LDO 1 Input. Bypass with 1µF capacitor to GND.                                                                                                                                                                                                                  |  |
| G4  | L1OUT   | LDO 1 Output. Bypass with 1µF real capacitor (after derating) to GND.                                                                                                                                                                                           |  |
| G5  | LSW2OUT | Load Switch 2 Output                                                                                                                                                                                                                                            |  |
| G6  | LSW2IN  | Load Switch 2 Input                                                                                                                                                                                                                                             |  |
| G7  | ALRT    | Alert Output. The ALRT pin is an open-drain active-low output that provides fuel-gauge alerts. Connect to GND if not used.                                                                                                                                      |  |
| G8  | CSN     | Fuel Gauge Resistor Sense Point. Kelvin connect to the cell-side of the sense resistor.                                                                                                                                                                         |  |
| G9  | BK2GND  | Buck 2 Ground. All ground bumps must be connected on the PCB using a low-impedance trace, or on the GND plane.                                                                                                                                                  |  |
| H1  | BK3LX   | Buck 3 Regulator Switch. Connect a 2.2µH inductor to BK3OUT.                                                                                                                                                                                                    |  |
| H2  | BK3GND  | Buck 3 Ground. All ground bumps must be connected on the PCB using a low-impedance trace, or on the GND plane.                                                                                                                                                  |  |
| Н3  | L2IN    | LDO 2 Input. Bypass with 1µF capacitor to GND.                                                                                                                                                                                                                  |  |
| H4  | L2OUT   | LDO 2 Output. Bypass with 1µF real capacitor (after derating) to GND.                                                                                                                                                                                           |  |
| H5  | LSW1IN  | Load Switch 1 Input                                                                                                                                                                                                                                             |  |
| H6  | LSW1OUT | Load Switch 1 Output                                                                                                                                                                                                                                            |  |
| H7  | FGBAT   | Fuel Gauge Power Supply and Battery Voltage Sense Input. Connect to the positive terminal of a battery cell. Bypass with a 0.1µF real capacitor (after derating) to GND.                                                                                        |  |
| H9  | BK2LX   | Buck 2 Regulator Switch. Connect a 1μH or 2.2μH inductor to BK2OUT.                                                                                                                                                                                             |  |

### **Detailed Description**

The MAX20360 is a highly integrated and programmable power management solution designed for ultra-low-power wearable applications. It is optimized for size and efficiency to enhance the value of the end product by extending battery life and shrinking the overall solution size. A flexible set of power-optimized voltage regulators, including multiple buck, boost and buck-boost converters, and linear regulators, provides a high level of integration and the ability to create a fully optimized power architecture. The quiescent current of each regulator is ultra-low targeted at extending battery life in always-on applications.

The MAX20360 includes a complete battery management solution with battery seal, charger, power path, and fuel gauge. Both thermal management and input protection are built into the charger. The device also includes a factory programmable button controller with multiple inputs that are customizable to fit specific product UX requirements.

Three integrated LED current sinks are included for indicator or backlighting functions, and an ERM/LRA driver with automatic resonance tracking is capable of providing sophisticated haptic feedback to the user. A low noise, 1.5W buck-boost converter provides a clean way to power LEDs commonly used in optical heart-rate systems. The device is configurable through an I<sup>2</sup>C interface that allows for programming various functions and reading device status, including the ability to read temperature and supply voltages with the integrated ADC.

#### **Power Regulation**

The MAX20360 features three high-efficiency, low-quiescent current buck regulators (see the <u>Buck Regulators</u> section), a buck-boost regulator (see the <u>Buck-Boost Regulator</u> section), two low-quiescent current, low-dropout linear regulators (LDOs) (see the <u>LDOs</u> section), a low-quiescent current charge pump (see the <u>Charge Pump</u> section), a low-quiescent current, high voltage boost (see the <u>Boost Regulator</u> section), and two dedicated load switches (see the <u>Load Switches</u> section). Excellent light-load efficiency allows the switching regulators to run continuously without significant energy cost. The buck, buck-boost, and boost regulators can operate in a fixed peak current mode for low-current applications or an adaptive peak-current mode to improve load regulation, extend the high-efficiency range, and minimize capacitor size when more current is required.

#### **Dynamic Voltage Scaling**

All of MAX20360 regulators feature dynamic voltage scaling (DVS) to scale the output voltage without disabling the converter. The regulator output voltages are set by direct I<sup>2</sup>C writes to the corresponding VSet register. In addition to I<sup>2</sup>C DVS, the buck and buck-boost regulators feature two additional control methods for applications where timing is critical: GPIO DVS and SPI DVS. Note that the output-voltage slew rate remains the same in all DVS modes.

Buck DVS transitions maximize the output-voltage slew rate while controlling inrush current for devices that require fast voltage transitions. The other regulators minimize inrush current by limiting the output-voltage slew rate. A typical DVS transition on a buck regulator has a rise time of 10µs. (Note S DVS HC)

### DVS Mode 0 (I<sup>2</sup>C DVS Mode)

DVS Mode 0 configures the regulator outputs to be controlled by I<sup>2</sup>C. If Buck\_DVSCfg or BBstDVSCfg = 00000 (see these bits: <u>Buck1DVSCfg</u>, <u>Buck2DVSCfg</u>, <u>Buck3DVSCfg</u>, <u>BBstDVSCfg</u>), the output voltage of that regulator is controlled by I<sup>2</sup>C writes to the Buck\_VSet or BBstVSet bitfield (see these bits: <u>Buck1VSet</u>, <u>Buck2VSet</u>, <u>Buck3VSet</u>, <u>BBstVset</u>). Note that a regulator in I<sup>2</sup>C DVS mode must be unlocked before modifying the output voltage. Regulators are unlocked by setting their lock mask bit to 0 in LockMsk (see bit: <u>LockMsk</u>) and writing the unlock password 0x55 to the LockUnlock register (see register: <u>LockUnlock</u>).

#### **DVS Mode 1 (GPIO DVS Mode)**

In DVS Mode 1, two MPC inputs select the regulator output from four programmed values. To configure a regulator output for GPIO mode, set the corresponding Buck\_DVSCfg or BBstDVSCfg bits (see bits: <u>Buck1DVSCfg</u>, <u>Buck2DVSCfg</u>, <u>Buck2DVSCfg</u>, <u>Buck2DVSCfg</u>) to any value between 00001 and 11100. Each code selects a different pair of MPC\_pins to control the regulator. See the DVS Cfg register descriptions (refer to bits: <u>Buck1DVSCfg</u>, <u>Buck2DVSCfg</u>, <u>Buck2DVSCfg</u>, <u>Buck3DVSCfg</u>, <u>Buck2DVSCfg</u>, <u>Buck3DVSCfg</u>, <u>Bu</u>

The four xxxDVSVIt\_ bitfields (see bits: <u>Buck1DVSVIt0</u>, <u>Buck1DVSVIt1</u>, <u>Buck1DVSVIt2</u>, <u>Buck1DVSVIt3</u>, <u>Buck2DvsVIt0</u>,

<u>Buck2DvsVlt1</u>, <u>Buck2DvsVlt2</u>, <u>Buck2DvsVlt3</u>, <u>Buck3DvsVlt0</u>, <u>Buck3DvsVlt1</u>, <u>Buck3DvsVlt2</u>, <u>Buck3DvsVlt2</u>, <u>Buck3DvsVlt2</u>, <u>Buck3DvsVlt3</u>) are loaded with the corresponding regulator's factory default voltage when the MAX20360 first powers on. After the startup process, each 6-bit output voltage level can be programmed using the I<sup>2</sup>C for each converter in the Buck\_DVSVlt\_ and BBstDVSVlt\_ bitfields. As the MPC inputs change, the regulator output adjusts to the newly selected level as illustrated in <u>Figure 1</u>. Voltage levels are selected as shown in <u>Table 1</u>.

**Table 1. DVS Mode 1 Voltage Selection** 

| GPIO1 | GPIO0 | DVS VOLTAGE |
|-------|-------|-------------|
| 0     | 0     | VIt0        |
| 0     | 1     | VIt1        |
| 1     | 0     | Vlt2        |
| 1     | 1     | Vlt3        |



Figure 1. DVS Mode 1, GPIO Control

### SPI DVS Mode (DVS Mode 2)

In DVS Mode 2, the regulator voltages are changed by writing command bytes to a 3-wire SPI interface. The SPI interface uses MPC0–MPC2. MPC0 becomes the active-low chip select pin  $\overline{CS}$ , MPC1 becomes the clock SCLK with polarity 0, and MPC2 becomes the data input pin DIN. Data is clocked in on the SCLK rising edge. The maximum SPI clock frequency is 8MHz. A command byte comprises two address bits (ADD[1:0]) that select the regulator and six voltage bits (VLT[5:0]) that set the voltage. Figure 2 shows how data is clocked in SPI mode.

The output voltage is latched on the 8<sup>th</sup> rising edge of the clock. Note that voltages set by the SPI interface are mirrored in the Buck\_SPIVIt and BBstSPIVIt bitfields for each converter and readback must be done over I<sup>2</sup>C. <u>Figure 3</u> shows two regulators controlled in DVS Mode 2.

The DVS SPI interface supports single-byte and burst-mode data transfer. In single-byte mode,  $\overline{CS}$  goes high after each command byte is transferred. In burst-mode, all command bytes are written to the MAX20360 before  $\overline{CS}$  returns high. Figure 4 shows how data is written in both modes.



Figure 2. DVS Mode 2 SPI Timing



Figure 3. DVS Mode 2, SPI Control



Figure 4. Single-Byte and Burst-Mode SPI Access

### **Dedicated DVS Interrupts**

To quickly alert a host processor when a DVS transition is complete, the MAX20360 features the option to configure the MPC0–MPC6 pins as dedicated PGOOD interrupts. To configure the dedicated interrupt, write the desired BK\_MPC\_Sel bit(s) in registers 0x70–0x72. Additionally, interrupts signalling changes in the haptic driver, ADC, and USBOk statuses are available as dedicated MPC interrupts as well.

### **Buck Converter DVS Options**

The MAX20360 buck converters feature two DVS valley current settings that can be selected using the Buck\_DVSCur bits. Both 500mA and 1A settings are available. The 500mA valley-current setting offers a slightly slower transition time while minimizing the voltage overshoot that can occur due to demagnetization of the inductor at the end of the transition. The 1A valley-current setting offers the fastest DVS transition time, but can exhibit overshoot due to inductor demagnetization. Care should be taken that the overshoot is not potentially damaging to downstream devices.

### **LDOs**

### **LDO Output Capacitance Selection**

The LDOs on MAX20360 are designed to operate with a minimum of 1µF of real capacitance on the output. Pay attention to capacitance derating with DC voltage bias and other factors when making your capacitor selection.

#### **LDO1 MPC0 Control**

Both of the LDOs on MAX20360 can be enabled using an MPC input and are configurable as load switches. The low voltage LDO1 offers an additional, on-the-fly configuration option. Setting the LDO1\_MPC0CNT (see bit: LDO1\_MPC0CNT) bit to 1 configures LDO1 to be controlled by MPC0 based on the state of LDO1\_MPC0CNF (see bit: LDO1\_MPC0CNF). If LDO1\_MPC0CNF = 0, MPC0 changes LDO1 between LDO mode and switch mode. If LDO1\_MPC0CNF = 1, then MPC0 enables or disables LDO1 in switch mode. See Table 2 for LDO1 MPC0 control detail. Using this MPC control allows the state of LDO1 to be changed much more quickly than through I<sup>2</sup>C writes on the order of microseconds. Rapid control of LDO1 supports applications that require minimal delays. For example, quickly increasing the LDO1 output voltage by changing from LDO mode to switch mode reduces the time required for an application processor to transition from a low-power sleep mode to a higher-voltage active state.

Table 2. LDO1 MPC0 Control

| LDO1En | LDO1_MPC0CNF                           | LDO1_MPC0CNT | MPC0 CONTROL                         |  |
|--------|----------------------------------------|--------------|--------------------------------------|--|
| 00     | 1                                      | 1            | MPC0 control switch mode on/off      |  |
| 01     | 0                                      | 1            | MPC0 control LDO mode or switch mode |  |
|        | 1                                      | 1            |                                      |  |
| 10     | 10 1 1 MPC0 control switch mode on/off |              | MPC0 control switch mode on/off      |  |
| 11 1   |                                        | 1            | MPC0 control switch mode on/off      |  |

### Internal Switchover for LDO2 Always-On Power

In order to power LDO2 when no battery voltage is present, an internal switchover circuit is available. This switchover circuit requires that the LDO be bypassed at the L2IN node by  $1\mu F$  of capacitance. The L2IN node must otherwise be left unconnected. The switchover circuit automatically powers the LDO from a regulated voltage off of CHGIN so that it is powered even if no battery is present. This option can be enabled by default at the factory or left disabled by default. Either way, the behavior is programmable by  $I^2C$  after startup. This function is intended to support an output voltage of 1.8V or lower and a load current of  $100\mu A$  (max) or smaller. The  $R_{ON\_L2IN}$  specification in the electrical characteristics table is used to generate the worst-case output-power capability based on the minimum input voltage from  $V_{CCINT}$  (see *Note 2*), maximum output voltage of LDO2, and the maximum on-resistance.

### **Load Switches**

The MAX20360 load switches allow a system to disconnect loads when inactive to reduce quiescent current. To limit inrush on enabled, each load switch initially behaves as a constant current source with the value  $I_{SW\_START}$ . Current mode remains until the switch output is charged to meet the condition  $V_{SW\_IN}$  -  $V_{SW\_OUT}$  <  $V_{SW\_PROT}$ . Once the condition is met, the switch turns fully on and connects LSW\_IN to LSW\_OUT. If this condition is not met within the startup time-out  $t_{STUP}$  LSW, the switch attempts to turn on after a retry delay  $t_{RTRY}$  LSW.

Both switches feature optional voltage protection to prevent overcurrent. A protection comparator monitors the difference between the input and output voltages. If the difference exceeds  $V_{SW\_PROT}$ , the switch is opened to protect downstream circuitry. The comparator can be disabled with the LSW\_Lowlq bit to reduce quiescent current if the upstream power supply has its own overcurrent protection.

### **Boost Regulator**

The MAX20360 includes a high-voltage boost converter that supports output voltages up to 20V for powering display backlight LEDs, piezo buzzers, or other system components requiring high supply voltages. In order to maximize the ease of implementation, the peak current settings of the boost regulator are automatically adjusted to the most optimal settings for a given output voltage when BstlSetLookUpDis = 0 (see bit: <u>BstlSetLookUpDis</u>). If a different peak current setting is desired, the BstlSetLookUpDis = 1 (see bit: <u>BstlSetLookUpDis</u>) setting must be selected. In order to maintain stability, the boost must meet minimum capacitance requirements. <u>Figure 5</u> below shows the required effective capacitance for a given output voltage to guarantee stability.



Figure 5. Minimum Effective Capacitance for HVBOOST Stability

### **Boost Inductor Selection**

Inductor selection for the MAX20360 high-voltage boost converter should be optimized for the intended application. A  $4.7\mu H$  inductor value is recommended for this boost; however,  $3.3\mu H$  and  $2.2\mu H$  inductors can be used for the tradeoff of efficiency. Aside from the inductor value physical size, DC resistance (DCR), maximum average current, and saturation current are the primary factors to consider. The maximum average inductor current is obtained using the following equation:

$$I_{L\_MAX} = \frac{V_{OUT\_MAX} \times I_{OUT\_MAX}}{\eta \times V_{IN\_MIN}}$$

where.

V<sub>OUT MAX</sub> = Maximum expected operating voltage

I<sub>OUT MAX</sub> = Maximum expected output current

V<sub>IN MIN</sub> = Minimum expected operating input voltage

 $\eta$  = Expected worst-case efficiency in the minimum input voltage and maximum output power case (see the <u>Typical Operating Characteristics</u> section for help in estimating efficiency)

The average inductor current calculated above dictates the required maximum average current for temperature rise on the inductor. In order to determine the required inductor saturation current, the peak current must be calculated. The peak current for this converter can be calculated as:

$$I_{\text{L\_PEAK\_CCM}} = I_{\text{L\_MAX}} + \frac{1.15 \times \text{BstlSet}}{2} + 100 \text{mA}$$
 and  $I_{\text{L\_PEAK\_DCM}} = 1.15 \times \text{BstlSet} + 100 \text{mA}$ 

where BstlSet is the peak current setting set as described in the Boost Inductor Peak Current section (also see bit: BstlSet).

When selecting an inductor, one primary factor in achieving high efficiency is the DCR of the inductor. For maximum efficiency, select an inductor with the lowest DCR possible in the required package size. Another factor to consider is magnetic losses. Generally magnetic losses are lower in inductors with larger physical size and/or higher saturation current ratings. In most cases, ferrite inductors should be avoided as they tend to exhibit poor AC characteristics, especially in DCM.

#### **Boost Capacitor Selection**

The high-voltage boost is designed to operate with a minimum of 4.8µF of real capacitance on the output. Pay attention to capacitance derating with DC voltage bias and other factors when making your capacitor selection.

#### **Inductor Peak Current Limit**

The boost regulator monitors the maximum value of the inductor current each switching cycle to control the end of the On phase. The peak current can be fixed to the value BstlSet (BstlAdptEn = 0) or allowed to change based on load requirements (BstlAdptEn = 1) (see bits: BstlSet, BstlAdptEn). It is strongly recommended to leave BstlAdptEn = 1 as the setting as this greatly improves load regulation and extends the range over which the converter achieves high efficiency. Peak current is set in the BstlSet register. In order to maximize the ease of implementation, the peak current settings of the boost regulator are automatically adjusted to the settings shown in Figure 6 when BstlSetLookUpDis = 0 (see bit: BstlSetLookUpDis). These are the optimal settings for a given output voltage. If a different peak current setting is desired the BstlSetLookUpDis = 1 (see bit: BstlSetLookUpDis) setting must be selected; only then will the BstlSet register have any effect.



Figure 6. Optimal Peak Current vs. Voltage Lookup Table

#### **Boost Converter and LED0 Closed Loop Operation**

The boost regulator has a feature allowing it to work in closed loop with the LED current sink LED0. The intent is to allow LEDs that are driven by LED0 and the boost to be run as efficiently as possible. When LED\_BoostLoop = 1 (see bit: <u>LED\_BoostLoop</u>), the boost voltage is adjusted in order to regulate the voltage at LED0 to the value set by LED0 REFSEL (see bit: <u>LED0 REFSEL</u>). This allows the headroom at the LED0 current sink to be minimized, and as a

result, the efficiency of driving the LEDs is maximized. The boost regulation circuit can only act to increase the voltage from the initial setting and has a 5V range of adjustability.

### **Buck-Boost Regulator**

The MAX20360 buck-boost regulator provides a low-ripple voltage rail that can be used for voltage regulation near or above the battery voltage. The buck-boost is sized to be ideal in powering LEDs used in photoplethysmography (PPG) systems. This includes PPG systems with short wavelength LEDs that require large forward voltage drops. The buck-boost topology as well as the dynamic voltage scaling capabilities allow the user to adjust the output voltage to accommodate as little headroom on the LED current sink as possible to maximize efficiency.

Several other controls help to optimize the efficiency and output noise of the regulator. These include peak current control and automatic peak and valley current adjustment. Additionally, the Buck-Boost regulator can operate in buck-only mode to increase efficiency when  $V_{BBOUT}$  is much lower than  $V_{SYS}$ .

#### **Buck-Boost Inductor Selection**

Inductor selection for the MAX20360 should be optimized for the intended application. A 2.2µH inductor value is required for this buck-boost. Aside from the inductor value physical size, DC resistance (DCR), maximum average current, and saturation current are the primary factors to consider. The maximum average inductor current is obtained using the following equation:

$$I_{L\_MAX} = \frac{V_{OUT\_MAX} \times I_{OUT\_MAX}}{\eta \times V_{IN\_MIN}}$$

where,

V<sub>OUT MAX</sub> = Maximum expected operating voltage

I<sub>OUT MAX</sub> = Maximum expected output current

V<sub>IN MIN</sub> = Minimum expected operating input voltage

 $\eta$  = Expected worst-case efficiency in the minimum input voltage and maximum output power case (see the Typical Operating Characteristics section for help in estimating efficiency).

The average inductor current calculated above dictates the required maximum average current for temperature rise on the inductor. In order to determine the required inductor saturation current, the peak current must be calculated. The worst case peak current for this converter can be calculated as the higher value between:

$$I_{\text{L\_PEAK\_CCM}} = I_{\text{L\_MAX}} + \frac{1.15 \times (\text{BBstlPSet1} + \text{BBstlPSet2})}{2} + 100\text{mA}$$

and

I<sub>L PEAK DCM</sub> = 1.15 × (BBstIPSet1 + BBstIPSet2) + 100mA

If  $I_{L\_PEAK}$  is expected to occur when  $V_{IN}$  is lower than  $V_{OUT}$  by at least 100mV, a less pessimistic assumption can be taken as the lower of the below:

$$I_{\text{L\_PEAK\_CCM}} = I_{\text{L\_MAX}} + \frac{1.15 \times \text{BBstIPSet1}}{2} + 100 \text{mA}$$
 and  $I_{\text{L\_PEAK\_DCM}} = 1.15 \times \text{BBstIPSet1} + 100 \text{mA}$ 

where BBstIPSet1 and BBstIPSet2 are the peak current settings.

When selecting an inductor, one primary factor in achieving high efficiency is the DCR of the inductor. For maximum efficiency, select an inductor with the lowest DCR possible in the required package size. Another factor to consider is magnetic losses. Generally magnetic losses are lower in inductors with larger physical size and/or higher saturation current ratings. In most cases, ferrite inductors should be avoided as they tend to exhibit poor AC characteristics, especially in DCM. Refer to Table 3 for inductor recommendations for a given optimization parameter.

**Table 3. Recommended Inductors** 

| OPTIMIZATION PARAMETERS | VENDOR | PART NUMBER     |
|-------------------------|--------|-----------------|
| Efficiency              | Murata | DFE201610E-2R2M |
| Size                    | Murata | DFE18SBN2R2MEL  |

### **Buck-Boost Output Capacitor Selection**

The buck-boost is designed to be compatible with small case-size ceramic capacitors. As such, the device has low output capacitance requirements to accommodate the steep voltage derating of 0603 and 0402 (imperial) case-size capacitors. The sample derating curve in Figure 7 shows the required minimum capacitance for the BBOUT node.



Figure 7. Buck-Boost Required Minimum Output Capacitance

### **Architecture and Switching Phases**

The buck-boost comprises a typical noninverting buck-boost topology. Figure 8 illustrates the regulator's basic structure with arrows depicting the current flow in each switching phase. Depending on the register settings and input-to-output voltage relationship, the buck-boost sequences through the below switching phases in a particular order to deliver charge to the output. At most two switches are on in any given phase.

- Phase 1: MP1 on, MP2 on. Inductor charges.
- Phase 2: MP1 on, MN2 on. Inductor charges.
- Phase 3: MN1 on, MP2 on. Inductor discharges.
- Phase 4: MN1 on, MN2 on. Freewheeling.

The buck-boost features a frequency comparator to monitor its switching frequency. Switching frequency increases as the load current increases. Under light loads, the buck-boost optimizes its feedback loop for low quiescent current. When load requirements increase the switching frequency to the  $f_{HIGH}$  threshold, the low-quiescent current mode is disabled to improve response time. The transition above this threshold generates a discontinuity in the output-voltage ripple. If the transition occurs at a sensitive current causing noise on the output at a critical frequency, adjustment of the  $f_{HIGH}$  threshold is recommended with the trade-off of a slight decrease in light load efficiency. The  $f_{HIGH}$  threshold is set by the BBFHighSh setting in the BBstCfg1 register (see register:  $\underline{BBstCfg1}$ ). Hysteresis prevents the buck-boost regulator from resuming the low-quiescent current mode until the switch frequency decreases to  $f_{HIGH}/4$ .



Figure 8. The Buck-Boost Regulator and Switching Phases

#### **Buck-Boost Mode**

When BBstMode (register 0x31[1]) is 0, the regulator operates in buck-boost mode. The inductor charges in phase 2 up to BBstlPSet1 (register 0x33[3:0]). This minimizes noise when  $V_{SYS}$  is close to  $V_{BBOUT}$ . The buck-boost then transitions to phase 1. If  $V_{SYS} > V_{BBOUT}$ , the inductor continues charging until either the current reaches BBstlPSet1 + BBstlPSet2 (register 0x33[7:4]) or after a 500ns delay. If  $V_{SYS} \le V_{BBOUT}$ , the buck-boost waits for the 500ns delay to elapse or until the current drops to the valley limit. Next, the regulator enters phase 3 to discharge the inductor current to the valley limit. When the inductor current reaches the valley-current crossing threshold or falls below 0, the regulator freewheels in phase 4 until the next charge phase. When operating in continuous conduction mode (CCM), the buck-boost enters phase 4 for approximately 30ns if BBZCCmpEnb = 1. The buck-boost skips phase 4 when operating in CCM and BBZCCmpEnb = 0. The valley behavior is determined by BBZCCmpEnb (register 0x34[5]). Figure 9 shows the inductor current in buck-boost mode.



Figure 9. Buck-Boost Inductor Current in Buck-Boost Mode

#### **Buck-Only Mode**

To maximize efficiency when  $V_{SYS} > V_{BBOUT}$ , the buck-boost regulator has a buck-only mode. When BBstMode = 1, the regulator behaves as a synchronous buck regulator. The inductor charges in phase 1 until the inductor current reaches BBstIPSet1. The regulator then transitions to phase 3 to provide a path to deliver the inductor current to the output. Figure 10 shows the inductor current in buck-only mode.

Buck-only mode reduces switching losses present in buck-boost mode. Buck-only mode should be used when  $V_{BBOUT}$  is always less than  $V_{SYS}$  to maximize efficiency.



Figure 10. Buck-Boost Inductor Current in Buck-Only Mode

#### **Inductor Peak and Valley Current Limits**

The buck-boost regulator monitors the maximum and minimum values of the inductor current. Peak and valley currents can be fixed to the values in BBstlPSet\_ and 0mA, respectively (see bits: <u>BBstlPSet1</u>, <u>BBstlPSet2</u>), or allowed to change based on load requirements if BBstlAdptDis = 0 (see bit: <u>BBstlAdptDis</u>).

Peak currents are set in the BBstlSet register (see register:  $\underline{\textit{BBstlSet}}$ ). BBstlPSet1 controls the peak current when  $V_{SYS} > V_{BBOUT}$  and when the regulator is in buck-only mode. BBstlPSet2 sets a secondary current limit when  $V_{SYS} > V_{BBOUT}$  in buck-boost mode. The total inductor current limit when  $V_{SYS} > V_{BBOUT}$  is BBstlPSet1 + BBstlPSet2. The buck-boost regulator transitions from phase 1 to phase 3 if the inductor current reaches BBstlPSet1 + BBstlPSet2 or if the 500ns timeout has elapsed. Minimizing the difference between BBstlPSet1 and BBstlPSet2 reduces the output ripple, but decreases efficiency. Care must be taken to optimize the peak current settings to keep a low output ripple while maximizing efficiency. Figure 11 presents the safe operating area of BBstlPSet2 with respect to BBstlPSet1. Selecting values lower than those of Figure 11 for a given value can reduce efficiency and increase output ripple. Figure 12 is a graphical guide to selecting combinations of BBstlPSet1 and BBstlPSet2 to maximize efficiency for specific BBstVSet values.

In order to maximize the ease of implementation, the peak current settings of the buck-boost regulator are automatically adjusted to the settings shown in <a href="Figure 12">Figure 12</a> for a given output voltage when BBstlSetLookUpDis = 0. If a different peak current setting is desired, the BBstlSetLookUpDis = 1 setting must be selected; only then will BBstlPSet1 and BBstlPSet2 have an effect (see bit: <a href="BBstlSetLookUpDis">BBstlSetLookUpDis</a>) When BBstlAdptDis = 0 (see bit: <a href="BBstlAdptDis">BBstlAdptDis</a>), the regulator automatically increases the peak current limits when the load increases to improve load regulation and efficiency at high loads. When BBstZCCmpDis = 1 (see bit: <a href="BBstZCCmpDis">BBstZCCmpDis</a>), the buck-boost operates with peak and valley current limits. In discontinuous conduction mode (DCM), the valley limit is 0mA and it acts as a zero crossing. In CCM, the peak and valley limits are automatically adjusted by the voltage loop if BBstlAdptDis = 0 (see bit: <a href="BBstZCCmpDis">BBstZCCmpDis</a>). However, when BBstZCCmpDis = 0 (see bit: <a href="BBstZCCmpDis">BBstZCCmpDis</a>), the buck-boost operates with peak, valley, and zero crossing current limits. The zero crossing limit is fixed at 0mA while the peak and valley limits are adjusted by the voltage loop if BBstlAdptDis = 0 (see bit: <a href="BBstIAdptDis">BBstIAdptDis</a>).

In DCM, the valley current limit is negative so the end of phase 1 or 3 is determined by the zero-crossing current. In CCM, the valley current limit is  $\geq$  0mA if BBstZCCmpDis = 0 (see bit: <u>BBstZCCmpDis</u>). The end of phase 1 or 3 is thus determined by the valley current comparator.

Disabling the zero current crossing comparator reduces the buck-boost output ripple. Enabling the comparator improves EMI in CCM by removing the phase 4 stage in CCM mode that is otherwise present when BBstZCCmpDis = 1 (see bit: BBstZCCmpDis).



Figure 11. Minimum BBstIPSet2 Limit for a Given BBstIPSet1 Setting



Figure 12. Recommended BBstIPSet1 and BBstIPSet2 Settings

#### **Buck Regulators**

The MAX20360 includes three buck regulators: two low-power 400mA bucks and one high-power 600mA buck. All of the buck regulators operate in a pulse-frequency modulation (PFM) scheme with peak and valley current control. At light loads, the buck converters operate in discontinuous conduction mode (DCM) to maximize efficiency. The buck regulators have minimum and maximum capacitance requirements. The effective output capacitance of each buck should fall within these limits to guarantee stable operation. Figure 13 illustrates the minimum and maximum capacitance for each output-voltage setting.

#### **Buck Inductor Selection**

Inductor selection for the MAX20360 should be optimized for the intended application. A  $2.2\mu H$  inductor value is strongly preferred for these buck converters. A  $1\mu H$  inductor is acceptable, but results in decreased efficiency with only marginal load transient response benefits. Aside from the inductor-value physical size, DC resistance (DCR), maximum average current, and saturation current are the primary factors to consider. The maximum average inductor current is simply equal to the maximum output current expected in the application.

The average inductor current calculated above dictates the required maximum average current for temperature rise on the inductor. In order to determine the required inductor saturation current, the peak current must be calculated. The peak current for this converter can be calculated as the higher value between the following equations:

$$I_{\text{L\_PEAK\_CCM}} = I_{\text{L\_MAX}} + \frac{1.15 \times \text{BuckxlSet}}{2} + 100 \text{mA}$$
 and  $I_{\text{L\_PEAK\_DCM}} = 1.15 \times \text{BuckxlSet} + 100 \text{mA}$ 

Where BuckxlSet is the peak current setting for the relevant buck converter and I<sub>L\_MAX</sub> is the maximum expected load current on the converter.

When selecting an inductor, one primary factor in achieving high efficiency is the DCR of the inductor. For maximum efficiency, select an inductor with the lowest DCR possible in the required package size. Another factor to consider is magnetic losses. Generally, magnetic losses are lower in inductors with larger physical size and/or higher saturation current ratings. In most cases, ferrite inductors should be avoided as they tend to exhibit poor AC characteristics, especially in DCM. Refer to Table 4 for inductor recommendations for a given optimization parameter.

Table 4. Recommended Inductors Buck

| OPTIMIZATION PARAMETERS | VENDOR | PART NUMBER     |
|-------------------------|--------|-----------------|
| Efficiency              | Murata | DFE201610E-2R2M |
| Size                    | Murata | DFE18SBN2R2MEL  |

#### **Buck Output Capacitor Selection**

The bucks are designed to be compatible with small case-size ceramic capacitors. As such, the device has low output capacitance requirements to accommodate the steep voltage derating of 0603 and 0402 (imperial) case-size capacitors. Additionally, there is a maximum output capacitance requirement to maintain stability. The required minimum and maximum capacitance requirements in <u>Figure 13</u> show the required capacitance for the BK\_OUT node.



Figure 13. Buck Required Minimum and Maximum Capacitance to Guarantee Stability

#### **Inductor Peak and Valley Current Limits**

When a buck regulator is in DCM, the inductor's minimum current threshold ( $I_{VALLEY}$ ) is 0mA and the inductor's peak current threshold ( $I_{PEAK}$ ) is set automatically to the optimal value per Figure 14 by the regulator's automatic lookup table or by the Buck\_ISet register (see bits: <u>Buck1ISet</u>, <u>Buck2ISet</u>, <u>Buck3ISet</u>) if Buck\_ISetLookUpDis = 1 (see bits: <u>Buck1ISetLookUpDis</u>, <u>Buck2ISetLookUpDis</u>, <u>Buck3ISetLookUpDis</u>). In this mode, as the load increases the switching frequency also increases in accordance with the PFM control scheme.

As the load continues to increase, the switching frequency of the buck regulator eventually reaches roughly 1.1MHz. At this point, if the buck regulator adaptive current setting is enabled (Buck\_IAdptDis = 0) (see bits: <u>Buck1IAdptDis</u>, <u>Buck3IAdptDis</u>), I<sub>PEAK</sub> and I<sub>VALLEY</sub> shifts upward maintaining a roughly constant offset between themselves (set by the inductor peak current setting described in the first paragraph above). Once the valley current begins to increase, the regulator is operating in continuous conduction mode (CCM) as the inductor is no longer discharged completely to 0mA. The slope of the switching frequency flattens and rises only marginally for the remainder of the load range. This control scheme seeks to balance both the ohmic losses arising from the peak current level and the switching losses incurred by driving the gates of the FETs, extending load regulation and high efficiency over a wider range of loads.

If the adaptive current setting is disabled (Buck\_IAdptDis = 1) (see bits: <u>Buck1IAdptDis</u>, <u>Buck2IAdptDis</u>, <u>Buck3IAdptDis</u>), the switching frequency continues to rise until the regulator reaches critical conduction mode. As the load increases past critical conduction mode, the switching frequency saturates and the buck regulator behaves as a current source. This results in increased load regulation error at the output of the regulator.



Figure 14. Optimal Peak Current Setting vs. Output Voltage

### Adjustments to Manipulate Buck Switching Frequency

In some applications, the buck output-voltage ripple can generate noise at frequencies that interfere with sensitive analog circuitry. The adjustable peak current of the MAX20360 provides the flexibility to shift the ripple frequency out of the sensitive frequency ranges when the regulator is in DCM mode. Increasing the peak current delivers more charge to the output capacitor in a switching cycle, thereby decreasing the number of times the output capacitor requires charging to supply the same load. In this case, the output ripple frequency decreases for a given load current and shifts below sensitive, high-frequency ranges. Conversely, decreasing the peak current increases the switching frequency for a given load current to prevent injecting noise in sensitive, low-frequency ranges.

Note that increasing the peak current results in higher ohmic losses, which can lower efficiency and increased output-

voltage ripple amplitude. Decreasing the peak current incurs higher switching losses, which can lower the efficiency. Refer to the Typical Operating Characteristics section.

In order to maximize the ease of implementation, the peak current settings of the buck regulator can be automatically adjusted to the optimal settings for a given output voltage. When Buck\_ISetLookUpDis = 0 (see bits: <a href="mailto:Buck1|SetLookUpDis"><u>Buck2|SetLookUpDis</u></a>, <a href="mailto:Buck3|SetLookUpDis"><u>Buck3|SetLookUpDis</u></a>, the MAX20360 updates the peak current settings when the output voltage of the buck regulator is changed in any DVS mode. If an application requires independent peak current control, setting Buck\_ISetLookUpDis = 1 (see bits: <a href="mailto:Buck1|SetLookUpDis"><u>Buck2|SetLookUpDis</u></a>, <a href="mailto:Buck2|SetLookUpDis"><u>Buck2|SetLookUpDis</u></a>, <a href="mailto:Buck2|SetLookUpDis"><u>Buck2|SetLookUpDis</u></a>, <a href="mailto:Buck2|SetLookUpDis"><u>Buck2|SetLookUpDis</u></a>, <a href="mailto:Buck2|SetLookUpDis"><u>Buck2|SetLookUpDis</u></a>, <a href="mailto:Buck2|SetLookUpDis"><u>Buck3|SetLookUpDis</u></a>, <a href="mailto:Buck2|SetLookUpDis"><u>Buck3|SetLookUpDis</u></a>, <a href="mailto:Buck2|SetLookUpDis"><u>Buck3|SetLookUpDis</u></a>, <a href="mailto:Buck2|SetLookUpDis">Buck2|SetLookUpDis</a>, <a href="mailto:Buck2|SetLookUpDis">Buck2|SetLookUpDis</a>, <a href="mailto:Buck2|SetLookUpDis">Buck3|SetLookUpDis</a>) disables the automatic update function.

### **High Power Buck Converter with LDO Mode**

The charging phase of a buck regulator delivers energy to the inductor by creating a path from the regulator input to its output. Current through the inductor rises according to the equation:

$$\Delta I = \frac{V_{\text{IN}} - V_{\text{OUT}}}{L} \times \Delta t$$

Because the inductor current must ramp to a fixed value (i.e.,  $\Delta I$  is fixed and is the peak current limit), as the input voltage approaches the output voltage, the time required for the inductor to reach its peak current ( $\Delta t$ ) increases. This causes the regulator output-voltage ripple amplitude on the output of the converter to grow as the  $V_{IN}$  -  $V_{OUT}$  value decreases, reducing the efficiency and increasing the output ripple noise.

To avoid an excessively large  $\Delta t$ , the high-current Buck3 regulator of the MAX20360 automatically transitions into an LDO operation mode when  $V_{IN} - V_{OUT}$  reaches  $V_{IN}$  BOUT DRPOUT TH F. This eliminates the performance reduction when Buck3 operates at low buck voltage ratios. The EDO mode also improves performance over a standard buck architecture since LDOs are efficient and maintain noise immunity at low step-down ratios. Transitions into and out of LDO mode have substantial hysteresis to prevent oscillations when entering and exiting LDO mode.

#### **Charge Pump**

A low-quiescent current 5V charge pump is included in MAX20360. For proper operation a 22nF (min), 33nF (max) capacitor should be connected between the CPP and CPN bumps.

### **Power Switch and Reset Control**

The MAX20360 features a power switch that provides the ability to execute a reset sequence or to turn off the main system power and enter OFF or SEAL mode to extend battery life. In OFF mode, the SYS node and all PMIC outputs are turned off except LDO2 when it is configured as always on, either by the LDO2Seq (see bit: <a href="LDO2Seq">LDO2Seq</a>) or when it is kept on before entering OFF mode. In SEAL mode, all regulators and the SYS node are turned off. SEAL mode is the lowest-quiescent current mode of the MAX20360 and maximizes battery life when a product cannot be used for an extended period, such as when shipping from the factory to a retailer. More details on the power modes can be found in the <a href="PMIC Power Modes">PMIC Power Modes</a> section.

Shutdown and reset events are triggered by an external control using the power function (PFN) control inputs, I<sup>2</sup>C commands, or if other conditions are met. The behavior of the PFN pins is preconfigured to support one of the multiple types of wearable application cases. <u>Table 5</u> describes the behavior of the PFN1 and PFN2 pins based on the PwrRstCfg bits (see <u>PwrRstCfg</u> in <u>Table 5</u>), while <u>Figure 15</u> through <u>Figure 23</u> show the state diagrams associated with each mode.

A soft-reset sends a 10ms pulse on  $\overline{RST}$  and either leaves register settings unchanged or resets them to their default values depending on the device version (see bit:  $\underline{SftRstCfg}$ ). A hard reset on any device initiates a complete power-on reset (POR) sequence.

Devices with HrvEn = 0 enter SEAL mode on cold boot (battery attach with no CHGIN present). Devices with HrvEn = 1 enter battery recovery (BR) mode on cold boot. When the MAX20360 is in ON mode, it enters OFF/SEAL/BR mode after receiving PWR\_OFF\_CMD/PWR\_SEAL\_CMD/PWR\_BR\_CMD I<sup>2</sup>C command in the PwrCmd register (see register: <u>PwrCmd</u>), respectively. When the device detects a valid PFN signal it enters OFF mode or BR mode based on the PwrRstCfg and HrvEn setting.

The MAX20360 exits OFF/SEAL mode and turns the main power back on when there is a qualified PFN1 signal for PwrRstCfg settings where PFN1 is  $\overline{\text{KIN}}$ , or when a valid voltage is applied to CHGIN. In the powered-on state, the SYS node is enabled and other functions can be controlled through the I<sup>2</sup>C registers. Figure 24 and Figure 25 illustrate a

complete boot sequence coming out of OFF/SEAL mode.



Figure 15. PwrRstCfg 0000, 0001



Figure 16. PwrRstCfg 0010, 0011



Figure 17. PwrRstCfg 0100, 0101



Figure 18. PwrRstCfg 0110



Figure 19. PwrRstCfg 0111



Figure 20. PwrRstCfg 1000



Figure 21. PwrRstCfg 1001, 1010



Figure 22. PwrRstCfg 1011



Figure 23. PwrRstCfg 1100

## Table 5. PwrRstCfg Settings

| PwrRstCfg[3:0] | FIGURE       | MODE<br>NAME | BEHAVIOR                                                                                                               |
|----------------|--------------|--------------|------------------------------------------------------------------------------------------------------------------------|
| 0000           | Figure<br>15 | ON/OFF       | ON/OFF Mode with 10ms Debounce. PFN1 is the active-high ON/OFF control input. PFN2 is the active-low soft-reset input. |
| 0001           | Figure<br>15 | ON/OFF       | ON/OFF Mode with 10ms Debounce. PFN1 is the active-low ON/OFF control input. PFN2 is the active-low soft-reset input.  |

Table 5. PwrRstCfg Settings (continued)

|           |              | ,                                            | 3-(                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------|--------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0010      | Figure<br>16 | AON                                          | Always-On Mode. A rising edge on PFN1 generates a hard-reset after a 200ms delay. A rising edge on PFN2 generates a soft-reset after a 200ms delay. The device can only enter the OFF state by writing to the PwrCmd register.                                                                                                                                                                                                                                  |
| 0011      | Figure<br>16 | ĀON                                          | Always-On Mode. A falling edge on PFN1 generates a hard-reset after a 200ms delay. A falling edge on PFN2 generates a soft-reset after a 200ms delay. The device can only enter the OFF state by writing to the PwrCmd register.                                                                                                                                                                                                                                |
| 0100      | Figure<br>17 | CR<br>High                                   | Always-On Mode. Holding PFN1 high during a CHGIN insertion generates a hard-reset after a 200ms delay. Holding PFN2 high during a CHGIN insertion triggers a soft-reset after a 200ms delay. The device can only enter the OFF state by writing to the PwrCmd register.                                                                                                                                                                                         |
| 0101      | Figure<br>17 | CR Low                                       | Always-On Mode. Holding PFN1 low during a CHGIN insertion generates a hard-reset after a 200ms delay. Holding PFN2 low during a CHGIN insertion triggers a soft-reset after a 200ms delay. The device can only enter the OFF state by writing to the PwrCmd register.                                                                                                                                                                                           |
| 0110      | Figure<br>18 | KIN                                          | ON/OFF Through Key Presses. PFN1 is the active-low KIN button. PFN2 is the open-drain KOUT output, which buffers the KIN input. The device enters on mode through a short (400ms) KIN press or a CHGIN insertion. The device enters OFF mode through a long (> 12s) KIN press or through the PwrCmd register.                                                                                                                                                   |
| 0111      | Figure<br>19 | CSR1                                         | On/Reset Through Key Presses. PFN1 is the active-low KIN button. PFN2 is the opendrain KOUT output, which buffers the KIN input. The device enters on mode through a long (> 3s) KIN press or a CHGIN insertion. A long (> 12s) KIN press generates a soft-reset. The device can only enter the off state by writing to the PwrCmd register.                                                                                                                    |
| 1000      | Figure<br>20 | CSR2                                         | On/Reset Through Key Presses. PFN1 is the active-low KIN button. The device enters on mode through a long (> 3s) KIN press or a CHGIN insertion. A long (> 12s) PFN2 press generates a soft-reset. The device can only enter the off-state by writing to the PwrCmd register.                                                                                                                                                                                   |
| 1001      | Figure<br>21 | Custom<br>CR<br>High                         | Always-On Mode. The device can only enter the on state through a CHGIN insertion. Holding PFN1 high during a CHGIN insertion generates a hard-reset after a 15 second delay. If PFN1 is brought low during this delay (10ms debounce), the hard-reset is aborted. Holding PFN2 high during a CHGIN insertion generates a soft-reset after a 15 second delay. If PFN2 is brought low during this delay (10ms debounce), the hard-reset is aborted.               |
| 1010      | Figure<br>21 | Custom<br>CR Low                             | Always-On Mode. The device can only enter the on state through a CHGIN insertion. Holding PFN1 low during a CHGIN insertion generates a hard-reset after a 15 second delay. If PFN1 is brought high during this delay (10ms debounce), the hard-reset is aborted. Holding PFN2 low during a CHGIN insertion generates a soft-reset after a 15 second delay. If PFN2 is brought high during this delay (10ms debounce), the hard-reset is aborted.               |
| 1011      | Figure<br>22 | KIN with<br>OFF/<br>SEAL                     | ON/OFF Through Key Presses with OFF/SEAL. PFN1 is the active-low KIN button. PFN2 is the open-drain KOUT output, which buffers the KIN input. The device enters on mode through a short (400ms) KIN press or a CHGIN insertion. The device enters OFF mode through a long (> 12s) KIN press or through the PwrCmd register.                                                                                                                                     |
| 1100      | Figure<br>23 | Custom<br>CR<br>High<br>with<br>OFF/<br>SEAL | Always-On Mode with OFF/SEAL. The device can only enter the on-state through a CHGIN insertion. Holding PFN1 high during a CHGIN insertion generates a hard-reset after a 15-second delay. If PFN1 is brought low during this delay (10ms debounce), the hard-reset is aborted. Holding PFN2 high during a CHGIN insertion generates a soft-reset after a 15-second delay. If PFN2 is brought low during this delay (10ms debounce), the hard-reset is aborted. |
| 1101-1111 | _            | RFU                                          | _                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|           |              |                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



Figure 24. Boot Sequence—Harvester Mode Disabled



Figure 25. Boot Sequence—Harvester Mode Enabled

## **PMIC Power Modes**

The following sections describe the basic operating modes of the MAX20360.

## **SEAL Mode**

SEAL mode is the lowest-quiescent current mode on the MAX20360. In this mode, all resources are off except the button monitor and  $V_{CHGIN}$  insertion detection circuitry.

#### **OFF Mode**

The MAX20360 must in some cases power an RTC. OFF mode is the lowest quiescent current mode in which the fuel gauge and the always on LDO are powered. In this mode, the  $V_{DIG}$  supply, the button and  $V_{CHGIN}$  monitor circuits, and the fuel gauge are on. If LDO2 was on before entering OFF mode or if LDO2Seq = 001 (see bit: LDO2Seq), LDO2 is also on in OFF mode.

#### ON Mode (Versions with HrvEn = 0)

ON mode is the most common operating mode. In ON mode, all regulators are or can be enabled, the fuel gauge is on, and all features are accessible.

#### **Battery Recovery Mode (Versions with HrvEn = 1)**

On versions of MAX20360 with HrvEn = 1, MPC7 and MPC6 are permanently reconfigured as "Wake Input" (from Harvester) and "Disable Output" (to Harvester, high-side open-drain to  $V_{CCINT}$ ), respectively. If the device has SysPDEn enabled, SYS node is discharged through a 10 $\Omega$  resistor for 30ms before entering battery recovery node. In battery recovery mode, the part is in the same operating condition as OFF mode; however, in addition the switch between SYS and BAT is closed in order to allow a charging path for recovery from a dead battery situation and the battery thermistor is actively monitored to ensure safe operating conditions. As soon as the battery reaches a threshold which is programmed on the MAX20361 harvester, the MAX20361 sends a wake signal, bringing the part into ON Mode (Versions with HrvEn = 1) as described below. In situations where the THM monitor detects an out-of-bound condition and the charging is considered unsafe, a disable signal is sent to the harvester to halt charging.

#### **ON Mode (Versions with HrvEn = 1)**

ON mode with HrvEn = 1 is very similar to ON mode with HrvEn = 0 as described above with the exception that harvester functionality is enabled. In this mode, an ideal diode can be applied to the BAT-SYS relationship. In the default operation, the harvester supplies SYS directly until it is unable to further support the output at which point the battery supplements the supply. This mode also includes the rest of the harvester interaction functionality described in the <u>MAX20361 Harvester Interaction</u> section. This behavior can be modified per the HrvBatSys, HrvThmEn and HrvThmDis bit fields (see bits: <u>HrvBatSys, HrvThmEn, HrvThmDis</u>).

### **Power Sequencing**

The sequencing of the switching regulators, load switches, and LDOs during power-on is configurable. See each function's sequencing bits for details. Regulators and switches can turn on at one of three points during the power-on process: 0% of  $t_{RST}$  time after the power-on event, at the time the  $\overline{RST}$  signal is released, or at two points in between. The two points between 0% of  $t_{RST}$  time delay and the  $\overline{RST}$  rising edge are fixed proportionally to the duration of the power-on reset (POR) process boot delay ( $t_{RST}$ ). The value of the  $t_{RST}$  delay ranges from 80ms to 420ms and is stored in the BootDly bits (see bit:  $\underline{BootDly}$ ). The timing relationship is presented graphically in  $\underline{Figure~26}$ ,  $\underline{Figure~27}$ , and  $\underline{Figure~28}$ .

Alternatively, the regulators and switches can remain off by default and turn on manually with an  $I^2C$  command after  $\overline{RST}$  is released. LDO2 can be configured to be always on.

The SYS voltage is monitored during the power-on sequence. If  $V_{SYS}$  falls below  $V_{SYS\_UVLO}$  during the sequencing process with a valid voltage at CHGIN and ChgAlwTry = 1, the process repeats from the point where SYS was enabled to allow more time for the voltage to stabilize. If there is not a valid voltage at CHGIN, the device returns to the off state to avoid draining the battery. Power is also turned off if BAT experiences a current greater than  $I_{BAT\_OCP}$  for more than  $I_{BAT\_OCP}$  for more than



Figure 26. Power Sequencing, HrvEn = 0 from OFF Mode



Figure 27. Power Sequencing, HrvEn = 1 from BR Mode



Figure 28. Power Sequencing, from SEAL Mode

#### **System Load Switch**

An internal  $80m\Omega$  (typ) MOSFET connects BAT to SYS when no voltage source is available on CHGIN. When an external source is detected at CHGIN, this switch opens and SYS is powered from the input source through the input current limiter. The SYS-to-BAT switch also prevents  $V_{SYS}$  from falling below  $V_{BAT}$  when the system load exceeds the input current limit. If  $V_{SYS}$  drops to  $V_{BAT}$  due to the current limit ( $I_{LIM}$ ), the SYS-to-BAT switch turns on so the load is supported by the battery. If the system load continuously exceeds the input current limit, the battery is not charged. This is useful for handling loads that are nominally below the input current limit, but have high current peaks exceeding the input current limit. During these peaks, battery energy is used, but at all other times the battery charges.

#### **Smart Power Selector**

The smart power selector seamlessly distributes power from the external CHGIN input to the BAT and SYS nodes. With both an external adapter and battery connected, the smart power selector basic functions are:

- When the system load requirements are less than the input-current limit, the battery is charged with residual power from the input.
- When the system load requirements exceed the input-current limit, the battery supplies supplemental current to the load.

When the battery is connected and there is no input-current limit, the system is powered from the battery.

#### **Input Limiter**

The input limiter distributes power from the external adapter to the system load and battery charger. In addition to the input limiter's primary function of passing power to the system load and charger, it performs several additional functions to optimize use of available power.

#### **Invalid CHGIN Voltage Protection**

If CHGIN is above the overvoltage threshold  $V_{CHGIN\_OV}$ , the device enters overvoltage lockout (OVLO). OVLO protects the MAX20360 and downstream circuitry from high-voltage stress up to +28V. During OVLO, the internal circuit remains powered and an interrupt is sent to the host. The negative voltage protection down to -5.5V disconnects CHGIN and the device is powered only by BAT. The charger turns off and the system load switch closes, allowing the battery to power SYS. CHGIN is also invalid if it is less than  $V_{BAT}$ , or less than the  $V_{CHGIN\_DET}$  threshold. With an invalid input voltage, the SYS-to-BAT load switch closes and allows the battery to power SYS.

#### **CHGIN Input Current Limit**

The CHGIN input current is limited to prevent input overload. The input current limit  $I_{LIM}$  is  $I^2C$ -controlled through paramter ILimCntl (see bit:  $\underline{\textit{ILimCntl}}$ ). To accommodate systems with a high inrush current, the limiter includes a blanking time  $t_{ILIM\_BLANK}$ ,  $I^2C$  programmable through the parameter ILimBlank (see bit:  $\underline{\textit{ILimBlank}}$ ), during which the input current limit increases to  $I_{LIM\_MAX}$ .

#### **Thermal Limiting**

In case the die temperature exceeds T<sub>CHG\_LIM</sub>, the MAX20360 attempts to limit temperature increases by reducing the input current from CHGIN. In particular, the system load has priority over the charger current, so the input current is first reduced by lowering the charge current. If the junction temperature continues to rise and reaches the maximum operating limit (T<sub>CHG\_SHDN</sub>), no input current is drawn from CHGIN and the battery powers the entire system load.

#### **Battery Charger**

#### **Adaptive Battery Charging**

While the system is powered from CHGIN, the charger draws power from SYS to charge the battery. If the total load exceeds the input current limit, an adaptive charger control loop reduces charge current to prevent  $V_{SYS}$  from collapsing below the maximum between  $V_{SYS\_LIM}$  that is I²C programmable through the SysMinVIt parameter (see bit:  $\underline{SysMinVIt}$ ), and  $V_{SYS\_BAT\_REG}$  values. When the charge current is reduced below 50% ( $I_{FCHG\_TEXT}$  threshold) due to  $V_{SYS\_LIM}/V_{SYS\_BAT\_REG}$  or  $I_{CHG\_LIM}$  limits, the timer clock operates at half speed. When the charge current is reduced below 20% ( $I_{FCHG\_TSUS}$  threshold) due to  $V_{SYS\_LIM}/V_{SYS\_BAT\_REG}$  or  $I_{CHG\_LIM}$  limits, the timer clock pauses.

#### **Fast Charge Current Setting**

The MAX20360 uses an external resistor connected from ISET to GND to set the fast-charge current  $I_{FCHG}$ . The precharge ( $I_{PCHG}$ ) and charge-done,  $I_{CHG\_DONE}$ , currents are  $I^2C$  programmed using IPChg and IChgDone parameters (see bits:  $I_{PChg}$ ,  $I_{ChgDone}$ ), respectively, as a percentage of this value. The fast-charge current resistor can be calculated as:

RISET = KISET x VISET / IFCHG

where  $K_{ISET}$  has a typical value of 2000A/A and  $V_{ISET}$  has a typical value of +1V. The range of acceptable values for  $R_{ISET}$  is  $4k\Omega$  to  $400k\Omega$ . A capacitive load on the ISET pin can cause instability of the charger if the condition ( $C_{ISET}$  <  $5\mu$ s /  $R_{ISET}$ ) pF is violated.

#### **JEITA Monitoring with Charger Control**

To enhance safety when charging lithium-ion batteries, the MAX20360 includes a JEITA compliant temperature monitoring. A resistive divider is formed on THM by attaching a pullup resistor to TPU and connecting the thermistor of a battery-pack (do not exceed 2mA load on TPU). TPU is internally connected internally to V<sub>DIG</sub> through a switch. The divider output is read by internal comparators when JEITA monitoring is enabled and the resulting temperature

measurement places the battery into one of five temperature zones: cold, cool, room, warm, and hot. Charging is always inhibited in cold and hot regions or if the thermistor is not detected while charging behavior is configurable in warm, room, and cool regions using the I<sup>2</sup>C-controlled ChgThmEn parameter (see bit: ChgThmEn). In particular, the battery regulation voltage can be reduced to the VBAT\_REG\_JTA value using the I<sup>2</sup>C-programmed ChgCool/Room/WarmBatReg[1:0] parameters (see bits: ChgCoolBatReg, ChgRoomBatReg, ChgWarmBatReg) while the fast-charge current can be reduced to the IFCHG\_JTA value using the I<sup>2</sup>C-programmed ChgCool/Room/WarmIFChg parameters (see bits: ChgCoolIFChg, ChgRoomIFChg, ChgWarmIFChg). Charging can also be inhibited in cool and warm regions using ChgThmEn (see bit: ChgThmEn). See figures Figure 29, Figure 30, and Figure 31 for representations of the JEITA charging profile in each of the charging phases.



Figure 29. Sample JEITA Pre-Charge Profile



Figure 30. Sample JEITA Fast Charge Profile



Figure 31. Sample JEITA Maintain Charge Profile

#### Step Charging

Lithium-ion batteries suffer capacity degradation over their lifetimes. One of the primary causes of degradation over the lifetime of a battery is due to an effect called lithium plating, which describes the formation of metallic lithium on the anode of the battery. Lithium plating has many causes, but one of the most common is when the battery is charged at high rates relative to the capacity of the battery when the battery is at a high state of charge (SOC). To combat this effect, the MAX20360 includes a step-charge function. This function allows the user to select a voltage threshold at which the charge current can be reduced in order to avoid lithium plating and prolong the lifetime of the battery. The settings of this function can be found in the StepChgCfg0 and StepChgCfg1 registers (see bits: StepChgCfg0, StepChgCfg1). The ChgStepRise (see bit: ChgStepRise) field allows the setting of the rising voltage VBAT\_STPCHG at which the charge current should be reduced. The ChgIStep (see bit: ChgIStep) field sets the percentage IFCHG\_STPCHG of the full fast-charge current to which the charger should be set when the battery is above the VBAT\_STPCHG value specified with ChgStepRise (see bit: ChgStepRise). Lastly, the ChgStepHys (see bit: ChgStepHys) field sets the VBAT\_STPCHG\_H hysteresis for the step charge function in order to avoid oscillations in case a high battery impedance causes the voltage to fall a large amount upon reduction of the battery current. If this function is not desirable, set the ChgIStep (see bit: ChgIStep) setting to 100% ("111") to disable it.

In case both JEITA and step-charging related fast-charge current reductions are active, the minimum between the two is selected and applied.

#### **Battery Charger State Diagram**

A battery charger-state diagram is shown below in Figure 32. User can read ChgStat bits (see bit: ChgStat) to know the status of charger.



Figure 32. Battery Charger-State Diagram

#### **Battery or Pack Protector Presence Detection**

When pack protectors open due to a discharge-related fault, the pack protector turns off the discharge FET, placing a reverse-biased body diode in the discharge path and preventing further discharge. In this state, the system designer can decide that the battery has been damaged and that they would like to prevent a full charge cycle in the future. Even if the system designer does decide that the battery can be recovered, they can have concerns that the diode drop of the pack protector can cause the charger to believe that the battery is above the precharge voltage threshold, which would mean that the fast charge current is applied.

In this scenario, it is useful for the system to understand before starting a full charge cycle whether a pack is present

on the BAT node (with an open protector) or if the battery has simply been removed. The MAX20360 contains all of the necessary circuitry to allow the system designer to implement such a check.

One example of a simple algorithm to check for such a condition is to run the below check every time before starting a battery charging cycle:

- 1. After receiving a UsbOkInt interrupt (see bit: <u>UsbOkInt</u>) and before enabling the charger the BAT pulldown resistor by writing BatPD = 1 (see <u>BatPD</u>), wait enough time for any BAT capacitance to discharge, then check the BatGood (see bit: <u>BatGood</u>) status and disable the BAT pull-down resistor. If BatGood = 1 (see bit: <u>BatGood</u>), then the battery is present and charging can resume. If BatGood = 0 (see bit: <u>BatGood</u>) indicating that the BAT voltage is below the UVLO threshold either:
  - a. The battery is not present.

or

- b. The pack protector is open.
- 2. Now turn the charger on in a "forced precharge" mode by writing FrcPChg = 1 and ChgEn = 1 (see bits:  $\underline{\textit{ErcPChg}}$ ,  $\underline{\textit{ChgEn}}$ ) simultaneously and check BatRegDone (see bit:  $\underline{\textit{BatRegDone}}$ ). If BatRegDone = 1 meaning that  $V_{BAT} \ge V_{BAT}$  REG, it means that the battery is not present since if it were, the BAT voltage would only be allowed to rise one diode drop above the actual battery voltage. If instead BatRegDone = 0, the battery must be present and forced precharge mode should be maintained at least long enough to unlock the pack protector.

#### **SAR ADC/Monitor Mux**

In order to simplify system monitoring, the MAX20360 includes a voltage monitor multiplexer (MUX). The MUX, which is I<sup>2</sup>C controlled using the IVMONCntl parameter (see bit: <u>IVMONCntl</u>) in the PMIC register map, connects the IVMON pin to the scaled value of one of the seven voltage regulators, BAT, or SYS. A resistive divider scales the selected voltage to one of four ratios determined by IVMONRatioConfig (see bit: <u>IVMONRatioConfig</u>). Because the MUX can only tolerate voltages up to +5.5V, CHGIN, CPOUT and BSTOUT are not available on IVMON. Additionally, the ISET voltage is available to monitor the charging current according to the following equation:

$$I_{CHG} = \frac{\left(K_{ISET} \times V_{ISET} \times RED\_FCT\right)}{R_{ISET}}$$

where:

I<sub>CHG</sub> = Actual charging current flowing into BAT

K<sub>ISFT</sub> = Gain factor (2000A/A)

V<sub>ISET</sub> = Voltage read from monitor mux.

RED\_FCT = Eventual reduction factor can be due to JEITA and/or step-charging (see bits: <u>ChglStep</u>, <u>ChgCoollFChg</u>, <u>ChgRoomlFChg</u>, <u>ChgWarmlFChg</u> parameters). If neither JEITA nor step-charging current reduction is active, RED\_FCT is equal to 1.

R<sub>ISFT</sub> = Nominal resistor value on ISET

The MAX20360 also contains an internal ADC that can be used to read the voltage rails and performs system tasks such as SYS tracking for automatic level compensation (ALC) during haptic driver operations. Manual ADC measurements are initiated by first selecting a channel by writing to ADCSel (see bit: <u>ADCSel</u>) in the Haptic Driver/ADC register map. The measurement is then launched by writing a 1 to ADCConvLnch (see bit: <u>ADCConvLnch</u>). Once the measurement is complete, an ADCEOCInt interrupt (see bit: <u>ADCEOCInt</u>) is set to inform the system that the value is available for read in the ADCAvg, ADCMin, and ADCMax register fields (see bits: <u>ADCAvg</u>, <u>ADCMin</u>, <u>ADCMax</u>). Averaging of measurements can be performed by setting the number of measurements to average using the ADCAvgSiz register field (see bit: <u>ADCAvgSiz</u>). The ADC can also measure the IVMON voltage when the MUX is enabled with a 1:1 ratio. The full-scale range of the ADC for different voltage rails is detailed in <u>Table 6</u>.

### Table 6. ADC Full-Scale Range

| VOLTAGE RAIL                                                                  | AVAILABLE RANGE (V) | CONVERSION (V)         |
|-------------------------------------------------------------------------------|---------------------|------------------------|
| V <sub>HDIN</sub>                                                             | 0 to +5.5           | (ADC[7:0] x 5.5V)/255  |
| V <sub>IVMON</sub> (use IVMONRatioConfig = 00) (see <u>IVMONRatioConfig</u> ) | 0 to +5.5           | (ADC[7:0] x 5.5V)/255  |
| CHGIN                                                                         | +3 to +8.25         | (ADC[7:0] x 8.25V)/255 |
| CPOUT                                                                         | +3 to +8.25         | (ADC[7:0] x 8.25V)/255 |
| BSTOUT                                                                        | +3 to +21           | (ADC[7:0] x 21.0V)/255 |

#### **Haptic Driver**

The MAX20360 features a versatile, integrated haptic driver. The driver allows for real-time control of haptic devices through PWM or I<sup>2</sup>C as well as the ability to run haptic patterns from internal RAM. For added flexibility, the driver is capable of driving both linear resonant actuator (LRA) and eccentric rotating mass (ERM) actuators.

#### **Eccentric Rotating Mass (ERM)**

An ERM is the simplest haptic actuator to drive. The driving signal is taken directly as the PWM output of an integrated H-bridge, allowing for bidirectional operation of the actuator. To configure the MAX20360 to drive an ERM, the HptSel bit (see bit: <a href="https://example.com/hptSel">HptSel</a>) must be set to 0.

#### **Linear Resonant Actuator (LRA)**

Unlike the on-off control of an ERM, LRAs require a sinusoidal driving signal. The MAX20360 realizes this with a Class-D amplifier that converts the driver input to a sinusoidal output.

An LRA's vibration magnitude is maximized when the driving signal matches the LRA's resonant frequency. To ensure the haptic driver closely tracks this frequency, the MAX20360 includes an auto-resonance tracking feature that measures the back-electromotive force (BEMF) of the LRA to track the resonance of the actuator. The resonant tracking feature should remain enabled any time an LRA is driven. Resonance tracking is enabled by setting the EmfEn bit to 1 (see bit: <a href="mailto:EmfEn">EmfEn</a>). The range of resonant frequencies that are tracked is clamped by the driver to be no lower than max(200kHz/IniGss[11:0], 100Hz) and no greater than min(800kHz/IniGss[11:0], 1kHz). See the description of IniGss (see bit: <a href="mailto:IniGss">IniGss</a>) in the register map for calculation of frequency. This mitigates the risk of audible noise during a fault event.

To select LRA mode, set the HptSel bit to 1 (see bit: HptSel).

#### **LRA Braking**

The haptic driver features a braking function to efficiently stop or reverse the direction of an LRA. Each time the driving polarity is reversed, the BEMF measuring configurations are overridden by the values in BrkLpGain, BrkCyc, and BrkWdw for BrkCyc number of half cycles (see bits: <u>BrkLpGain</u>, <u>BrkCyc</u>, <u>BrkWdw</u>). This allows the haptic driver to optimize the redetection of the BEMF after the sudden change in direction.

Additionally, the haptic driver can automatically detect the optimal braking time when running patterns in the RAMHP and ETRG modes. When the RAM pattern reaches a brake sample (nLSx = 00 and RPTx = 0000) (see bits: nLSx, RPTx), or when the ETRG pattern reaches the brake amplitude, the haptic driver measures the LRA's BEMF amplitude centered about either two or four sample points of the sine wave (depending on AutoBrkPeakMeas setting) (see bit: AutoBrkPeakMeas). If the absolute value of the BEMF is lower than the threshold AutoBrkMeasTh (see bit: AutoBrkMeasTh) for more than half of the duration of AutoBrkMeasWdw (see bit: AutoBrkMeasWdw) for a number of consecutive sample points where BEMF amplitude is measured (set by AutoBrkMeasEnd, see bit: AutoBrkMeasEnd), then the driver determines that the BEMF is sufficiently small and driving stops.

Note that all LRA registers except those that set the full-scale voltage and initial guess for the resonant frequency of the LRA should be left at their defaults for most actuators. The only exceptions are that EmfSkipCyc (see bit: <a href="mailto:EmfSkipCyc">EmfSkipCyc</a>) should be written to 0 for optimal performance and when an LRA with a very fast time constant is in use, the AutoBrkPeakMeas (see bit: <a href="mailto:AutoBrkPeakMeas">AutoBrkPeakMeas</a>) might need to be changed to 1 in order to accommodate that LRA's characteristics.

#### **Automatic Level Compensation**

Because  $V_{HDIN}$  can vary over time, the driver must adjust its output duty cycle to maintain a constant reference to the full-scale voltage. An automatic level compensation (ALC) function measures  $V_{HDIN}$  and handles this adjustment. ALC can be enabled by setting the AlcEn bit (see bit:  $\underline{AlcEn}$ ) to 1 and uses the MAX20360 internal ADC to monitor  $V_{HDIN}$ . The ALC function then scales the haptic driver duty cycle as needed to maintain the programmed driver amplitude. If ALC is not enabled,  $V_{HDIN}$  is assumed to be Vfs (see bit:  $\underline{Vfs}$ ).

#### **Haptic UVLO**

Additionally, if AlcEn = 1 (see bit: <u>AlcEn</u>), V<sub>HDIN</sub> is measured after the driver is enabled but prior to starting a vibration. At any moment, if V<sub>HDIN</sub> goes below the maximum between the value programmed through HDINDisTh (see bit: <u>HDINDisTh</u>) and the V<sub>HDIN</sub> <sub>UVLO</sub> threshold, the vibration event is aborted and the haptic driver is locked. See the <u>Haptic</u> <u>Driver Lock</u> section for details regarding restarting vibration if a haptic UVLO condition is reached.

The time required to perform the initial  $V_{HDIN}$  measurement, as well as other startup delays, results in a small initial latency of the haptic driver. To avoid partial pattern skipping in real-time modes, vibration patterns should be provided at least  $t_{HD}$  START after enabling the desired real-time vibration mode (PPWM or RTI2C).

#### **Driver Amplitude**

The haptic driver features a configurable voltage basis for the amplitude of the driving signal. Setting this basis, referred to as the full-scale voltage ( $V_{FS}$ ), configures the maximum amplitude of the driver output. It is set using Vfs (see bit:  $\underline{Vfs}$ ) and has a range of 0V to 5.5V (LSB = 21.57mV). Since the H-bridge is supplied by  $V_{HDIN}$ , the actual full-scale voltage of the driver at any given moment is the minimum of the value stored in Vfs (see bit:  $\underline{Vfs}$ ) and  $V_{HDIN}$ .

Once  $V_{FS}$  has been set, all driver amplitudes are scaled as a percentage of the full-scale voltage. The resolution of the amplitude is always  $V_{HDIN}/128$ . Therefore, the effective resolution of the amplitude scales with the  $V_{FS}/V_{HDIN}$  ratio. For example, if  $V_{FS} = V_{HDIN}/2$ , the effective resolution is 6 bits.

### **Vibration Timeout**

A vibration timeout parameter is programmable through I<sup>2</sup>C. If a vibration lasts longer than the programmed timeout period, the vibration is aborted. The timeout period is stored in DrvTmo (see bit: <u>DrvTmo</u>) (LSB = 1s). Writing code "000000" disables the timeout function. See the <u>Haptic Driver Lock</u> section for details regarding restarting vibration if a timeout is reached.

#### **Overcurrent/Thermal Protection**

The haptic driver also includes overcurrent and thermal shutdown protection. While the haptic driver is active, the MAX20360 monitors the current from DRP and DRN. If overcurrent protection is enabled (HptOCProtDis = 0) (see bit: HptOCProtDis) and the DRP or DRN current exceeds I<sub>HD\_OCP</sub>, the haptic driver issues a fault, aborts vibration, and enters the locked state.

Thermal protection allows the MAX20360 to immediately shut down the haptic driver should the die temperature exceed  $T_{HD\ SHDN}$ . This feature is enabled by setting HptThmProtDis = 0 (see bit: <u>HptThmProtDis</u>).

See the <u>Haptic Driver Lock</u> section for details regarding restarting vibration if an overcurrent or overtemperature condition is reached.

#### **Haptic Driver Lock**

If the MAX20360 detects a fault in the haptic driver, vibrations in progress are aborted and the haptic driver is locked by the haptic fault locking function. The user must manually set the HptFltUnlock bit (see bit: <a href="https://hptfltunlock"><u>HptFltUnlock</u></a>) in order to run a new vibration attempt. A fault occurs under any of the following conditions: V<sub>HDIN</sub> drops below the threshold programmed in HDINDisTh (see bit: <a href="https://hdln.nuvlo."><u>HptINDisTh</u></a>) or below V<sub>HDIN</sub> UVLO, an overcurrent is detected on DRN or DRP (see bits: <a href="https://hptDRPOCPLow"><u>HptDRPOCPLow</u></a>, <a href="https://hptDRNOCPLow"><u>HptDRNOCPLow</u></a>, <a href="https://hptDRNOCPLow"><u>HptDRNOCPLow</u></a>, <a href="https://hptDRNOCPLow"><u>HptDRNOCPLow</u></a>, <a href="https://hptps.nuvlo."><u>HptDRNOCPLow</u></a>, <a href="https://hptps.nuvlo."><u>HptDRNOCPLow</u></a>, <a href="https://hptps.nuvlo."><u>HptThm</u></a>), or a vibration duration exceeds the timeout period stored in DrvTmo (see bit: <a href="https://prvTmo"><u>DrvTmo</u></a>). Writing HptFltUnlock (see bit: <a href="https://hptFltUnlock"><u>HptFltUnlock</u></a>) to 1 clears the fault and automatically clears the HptFltUnlock bit to 0.

#### **Interface Modes**

There are a total of four interface modes for controlling the haptic driver. These include two real-time modes and two stored memory modes. The haptic driver mode is set through HptDrvMode (see bit: <a href="http://hptDrvMode"><u>HptDrvMode</u></a>). Selecting an operation mode also enables the driver. In addition, HptDrvClkEn (see bit: <a href="http://hptDrvMode"><u>HptDrvMode</u></a>) must be set and kept to 1 before setting HptDrvMode (see bit: <a href="http://hptDrvMode"><u>HptDrvMode</u></a>) and for the whole duration of vibration. Once the vibration finishes, HptDrvMode (see bit: <a href="http://hptDrvMode"><u>HptDrvMode</u></a>) must be set to "00000" before the haptic driver can be disabled by setting HptDrvClkEn = 0 (see bit: <a href="http://hptDrvClkEn"><u>HptDrvClkEn</u></a>) for power savings. In all cases haptic patterns must begin with driving in the positive direction.

#### Pure-PWM (PPWM)

PPWM mode offers real-time control of the haptic driver. Patterns are generated by applying a PWM signal to the MPC\_pin selected by HptDrvMode (see bit: <a href="https://hptDrvMode">hptDrvMode</a>). The duty cycle of the applied signal determines the amplitude of the driving signal, scaled by Vfs (see bit: <a href="https://wfs">Vfs</a>). The driving direction is centered to about a 50% duty cycle. A duty cycle of 0% to 47.5% produces a 100%Vfs to 0%Vfs amplitude in the negative direction and a duty cycle of 52.5% to 100% produces a 0%Vfs to 100%Vfs amplitude in the positive direction (see bit: <a href="https://wfs">Vfs</a>). The region between 47.5% and 52.5% duty cycle is a dead zone and inputs within this range correspond to a null output. All patterns must begin with driving in the positive direction (duty cycle between 52.5% to 100%).

A timeout feature prevents idle PWM inputs from causing unwanted vibrations of the haptic motor. If the input signal remains at 0% duty cycle or 100% duty cycle for more than 2.56ms, the output is null and vibration stops. As such, the MPC\_ input must remain dynamic to produce a continuous output.

#### Real-Time I<sup>2</sup>C (RTI<sup>2</sup>C)

Similar to PPWM mode, RTI<sup>2</sup>C mode offers real-time control of the haptic driver. The HptRTI2CPat register (see register: <u>HptRTI2CPat</u>) determines the amplitude of the output signal. The lower seven bits of the register (HptRTI2CPat[6:0]) set the amplitude as a percentage of V<sub>FS</sub> and the MSB (HptRTI2CPat[7]) sets the direction of rotation (0 for positive and 1 for negative). 100% amplitude, positive drive, for example, is produced by setting HptRTI2CPat to 0x7F (0b01111111).

Once RTI<sup>2</sup>C mode is enabled through HptDrvMode (see bit: <u>HptDrvMode</u>), the haptic driver continuously outputs the amplitude and direction defined by the latest data in HptRTI2CPat (see bit: <u>HptRTI2CPat</u>). In order to generate haptic patterns, the HptRTI2CPat register must receive new data. All patterns must begin with driving in the positive direction (MSB of initial write to HptRTI2CPat = 0).

### **External Triggered Stored Pattern (ETRG)**

In ETRG mode, a rising edge on an MPC\_ pin or a 0-to-1 transition of the HptExtTrig bit (see bit: <u>HptExtTrig</u>) initiates a vibration sequence. The sequence is contained in six registers and comprises an overdrive (startup) amplitude, active drive amplitude, braking amplitude, and the duration of each driving behavior.

Amplitudes contained in HptETRGOdAmp, HptETRGActAmp, and HptETRGBrkAmp (see bits: <u>HptETRGOdAmp</u>, <u>HptETRGBrkAmp</u>) follow the same format as HptRTI2CPat (see bit: <u>HptRTI2CPat</u>) (i.e., the lower-seven bits store the amplitude as a percentage of V<sub>FS</sub> and the MSB determines the direction).

The trigger input is selected when the driver enters ETRG mode through HptDrvMode (see bit: <u>HptDrvMode</u>). In order to properly register the rising edge, the trigger signal must remain high for a few clock cycles of the driver.

Once the sequence begins, the haptic driver follows the duration values stored in HptETRGOdDur, HptETRGActDur, and HptETRGBrkDur (see bits: <u>HptETRGOdDur</u>, <u>HptETRGActDur</u>, <u>HptETRGBrkDur</u>). It is possible, however, to extend the active drive time by leaving the trigger high longer than the time specified in HptETRGActDur (see <u>HptETRGActDur</u>). Doing so causes the driver to output the amplitude stored in HptETRGActAmp (see bit: <u>HptETRGActAmp</u>) until a falling edge is detected. Once the trigger signal falls low, the brake sequence executes. All patterns must begin with driving in the positive direction (MSB of HptETRGOdAmp = 0, see bit: <u>HptETRGOdAmp</u>).

#### RAM Stored Haptic Pattern (RAMHP)

The final method of controlling the haptic driver is RAMHP mode. The MAX20360 contains an internal 256 x 24-bit RAM in which haptic patterns are stored. By storing haptic sequences in RAM at startup, the driver can perform sophisticated haptic sequences upon receipt of a trigger signal as in ETRG mode. The direct I<sup>2</sup>C register HptRAMPatAdd (see bit: <u>HptRAMPatAdd</u>) specifies the RAM address where the sequence begins.

RAM should be loaded when the MAX20360 comes out of OFF/SEAL mode. To write data to the RAM, the HptRAMEn

(see bit: <u>HptRAMEn</u>) must first be set high. Next, writing a value to the direct register HptRAMAdd (see bit: <u>HptRAMAdd</u>) specifies the RAM address in which data written to HptRAMDataH, HptRAMDataM, and HptRAMDataL is store (see bit: <u>HptRAMDataH</u>, <u>HptRAMDataM</u>, <u>HptRAMDataL</u>). It is possible to read back data from RAM. Writing an address to HptRAMAdd (see bit: <u>HptRAMAdd</u>), then initiating an I<sup>2</sup>C read transaction of the HptRAMDataH, HptRAMDataM, and HptRAMDataL registers allow readback of the three bytes stored in the RAM address. RAM read and write procedures are depicted graphically in <u>Figure 33</u>. Note that all patterns must begin with driving in the positive direction (AmpSign of first RAM address in a pattern = 0).

A haptic pattern is composed of multiple pattern samples. Pattern samples define the amplitude, duration, wait time, transition, and repetition of a segment of a haptic pattern. These samples are defined in three bytes and written to RAM through\_HptRAMDataH, HptRAMDataM, and\_HptRAMDataL. HptRAMDataH (see bit: <a href="https://hptRAMDataH">hptRAMDataH</a>) contains the sign of the sample's amplitude (AmpSign), the upper-five bits of the amplitude (Amp[6:2]), and instructions to the haptic driver on handling the pattern sample (nLSx). HptRAMDataM (see bit: <a href="https://hptRAMDataM">hptRAMDataM</a>) contains the lower two bits of the sample's amplitude (Amp[1:0]), the duration of the sample (Dur), and the upper bit of the wait time before the next sample in the pattern (Wait[4]). HptRAMDataL (see bit: <a href="https://hptRAMDataL">hptRAMDataL</a>) contains the lower four bits of the wait time (Wait[3:0]) and the repetition behavior (RPTx). <a href="https://hptRAMDataL">Table 7</a> describes the definition of a pattern sample and <a href="https://hptramble.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.google.nih.g



Figure 33. Read and Write Process for Haptic RAM

## Table 7. RAMHP Pattern Storage Format

| ADDRESS     |      | 0x40-0x43                 |         |  |  |      |       |    |  |  |
|-------------|------|---------------------------|---------|--|--|------|-------|----|--|--|
| BIT         | В7   | B7 B6 B5 B4 B3 B2 B1      |         |  |  |      |       | В0 |  |  |
| HptRAMAdd   |      | HptRAMAdd[7:0]            |         |  |  |      |       |    |  |  |
| HptRAMDataH | nLS> | ([1:0]                    | AmpSign |  |  | Amp[ | [6:2] |    |  |  |
| HptRAMDataM | Amp  | Amp[1:0] Dur[4:0] Wait[4] |         |  |  |      |       |    |  |  |

## **Table 7. RAMHP Pattern Storage Format (continued)**

| HptRAMDataL    | Wait[3:0]                                                                                                                                                                                                                                                                                                           | RPTx[3:0]                                                |  |  |  |  |  |  |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--|--|--|--|--|--|
| HptRAMAdd[7:0] | The RAM address in which the pattern sample is stored                                                                                                                                                                                                                                                               |                                                          |  |  |  |  |  |  |
| nLSx[1:0]      | Sets the behavior of a sample in the pattern.  00 = Current sample is the last sample in the pattern  01 = Current sample is not the last sample in the pattern  10 = Interpolate current sample with next sample  11 = Current sample is the last sample in the pattern. Repeat the entire pattern RPTx[3:0] times |                                                          |  |  |  |  |  |  |
| AmpSign[1:0]   | Sign of haptic amplitude in current sample 0 = Positive 1 = Negative Patterns must always use the convention that driving begins with positive (0) amplitude and braking is done with negative (1) amplitude.                                                                                                       |                                                          |  |  |  |  |  |  |
| Amp[6:2]       | Sets the amplitude of pattern sample x as a 7-bit percentage                                                                                                                                                                                                                                                        | of V <sub>FS</sub> and a 1-bit direction (see Vfs[7:0]). |  |  |  |  |  |  |
| Dur[4:0]       | Sets the duration of time the driver outputs the amplitude of t 00000 = 0ms 00001 = 5ms 11110 = 150ms 111111 = 155ms                                                                                                                                                                                                | he current sample in increments of 5ms                   |  |  |  |  |  |  |
| Wait[4:0]      | Sets the duration of time the driver waits at zero amplitude be 00000 = 0ms 00001 = 5ms 11110 = 150ms 11111 = 155ms                                                                                                                                                                                                 | efore the next sample in increments of 5ms               |  |  |  |  |  |  |
| RPTx[3:0]      | Sets the number of times to repeat the sample before moving 11, this sets the number of times to repeat the whole pattern. 0000 = Repeat 0 times. If nLSx = 00, automatic braking is pe time equal to Wait[4:0]. 0001 = Repeat 1 time  1110 = Repeat 14 times 1111 = Repeat 15 times                                |                                                          |  |  |  |  |  |  |



Figure 34. Sample Pattern Stored in RAM



Figure 35. Diagram of Haptic Driver Output for Sample Pattern Stored Pattern

#### **Fuel Gauge**

The MAX20360 integrates ModelGauge m5 EZ with high-side current sensing. For more details about the ModelGauge m5 algorithm, a link to the ModelGauge m5 EZ User Guide/software implementation guide, etc., refer to the Design Resources tab at the <u>MAX17260 product page</u>, and see the Register Map in the <u>MAX17620 data sheet</u>.

#### **MAX20361 Harvester Interaction**

The MAX20360 implements a few features that allow it to seamlessly interact with the MAX20361 solar-energy harvester chip. Registers ThmCfg2, HrvCfg0, and HrvCfg1 (see bits: <a href="https://doi.org/10.10/10/10/21/">ThmCfg2</a>, HrvCfg0, HrvCfg1</a>) offer some settings for how the harvester-PMIC interaction takes place. Thresholds set on the PMIC for battery full-charge voltage and a restart threshold (see bits: <a href="https://drivingerica.org/10/21/41/">HrvBatReChg</a>) set the conditions for the behavior of the PMIC described in per the HrvBatSys register setting (see bit: <a href="https://drivingerica.org/10/21/41/">HrvBatSys</a>). Interactions between the charger and harvester are intended to be seamless and system intervention should not be necessary.

#### **Harvester Thermistor Monitoring**

The MAX20360 features harvester temperature thresholds that are distinct from those of the battery charger for hot and

## MAX20360

## PMIC with Ultra-Low I<sub>Q</sub> Regulators, Charger, Fuel Gauge, and Haptic Driver for Small Li+ System

cold regions. These thresholds are more relaxed offering a wider temperature range over which the harvester is permitted to charge. According to the device specific setting (see JEITASet in <u>Table 8</u>, <u>Table 9</u>) the hot threshold can be set to either 14.51% (JEITASet = 0) or 23.53% (JEITASet = 1) while the cold threshold is fixed at 81.64% for both. For additional flexibility, register HrvCfg1 (see register: <u>HrvCfg1</u>) also allows behavior in the various charging temperature regions to be defined.

## **Register Map**

## Haptic Driver and ADC Registers - SlaveID: 0xA0/0xA1

| ADDRESS    | NAME                    | MSB                |                          | 10,072,11                 |                           |                             |                |                         | LSB                |  |
|------------|-------------------------|--------------------|--------------------------|---------------------------|---------------------------|-----------------------------|----------------|-------------------------|--------------------|--|
|            | aptic Status/Interrupts |                    |                          |                           |                           |                             |                |                         |                    |  |
| 0x00       | HptStatus0[7:0]         | HptHDIN<br>Dis     | HptDRP<br>OCPLow         | HptDRN<br>OCPLow          | HptDRP<br>OCPHig<br>h     | HptDRN<br>OCPHig<br>h       | HptThm         | HptClkO<br>n            | HptFrqLo<br>ck     |  |
| 0x01       | HptStatus1[7:0]         | -                  | -                        | -                         | _                         | -                           | -              | -                       | HptFlt             |  |
| 0x02       | HptStatus2[7:0]         | _                  | _                        | _                         | _                         | _                           | _              | ADCBus<br>y             | _                  |  |
| 0x03       | HptInt0[7:0]            | HptHDIN<br>DisInt  | HptDRP<br>OCPLow<br>Int  | HptDRN<br>OCPLow<br>Int   | HptDRP<br>OCPHig<br>hInt  | HptDRN<br>OCPHig<br>hInt    | HptThml<br>nt  | HptClkO<br>nInt         | HptFrqLo<br>ckInt  |  |
| 0x04       | <u>HptInt1[7:0]</u>     | -                  | _                        | -                         | _                         | HptAuto<br>TuneDon<br>eInt  | HptTmol<br>nt  | HptHDIN<br>UVLOInt      | HptFltInt          |  |
| 0x05       | HptInt2[7:0]            | _                  | _                        | _                         | _                         | _                           | _              | ADCBus<br>yInt          | ADCEO<br>CInt      |  |
| 0x06       | HptIntMask0[7:0]        | HptHDIN<br>DisIntM | HptDRP<br>OCPLow<br>IntM | HptDRN<br>OCPLow<br>IntM  | HptDRP<br>OCPHig<br>hIntM | HptDRN<br>OCPHig<br>hIntM   | HptThml<br>ntM | HptClkO<br>nIntM        | HptFrqLo<br>ckIntM |  |
| 0x07       | HptIntMask1[7:0]        | _                  | _                        | _                         | _                         | HptAuto<br>TuneDon<br>eIntM | HptTmol<br>ntM | HptHDIN<br>UVLOInt<br>M | HptFltInt<br>M     |  |
| 0x08       | HptIntMask2[7:0]        | _                  | _                        | _                         | _                         | _                           | _              | ADCBus<br>yIntM         | ADCEO<br>CIntM     |  |
| Haptic Con | trol                    |                    |                          |                           |                           |                             |                |                         |                    |  |
| 0x09       | HptControl[7:0]         | HptExtTri<br>g     | HptRam<br>En             | HptDrvCl<br>kEn           |                           | Нр                          | tDrvMode[4     | :0]                     |                    |  |
| 0x0A       | HptRTI2CPat[7:0]        |                    |                          |                           | HptRTI2                   | CPat[7:0]                   |                |                         |                    |  |
| 0x0B       | HptRAMPatAdd[7:0]       |                    |                          |                           | HptRAMP                   | atAdd[7:0]                  |                |                         |                    |  |
| 0x0C       | HptProt[7:0]            | _                  | _                        | _                         | _                         | _                           | HptOffIm<br>p  | HptThm<br>ProtDis       | HptOCPr<br>otDis   |  |
| 0x0D       | HptUnlock[7:0]          | _                  | _                        | _                         | _                         | _                           | _              | _                       | HptFltUnl<br>ock   |  |
| Haptic Con | figuration              |                    |                          |                           |                           |                             |                |                         |                    |  |
| 0x11       | HPTCfg0[7:0]            | _                  | AutoBrk<br>PeakMe<br>as  | AutoBrk<br>CmpSat<br>Stop | AutoBrk<br>Dis            | EmfEn                       | HptSel         | AlcEn                   | ZccHysE<br>n       |  |
| 0x12       | HPTCfg1[7:0]            |                    | Vfs[7:0]                 |                           |                           |                             |                |                         |                    |  |
| 0x13       | HPTCfg2[7:0]            |                    |                          |                           | HDINDi                    | sTh[7:0]                    |                |                         |                    |  |
| 0x14       | HPTCfg3[7:0]            | _                  |                          |                           | EmfSkipTh[6:0]            |                             |                |                         |                    |  |
| 0x15       | HPTCfg4[7:0]            | IniGssRe<br>sDis   | _                        | _                         | IniDly[4:0]               |                             |                |                         |                    |  |
| 0x16       | HPTCfg5[7:0]            | _                  | _                        | _                         |                           | 1                           | NidWdw[4:0     | -                       |                    |  |
| 0x17       | HPTCfg6[7:0]            |                    | NarWo                    | dw[3:0]                   |                           | _                           |                | nfSkipCyc[2             | :0]                |  |
| 0x18       | HPTCfg7[7:0]            | _                  | _                        |                           |                           | BlankW                      | /dw[5:0]       |                         |                    |  |

| ADDRESS      | NAME               | MSB           |                                                        |             |            |              |                   |                  | LSB             |
|--------------|--------------------|---------------|--------------------------------------------------------|-------------|------------|--------------|-------------------|------------------|-----------------|
| 0x19         | HPTCfg8[7:0]       | _             | _                                                      | _           |            | •            | BrkCyc[4:0]       |                  |                 |
| 0x1A         | HPTCfg9[7:0]       |               | AutoBrkMeasWdw[3:0] AutoBrkMeasTh[1:0] AutoBrkMeasE 0] |             |            |              |                   |                  |                 |
| 0x1B         | HPTCfgA[7:0]       | _             | BrkLpG                                                 | Sain[1:0]   | _          |              | BrkWo             | dw[3:0]          |                 |
| 0x1C         | HPTCfgB[7:0]       | ZccSlow<br>En | FltrCntrE<br>n                                         | _           |            |              | DrvTmo[4:0        | ]                |                 |
| 0x1D         | HPTCfgC[7:0]       |               | •                                                      | •           | IniGss[    | 7:0][7:0]    |                   |                  |                 |
| 0x1E         | HPTCfgD[7:0]       | _             | _                                                      | _           | _          |              | IniGss[1          | 1:8][3:0]        |                 |
| 0x1F         | HPTCfgE[7:0]       | _             | -                                                      |             |            | NarCnt       | Lck[5:0]          |                  |                 |
| 0x20         | HPTCfgF[7:0]       | _             | N                                                      | arLpGain[2: | 0]         | _            | W                 | /idLpGain[2:     | 0]              |
| Haptic Auto  | otune              |               |                                                        |             |            | •            |                   |                  |                 |
| 0x22         | HptAutoTune[7:0]   | _             | _                                                      | _           | _          | _            | _                 | AutoTun<br>eGood | AutoTun<br>eRun |
| 0x23         | BEMFPeriod0[7:0]   |               | •                                                      | •           | BEMFPeri   | od[7:0][7:0] | •                 | •                |                 |
| 0x24         | BEMFPeriod1[7:0]   | -             | _                                                      | _           | _          |              | BEMFPerio         | d[11:8][3:0]     |                 |
| Haptic Patte | erns               |               | •                                                      | •           | •          |              |                   |                  |                 |
| 0x30         | HptETRGOdAmp[7:0]  |               |                                                        |             | ETRGO      | dAmp[7:0]    |                   |                  |                 |
| 0x31         | HptETRGOdDur[7:0]  |               |                                                        |             | ETRGO      | dDur[7:0]    |                   |                  |                 |
| 0x32         | HptETRGActAmp[7:0] |               |                                                        |             | ETRGAc     | tAmp[7:0]    |                   |                  |                 |
| 0x33         | HptETRGActDur[7:0] |               |                                                        |             | ETRGA      | tDur[7:0]    |                   |                  |                 |
| 0x34         | HptETRGBrkAmp[7:0] |               |                                                        |             | ETRGBrl    | κAmp[7:0]    |                   |                  |                 |
| 0x35         | HptETRGBrkDur[7:0] |               |                                                        |             | ETRGBr     | kDur[7:0]    |                   |                  |                 |
| RAM Interfa  | ice                |               |                                                        |             |            |              |                   |                  |                 |
| 0x40         | HptRAMAdd[7:0]     |               |                                                        |             | HptRAM     | IAdd[7:0]    |                   |                  |                 |
| 0x41         | HptRAMDataH[7:0]   |               |                                                        |             | HptRAMI    | OataH[7:0]   |                   |                  |                 |
| 0x42         | HptRAMDataM[7:0]   |               |                                                        |             | HptRAME    | DataM[7:0]   |                   |                  |                 |
| 0x43         | HptRAMDataL[7:0]   |               |                                                        |             | HptRAMI    | DataL[7:0]   |                   |                  |                 |
| ADC/MON I    | nterface           |               |                                                        |             |            |              |                   |                  |                 |
| 0x50         | ADCEn[7:0]         |               |                                                        |             |            |              | ADCCon<br>vLaunch |                  |                 |
| 0x51         | ADCCfg[7:0]        | _             | _                                                      | Al          | DCAvgSiz[2 | :0]          |                   | ADCSel[2:0]      | ]               |
| 0x53         | ADCDatAvg[7:0]     |               | •                                                      | •           | ADCA       | vg[7:0]      | •                 |                  |                 |
| 0x54         | ADCDatMin[7:0]     |               |                                                        |             | ADCM       | 1in[7:0]     |                   |                  |                 |
| 0x55         | ADCDatMax[7:0]     |               |                                                        |             | ADCM       | lax[7:0]     |                   |                  |                 |

## **Register Details**

## HptStatus0 (0x00)

| BIT            | 7          | 6                | 5                | 4                 | 3                 | 2         | 1         | 0          |
|----------------|------------|------------------|------------------|-------------------|-------------------|-----------|-----------|------------|
| Field          | HptHDINDis | HptDRPOC<br>PLow | HptDRNOC<br>PLow | HptDRPOC<br>PHigh | HptDRNOC<br>PHigh | HptThm    | HptClkOn  | HptFrqLock |
| Access<br>Type | Read Only  | Read Only        | Read Only        | Read Only         | Read Only         | Read Only | Read Only | Read Only  |

| BITFIELD          | BITS | DESCRIPTION                                                                     | DECODE                                                                                                                                                                                                        |
|-------------------|------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HptHDINDis        | 7    | Status of the haptic driver HDIN voltage disable threshold.                     | 0: V <sub>HDIN</sub> greater than HDINDisTh[7:0] threshold. 1: Fault condition. Haptic driver locked and disabled due to V <sub>HDIN</sub> falling below the HDINDisTh[7:0] threshold.                        |
| HptDRPOCP<br>Low  | 6    | Status of the haptic driver overcurrent protection on the DRP low-side switch.  | 0: No overcurrent detected on the DRP low-side switch.  1: Fault condition. Haptic driver locked and disabled due to current on the DRP low-side switch rising above thr IHD_OCP threshold.                   |
| HptDRNOCP<br>Low  | 5    | Status of the haptic driver overcurrent protection on the DRN low-side switch.  | O: No overcurrent detected on the DRN low-side switch.  1: Fault condition. Haptic driver locked and disabled due to current on the DRN low-side switch rising above the I <sub>HD_OCP</sub> threshold.       |
| HptDRPOCP<br>High | 4    | Status of the haptic driver overcurrent protection on the DRP high-side switch. | O: No overcurrent detected on the DRP high-side switch.  1: Fault condition, haptic driver locked and disabled due to the current on the DRP high-side switch rising above the I <sub>HD_OCP</sub> threshold. |
| HptDRNOCP<br>High | 3    | Status of the haptic driver overcurrent protection on the DRN high-side switch. | O: No overcurrent detected on the DRN high-side switch.  1: Fault condition. Haptic driver locked and disabled due to current on the DRN high-side switch rising above the I <sub>HD_OCP</sub> threshold.     |
| HptThm            | 2    | Status of the haptic driver thermal protection.                                 | No overtemperature condition detected.     Fault condition. Haptic driver locked and disabled due to the die temperature rising above the T <sub>HD_SHDN</sub> threshold.                                     |
| HptClkOn          | 1    | Status of the haptic driver clock.                                              | Haptic driver clock disabled     Haptic driver clock enabled                                                                                                                                                  |
| HptFrqLock        | 0    | Status of the haptic driver BEMF resonant frequency locking.                    | BEMF resonant frequency not locked     BEMF resonant frequency locked                                                                                                                                         |

## HptStatus1 (0x01)

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0         |
|----------------|---|---|---|---|---|---|---|-----------|
| Field          | _ | _ | _ | _ | - | _ | - | HptFlt    |
| Access<br>Type | _ | _ | _ | _ | - | _ | _ | Read Only |

| BITFIELD | BITS | DESCRIPTION                                  | DECODE                                                                                                                       |
|----------|------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| HptFlt   | 0    | Status of the haptic driver fault condition. | No haptic driver fault condition detected     Haptic driver locked and disabled due to one or more fault conditions detected |

### HptStatus2 (0x02)

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1         | 0 |
|----------------|---|---|---|---|---|---|-----------|---|
| Field          | _ | _ | _ | _ | _ | _ | ADCBusy   | _ |
| Access<br>Type | _ | _ | _ | - | _ | _ | Read Only | - |

| BITFIELD | BITS | DESCRIPTION              | DECODE                                                    |
|----------|------|--------------------------|-----------------------------------------------------------|
| ADCBusy  | 1    | Status of ADC operation. | O: ADC disabled     1: ADC enabled and conversion running |

## HptInt0 (0x03)

| BIT            | 7                 | 6                   | 5                   | 4                    | 3                    | 2           | 1           | 0                 |
|----------------|-------------------|---------------------|---------------------|----------------------|----------------------|-------------|-------------|-------------------|
| Field          | HptHDINDis<br>Int | HptDRPOC<br>PLowInt | HptDRNOC<br>PLowInt | HptDRPOC<br>PHighInt | HptDRNOC<br>PHighInt | HptThmInt   | HptClkOnInt | HptFrqLockI<br>nt |
| Access<br>Type | Write, Read       | Write, Read         | Write, Read         | Write, Read          | Write, Read          | Write, Read | Write, Read | Write, Read       |

| BITFIELD         | BITS | DESCRIPTION                                  |  |
|------------------|------|----------------------------------------------|--|
| HptHDINDisInt    | 7    | Change in HptHDINDis caused an interrupt.    |  |
| HptDRPOCPLowInt  | 6    | Change in HptDRPOCPLow caused an interrupt.  |  |
| HptDRNOCPLowInt  | 5    | Change in HptDRNOCPLow caused an interrupt.  |  |
| HptDRPOCPHighInt | 4    | Change in HptDRPOCPHigh caused an interrupt. |  |
| HptDRNOCPHighInt | 3    | Change in HptDRNOCPHigh caused an interrupt. |  |
| HptThmInt        | 2    | Change in HptThm caused an interrupt.        |  |
| HptClkOnInt      | 1    | Change in HptClkOn caused an interrupt.      |  |
| HptFrqLockInt    | 0    | Change in HptFrqLock caused an interrupt.    |  |

### **HptInt1 (0x04)**

| BIT            | 7 | 6 | 5 | 4 | 3                      | 2           | 1                  | 0           |
|----------------|---|---|---|---|------------------------|-------------|--------------------|-------------|
| Field          | _ | _ | _ | _ | HptAutoTun<br>eDoneInt | HptTmoInt   | HptHDINUV<br>LOInt | HptFltInt   |
| Access<br>Type | _ | _ | _ | _ | Write, Read            | Write, Read | Write, Read        | Write, Read |

| BITFIELD               | BITS | DESCRIPTION                                             | DECODE                                                                                                                                                  |  |  |
|------------------------|------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| HptAutoTune<br>DoneInt | 3    | Haptic driver auto-tune procedure completion interrupt. | Set to 1 when haptic auto tune is complete.                                                                                                             |  |  |
| HptTmoInt              | 2    | Haptic driver vibration timeout interrupt.              | O: Haptic driver vibration timeout not expired.     1: Fault condition. Haptic driver locked and disabled due to vibration timeout being expired.       |  |  |
| HptHDINUVL<br>OInt     | 1    | Haptic driver HDIN UVLO interrupt.                      | 0: V <sub>HDIN</sub> > V <sub>HDIN</sub> UVLO. 1: Fault condition. Haptic driver locked and disabled due to V <sub>HDIN</sub> < V <sub>HDIN</sub> UVLO. |  |  |
| HptFltInt              | 0    | Change in HptFlt caused an interrupt.                   | Set to 1 when there is change in the HptFlt bit.                                                                                                        |  |  |

## **HptInt2 (0x05)**

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1           | 0           |
|----------------|---|---|---|---|---|---|-------------|-------------|
| Field          | _ | _ | _ | _ | _ | _ | ADCBusyInt  | ADCEOCInt   |
| Access<br>Type | _ | _ | _ | _ | - | _ | Write, Read | Write, Read |

| BITFIELD   | BITS | DESCRIPTION                            |
|------------|------|----------------------------------------|
| ADCBusyInt | 1    | Change in ADCBusy caused an interrupt. |

| BITFIELD  | BITS | DESCRIPTION                      |
|-----------|------|----------------------------------|
| ADCEOCInt | 0    | ADC end of conversion interrupt. |

## HptIntMask0 (0x06)

| BIT            | 7                  | 6                    | 5                    | 4                     | 3                     | 2           | 1                | 0                  |
|----------------|--------------------|----------------------|----------------------|-----------------------|-----------------------|-------------|------------------|--------------------|
| Field          | HptHDINDis<br>IntM | HptDRPOC<br>PLowIntM | HptDRNOC<br>PLowIntM | HptDRPOC<br>PHighIntM | HptDRNOC<br>PHighIntM | HptThmIntM  | HptClkOnInt<br>M | HptFrqLockI<br>ntM |
| Access<br>Type | Write, Read        | Write, Read          | Write, Read          | Write, Read           | Write, Read           | Write, Read | Write, Read      | Write, Read        |

| BITFIELD              | BITS | DESCRIPTION                                                                            | DECODE                     |
|-----------------------|------|----------------------------------------------------------------------------------------|----------------------------|
| HptHDINDisI<br>ntM    | 7    | HptHDINDisIntM masks the HptHDINDisInt interrupt in the HptInt0 register (0x03).       | 0: Masked<br>1: Not masked |
| HptDRPOCP<br>LowIntM  | 6    | HptDRPOCPLowIntM masks the HptDRPOCPLowInt interrupt in the HptInt0 register (0x03).   | 0: Masked<br>1: Not masked |
| HptDRNOCP<br>LowIntM  | 5    | HptDRNOCPLowIntM masks the HptDRNOCPLowInt interrupt in the HptInt0 register (0x03).   | 0: Masked<br>1: Not masked |
| HptDRPOCP<br>HighIntM | 4    | HptDRPOCPHighIntM masks the HptDRPOCPHighInt interrupt in the HptInt0 register (0x03). | 0: Masked<br>1: Not masked |
| HptDRNOCP<br>HighIntM | 3    | HptDRNOCPHighIntM masks the HptDRNOCPHighInt interrupt in the HptInt0 register (0x03). | 0: Masked<br>1: Not masked |
| HptThmIntM            | 2    | HptThmIntM masks the HptThmInt interrupt in the HptInt0 register (0x03).               | 0: Masked<br>1: Not masked |
| HptClkOnInt<br>M      | 1    | HptClkOnIntM masks the HptClkOnInt interrupt in the HptInt0 register (0x03).           | 0: Masked<br>1: Not masked |
| HptFrqLockIn tM       | 0    | HptFrqLockIntM masks the HptFrqLockInt interrupt in the HptInt0 register (0x03).       | 0: Masked<br>1: Not masked |

## HptIntMask1 (0x07)

| BIT            | 7 | 6 | 5 | 4 | 3                       | 2           | 1                   | 0           |
|----------------|---|---|---|---|-------------------------|-------------|---------------------|-------------|
| Field          | _ | _ | _ | _ | HptAutoTun<br>eDoneIntM | HptTmoIntM  | HptHDINUV<br>LOIntM | HptFltIntM  |
| Access<br>Type | _ | _ | _ | _ | Write, Read             | Write, Read | Write, Read         | Write, Read |

| BITFIELD                | BITS | DESCRIPTION                                                                                | DECODE                     |
|-------------------------|------|--------------------------------------------------------------------------------------------|----------------------------|
| HptAutoTune<br>DoneIntM | 3    | HptAutoTuneDoneIntM masks the HptAutoTuneDoneInt interrupt in the HptInt1 register (0x04). | 0: Masked<br>1: Not masked |
| HptTmoIntM              | 2    | HptTmoIntM masks the HptTmoInt interrupt in the HptInt1 register (0x04).                   | 0: Masked<br>1: Not masked |
| HptHDINUVL<br>OIntM     | 1    | HptHDINUVLOIntM masks the HptHDINUVLOInt interrupt in the HptInt1 register (0x04).         | 0: Masked<br>1: Not masked |
| HptFltIntM              | 0    | HptFltIntM masks the HptFltInt interrupt in the HptInt1 register (0x04).                   | 0: Masked<br>1: Not masked |

## HptIntMask2 (0x08)

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1               | 0              |
|----------------|---|---|---|---|---|---|-----------------|----------------|
| Field          | _ | _ | _ | _ | _ | _ | ADCBusyInt<br>M | ADCEOCInt<br>M |
| Access<br>Type | _ | _ | _ | _ | _ | _ | Write, Read     | Write, Read    |

| BITFIELD        | BITS | DESCRIPTION                                                                | DECODE                     |
|-----------------|------|----------------------------------------------------------------------------|----------------------------|
| ADCBusyInt<br>M | 1    | ADCBusyIntM masks the ADCBusyInt interrupt in the HptInt2 register (0x05). | 0: Masked<br>1: Not masked |
| ADCEOCInt<br>M  | 0    | ADCEOCIntM masks the ADCEOCInt interrupt in the HptInt2 register (0x05).   | 0: Masked<br>1: Not masked |

### **HptControl (0x09)**

| BIT            | 7           | 6           | 5               | 4               | 3 | 2           | 1 | 0 |
|----------------|-------------|-------------|-----------------|-----------------|---|-------------|---|---|
| Field          | HptExtTrig  | HptRamEn    | HptDrvClkE<br>n | HptDrvMode[4:0] |   |             |   |   |
| Access<br>Type | Write, Read | Write, Read | Write, Read     |                 |   | Write, Read |   |   |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                | DECODE                                                          |
|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|
| HptExtTrig  | 7    | Haptic driver external trigger for ETRGI and RAMHPI driver mode (HptDrvMod[4:0] = "01100" and HptDrvMod[4:0] = "10010," respectively)                                                                                                                                                                                                                                      | No vibration triggered     Vibration triggered                  |
| HptRamEn    | 6    | Haptic driver RAM block enable                                                                                                                                                                                                                                                                                                                                             | 0: RAM disabled 1: RAM enabled                                  |
| HptDrvClkEn | 5    | Haptic driver clock enable. In all interface modes, HptDrvClkEn must be set to 1 at the same time or before providing the desired mode in HptDrvMod[4:0]. The HptDrvClkEn bit must remain set to 1 during the vibration. Once vibration finishes, HptDrvMod[4:0] must be set to "00000" before the haptic driver can be disabled through HptDrvClkEn = 0 for power savings | O: Haptic driver clock disabled  1: Haptic driver clock enabled |

| BITFIELD   | BITS | DESCRIPTION                             | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------|------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HptDrvMode | 4:0  | Haptic driver interface mode selection. | 00001: Enable PPWM0 mode and provide amplitude based on PWM duty cycle on MPC0 00010: Enable PPWM1 mode and provide amplitude based on PWM duty cycle on MPC1 00011: Enable PPWM2 mode and provide amplitude based on PWM duty cycle on MPC2 00100: Enable PPWM3 mode and provide amplitude based on PWM duty cycle on MPC3 00101: Enable PPWM3 mode and provide amplitude based on PWM duty cycle on MPC4 00110: Enable PPWM4 mode and provide amplitude based on PWM duty cycle on MPC4 00110: Enable RTI2C mode and provide current output amplitude based on the contents of HptRTI2CPat(0x0A) 00111: Enable ETRG0 mode. Provide a pulse on MPC0 to start vibration (see the External Triggered Stored Pattern (ETRG) section for details). 01000: Enable ETRG1 mode. Provide a pulse on MPC1 to start vibration (see the External Triggered Stored Pattern (ETRG) section for details). 01001: Enable ETRG2 mode. Provide a pulse on MPC2 to start vibration (see the External Triggered Stored Pattern (ETRG) section for details). 01010: Enable ETRG3 mode. Provide a pulse on MPC3 to start vibration (see the External Triggered Stored Pattern (ETRG) section for details). 01010: Enable ETRG4 mode. Provide a pulse on MPC4 to start vibration (see the External Triggered Stored Pattern (ETRG) section for details). 01101: Enable ETRG4 mode. Provide a pulse on MPC4 to start vibration (see the External Triggered Stored Pattern (ETRG) section for details). 01100: Enable ETRG1 mode using I <sup>2</sup> C. Set HptExtTrg(0x09[7]) bit to start vibration (see the External Triggered Stored Pattern (ETRG) section for details). 01101: Enable RAMHP1 mode. Provide a pulse on MPC1 to start vibration (see the RAM Stored Haptic Pattern (RAMHP) section for details). 01111: Enable RAMHP1 mode. Provide a pulse on MPC3 to start vibration (see the RAM Stored Haptic Pattern (RAMHP) section for details). 01111: Enable RAMHP1 mode. Provide a pulse on MPC3 to start vibration (see the RAM Stored Haptic Pattern (RAMHP) section for details). 10001: Enable RAMHP1 mode. Provide a pulse on MPC3 to start |

## HptRTI2CPat (0x0A)

| BIT            | 7 | 6                | 5 | 4      | 3    | 2 | 1 | 0 |
|----------------|---|------------------|---|--------|------|---|---|---|
| Field          |   | HptRTI2CPat[7:0] |   |        |      |   |   |   |
| Access<br>Type |   |                  |   | Write, | Read |   |   |   |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                                                                                                                              |
|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HptRTI2CPat | 7:0  | Haptic driver programmed output amplitude as a percentage of $V_{FS}$ in RTI2C mode (HptDrvMod = "00110"). LSB = 0.78% $V_{FS}$ . Note that the MSB represents the sign of the amplitude to be driven. Patterns must always begin with driving in the positive direction (0 as the MSB). |

## HptRAMPatAdd (0x0B)

| BIT            | 7 | 6                 | 5 | 4      | 3    | 2 | 1 | 0 |
|----------------|---|-------------------|---|--------|------|---|---|---|
| Field          |   | HptRAMPatAdd[7:0] |   |        |      |   |   |   |
| Access<br>Type |   |                   |   | Write, | Read |   |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                            |
|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| HptRAMPatAdd | 7:0  | Address of first sample in haptic driver vibration pattern to be run in RAMHP_mode (HptDrvMod = "01101," "01110," "01111," "10000," "10001," "10010"). |

## HptProt (0x0C)

| BIT            | 7 | 6 | 5 | 4 | 3 | 2           | 1                 | 0                |
|----------------|---|---|---|---|---|-------------|-------------------|------------------|
| Field          | _ | _ | _ | _ | _ | HptOffImp   | HptThmProt<br>Dis | HptOCProt<br>Dis |
| Access<br>Type | _ | _ | _ | _ | _ | Write, Read | Write, Read       | Write, Read      |

| BITFIELD          | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                      | DECODE                                                                                                                                                                                             |
|-------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HptOffImp         | 2    | Haptic driver output off-state impedance.                                                                                                                                                                                                                                                                                                        | 0: When haptic driver is disabled, outputs are strongly shorted to GND through low-side switches 1: When haptic driver is disabled, outputs are shorted to GND with 15kΩ pull-down                 |
| HptThmProt<br>Dis | 1    | Haptic driver thermal protection disable.  If HptThmProtDis = 0 and the haptic driver is locked and disabled due to an overtemperature condition, HptThmInt interrupt is issued and HptFlt is set to 1. Set HptFltUnlock = 1 to allow a restart of the haptic driver.                                                                            | O: Thermal protection enabled, haptic driver shuts down if die temperature rises above T <sub>HD_SHDN</sub> threshold  1: Thermal protection disabled                                              |
| HptOCProtDi<br>s  | 0    | Haptic driver overcurrent protection disable. If HptOCProtDis = 0 and the haptic driver is locked and disabled due to an overcurrent condition, HptDRPOCPLowInt and/or HptDRNOCPLowInt and/or HptDRPOCPHighInt and/or HptDRNOCPHighInt interrupt is issued and HptFlt is set to 1. Set HptFltUnlock = 1 to allow a restart of the haptic driver. | O: Overcurrent protection enabled. Haptic driver shuts down if current through any of DRP/DRN high/low-side switches exceeds the I <sub>HD_OCP</sub> threshold  1: Overcurrent protection disabled |

## HptUnlock (0x0D)

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0                |
|----------------|---|---|---|---|---|---|---|------------------|
| Field          | _ | _ | _ | _ | _ | _ | _ | HptFltUnloc<br>k |
| Access<br>Type | _ | _ | _ | _ | _ | _ | _ | Write, Read      |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                                                                                 |
|--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HptFltUnlock | 0    | Haptic driver unlock control.  When a fault condition causes the haptic driver to be locked and disabled, HptFlt is set to 1 and it can only be cleared by manually writing HptFltUnlock to 1. After the unlock, HptFltUnlock also goes to 0 automatically. |

## HPTCfg0 (0x11)

| BIT            | 7 | 6                   | 5                     | 4           | 3           | 2           | 1           | 0           |
|----------------|---|---------------------|-----------------------|-------------|-------------|-------------|-------------|-------------|
| Field          | _ | AutoBrkPea<br>kMeas | AutoBrkCm<br>pSatStop | AutoBrkDis  | EmfEn       | HptSel      | AlcEn       | ZccHysEn    |
| Access<br>Type | _ | Write, Read         | Write, Read           | Write, Read | Write, Read | Write, Read | Write, Read | Write, Read |

| BITFIELD              | BITS | DESCRIPTION                                                                                                                                                                                                                                        | DECODE                                                                                                                                               |  |  |
|-----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| AutoBrkPeak<br>Meas   | 6    | Haptic driver BEMF amplitude detection sample points. Determines if two or four BEMF sample points are used during automatic braking.                                                                                                              | O: Four sample points are used to measure the BEMF amplitude     1: Two sample points are used to measure the BEMF amplitude                         |  |  |
| AutoBrkCmp<br>SatStop | 5    | Haptic driver BEMF zero crossing comparator counter saturation. If enabled, the automatic braking function exits when the counter on the zero crossing comparator is saturated during a braking window within one of the BrkCyc[4:0] half periods. | O: Do not exit braking when the zero crossing comparator counter is saturated 1: Exit braking when the zero crossing comparator counter is saturated |  |  |
| AutoBrkDis            | 4    | Haptic driver automatic braking disable.                                                                                                                                                                                                           | O: Automatic braking enabled     1: Automatic braking disabled                                                                                       |  |  |
| EmfEn                 | 3    | Haptic driver BEMF resonance detection control.                                                                                                                                                                                                    | 0: Disabled<br>1: Enabled                                                                                                                            |  |  |
| HptSel                | 2    | Haptic driver mode select.                                                                                                                                                                                                                         | 0: ERM mode<br>1: LRA mode                                                                                                                           |  |  |
| AlcEn                 | 1    | Haptic driver automatic level compensation (ALC) control.                                                                                                                                                                                          | 0: Disabled<br>1: Enabled                                                                                                                            |  |  |
| ZccHysEn              | 0    | Haptic driver BEMF zero crossing comparator hysteresis control.                                                                                                                                                                                    | 0: Disabled<br>1: Enabled (6mV typ)                                                                                                                  |  |  |

## <u>HPTCfg1 (0x12)</u>

| BIT            | 7        | 6           | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|----------|-------------|---|---|---|---|---|---|
| Field          | Vfs[7:0] |             |   |   |   |   |   |   |
| Access<br>Type |          | Write, Read |   |   |   |   |   |   |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                     |
|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vfs      | 7:0  | Haptic drive full-scale voltage ( $V_{FS}$ ). Stores the voltage $V_{FS}$ to which the desired percentage output amplitude is referred. The actual $V_{FS}$ is the minimum between the value programmed on Vfs[7:0] and the current $V_{HDIN}$ value. LSB = 5.5V/255 = 21.57mV. |

## HPTCfg2 (0x13)

| BIT            | 7              | 6           | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|----------------|-------------|---|---|---|---|---|---|
| Field          | HDINDisTh[7:0] |             |   |   |   |   |   |   |
| Access<br>Type |                | Write, Read |   |   |   |   |   |   |

| BITFIELD  | BITFIELD BITS DESCRIPTION |                                                                                                                                                                                                                                                                                             |
|-----------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HDINDisTh | 7:0                       | Haptic driver HDIN voltage disable threshold.  If V <sub>HDIN</sub> falls below this threshold, the haptic driver is locked and disabled, HptHDINDisInt interrupt is issued and HptFlt is set to 1. Set HptFltUnlock = 1 to allow a restart of the haptic driver. LSB = 5.5V/255 = 21.57mV. |

## **HPTCfg3 (0x14)**

| BIT            | 7 | 6 | 5              | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---|----------------|---|---|---|---|---|
| Field          | _ |   | EmfSkipTh[6:0] |   |   |   |   |   |
| Access<br>Type | _ |   | Write, Read    |   |   |   |   |   |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                                                                                                                                            |
|-----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EmfSkipTh | 6:0  | Haptic driver BEMF detection skip threshold. If the absolute (lower 7 bits) programmed output amplitude as a percentage of $V_{FS}$ is lower than EmfSkipTh, BEMF detection is skipped as the returned BEMF voltage would be too small to be reliably detected. LSB = 0.78% $V_{FS}$ . |

## HPTCfg4 (0x15)

| BIT            | 7                | 6 | 5 | 4           | 3 | 2 | 1 | 0 |
|----------------|------------------|---|---|-------------|---|---|---|---|
| Field          | IniGssResD<br>is | _ | _ | IniDly[4:0] |   |   |   |   |
| Access<br>Type | Write, Read      | _ | _ | Write, Read |   |   |   |   |

| BITFIELD     | BITS | DESCRIPTION                                  | DECODE                                                                                                                                                                                                                                 |
|--------------|------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IniGssResDis | 7    | Haptic driver initial guess restore disable. | O: Haptic driver uses IniGss[11:0] as the driving frequency after the end of BrkCyc[4:0] sinewave half periods  1: Haptic driver does not use IniGss[11:0] as the driving frequency after the end of BrkCyc[4:0] sinewave half periods |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                        | DECODE |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| IniDly   | 4:0  | Haptic driver number of sinewave half periods to be skipped before (re)starting BEMF measurement after:  1) start of vibration pattern  2) change of output polarity (e.g., braking)  3) programmed percentage output amplitude (with respect to V <sub>FS</sub> ) becoming again higher than EmfSkipTh[6:0] after having previously gone below it |        |

## **HPTCfg5 (0x16)**

| BIT            | 7 | 6 | 5 | 4 | 3 | 2           | 1 | 0 |
|----------------|---|---|---|---|---|-------------|---|---|
| Field          | _ | _ | _ |   |   | WidWdw[4:0] |   |   |
| Access<br>Type | _ | _ | _ |   |   | Write, Read |   |   |

| BITFIELD | BITS | DESCRIPTION                                                                                                                         |
|----------|------|-------------------------------------------------------------------------------------------------------------------------------------|
| WidWdw   | 4:0  | Haptic driver wide window duration for BEMF zero-crossing detection. LSB = 1/32 <sup>nd</sup> of currently imposed sinewave period. |

## HPTCfg6 (0x17)

| BIT            | 7 | 6      | 5       | 4 | 3 | 2 | 1              | 0  |
|----------------|---|--------|---------|---|---|---|----------------|----|
| Field          |   | NarWo  | dw[3:0] |   | _ | E | EmfSkipCyc[2:0 | )] |
| Access<br>Type |   | Write, | Read    |   | _ |   | Write, Read    |    |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                           |
|------------|------|---------------------------------------------------------------------------------------------------------------------------------------|
| NarWdw     | 7:4  | Haptic driver narrow window duration for BEMF zero-crossing detection. LSB = 1/32 <sup>nd</sup> of currently imposed sinewave period. |
| EmfSkipCyc | 2:0  | Haptic driver number of consecutive sinewave half periods during which BEMF detection is skipped after a BEMF detection completes.    |

## HPTCfg7 (0x18)

| BIT            | 7 | 6 | 5 | 4 | 3      | 2        | 1 | 0 |
|----------------|---|---|---|---|--------|----------|---|---|
| Field          | _ | _ |   |   | BlankW | /dw[5:0] |   |   |
| Access<br>Type | _ | _ |   |   | Write, | Read     |   |   |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                         |
|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BlankWdw | 5:0  | Haptic driver zero-crossing comparator blanking time applied after entering or prior to exiting the wide, narrow, and braking windows. The blanking window duration cannot exceed 1/64 <sup>th</sup> of the current sinewave period unless AutoBrkPeakMeas = 1 and the driver is in the automatic braking state. LSB = 128/25.6MHz. |

## **HPTCfg8 (0x19)**

| BIT            | 7 | 6 | 5 | 4 | 3 | 2           | 1 | 0 |
|----------------|---|---|---|---|---|-------------|---|---|
| Field          | _ | _ | _ |   |   | BrkCyc[4:0] |   |   |
| Access<br>Type | _ | _ | _ |   |   | Write, Read |   |   |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                    |
|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BrkCyc   | 4:0  | Haptic driver number of consecutive sinewave half periods during which active braking is applied after a change in driving polarity. During these half periods, the gain used becomes BrkLpGain[1:0], the window duration becomes BrkWdw[4:0], and the effects of IniDly[4:0], EmfSkipCyc[2:0], and NarCntLck[5:0] are masked. |

## HPTCfg9 (0x1A)

| BIT            | 7                   | 6           | 5 | 4 | 3                  | 2    | 1                   | 0    |
|----------------|---------------------|-------------|---|---|--------------------|------|---------------------|------|
| Field          | AutoBrkMeasWdw[3:0] |             |   |   | AutoBrkMeasTh[1:0] |      | AutoBrkMeasEnd[1:0] |      |
| Access<br>Type |                     | Write, Read |   |   |                    | Read | Write,              | Read |

| BITFIELD           | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                          | DECODE                                            |
|--------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| AutoBrkMeas<br>Wdw | 7:4  | Haptic driver BEMF amplitude detection window duration during automatic braking. LSB = 128/25.6MHz.                                                                                                                                                                                                  |                                                   |
| AutoBrkMeas<br>Th  | 3:2  | Haptic driver BEMF absolute amplitude detection threshold during automatic braking.                                                                                                                                                                                                                  | 00: 2.5mV<br>01: 5.0mV<br>10: 7.5mV<br>11: 10.0mV |
| AutoBrkMeas<br>End | 1:0  | Haptic driver BEMF amplitude detection end counter during automatic braking. Sets the number of consecutive BEMF amplitude detections in which the absolute amplitude of the BEMF must be less than AutoBrkMeasTh[1:0] for more than half of AutoBrkMeasWdw[3:0] in order to stop automatic braking. | 00: 1<br>01: 2<br>10: 3<br>11: 4                  |

## HPTCfgA (0x1B)

| BIT            | 7 | 6              | 5    | 4 | 3 | 2           | 1    | 0 |  |  |
|----------------|---|----------------|------|---|---|-------------|------|---|--|--|
| Field          | _ | BrkLpGain[1:0] |      | _ |   | BrkWdw[3:0] |      |   |  |  |
| Access<br>Type | - | Write,         | Read | _ |   | Write,      | Read |   |  |  |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                                                                                                                                              | DECODE                                 |
|-----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| BrkLpGain | 6:5  | Haptic driver braking window gain. Sets gain by which the phase delay found by the zero-crossing comparator is multiplied to calculate the shift for the new sinewave half period with respect to the previously imposed sinewave. This value is used when the braking window is active. | 00: 1<br>01: 1/2<br>10: 1/4<br>11: 1/8 |

| BITFIELD | BITS | DESCRIPTION                                                                                                                            | DECODE |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------|--------|
| BrkWdw   | 3:0  | Haptic driver braking window duration for BEMF zero-crossing detection. LSB = 1/32 <sup>nd</sup> of currently imposed sinewave period. |        |

### HPTCfgB (0x1C)

| BIT            | 7           | 6           | 5 | 4           | 3 | 2           | 1 | 0 |
|----------------|-------------|-------------|---|-------------|---|-------------|---|---|
| Field          | ZccSlowEn   | FltrCntrEn  | _ | DrvTmo[4:0] |   |             |   |   |
| Access<br>Type | Write, Read | Write, Read | _ |             |   | Write, Read |   |   |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                                                                                                                                                              | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ZccSlowEn  | 7    | Haptic driver zero-crossing comparator slow-down enable.                                                                                                                                                                                                                                 | C: Zero-crossing comparator operates in normal mode     Slows down the zero-crossing comparator by 2X for stronger antialiasing filtering                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| FltrCntrEn | 6    | Haptic driver zero-crossing event capturing filter enable.                                                                                                                                                                                                                               | 0: Zero-crossing measured using single comparator/transition 1: Zero-crossing measured using an up/down counter that samples (at 25.6MHz) the output of the comparator for the whole duration of the enabled window (wide, narrow, or braking). The counter starts at zero (mid-code) and ends at a positive or negative code depending on whether the average zero-crossing event occurs before or after than the expected time. The closer the zero-crossing is on average to the expected time, the closer to zero code returned at the end of the window is. Phase error (in 25.6MHz period units) can be calculated by dividing the resulting code at the end of the window by 2. The usage of the up/down counter enables filtering/noise rejection that could otherwise cause a systematic shift in the phase error detected. |
| DrvTmo     | 4:0  | Haptic driver vibration timeout.  If vibration timeout is reached, the haptic driver is locked and disabled, HptTmoInt interrupt is issued and HptFlt is set to 1. Set HptFltUnlock = 1 to allow a restart of the haptic driver. LSB = 1s. Timeout is disabled if DrvTmo[4:0] = "00000." |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

## HPTCfgC (0x1D)

| BIT            | 7 | 6                | 5 | 4      | 3    | 2 | 1 | 0 |  |
|----------------|---|------------------|---|--------|------|---|---|---|--|
| Field          |   | IniGss[7:0][7:0] |   |        |      |   |   |   |  |
| Access<br>Type |   |                  |   | Write, | Read |   |   |   |  |

| BITFIELD    | BITS | DESCRIPTION                                                                                                 |
|-------------|------|-------------------------------------------------------------------------------------------------------------|
| IniGss[7:0] | 7:0  | Haptic driver initial guess frequency. Initial estimate for BEMF frequency = ((25.6MHz/64) / IniGss[11:0]). |

### HPTCfgD (0x1E)

| BIT            | 7 | 6 | 5 | 4 | 3                 | 2      | 1    | 0 |
|----------------|---|---|---|---|-------------------|--------|------|---|
| Field          | _ | _ | _ | _ | IniGss[11:8][3:0] |        |      |   |
| Access<br>Type | _ | _ | _ | _ |                   | Write, | Read |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                 |
|--------------|------|-------------------------------------------------------------------------------------------------------------|
| IniGss[11:8] | 3:0  | Haptic driver initial guess frequency. Initial estimate for BEMF frequency = ((25.6MHz/64) / IniGss[11:0]). |

### HPTCfgE (0x1F)

| BIT            | 7 | 6 | 5 | 4              | 3      | 2    | 1 | 0 |  |
|----------------|---|---|---|----------------|--------|------|---|---|--|
| Field          | _ | _ |   | NarCntLck[5:0] |        |      |   |   |  |
| Access<br>Type | _ | _ |   |                | Write, | Read |   |   |  |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                                                               |
|-----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NarCntLck | 5:0  | Haptic driver number of consecutive sinewave half periods where the BEMF is detected and where the phase delay must fall within the narrow window before detection window is reduced from wide to narrow. |

## HPTCfgF (0x20)

| BIT            | 7 | 6              | 5           | 4 | 3 | 2              | 1           | 0 |
|----------------|---|----------------|-------------|---|---|----------------|-------------|---|
| Field          | _ | NarLpGain[2:0] |             |   | _ | WidLpGain[2:0] |             |   |
| Access<br>Type | _ |                | Write, Read |   | _ |                | Write, Read |   |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                                                                                                                                            | DECODE                                                                                          |
|-----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| NarLpGain | 6:4  | Haptic driver narrow window gain. Sets gain by which the phase delay found by the zero-crossing comparator is multiplied to calculate the shift for the new sinewave half period with respect to the previously imposed sinewave. This value is used when the narrow window is active. | 000: 1<br>001: 1/2<br>010: 1/4<br>011: 1/8<br>100: 1/16<br>101: 1/32<br>110: 1/64<br>111: 1/128 |
| WidLpGain | 2:0  | Haptic driver wide window gain. Sets gain by which the phase delay found by the zero-crossing comparator is multiplied to calculate the shift for the new sinewave half period with respect to the previously imposed sinewave. This value is used when the wide window is active.     | 000: 1<br>001: 1/2<br>010: 1/4<br>011: 1/8<br>100: 1/16<br>101: 1/32<br>110: 1/64<br>111: 1/128 |

### **HptAutoTune (0x22)**

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1                | 0               |
|----------------|---|---|---|---|---|---|------------------|-----------------|
| Field          | _ | _ | _ | _ | _ | _ | AutoTuneG<br>ood | AutoTuneR<br>un |
| Access<br>Type | _ | _ | _ | _ | _ | _ | Read Only        | Write, Read     |

| BITFIELD         | BITS | DESCRIPTION                                                                                                                                                               | DECODE                                                                                                                                                            |
|------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AutoTuneGo<br>od | 1    | Haptic driver auto-tune procedure result.                                                                                                                                 | 0: BEMF resonant frequency locking was not achieved with the auto-tune procedure     1: BEMF resonant frequency locking was achieved with the auto-tune procedure |
| AutoTuneRu<br>n  | 0    | Haptic driver auto-tune command. Set AutoTuneRun to 1 to launch the auto- tune procedure. AutoTuneRun is automatically cleared to 0 once auto-tune procedure is complete. |                                                                                                                                                                   |

#### BEMFPeriod0 (0x23)

| BIT            | 7                    | 6 | 5 | 4    | 3    | 2 | 1 | 0 |  |
|----------------|----------------------|---|---|------|------|---|---|---|--|
| Field          | BEMFPeriod[7:0][7:0] |   |   |      |      |   |   |   |  |
| Access<br>Type |                      |   |   | Read | Only |   |   |   |  |

| BITFIELD        | BITS | DESCRIPTION                                                                                           |
|-----------------|------|-------------------------------------------------------------------------------------------------------|
| BEMFPeriod[7:0] | 7:0  | Haptic driver resonant frequency resolved by autotune function = ((25.6MHz / 64) / BEMFPeriod[11:0]). |

### BEMFPeriod1 (0x24)

| BIT            | 7 | 6 | 5 | 4 | 3                     | 2 | 1 | 0 |  |
|----------------|---|---|---|---|-----------------------|---|---|---|--|
| Field          | _ | _ | _ | _ | BEMFPeriod[11:8][3:0] |   |   |   |  |
| Access<br>Type | _ | _ | - | _ | Read Only             |   |   |   |  |

| BITFIELD         | BITS | DESCRIPTION                                                                                           |
|------------------|------|-------------------------------------------------------------------------------------------------------|
| BEMFPeriod[11:8] | 3:0  | Haptic driver resonant frequency resolved by autotune function = ((25.6MHz / 64) / BEMFPeriod[11:0]). |

## HptETRGOdAmp (0x30)

| BIT            | 7              | 6 | 5 | 4      | 3    | 2 | 1 | 0 |  |
|----------------|----------------|---|---|--------|------|---|---|---|--|
| Field          | ETRGOdAmp[7:0] |   |   |        |      |   |   |   |  |
| Access<br>Type |                |   |   | Write, | Read |   |   |   |  |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                                                                                         |
|-----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ETRGOdAmp | 7:0  | Haptic driver programmed output amplitude of the overdrive period as a percentage of $V_{FS}$ in ETRG mode. LSB = $0.78\%V_{FS}$ . Note that the MSB represents the sign of the amplitude to be driven and must always be set to 0. |

### **HptETRGOdDur (0x31)**

| BIT            | 7 | 6              | 5 | 4      | 3    | 2 | 1 | 0 |  |  |
|----------------|---|----------------|---|--------|------|---|---|---|--|--|
| Field          |   | ETRGOdDur[7:0] |   |        |      |   |   |   |  |  |
| Access<br>Type |   |                |   | Write, | Read |   |   |   |  |  |

| BITFIELD  | BITS | DESCRIPTION                                                             |
|-----------|------|-------------------------------------------------------------------------|
| ETRGOdDur | 7:0  | Haptic driver duration of the overdrive period in ETRG mode. LSB = 5ms. |

### **HptETRGActAmp (0x32)**

| BIT            | 7               | 6 | 5 | 4      | 3    | 2 | 1 | 0 |  |
|----------------|-----------------|---|---|--------|------|---|---|---|--|
| Field          | ETRGActAmp[7:0] |   |   |        |      |   |   |   |  |
| Access<br>Type |                 |   |   | Write, | Read |   |   |   |  |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                                                                                                            |
|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ETRGActAmp | 7:0  | Haptic driver programmed output amplitude of the normal drive period as a percentage of $V_{FS}$ in ETRG mode. LSB = $0.78\%V_{FS}$ . Note that the MSB represents the sign of the amplitude to be driven and must always be set to 0. |

#### **HptETRGActDur (0x33)**

| BIT            | 7 | 6               | 5 | 4      | 3    | 2 | 1 | 0 |  |  |  |
|----------------|---|-----------------|---|--------|------|---|---|---|--|--|--|
| Field          |   | ETRGActDur[7:0] |   |        |      |   |   |   |  |  |  |
| Access<br>Type |   |                 |   | Write, | Read |   |   |   |  |  |  |

| BITFIELD   | BITS | DESCRIPTION                                                                 |
|------------|------|-----------------------------------------------------------------------------|
| ETRGActDur | 7:0  | Haptic driver duration of the normal drive period in ETRG mode. LSB = 10ms. |

### HptETRGBrkAmp (0x34)

| BIT            | 7               | 6 | 5 | 4      | 3    | 2 | 1 | 0 |  |
|----------------|-----------------|---|---|--------|------|---|---|---|--|
| Field          | ETRGBrkAmp[7:0] |   |   |        |      |   |   |   |  |
| Access<br>Type |                 |   |   | Write, | Read |   |   |   |  |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                                                                                                       |
|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ETRGBrkAmp | 7:0  | Haptic driver programmed output amplitude of the braking period is a percentage of $V_{FS}$ in ETRG mode. LSB = 0.78% $V_{FS}$ . Note that the MSB represents the sign of the amplitude to be driven and must always be set to 1. |

### **HptETRGBrkDur** (0x35)

| BIT            | 7 | 6               | 5 | 4      | 3    | 2 | 1 | 0 |  |
|----------------|---|-----------------|---|--------|------|---|---|---|--|
| Field          |   | ETRGBrkDur[7:0] |   |        |      |   |   |   |  |
| Access<br>Type |   |                 |   | Write, | Read |   |   |   |  |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                  |
|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ETRGBrkDur | 7:0  | Haptic driver duration of the braking period in ETRG mode is LSB = 5ms. If AutoBrkDis = 0, the automatic braking process is triggered with a maximum braking time of ETRGBrkDur[7:0]. If AutoBrkDis = 1, ETRGBrkDur[7:0] must be adjusted to achieve the desired optimal braking efficiency. |

### HptRAMAdd (0x40)

| BIT            | 7 | 6              | 5 | 4      | 3    | 2 | 1 | 0 |  |  |
|----------------|---|----------------|---|--------|------|---|---|---|--|--|
| Field          |   | HptRAMAdd[7:0] |   |        |      |   |   |   |  |  |
| Access<br>Type |   |                |   | Write, | Read |   |   |   |  |  |

| BITFIELD  | BITS | DESCRIPTION                                                            |
|-----------|------|------------------------------------------------------------------------|
| HptRAMAdd | 7:0  | Haptic driver RAM address. The pattern sample is stored in these bits. |

### HptRAMDataH (0x41)

| BIT            | 7 | 6                | 5 | 4      | 3    | 2 | 1 | 0 |  |
|----------------|---|------------------|---|--------|------|---|---|---|--|
| Field          |   | HptRAMDataH[7:0] |   |        |      |   |   |   |  |
| Access<br>Type |   |                  |   | Write, | Read |   |   |   |  |

| BITFIELD        | BITS | DESCRIPTION                                            | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------|------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HptRAMData<br>H | 7:0  | Bits 7-6: nLSx<br>Bit 5: AmpSign<br>Bits 4-0: Amp[6:2] | nLSx: Sets the behavior of a sample in the pattern. 00 = Current sample is the last sample in the pattern 01 = Current sample is not the last sample in the pattern 10 = Interpolate current sample with next sample 11 = Current sample is the last sample in the pattern. Repeat the entire pattern RPTx[3:0] times AmpSign: Sign of haptic amplitude in current sample 0 = Positive 1 = Negative Amp: Sets the amplitude of pattern sample x as a 7-bit percentage of V <sub>FS</sub> and a 1-bit direction. |

### HptRAMDataM (0x42)

| BIT            | 7 | 6                | 5 | 4      | 3    | 2 | 1 | 0 |  |  |
|----------------|---|------------------|---|--------|------|---|---|---|--|--|
| Field          |   | HptRAMDataM[7:0] |   |        |      |   |   |   |  |  |
| Access<br>Type |   |                  |   | Write, | Read |   |   |   |  |  |

| BITFIELD        | BITS | DESCRIPTION                                          | DECODE                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------|------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HptRAMData<br>M | 7:0  | Bits 7-6: Amp[1:0] Bits 5-1: Dur[4:0] Bit 0: Wait[4] | Amp: Sets the amplitude of pattern sample x as a 7-bit percentage of V <sub>FS</sub> and a 1-bit direction.  Dur: Sets the duration of time the driver outputs the amplitude of the current sample in increments of 5ms  00000 = 0ms  00001 = 5ms  11110 = 150ms  11111 = 155ms  Wait: Sets the duration of time the driver waits at zero amplitude before the next sample in |
|                 |      |                                                      | increments of 5ms<br>00000 = 0ms<br>00001 = 5ms                                                                                                                                                                                                                                                                                                                               |
|                 |      |                                                      | <br>11110 = 150ms<br>11111 = 155ms                                                                                                                                                                                                                                                                                                                                            |

### HptRAMDataL (0x43)

| BIT            | 7 | 6                | 5 | 4      | 3    | 2 | 1 | 0 |  |  |
|----------------|---|------------------|---|--------|------|---|---|---|--|--|
| Field          |   | HptRAMDataL[7:0] |   |        |      |   |   |   |  |  |
| Access<br>Type |   |                  |   | Write, | Read |   |   |   |  |  |

| BITFIELD        | BITS            | DESCRIPTION                             | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------------|-----------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HptRAMData<br>L | <b>BITS</b> 7:0 | Bits 7-4: Wait[3:0] Bits 3-0: RPTx[3:0] | Wait: Sets the duration of time the driver waits at zero amplitude before the next sample in increments of 5ms 00000 = 0ms 00001 = 5ms  11110 = 150ms 11111 = 155ms RPTx: Sets the number of times to repeat the sample before moving to the next sample in the pattern. If nLSx[1:0] = 11, this sets the number of times to repeat the whole pattern. 0000 = Repeat 0 times. If nLSx = 00, automatic braking is performed on this sample with a maximum braking time equal to Wait[4:0]. |
|                 |                 |                                         | 0001 = Repeat 1 time<br><br>1110 = Repeat 14 times                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                 |                 |                                         | 1111 = Repeat 15 times                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

### **ADCEn (0x50)**

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0                 |
|----------------|---|---|---|---|---|---|---|-------------------|
| Field          | _ | _ | _ | _ | _ | _ | - | ADCConvL<br>aunch |
| Access<br>Type | _ | _ | _ | _ | _ | _ | - | Write, Read       |

| BITFIELD      | DESCRIPTION |                                                                                                                                                                 |
|---------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADCConvLaunch | 0           | ADC conversion launch command.  Set ADCConvLaunch = 1 to launch an ADC conversion. ADCConvLaunch is automatically cleared to 0 once the conversion is complete. |

### ADCCfg (0x51)

| BIT            | 7 | 6 | 5        | 4             | 3 | 2           | 1           | 0 |  |
|----------------|---|---|----------|---------------|---|-------------|-------------|---|--|
| Field          | _ | _ | <i>,</i> | ADCAvgSiz[2:0 | ] | ADCSel[2:0] |             |   |  |
| Access<br>Type | _ | _ |          | Write, Read   |   |             | Write, Read |   |  |

| BITFIELD  | BITS | DESCRIPTION                                                                         | DECODE                                                                                                                                                                                                                                     |
|-----------|------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADCAvgSiz | 5:3  | ADC averaging size. ADC performs 2ADCAvgSiz[2:0] consecutive averaged measurements. | 000: No averaging (1 measurement) 001: Average 2 measurements 010: Average 4 measurements 011: Average 8 measurements 100: Average 16 measurements 101: Average 32 measurements 110: Average 64 measurements 111: Average 128 measurements |
| ADCSel    | 2:0  | ADC channel selection.                                                              | 000: VHDIN 001: V <sub>IVMON</sub> (use IVMONRatioConfig[1:0] = "00") 010: Reserved 011: V <sub>C</sub> HGIN 100: V <sub>C</sub> POUT 101: V <sub>B</sub> STOUT 110: Reserved 111: Reserved                                                |

### ADCDatAvg (0x53)

| BIT            | 7 | 6           | 5 | 4    | 3    | 2 | 1 | 0 |  |  |
|----------------|---|-------------|---|------|------|---|---|---|--|--|
| Field          |   | ADCAvg[7:0] |   |      |      |   |   |   |  |  |
| Access<br>Type |   |             |   | Read | Only |   |   |   |  |  |

| BITFIELD | BITS | DESCRIPTION                                                                                                   |
|----------|------|---------------------------------------------------------------------------------------------------------------|
| ADCAvg   | 7:0  | ADC conversion average value. Contains the average value of the 2 <sup>ADCAvgSiz[2:0]</sup> ADC measurements. |

### ADCDatMin (0x54)

| BIT            | 7 | 6           | 5 | 4    | 3    | 2 | 1 | 0 |  |
|----------------|---|-------------|---|------|------|---|---|---|--|
| Field          |   | ADCMin[7:0] |   |      |      |   |   |   |  |
| Access<br>Type |   |             |   | Read | Only |   |   |   |  |

| BITFIELD | BITS | DESCRIPTION                                                                                                       |
|----------|------|-------------------------------------------------------------------------------------------------------------------|
| ADCMin   | 7:0  | ADC conversion minimum value.  Contains the minimum value among the 2 <sup>ADCAvgSiz[2:0]</sup> ADC measurements. |

#### ADCDatMax (0x55)

| BIT            | 7 | 6           | 5 | 4    | 3    | 2 | 1 | 0 |  |  |
|----------------|---|-------------|---|------|------|---|---|---|--|--|
| Field          |   | ADCMax[7:0] |   |      |      |   |   |   |  |  |
| Access<br>Type |   |             |   | Read | Only |   |   |   |  |  |

| BITFIELD | BITS | DESCRIPTION                                                                                                       |
|----------|------|-------------------------------------------------------------------------------------------------------------------|
| ADCMax   | 7:0  | ADC conversion maximum value. Contains the maximum value among the 2 <sup>ADCAvgSiz</sup> [2:0] ADC measurements. |

### PMIC Registers - SlaveID: 0x50/0x51

\*Bits are reset to default value upon CHGIN rising/falling edge based on UsbOkselect option (see <u>Table 8</u>, <u>Table 9</u> for UsbOkselect value).

| USDUKSelec  | , ,                 |                   |                    | 1                       | 1                 |                    |                    | 1                       |                 |  |
|-------------|---------------------|-------------------|--------------------|-------------------------|-------------------|--------------------|--------------------|-------------------------|-----------------|--|
| ADDRESS     | NAME                | MSB               |                    |                         |                   |                    |                    |                         | LSB             |  |
| PMIC Interr | upts and Status     |                   |                    |                         |                   |                    |                    |                         |                 |  |
| 0x00        | ChipID[7:0]         |                   | ChipRev[7:0]       |                         |                   |                    |                    |                         |                 |  |
| 0x01        | Status0[7:0]        | _                 | _                  | -                       | ThmStat[2:0       | ]                  |                    | ChgStat[2:0             | ]               |  |
| 0x02        | <u>Status1[7:0]</u> | _                 | _                  | ILim                    | UsbOVP            | UsbOk              | ChgJEIT<br>ASD     | ChgJEIT<br>AReg         | ChgTmo          |  |
| 0x03        | <u>Status2[7:0]</u> | ChgThm<br>SD      | _                  | ThmLDO<br>_LSW          | UVLOLD<br>O2      | UVLOLD<br>O1       | _                  | _                       | _               |  |
| 0x04        | <u>Status3[7:0]</u> | BBstFaul<br>t     | HrvBatC<br>mp      | SysBatLi<br>m           | ChgSysL<br>im     | ChgStep            | ThmBk1             | ThmBk2                  | ThmBk3          |  |
| 0x05        | Status4[7:0]        | BatGood           | BatRegD<br>one     | BstFault                | _                 | _                  | _                  | _                       | _               |  |
| 0x06        | Int0[7:0]           | ThmStatI<br>nt    | ChgStatI<br>nt     | lLimInt                 | UsbOVPI<br>nt     | UsbOkInt           | ChgJEIT<br>ASDInt  | ChgJEIT<br>ARegInt      | ChgTmol<br>nt   |  |
| 0x07        | Int1[7:0]           | ChgThm<br>SDInt   | _                  | ThmLDO<br>_LSWInt       | UVLOLD<br>O2Int   | UVLOLD<br>O1Int    | -                  | LSW1Tm<br>olnt          | LSW2Tm<br>olnt  |  |
| 0x08        | Int2[7:0]           | BBstFaul<br>tInt  | HrvBatC<br>mpInt   | SysBatLi<br>mInt        | ChgSysL<br>imInt  | ChgStepI<br>nt     | ThmBk1I<br>nt      | ThmBk2l<br>nt           | ThmBk3I<br>nt   |  |
| 0x09        | Int3[7:0]           | BatGood<br>Int    | BatRegD<br>oneInt  | BstFaultI<br>nt         | _                 | I2cCrcFa<br>ilInt  | I2cTmoIn<br>t      | HptStatIn<br>t          | ADCStatI<br>nt  |  |
| 0x0A        | IntMask0[7:0]       | ThmStatI<br>ntM   | ChgStatI<br>ntM    | lLimIntM                | UsbOVPI<br>ntM    | UsbOkInt<br>M      | ChgJEIT<br>ASDIntM | ChgJEIT<br>ARegInt<br>M | ChgTmol<br>ntM  |  |
| 0x0B        | IntMask1[7:0]       | ChgThm<br>SDIntM  | -                  | ThmLDO<br>_LSWInt<br>_M | UVLOLD<br>O2IntM  | UVLOLD<br>O1IntM   | -                  | LSW1Tm<br>oIntM         | LSW2Tm<br>oIntM |  |
| 0x0C        | IntMask2[7:0]       | BBstFaul<br>tIntM | HrvBatC<br>mpIntM  | SysBatLi<br>mIntM       | ChgSysL<br>imIntM | ChgStepI<br>ntM    | ThmBk1I<br>ntM     | ThmBk2I<br>ntM          | ThmBk3I<br>ntM  |  |
| 0x0D        | IntMask3[7:0]       | BatGood<br>IntM   | BatRegD<br>oneIntM | BstFaultI<br>ntM        | _                 | I2cCrcFa<br>ilIntM | I2cTmoIn<br>tM     | HptStatIn<br>tM         | ADCStatI<br>ntM |  |
| Charger     |                     |                   |                    |                         |                   |                    |                    |                         |                 |  |
| 0x0F        | ILimCntl[7:0]       | S                 | ysMinVlt*[2:       | 0]                      | ILimBla           | nk*[1:0]           | I                  | LimCntl*[2:0            | )]              |  |
| 0x10        | ChgCntl0[7:0]       | FrcPChg           | ChgBatRe           | eChg*[1:0]              |                   | ChgBatF            | Reg*[3:0]          |                         | ChgEn*          |  |
| 0x11        | ChgCntl1[7:0]       | BatPD*            | ,                  | VPChg*[2:0              | ]                 | IPChg              | g*[1:0 <u>]</u>    | IChgDo                  | ne*[1:0]        |  |
|             |                     |                   |                    |                         |                   |                    |                    |                         |                 |  |

| ADDRESS | NAME              | MSB                        |                       |                   |                 |                   |                              |                        | LSB              |
|---------|-------------------|----------------------------|-----------------------|-------------------|-----------------|-------------------|------------------------------|------------------------|------------------|
| 0x12    | ChgTmr[7:0]       | ChgAuto<br>Stop*           | ChgAuto<br>ReSta*     | MtChgT            | mr*[1:0]        | FChgTr            | mr*[1:0]                     | PChgTi                 | mr*[1:0]         |
| 0x13    | StepChgCfg0[7:0]  | _                          | Ch                    | gStepHys*[        | 2:0]            |                   | ChgStepl                     | Rise*[3:0]             |                  |
| 0x14    | StepChgCfg1[7:0]  | _                          | _                     | _                 | VSysU           | /lo*[1:0]         | С                            | hglStep*[2:            | 0]               |
| 0x15    | ThmCfg0[7:0]      | _                          | ChgThm                | nEn*[1:0]         | ChgCoolB        | atReg*[1:0<br>]   | atReg*[1:0 ChgCoolFChg*[2:0] |                        |                  |
| 0x16    | ThmCfg1[7:0]      | _                          | _                     | _                 | _               | BatReg*[1:<br>)]  | ChgF                         | RoomIFChg              | *[2:0]           |
| 0x17    | ThmCfg2[7:0]      | HrvThn                     | nEn[1:0]              | _                 |                 | BatReg*[1:<br>)]  | Chg\                         | NarmIFChg <sup>*</sup> | *[2:0]           |
| 0x18    | HrvCfg0[7:0]      | HrvBat                     | Sys[1:0]              | HrvBatR           | eChg[1:0]       |                   | HrvBatF                      | Reg[3:0]               |                  |
| 0x19    | HrvCfg1[7:0]      | _                          | HrvThm<br>Dis         | HrvWarm           | BatReg[1:0      | HrvRoomE          | BatReg[1:0                   | HrvCoolB               | atReg[1:0]       |
| MON Mux |                   |                            |                       |                   |                 | <b>'</b>          |                              |                        |                  |
| 0x1A    | IVMONCfg[7:0]     | _                          |                       | tioConfig[1       | IVMONO<br>ffHiZ |                   | IVMON                        | Cntl[3:0]              |                  |
| Buck1   |                   |                            |                       |                   |                 |                   |                              |                        |                  |
| 0x1B    | Buck1Ena[7:0]     | В                          | uck1Seq[2:            | 0]                | _               | _                 | _                            | Buck1                  | En[1:0]          |
| 0x1C    | Buck1Cfg0[7:0]    | Buck1Int<br>egDis          | Buck1P<br>GOODE<br>n  | Buck1Fa<br>st     | Buck1Ps<br>vDsc | Buck1Ac<br>tDsc   | Buck1Lo<br>wEMI              | Buck1FE<br>TScale      | Buck1En<br>LXSns |
| 0x1D    | Buck1Cfg1[7:0]    | _                          | _                     | Buck1M<br>PC2Fast | Buck1FP<br>WM   | Buck1IA<br>dptDis | _                            | _                      | ı                |
| 0x1E    | Buck1lset[7:0]    | Buck1IS<br>etLookU<br>pDis | _                     | _                 | _               |                   | Buck1I                       | Set[3:0]               |                  |
| 0x1F    | Buck1VSet[7:0]    | _                          | _                     |                   |                 | Buck1V            | Set[5:0]                     |                        |                  |
| 0x20    | Buck1Ctr[7:0]     | Buck1M<br>PC7              | Buck1M<br>PC6         | Buck1M<br>PC5     | Buck1M<br>PC4   | Buck1M<br>PC3     | Buck1M<br>PC2                | Buck1M<br>PC1          | Buck1M<br>PC0    |
| 0x21    | Buck1DvsCfg0[7:0] | _                          | _                     | -                 |                 | Buc               | k1DVSCfg[                    | 4:0]                   |                  |
| 0x22    | Buck1DvsCfg1[7:0] | _                          | _                     |                   |                 | Buck1DV           | SVIt0[5:0]                   |                        |                  |
| 0x23    | Buck1DvsCfg2[7:0] | _                          | _                     |                   |                 | Buck1DV           | SVIt1[5:0]                   |                        |                  |
| 0x24    | Buck1DvsCfg3[7:0] | _                          | -                     |                   |                 | Buck1DV           | SVIt2[5:0]                   |                        |                  |
| 0x25    | Buck1DvsCfg4[7:0] | _                          | _                     |                   |                 | Buck1DV           | SVIt3[5:0]                   |                        |                  |
| 0x26    | Buck1DvsSpi[7:0]  | _                          | _                     |                   |                 | Buck1SF           | PIVIt[5:0]                   |                        |                  |
| Buck2   |                   |                            |                       |                   |                 |                   |                              |                        |                  |
| 0x27    | Buck2Ena[7:0]     | В                          | uck2Seq[2:            | 0]                | _               | _                 | _                            | Buck2                  | En[1:0]          |
| 0x28    | Buck2Cfg[7:0]     | Buck2En<br>bINTGR          | Buck2P<br>GOODen<br>a | Buck2Fa<br>st     | Buck2Ps<br>vDsc | Buck2Ac<br>tDsc   | Buck2Lo<br>wEMI              | Buck2FE<br>TScale      | Buck2En<br>LxSns |
| 0x29    | Buck2Cfg1[7:0]    | _                          | _                     | Buck2M<br>PCFast  | Buck2FP<br>WM   | Buck2IA<br>dptDis | -                            | _                      | _                |
| 0x2A    | Buck2lset[7:0]    | Buck2IS<br>etLookU<br>pDis | _                     | _                 | _               | Buck2lSet[3:0]    |                              |                        |                  |
| 0x2B    | Buck2VSet[7:0]    | _                          | _                     |                   | Buck2VSet[5:0]  |                   |                              |                        |                  |
| 0x2C    | Buck2Ctr[7:0]     | Buck2M<br>PC7              | Buck2M<br>PC6         | Buck2M<br>PC5     | Buck2M<br>PC4   | Buck2M<br>PC3     | Buck2M<br>PC2                | Buck2M<br>PC1          | Buck2M<br>PC0    |

| ADDRESS   | NAME              | MSB                        |                       |                  |                   |                   |                          |                   | LSB              |  |  |
|-----------|-------------------|----------------------------|-----------------------|------------------|-------------------|-------------------|--------------------------|-------------------|------------------|--|--|
| 0x2D      | Buck2DvsCfg0[7:0] | _                          | _                     | _                |                   | Bu                | ck2DvsCfg[               | 4:0]              |                  |  |  |
| 0x2E      | Buck2DvsCfg1[7:0] | _                          | _                     |                  |                   | Buck2Dv           | sVlt0[5:0]               |                   |                  |  |  |
| 0x2F      | Buck2DvsCfg2[7:0] | _                          | _                     |                  |                   | Buck2Dv           | sVlt1[5:0]               |                   |                  |  |  |
| 0x30      | Buck2DvsCfg3[7:0] | _                          | _                     |                  | Buck2DvsVlt2[5:0] |                   |                          |                   |                  |  |  |
| 0x31      | Buck2DvsCfg4[7:0] | _                          | _                     |                  |                   | Buck2Dv           | sVlt3[5:0]               |                   |                  |  |  |
| 0x32      | Buck2DvsSpi[7:0]  | _                          | _                     | Buck2SPIVIt[5:0] |                   |                   |                          |                   |                  |  |  |
| Buck3     |                   |                            |                       | I                |                   |                   |                          |                   |                  |  |  |
| 0x34      | Buck3Ena[7:0]     | В                          | uck3Seq[2:            | 0]               | _                 | _                 | _                        | Buck3             | En[1:0]          |  |  |
| 0x35      | Buck3Cfg[7:0]     | Buck3En<br>bINTGR          | Buck3P<br>GOODen<br>a | Buck3Fa<br>st    | Buck3Ps<br>vDsc   | Buck3Ac<br>tDsc   | Buck3Lo<br>wEMI          | Buck3FE<br>TScale | Buck3En<br>LxSns |  |  |
| 0x36      | Buck3Cfg1[7:0]    | -                          | Buck3Di<br>sLDO       | Buck3M<br>PCFast | Buck3FP<br>WM     | Buck3IA<br>dptDis | _                        | _                 | _                |  |  |
| 0x37      | Buck3lset[7:0]    | Buck3IS<br>etLookU<br>pDis | -                     | _                | _                 |                   | Buck3l                   | Set[3:0]          |                  |  |  |
| 0x38      | Buck3VSet[7:0]    | _                          | -                     |                  |                   | Buck3V            | 'Set[5:0]                |                   |                  |  |  |
| 0x39      | Buck3Ctr[7:0]     | Buck3M<br>PC7              | Buck3M<br>PC6         | Buck3M<br>PC5    | Buck3M<br>PC4     | Buck3M<br>PC3     | Buck3M<br>PC2            | Buck3M<br>PC1     | Buck3M<br>PC0    |  |  |
| 0x3A      | Buck3DvsCfg0[7:0] | -                          | _                     | _                |                   | Bu                | ck3DvsCfg[               | 4:0]              |                  |  |  |
| 0x3B      | Buck3DvsCfg1[7:0] | _                          | 1                     |                  |                   | Buck3Dv           | sVIt0[5:0]               |                   |                  |  |  |
| 0x3C      | Buck3DvsCfg2[7:0] | -                          | _                     |                  |                   | Buck3Dv           | sVlt1[5:0]               |                   |                  |  |  |
| 0x3D      | Buck3DvsCfg3[7:0] | -                          | _                     |                  |                   | Buck3Dv           | sVlt2[5:0]               |                   |                  |  |  |
| 0x3E      | Buck3DvsCfg4[7:0] | -                          | _                     |                  |                   | Buck3Dv           | sVlt3[5:0]               |                   |                  |  |  |
| 0x3F      | Buck3DvsSpi[7:0]  | _                          | -                     |                  |                   | Buck3SI           | PIVIt[5:0]               |                   |                  |  |  |
| Buck-Boos | t                 |                            |                       |                  |                   |                   |                          |                   |                  |  |  |
| 0x40      | BBstEna[7:0]      | E                          | BstSeq[2:0            | ]                | _                 | _                 | _                        | BBstE             | n[1:0]           |  |  |
| 0x41      | BBstCfg[7:0]      | BBstlSet<br>LookUpD<br>is  | -                     | _                | BBstLow<br>EMI    | BBstAct<br>Dsc    | BBstRa<br>mpEn           | BBstMod<br>e      | BBstPsv<br>Disc  |  |  |
| 0x42      | BBstVSet[7:0]     | _                          | -                     |                  |                   | BBstV             | Set[5:0]                 |                   |                  |  |  |
| 0x43      | BBstlSet[7:0]     |                            | BBstIPS               | Set2[3:0]        |                   |                   | BBstIPS                  | Set1[3:0]         |                  |  |  |
| 0x44      | BBstCfg1[7:0]     | _                          | BBstlAdp<br>tDis      | BBstFast         | BBstZCC<br>mpDis  | BBstFET<br>Scale  | BBstMP<br>C1FastC<br>ntl | BBFHig            | hSh[1:0]         |  |  |
| 0x45      | BBstCtr0[7:0]     | BBstMP<br>C7               | BBstMP<br>C6          | BBstMP<br>C5     | BBstMP<br>C4      | BBstMP<br>C3      | BBstMP<br>C2             | BBstMP<br>C1      | BBstMP<br>C0     |  |  |
| 0x46      | BBstCtr1[7:0]     | _                          | _                     | _                |                   | BE                | BstDvsCfg[4              | :0]               |                  |  |  |
| 0x47      | BBstDvsCfg0[7:0]  | _                          | _                     |                  |                   | BBstDvs           | VIt0[5:0]                |                   |                  |  |  |
| 0x48      | BBstDvsCfg1[7:0]  | -                          | _                     |                  |                   | BBstDvs           | VIt1[5:0]                |                   |                  |  |  |
| 0x49      | BBstDvsCfg2[7:0]  | _                          | _                     | BBstDvsVlt2[5:0] |                   |                   |                          |                   |                  |  |  |
| 0x4A      | BBstDvsCfg3[7:0]  | -                          | -                     | BBstDvsVlt3[5:0] |                   |                   |                          |                   |                  |  |  |
| 0x4B      | BBstDvsSpi[7:0]   | _                          | _                     | BBstSPIVIt[5:0]  |                   |                   |                          |                   |                  |  |  |
| LDO1      |                   |                            |                       |                  |                   |                   |                          |                   |                  |  |  |
| 0x51      | LDO1Ena[7:0]      | L                          | DO1Seq[2:0            | 0]               | _                 | _                 | _                        | LDO1              | En[1:0]          |  |  |

| ADDRESS     | NAME           | MSB                      |                |                |                  |                  |                |                 | LSB            |
|-------------|----------------|--------------------------|----------------|----------------|------------------|------------------|----------------|-----------------|----------------|
| 0x52        | LDO1Cfg[7:0]   | _                        | _              | _              | LDO1_M<br>PC0CNF | LDO1_M<br>PC0CNT | LDO1Act<br>Dsc | LDO1Mo<br>de    | LDO1Ps<br>vDsc |
| 0x53        | LDO1VSet[7:0]  | _                        | _              |                |                  | LDO1V            | Set[5:0]       | 1               |                |
| 0x54        | LDO1Ctr[7:0]   | LDO1MP<br>C7             | LDO1MP<br>C6   | LDO1MP<br>C5   | LDO1MP<br>C4     | LDO1MP<br>C3     | LDO1MP<br>C2   | LDO1MP<br>C1    | LDO1MP<br>C0   |
| LDO2        |                |                          |                |                |                  | l                |                |                 | l              |
| 0x55        | LDO2Ena[7:0]   | L                        | DO2Seq[2:      | 0]             | _                | _                | _              | LDO2I           | En[1:0]        |
| 0x56        | LDO2Cfg[7:0]   | _                        | _              | _              | _                | LDO2Su<br>pply   | LDO2Act<br>Dsc | LDO2Mo<br>de    | LDO2Ps<br>vDsc |
| 0x57        | LDO2VSet[7:0]  | -                        | _              | _              |                  | L                | DO2VSet[4:     | 0]              |                |
| 0x58        | LDO2Ctr[7:0]   | LDO2MP<br>C7             | LDO2MP<br>C6   | LDO2MP<br>C5   | LDO2MP<br>C4     | LDO2MP<br>C3     | LDO2MP<br>C2   | LDO2MP<br>C1    | LDO2MP<br>C0   |
| Load Switch | h 1            |                          |                |                |                  |                  |                |                 |                |
| 0x59        | LSW1Ena[7:0]   | L                        | SW1Seq[2:      | 0]             | _                | _                | _              | LSW1            | En[1:0]        |
| 0x5A        | LSW1Cfg[7:0]   | _                        | _              | _              | _                | _                | LSW1Act<br>Dsc | LSW1Lo<br>wlq   | LSW1Ps<br>vDsc |
| 0x5B        | LSW1Ctr[7:0]   | LSW1M<br>PC7             | LSW1M<br>PC6   | LSW1M<br>PC5   | LSW1M<br>PC4     | LSW1M<br>PC3     | LSW1M<br>PC2   | LSW1M<br>PC1    | LSW1M<br>PC0   |
| Load Switch | h 2            |                          |                |                |                  |                  |                |                 |                |
| 0x5C        | LSW2Ena[7:0]   | L                        | SW2Seq[2:      | 0]             | _                | _                | _              | LSW2            | En[1:0]        |
| 0x5D        | LSW2Cfg[7:0]   | _                        | _              | _              | _                | _                | LSW2Act<br>Dsc | LSW2Lo<br>wlq   | LSW2Ps<br>vDsc |
| 0x5E        | LSW2Ctr[7:0]   | LSW2M<br>PC7             | LSW2M<br>PC6   | LSW2M<br>PC5   | LSW2M<br>PC4     | LSW2M<br>PC3     | LSW2M<br>PC2   | LSW2M<br>PC1    | LSW2M<br>PC0   |
| Charge Pun  | np             |                          |                |                |                  |                  |                | •               |                |
| 0x5F        | ChgPmpEna[7:0] | Ch                       | gPmpSeq[2      | 2:0]           | _                | -                | _              | ChgPm           | pEn[1:0]       |
| 0x60        | ChgPmpCfg[7:0] | _                        | _              | _              | _                | _                | _              | CPVSet          | ChgPmp<br>Psv  |
| 0x61        | ChgPmpCtr[7:0] | CHGPM<br>PMPC7           | CHGPM<br>PMPC6 | CHGPM<br>PMPC5 | CHGPM<br>PMPC4   | CHGPM<br>PMPC3   | CHGPM<br>PMPC2 | CHGPM<br>PMPC1  | CHGPM<br>PMPC0 |
| Boost       |                |                          |                |                |                  |                  |                |                 |                |
| 0x62        | BoostEna[7:0]  | E                        | BoostSeq[2:0   | 0]             | _                | _                | _              | BstE            | n[1:0]         |
| 0x63        | BoostCfg[7:0]  | _                        | _              | _              | _                | BstPsvD<br>sc    | BstIAdpt<br>En | BstFastS<br>trt | BstFETS cale   |
| 0x64        | BoostlSet[7:0] | BstISetL<br>ookUpDi<br>s | _              | _              | _                |                  | BstIS          | et[3:0]         |                |
| 0x65        | BoostVSet[7:0] | _                        | _              |                |                  | BstVS            | et[5:0]        |                 |                |
| 0x66        | BoostCtr[7:0]  | BstMPC<br>7              | BstMPC<br>6    | BstMPC<br>5    | BstMPC<br>4      | BstMPC<br>3      | BstMPC<br>2    | BstMPC<br>1     | BstMPC<br>0    |
| MPC Contro  | ol             |                          |                |                |                  |                  |                |                 |                |
| 0x67        | MPC0Cfg[7:0]   | MPC0Re ad                | _              | _              | MPC0Ou<br>t      | MPC0O<br>D       | MPC0Hi<br>ZB   | MPC0Re<br>s     | MPC0Pu<br>p    |
| 0x68        | MPC1Cfg[7:0]   | MPC1Re ad                | _              | _              | MPC1Ou<br>t      | MPC10<br>D       | MPC1Hi<br>ZB   | MPC1Re<br>s     | MPC1Pu<br>p    |
| 0x69        | MPC2Cfg[7:0]   | MPC2Re ad                | _              | _              | MPC2Ou<br>t      | MPC2O<br>D       | MPC2Hi<br>ZB   | MPC2Re<br>s     | MPC2Pu<br>p    |

| ADDRESS    | NAME                  | Med               |                  |                  |                  |                  |                  |                  | LCD              |
|------------|-----------------------|-------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| ADDRESS    | NAME                  | MSB               |                  |                  | MDCCC            | MDCCC            | MDCOLL           | MDCCD            | LSB              |
| 0x6A       | MPC3Cfg[7:0]          | MPC3Re<br>ad      | _                | -                | MPC3Ou<br>t      | MPC3O<br>D       | MPC3Hi<br>ZB     | MPC3Re<br>s      | MPC3Pu<br>p      |
| 0x6B       | MPC4Cfg[7:0]          | MPC4Re<br>ad      | _                | _                | MPC4Ou<br>t      | MPC4O<br>D       | MPC4Hi<br>ZB     | MPC4Re<br>s      | MPC4Pu<br>p      |
| 0x6C       | MPC5Cfg[7:0]          | MPC5Re ad         | _                | _                | MPC5Ou<br>t      | MPC5O<br>D       | MPC5Hi<br>ZB     | MPC5Re<br>s      | MPC5Pu<br>p      |
| 0x6D       | MPC6Cfg[7:0]          | MPC6Re ad         | _                | _                | MPC6Ou<br>t      | MPC6O<br>D       | MPC6Hi<br>ZB     | MPC6Re<br>s      | MPC6Pu<br>p      |
| 0x6E       | MPC7Cfg[7:0]          | MPC7Re ad         | -                | -                | MPC7Ou<br>t      | MPC7O<br>D       | MPC7Hi<br>ZB     | MPC7Re<br>s      | MPC7Pu<br>p      |
| 0x6F       | MPCItrSts[7:0]        | _                 | _                | USBOkM<br>PCSts  | _                | _                | BK3PgM<br>PCSts  | BK2PgM<br>PCSts  | BK1PgM<br>PCSts  |
| 0x70       | BK1DedIntCfg[7:0]     | BK1PGM<br>PCInt   | BK1MPC<br>6Sel   | BK1MPC<br>5Sel   | BK1MPC<br>4Sel   | BK1MPC<br>3Sel   | BK1MPC<br>2Sel   | BK1MPC<br>1Sel   | BK1MPC<br>0Sel   |
| 0x71       | BK2DedIntCfg[7:0]     | BK2PGM<br>PCInt   | BK2MPC<br>6Sel   | BK2MPC<br>5Sel   | BK2MPC<br>4Sel   | BK2MPC<br>3Sel   | BK2MPC<br>2Sel   | BK2MPC<br>1Sel   | BK2MPC<br>0Sel   |
| 0x72       | BK3DedIntCfg[7:0]     | BK3PGM<br>PCInt   | BK3MPC<br>6Sel   | BK3MPC<br>5Sel   | BK3MPC<br>4Sel   | BK3MPC<br>3Sel   | BK3MPC<br>2Sel   | BK3MPC<br>1Sel   | BK3MPC<br>0Sel   |
| 0x73       | HptDedIntCfg[7:0]     | HptStatD<br>edInt | HPTMP<br>C6Sel   | HPTMP<br>C5Sel   | HPTMP<br>C4Sel   | HPTMP<br>C3Sel   | HPTMP<br>C2Sel   | HPTMP<br>C1Sel   | HPTMP<br>C0Sel   |
| 0x74       | ADCDedIntCfg[7:0]     | ADCStat<br>MPCInt | ADCMP<br>C6Sel   | ADCMP<br>C5Sel   | ADCMP<br>C4Sel   | ADCMP<br>C3Sel   | ADCMP<br>C2Sel   | ADCMP<br>C1Sel   | ADCMP<br>C0Sel   |
| 0x75       | USBOkDedIntCfg[7:0]   | USBOkM<br>PCInt   | USBOkM<br>PC6Sel | USBOkM<br>PC5Sel | USBOkM<br>PC4Sel | USBOkM<br>PC3Sel | USBOkM<br>PC2Sel | USBOkM<br>PC1Sel | USBOkM<br>PC0Sel |
| LED Currer | nt Sinks              | 1                 |                  |                  |                  | I                |                  |                  |                  |
| 0x78       | LEDCommon[7:0]        | LED_Bo<br>ostLoop | _                | _                | LE               | ED_Open[2:       | 0]               | LEDIS            | tep[1:0]         |
| 0x79       | LED0Ref[7:0]          | _                 | _                | _                | _                | _                | _                | LED0_RE          | FSEL[1:0]        |
| 0x7A       | LED0Ctr[7:0]          |                   | <br>_ED0En[2:0   | ]                |                  | L                | .ED0ISet[4:0     | 0]               |                  |
| 0x7B       | LED1Ctr[7:0]          | I                 | LED1En[2:0       | ]                |                  | LED1ISet[4:0]    |                  |                  |                  |
| 0x7C       | LED2Ctr[7:0]          | ı                 | _ED2En[2:0       | ]                | LED2lSet[4:0]    |                  |                  |                  |                  |
| Boot Behav | vior and PFNx status  | 1                 |                  |                  |                  |                  |                  |                  |                  |
| 0x7D       | PFN[7:0]              | _                 | _                | _                | _                | -                | -                | PFN2Pin          | PFN1Pin          |
| 0x7E       | BootCfg[7:0]          |                   | PwrRst           | Cfg[3:0]         |                  | SftRstCf<br>g    | BootD            | 0ly[1:0]         | ChgAlwT<br>ry    |
| Power Com  | mands and Lock Functi | on                |                  |                  |                  |                  | •                |                  | •                |
| 0x7F       | PwrCfg[7:0]           | _                 | _                | _                | _                | _                | _                | _                | StayOn           |
| 0x80       | PwrCmd[7:0]           |                   | •                | •                | PwrCr            | nd[7:0]          |                  | •                | •                |
| 0x81       | BuckCfg[7:0]          | Bk2FrcD<br>CM     | Bk1FrcD<br>CM    | Bk3DVS<br>Cur    | Bk2DVS<br>Cur    | Bk1DVS<br>Cur    | Bk3Low<br>BW     | Bk2Low<br>BW     | Bk1Low<br>BW     |
| 0x83       | LockMsk[7:0]          | LD2Lck            | LD1Lck           | BBLck            | BstLck           | BK3Lck           | BK2Lck           | BK1Lck           | ChgLck           |
| 0x84       | LockUnlock[7:0]       |                   |                  | I.               | PASSV            | VD[7:0]          |                  | I.               |                  |
| SFOUT      | •                     |                   |                  |                  |                  |                  |                  |                  |                  |
| 0x86       | SFOUTCtr[7:0]         | SFOUTV<br>Set     | _                | _                | _                | _                | _                | SFOUT            | En[1:0]          |
| 0x87       | SFOUTMPC[7:0]         | SFOUT<br>MPC7     | SFOUT<br>MPC6    | SFOUT<br>MPC5    | SFOUT<br>MPC4    | SFOUT<br>MPC3    | SFOUT<br>MPC2    | SFOUT<br>MPC1    | SFOUT<br>MPC0    |

| ADDRESS   | NAME                    | MSB |  |         |           |  | LSB |
|-----------|-------------------------|-----|--|---------|-----------|--|-----|
| OTP Readb | ack                     |     |  |         |           |  |     |
| 0x88      | <u>I2C_OTP ADD[7:0]</u> |     |  | OTPDIG_ | _ADD[7:0] |  |     |
| 0x89      | I2C_OTP DAT[7:0]        |     |  | OTPDIG_ | _DAT[7:0] |  |     |

## **Register Details**

### ChipID (0x00)

| BIT            | 7 | 6            | 5 | 4    | 3    | 2 | 1 | 0 |  |  |
|----------------|---|--------------|---|------|------|---|---|---|--|--|
| Field          |   | ChipRev[7:0] |   |      |      |   |   |   |  |  |
| Access<br>Type |   |              |   | Read | Only |   |   |   |  |  |

| BITFIELD | BITS | DESCRIPTION                                                                     |
|----------|------|---------------------------------------------------------------------------------|
| ChipRev  | 7:0  | ChipRev[7:0] bits show information about the hardware revision of the MAX20360. |

### **Status0 (0x01)**

| BIT            | 7 | 6 | 5 | 4            | 3 | 2            | 1         | 0 |  |
|----------------|---|---|---|--------------|---|--------------|-----------|---|--|
| Field          | _ | _ |   | ThmStat[2:0] |   | ChgStat[2:0] |           |   |  |
| Access<br>Type | _ | - |   | Read Only    |   |              | Read Only |   |  |

| BITFIELD | BITS | DESCRIPTION                      | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------|------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ThmStat  | 5:3  | Status of thermistor monitoring. | 000: Cold zone (VTHM_COLD < VTHM < VTHM_DIS) 001: Cool zone(VTHM_COOL < VTHM < VTHM_COLD) 010: Room zone (VTHM_WARM < VTHM < VTHM_COOL) 011: Warm zone (VTHM_HOT < VTHM < VTHM_WARM) 100: Hot zone (VTHM < VTHM_HOT) 101: No thermistor detected (VTHM > VTHM_DIS) 110: Thermistor monitoring disabled because CHGIN input voltage is present and ChgThmEn[1:0] = "00" or because CHGIN input voltage is not present and ChgThmEn[1:0] = HrvThmEn[1:0] = "00". 111: Thermistor monitoring disabled because CHGIN input voltage is not present, ChgThmEn[1:0] is not equal to "00" and HrvThmEn[1:0] = "00". |
| ChgStat  | 2:0  | Status of charger                | 000: Charger off 001: Charging suspended due to temperature (see Figure 32, the Battery Charger-State Diagram) 010: Precharge in progress 011: Fast-charge constant current in progress 100: Fast-charge constant voltage in progress 101: Maintain charge in progress 110: Maintain charger timer done 111: Charger fault condition (see Figure 32, the Battery Charger-State Diagram)                                                                                                                                                                                                                     |

### **Status1 (0x02)**

| BIT            | 7 | 6 | 5         | 4         | 3         | 2              | 1               | 0         |
|----------------|---|---|-----------|-----------|-----------|----------------|-----------------|-----------|
| Field          | _ | _ | ILim      | UsbOVP    | UsbOk     | ChgJEITAS<br>D | ChgJEITAR<br>eg | ChgTmo    |
| Access<br>Type | _ | - | Read Only | Read Only | Read Only | Read Only      | Read Only       | Read Only |

| BITFIELD        | BITS | DESCRIPTION                                                                                                                                                         | DECODE                                                                                                      |
|-----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| ILim            | 5    | Status of CHGIN input current limit.  Valid only when CHGIN input voltage is present and [UsbOVP,UsbOk] = "01".                                                     | CHGIN input current below limit     CHGIN input current limit active                                        |
| UsbOVP          | 4    | Status of CHGIN overvoltage protection (OVP).                                                                                                                       | CHGIN overvoltage not detected     CHGIN overvoltage detected                                               |
| UsbOk           | 3    | Status of CHGIN input voltage.                                                                                                                                      | CHGIN input voltage not present or outside of valid range     CHGIN input voltage present and valid         |
| ChgJEITASD      | 2    | Status of battery charger shutdown due to JEITA. Valid only when CHGIN input voltage is present, [UsbOVP,UsbOk] = "01" and charger is enabled.                      | Charger operating normally or disabled     Charger disabled due to JEITA                                    |
| ChgJEITARe<br>g | 1    | Status of battery charger current or voltage reduction due to JEITA.  Valid only when CHGIN input voltage is present, [UsbOVP,UsbOk] = "01" and charger is enabled. | Charger operating normally or disabled.     Charger current or voltage being actively reduced due to JEITA. |
| ChgTmo          | 0    | Status of charger time-out condition. Valid only when CHGIN input voltage is present, [UsbOVP,UsbOk] = "01" and charger is enabled.                                 | Charger operating normally or disabled     Charger has reached a time-out condition                         |

### **Status2 (0x03)**

| BIT            | 7         | 6 | 5              | 4         | 3         | 2 | 1 | 0 |
|----------------|-----------|---|----------------|-----------|-----------|---|---|---|
| Field          | ChgThmSD  | ı | ThmLDO_L<br>SW | UVLOLDO2  | UVLOLDO1  | _ | ı | ı |
| Access<br>Type | Read Only | - | Read Only      | Read Only | Read Only | _ | _ | _ |

| BITFIELD       | BITS | DESCRIPTION                                                                                           | DECODE                                                                                            |
|----------------|------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| ChgThmSD       | 7    | Status of input limiter and charger thermal shutdown. Valid only when CHGIN input voltage is present. | Input limiter and charger operating normally     Input limiter and charger in thermal shutdown    |
| ThmLDO_LS<br>W | 5    | Status of LDO1, LDO2, LSW1, LSW2<br>Thermal Shutdown                                                  | O: All the above blocks are operating normally     One of the above blocks is in thermal shutdown |
| UVLOLDO2       | 4    | 4 Status of LDO2 UVLO  0: LDO2 operating normally 1: LDO2 UVLO active                                 |                                                                                                   |
| UVLOLDO1       | 3    | Status of LDO1 UVLO                                                                                   | 0: LDO1 operating normally 1: LDO1 UVLO active                                                    |

### **Status3 (0x04)**

| BIT            | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|----------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| Field          | BBstFault | HrvBatCmp | SysBatLim | ChgSysLim | ChgStep   | ThmBk1    | ThmBk2    | ThmBk3    |
| Access<br>Type | Read Only |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                    | DECODE                                                                                                                                                                                          |
|-----------|------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BBstFault | 7    | Status of Buck-Boost Fault                                                                                                                     | Buck-Boost operating normally     Buck-Boost under fault condition                                                                                                                              |
| HrvBatCmp | 6    | Status of harvester BAT comparator. Valid only when harvester interaction is enabled when HrvEn=1.                                             | 0: V <sub>BAT</sub> < V <sub>HARV</sub> _BAT_REG (with V <sub>HARV</sub> _BAT_RECHG hysteresis) 1: V <sub>BAT</sub> > V <sub>HARV</sub> _BAT_REG (with V <sub>HARV</sub> _BAT_RECHG hysteresis) |
| SysBatLim | 5    | Status of charger regulation due to SYS voltage. Valid only when CHGIN input voltage is present, [UsbOVP,UsbOk] = "01" and charger is enabled. | 0: Charge current is not being actively reduced to regulate V <sub>SYS</sub> 1: Charge current actively being reduced to regulate V <sub>SYS</sub> collapse                                     |
| ChgSysLim | 4    | Status of input limiter regulation due to CHGIN voltage. Valid only when CHGIN input voltage is present and [UsbOVP,UsbOk] = "01".             | O: Input limiter current is not being actively reduced to regulate V <sub>CHGIN</sub> 1: Input limiter current is actively being reduced to regulate V <sub>CHGIN</sub> collapse                |
| ChgStep   | 3    | Status of charger step-charge current reduction. Valid only when CHGIN input voltage is present, [UsbOVP,UsbOk] = "01" and charger is enabled. | Charger step-charge current reduction not active     Charger step-charge current reduction active                                                                                               |
| ThmBk1    | 2    | Status of Buck1 Thermal Shutdown                                                                                                               | 0: Buck1 operating normally 1: Buck1 in thermal shutdown                                                                                                                                        |
| ThmBk2    | 1    | Status of Buck2 Thermal Shutdown                                                                                                               | Buck2 operating normally     Buck2 in thermal shutdown                                                                                                                                          |
| ThmBk3    | 0    | Status of Buck3 Thermal Shutdown                                                                                                               | 0: Buck3 operating normally 1: Buck3 in thermal shutdown                                                                                                                                        |

### **Status4 (0x05)**

| BIT            | 7         | 6              | 5         | 4 | 3 | 2 | 1 | 0 |
|----------------|-----------|----------------|-----------|---|---|---|---|---|
| Field          | BatGood   | BatRegDon<br>e | BstFault  | _ | _ | - | _ | _ |
| Access<br>Type | Read Only | Read Only      | Read Only | _ | _ | _ | _ | _ |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                            | DECODE                                                                                                                     |
|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| BatGood    | 7    | Status of charger BatGood comparator. Valid only when CHGIN input voltage is present and [UsbOVP,UsbOk] = "01".                                        | 0: V <sub>BAT</sub> < V <sub>BAT_UVLO</sub> 1: V <sub>BAT</sub> > V <sub>BAT_UVLO</sub> or CHGIN input voltage not present |
| BatRegDone | 6    | Status of charger BAT voltage regulation. Valid only when CHGIN input voltage is present, [UsbOVP,UsbOk] = "01", charger is enabled and SysBatLim = 0. | 0: V <sub>BAT</sub> < V <sub>BAT_REG</sub><br>1: V <sub>BAT</sub> ≥ V <sub>BAT_REG</sub>                                   |
| BstFault   | 5    | Status of Buck-Boost Fault                                                                                                                             | Buck-Boost operating normally     Buck-Boost under fault condition                                                         |

### Int0 (0x06)

| BIT            | 7           | 6           | 5           | 4           | 3           | 2                 | 1               | 0           |
|----------------|-------------|-------------|-------------|-------------|-------------|-------------------|-----------------|-------------|
| Field          | ThmStatInt  | ChgStatInt  | lLimInt     | UsbOVPInt   | UsbOkInt    | ChgJEITAS<br>DInt | ChgJEITAR egInt | ChgTmoInt   |
| Access<br>Type | Write, Read       | Write, Read     | Write, Read |

| BITFIELD       | BITS | DESCRIPTION                                 |
|----------------|------|---------------------------------------------|
| ThmStatInt     | 7    | Change in ThmStat[2:0] caused an interrupt. |
| ChgStatInt     | 6    | Change in ChgStat[2:0] caused an interrupt. |
| ILimInt        | 5    | Change in ILim caused an interrupt.         |
| UsbOVPInt      | 4    | Change in UsbOVP caused an interrupt.       |
| UsbOkInt       | 3    | Change in UsbOk caused an interrupt.        |
| ChgJEITASDInt  | 2    | Change in ChgJEITASD caused an interrupt.   |
| ChgJEITARegInt | 1    | Change in ChgJEITAReg caused an interrupt.  |
| ChgTmoInt      | 0    | Change in ChgTmo caused an interrupt.       |

## Int1 (0x07)

| BIT            | 7               | 6 | 5                 | 4               | 3               | 2 | 1              | 0              |
|----------------|-----------------|---|-------------------|-----------------|-----------------|---|----------------|----------------|
| Field          | ChgThmSDI<br>nt | _ | ThmLDO_L<br>SWInt | UVLOLDO2<br>Int | UVLOLDO1<br>Int | _ | LSW1Tmol<br>nt | LSW2Tmol<br>nt |
| Access<br>Type | Write, Read     | _ | Write, Read       | Write, Read     | Write, Read     | _ | Write, Read    | Write, Read    |

| BITFIELD      | BITS | DESCRIPTION                               |
|---------------|------|-------------------------------------------|
| ChgThmSDInt   | 7    | Change in ChgThmSD caused an interrupt.   |
| ThmLDO_LSWInt | 5    | Change in ThmLDO_LSW caused an interrupt. |
| UVLOLDO2Int   | 4    | Change in UVLOLDO2 caused an interrupt.   |
| UVLOLDO1Int   | 3    | Change in UVLOLDO1 caused an interrupt.   |
| LSW1TmoInt    | 1    | Change in LSW1Tmo caused an interrupt.    |
| LSW2TmoInt    | 0    | Change in LSW2Tmo caused an interrupt.    |

### Int2 (0x08)

| BIT            | 7            | 6                | 5                | 4                | 3           | 2           | 1           | 0           |
|----------------|--------------|------------------|------------------|------------------|-------------|-------------|-------------|-------------|
| Field          | BBstFaultInt | HrvBatCmpI<br>nt | SysBatLimI<br>nt | ChgSysLimI<br>nt | ChgStepInt  | ThmBk1Int   | ThmBk2Int   | ThmBk3Int   |
| Access<br>Type | Write, Read  | Write, Read      | Write, Read      | Write, Read      | Write, Read | Write, Read | Write, Read | Write, Read |

| BITFIELD     | BITS DESCRIPTION |                                          |
|--------------|------------------|------------------------------------------|
| BBstFaultInt | 7                | Change in BBstFault caused an interrupt. |
| HrvBatCmpInt | 6                | Change in HrvBatCmp caused an interrupt. |
| SysBatLimInt | 5                | Change in SysBatLim caused an interrupt. |
| ChgSysLimInt | 4                | Change in ChgSysLim caused an interrupt. |
| ChgStepInt   | 3                | Change in ChgStep caused an interrupt.   |
| ThmBk1Int    | 2                | Change in ThmBk1 caused an interrupt.    |

| BITFIELD  | BITS | DESCRIPTION                           |  |  |
|-----------|------|---------------------------------------|--|--|
| ThmBk2Int | 1    | Change in ThmBk2 caused an interrupt. |  |  |
| ThmBk3Int | 0    | Change in ThmBk3 caused an interrupt. |  |  |

### Int3 (0x09)

| BIT            | 7           | 6                 | 5           | 4 | 3                 | 2           | 1          | 0          |
|----------------|-------------|-------------------|-------------|---|-------------------|-------------|------------|------------|
| Field          | BatGoodInt  | BatRegDon<br>eInt | BstFaultInt | _ | I2cCrcFailIn<br>t | I2cTmoInt   | HptStatInt | ADCStatInt |
| Access<br>Type | Write, Read | Write, Read       | Write, Read | _ | Write, Read       | Write, Read | Read Only  | Read Only  |

| BITFIELD      | BITS | DESCRIPTION                                                                                                               |
|---------------|------|---------------------------------------------------------------------------------------------------------------------------|
| BatGoodInt    | 7    | Change in BatGood caused an interrupt.                                                                                    |
| BatRegDoneInt | 6    | Change in BatRegDone caused an interrupt.                                                                                 |
| BstFaultInt   | 5    | Change in BstFault caused an interrupt.                                                                                   |
| I2cCrcFailInt | 3    | CRC Failure - I <sup>2</sup> C write not performed                                                                        |
| I2cTmoInt     | 2    | I <sup>2</sup> C Watchdog Timer Expired due to 100ms bus inactivity between START and STOP conditions.                    |
| HptStatInt    | 1    | Haptic driver general status interrupt. HptStatInt is issued in case any other haptic driver related interrupt is issued. |
| ADCStatInt    | 0    | ADC general status interrupt. ADCStatInt is issued in case any other ADC related interrupt is issued.                     |

### IntMask0 (0x0A)

| BIT            | 7               | 6               | 5           | 4              | 3           | 2                  | 1                   | 0              |
|----------------|-----------------|-----------------|-------------|----------------|-------------|--------------------|---------------------|----------------|
| Field          | ThmStatInt<br>M | ChgStatInt<br>M | ILimIntM    | UsbOVPInt<br>M | UsbOkIntM   | ChgJEITAS<br>DIntM | ChgJEITAR<br>egIntM | ChgTmoInt<br>M |
| Access<br>Type | Write, Read     | Write, Read     | Write, Read | Write, Read    | Write, Read | Write, Read        | Write, Read         | Write, Read    |

| BITFIELD           | BITS | DESCRIPTION                                                                     | DECODE                     |
|--------------------|------|---------------------------------------------------------------------------------|----------------------------|
| ThmStatIntM        | 7    | ThmStatIntM masks the ThmStatInt interrupt in the Int0 register (0x06).         | 0: Masked<br>1: Not masked |
| ChgStatIntM        | 6    | ChgStatIntM masks the ChgStatInt interrupt in the Int0 register (0x06).         | 0: Masked<br>1: Not masked |
| ILimIntM           | 5    | ILimIntM masks the ILimInt interrupt in the Int0 register (0x06).               | 0: Masked<br>1: Not masked |
| UsbOVPIntM         | 4    | UsbOVPIntM masks the UsbOVPInt interrupt in the Int0 register (0x06).           | 0: Masked<br>1: Not masked |
| UsbOkIntM          | 3    | UsbOkIntM masks the UsbOkInt interrupt in the Int0 register (0x06).             | 0: Masked<br>1: Not masked |
| ChgJEITASD<br>IntM | 2    | ChgJEITASDIntM masks the ChgJEITASDInt interrupt in the Int0 register (0x06).   | 0: Masked<br>1: Not masked |
| ChgJEITARe gIntM   | 1    | ChgJEITARegIntM masks the ChgJEITARegInt interrupt in the Int0 register (0x06). | 0: Masked<br>1: Not masked |
| ChgTmoIntM         | 0    | ChgTmoIntM masks the ChgTmoInt interrupt in the Int0 register (0x06).           | 0: Masked<br>1: Not masked |

### IntMask1 (0x0B)

| BIT            | 7                | 6 | 5                  | 4                | 3                | 2 | 1               | 0               |
|----------------|------------------|---|--------------------|------------------|------------------|---|-----------------|-----------------|
| Field          | ChgThmSDI<br>ntM | _ | ThmLDO_L<br>SWIntM | UVLOLDO2<br>IntM | UVLOLDO1<br>IntM | _ | LSW1Tmol<br>ntM | LSW2Tmol<br>ntM |
| Access<br>Type | Write, Read      | - | Write, Read        | Write, Read      | Write, Read      | _ | Write, Read     | Write, Read     |

| BITFIELD           | BITS | DESCRIPTION                                                                   | DECODE                     |
|--------------------|------|-------------------------------------------------------------------------------|----------------------------|
| ChgThmSDIn<br>tM   | 7    | ChgThmSDIntM masks the ChgThmSDInt interrupt in the Int1 register (0x07).     | 0: Masked<br>1: Not masked |
| ThmLDO_LS<br>WIntM | 5    | ThmLDO_LSWIntM masks the ThmLDO_LSWInt interrupt in the Int1 register (0x07). | 0: Masked<br>1: Not masked |
| UVLOLDO2I<br>ntM   | 4    | UVLOLDO2IntM masks the UVLOLDO2Int interrupt in the Int1 register (0x07).     | 0: Masked<br>1: Not masked |
| UVLOLDO1I<br>ntM   | 3    | UVLOLDO1IntM masks the UVLOLDO1Int interrupt in the Int1 register (0x07).     | 0: Masked<br>1: Not masked |
| LSW1TmoInt<br>M    | 1    | LSW1TmoIntM masks the LSW1TmoInt interrupt in the Int1 register (0x07).       | 0: Masked<br>1: Not masked |
| LSW2TmoInt<br>M    | 0    | LSW2TmoIntM masks the LSW2TmoInt interrupt in the Int1 register (0x07).       | 0: Masked<br>1: Not masked |

### IntMask2 (0x0C)

| BIT            | 7                 | 6                 | 5                 | 4                 | 3               | 2              | 1              | 0              |
|----------------|-------------------|-------------------|-------------------|-------------------|-----------------|----------------|----------------|----------------|
| Field          | BBstFaultInt<br>M | HrvBatCmpl<br>ntM | SysBatLiml<br>ntM | ChgSysLimI<br>ntM | ChgStepInt<br>M | ThmBk1Int<br>M | ThmBk2Int<br>M | ThmBk3Int<br>M |
| Access<br>Type | Write, Read       | Write, Read       | Write, Read       | Write, Read       | Write, Read     | Write, Read    | Write, Read    | Write, Read    |

| BITFIELD          | BITS | DESCRIPTION                                                                 | DECODE                     |
|-------------------|------|-----------------------------------------------------------------------------|----------------------------|
| BBstFaultInt<br>M | 7    | BBstFaultIntM masks the BBstFaultInt interrupt in the Int2 register (0x08). | 0: Masked<br>1: Not masked |
| HrvBatCmpIn<br>tM | 6    | HrvBatCmpIntM masks the HrvBatCmpInt interrupt in the Int2 register (0x08). | 0: Masked<br>1: Not masked |
| SysBatLimInt<br>M | 5    | SysBatLimIntM masks the SysBatLimInt interrupt in the Int2 register (0x08). | 0: Masked<br>1: Not masked |
| ChgSysLimIn<br>tM | 4    | ChgSysLimIntM masks the ChgSysLimInt interrupt in the Int2 register (0x08). | 0: Masked<br>1: Not masked |
| ChgStepIntM       | 3    | ChgStepIntM masks the ChgStepInt interrupt in the Int2 register (0x08).     | 0: Masked<br>1: Not masked |
| ThmBk1IntM        | 2    | ThmBk1IntM masks the ThmBk1Int interrupt in the Int2 register (0x08).       | 0: Masked<br>1: Not masked |
| ThmBk2IntM        | 1    | ThmBk2IntM masks the ThmBk2Int interrupt in the Int2 register (0x08).       | 0: Masked<br>1: Not masked |
| ThmBk3IntM        | 0    | ThmBk3IntM masks the ThmBk3Int interrupt in the Int2 register (0x08).       | 0: Masked<br>1: Not masked |

#### IntMask3 (0x0D)

| BIT            | 7               | 6                  | 5                | 4 | 3                  | 2           | 1           | 0               |
|----------------|-----------------|--------------------|------------------|---|--------------------|-------------|-------------|-----------------|
| Field          | BatGoodInt<br>M | BatRegDon<br>eIntM | BstFaultInt<br>M | - | I2cCrcFailIn<br>tM | I2cTmoIntM  | HptStatIntM | ADCStatInt<br>M |
| Access<br>Type | Write, Read     | Write, Read        | Write, Read      | - | Write, Read        | Write, Read | Write, Read | Write, Read     |

| BITFIELD           | BITS | DESCRIPTION                                                                   | DECODE                     |
|--------------------|------|-------------------------------------------------------------------------------|----------------------------|
| BatGoodIntM        | 7    | BatGoodIntM masks the BatGoodInt interrupt in the Int3 register (0x09).       | 0: Masked<br>1: Not masked |
| BatRegDonel ntM    | 6    | BatRegDoneIntM masks the BatRegDoneInt interrupt in the Int3 register (0x09). | 0: Masked<br>1: Not masked |
| BstFaultIntM       | 5    | BstFaultIntM masks the BstFaultInt interrupt in the Int3 register (0x09).     | 0: Masked<br>1: Not masked |
| I2cCrcFailInt<br>M | 3    | I2CCRCFailIntM masks the I2CCRCFailInt interrupt in the Int3 register (0x09). | 0: Masked<br>1: Not masked |
| I2cTmoIntM         | 2    | I2CTmoIntM masks the I2CTmoInt interrupt in the Int3 register (0x09).         | 0: Masked<br>1: Not masked |
| HptStatIntM        | 1    | HptStatIntM masks the HptStatInt interrupt in the Int3 register (0x09).       | 0: Masked<br>1: Not masked |
| ADCStatIntM        | 0    | ADCStatIntM masks the ADCStatInt interrupt in the Int3 register (0x09).       | 0: Masked<br>1: Not masked |

### ILimCntl (0x0F)

\*Bits are reset to default value upon CHGIN rising/falling edge based on UsbOkselect option (see <u>Table 8</u>, <u>Table 9</u> for UsbOkselect value).

| BIT            | 7               | 6 | 5               | 4    | 3              | 2           | 1 | 0 |
|----------------|-----------------|---|-----------------|------|----------------|-------------|---|---|
| Field          | SysMinVIt*[2:0] |   | ILimBlank*[1:0] |      | ILimCntl*[2:0] |             |   |   |
| Access<br>Type | Write, Read     |   | Write,          | Read |                | Write, Read |   |   |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                       | DECODE                                                                                               |
|------------|------|-----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| SysMinVlt* | 7:5  | System (SYS) voltage minimum threshold. SYS voltage below which charging current is reduced to prevent $V_{SYS}$ from collapsing. | 000: 3.6V<br>001: 3.7V<br>010: 3.8V<br>011: 3.9V<br>100: 4.0V<br>101: 4.1V<br>110: 4.2V<br>111: 4.3V |
| ILimBlank* | 4:3  | CHGIN input current limiter blanking time (during which the current is limited to ILIM_MAX).                                      | 00: No debounce (allow a few clock cycles for resampling) 01: 0.5ms 10: 1.0ms 11: 10.0ms             |

| BITFIELD  | BITS | DESCRIPTION                             | DECODE                                                                                                      |
|-----------|------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------|
| ILimCntl* | 2:0  | CHGIN programmable input current limit. | 000: 50mA<br>001: 90mA<br>010: 150mA<br>011: 200mA<br>100: 300mA<br>101: 400mA<br>110: 450mA<br>111: 1000mA |

### ChgCntl0 (0x10)

\*Bits are reset to default value upon CHGIN rising/falling edge based on UsbOkselect option (see <u>Table 8</u>, <u>Table 9</u> for UsbOkselect value).

| OSDOKSEIECE !  | raiu <del>c</del> ). |          |            |                 |        |      |        |             |
|----------------|----------------------|----------|------------|-----------------|--------|------|--------|-------------|
| BIT            | 7                    | 6        | 5          | 4               | 3      | 2    | 1      | 0           |
| Field          | FrcPChg*             | ChgBatRe | eChg*[1:0] | ChgBatReg*[3:0] |        |      | ChgEn* |             |
| Access<br>Type | Write, Read          | Write,   | , Read     |                 | Write, | Read |        | Write, Read |

| BITFIELD         | BITS | DESCRIPTION                                                          | DECODE                                                                                                                                                                                                                                 |
|------------------|------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FrcPChg*         | 7    | Charger forced precharge mode. Valid only if ChgEn = 1.              | Charger operating normally     Charger current is forced to precharge value                                                                                                                                                            |
| ChgBatReCh<br>g* | 6:5  | Charger recharge threshold in relation to ChgBatReg[3:0].            | 00: ChgBatReg[3:0] -70mV<br>01: ChgBatReg[3:0] -120mV<br>10: ChgBatReg[3:0] -170mV<br>11: ChgBatReg[3:0] -220mV                                                                                                                        |
| ChgBatReg*       | 4:1  | Charger battery regulation voltage.                                  | 0000: 4.05V<br>0001: 4.10V<br>0010: 4.15V<br>0011: 4.20V<br>0100: 4.25V<br>0101: 4.30V<br>0110: 4.35V<br>0111: 4.40V<br>1000: 4.45V<br>1001: 4.50V<br>1010: 4.55V<br>1011: 4.60V<br>1100: Reserved<br>1101: Reserved<br>1111: Reserved |
| ChgEn*           | 0    | Charger on/off control.  Does not affect input limiter and SYS node. | 0: Charger disabled<br>1: Charger enabled                                                                                                                                                                                              |

### ChgCntl1 (0x11)

\*Bits are reset to default value upon CHGIN rising/falling edge based on UsbOkselect option (see <u>Table 8</u>, <u>Table 9</u> for UsbOkselect value).

| BIT            | 7           | 6 | 5           | 4 | 3 | 2           | 1      | 0              |  |
|----------------|-------------|---|-------------|---|---|-------------|--------|----------------|--|
| Field          | BatPD*      |   | VPChg*[2:0] |   |   | IPChg*[1:0] |        | IChgDone*[1:0] |  |
| Access<br>Type | Write, Read |   | Write, Read |   |   | Read        | Write, | Read           |  |

| BITFIELD  | BITS | DESCRIPTION                                 | DECODE                                                                                                              |
|-----------|------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| BatPD*    | 7    | Pulldown resistor enable on BAT.            | Pulldown resistor disabled     Pulldown resistor enabled                                                            |
| VPChg*    | 6:4  | Charger precharge voltage rising threshold. | 000: 2.10V<br>001: 2.25V<br>010: 2.40V<br>011: 2.55V<br>100: 2.70V<br>101: 2.85V<br>110: 3.00V<br>111: 3.15V        |
| IPChg*    | 3:2  | Charger precharge current.                  | 00: 0.05 x I <sub>FCHG</sub> 01: 0.10 x I <sub>FCHG</sub> 10: 0.20 x I <sub>FCHG</sub> 11: 0.30 x I <sub>FCHG</sub> |
| IChgDone* | 1:0  | Charger charge-done current threshold.      | 00: 0.05 x I <sub>FCHG</sub> 01: 0.10 x I <sub>FCHG</sub> 10: 0.20 x I <sub>FCHG</sub> 11: 0.30 x I <sub>FCHG</sub> |

### ChgTmr (0x12)

\*Bits are reset to default value upon CHGIN rising/falling edge based on UsbOkselect option (see <u>Table 8</u>, <u>Table 9</u> for UsbOkselect value).

| BIT            | 7             | 6                 | 5              | 4    | 3             | 2    | 1             | 0    |
|----------------|---------------|-------------------|----------------|------|---------------|------|---------------|------|
| Field          | ChgAutoSto p* | ChgAutoRe<br>Sta* | MtChgTmr*[1:0] |      | FChgTmr*[1:0] |      | PChgTmr*[1:0] |      |
| Access<br>Type | Write, Read   | Write, Read       | Write,         | Read | Write,        | Read | Write,        | Read |

| BITFIELD          | BITS | DESCRIPTION                                                                                                                                        | DECODE                                                                                                                                                                                             |
|-------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ChgAutoStop *     | 7    | Charger auto-stop control. Controls the transition from maintain-charge to maintain-charge done. See Figure 32, the Battery Charger-State Diagram. | 0: Auto-stop disabled<br>1: Auto-stop enabled                                                                                                                                                      |
| ChgAutoReS<br>ta* | 6    | Charger auto-restart control. See Figure 32, the Battery Charger-State Diagram.                                                                    | O: Charger remains in maintain-charge done even when V <sub>BAT</sub> is less than recharge threshold.     1: Charger automatically restarts when V <sub>BAT</sub> drops below recharge threshold. |
| MtChgTmr*         | 5:4  | Charger maintain-charge timer.                                                                                                                     | 00: 0min<br>01: 15min<br>10: 30min<br>11: 60min                                                                                                                                                    |
| FChgTmr*          | 3:2  | Charger fast-charge timer.                                                                                                                         | 00: 75min<br>01: 150min<br>10: 300min<br>11: 600min                                                                                                                                                |
| PChgTmr*          | 1:0  | Charger precharge timer.                                                                                                                           | 00: 30min<br>01: 60min<br>10: 120min<br>11: 240min                                                                                                                                                 |

### StepChgCfg0 (0x13)

\*Bits are reset to default value upon CHGIN rising/falling edge based on UsbOkselect option (see Table 8, Table 9 for

## MAX20360

## PMIC with Ultra-Low I<sub>Q</sub> Regulators, Charger, Fuel Gauge, and Haptic Driver for Small Li+ System

UsbOkselect value).

| BIT            | 7 | 6 5 4 3 2 1 |                  |  |  |                   |      | 0 |  |
|----------------|---|-------------|------------------|--|--|-------------------|------|---|--|
| Field          | _ | С           | ChgStepHys*[2:0] |  |  | ChgStepRise*[3:0] |      |   |  |
| Access<br>Type | _ |             | Write, Read      |  |  | Write,            | Read |   |  |

| BITFIELD    | BITS | DESCRIPTION                                       | DECODE                                                                                                                                                                                                                                       |
|-------------|------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ChgStepHys* | 6:4  | Charger step-charge voltage threshold hysteresis. | 000: 100mV<br>001: 200mV<br>010: 300mV<br>011: 400mV<br>100: 500mV<br>101: 600mV<br>110: Reserved<br>111: Reserved                                                                                                                           |
| ChgStepRise | 3:0  | Charger step-charge voltage rising threshold.     | 0000: 3.80V<br>0001: 3.85V<br>0010: 3.90V<br>0011: 3.95V<br>0100: 4.00V<br>0101: 4.05V<br>0110: 4.10V<br>0111: 4.15V<br>1000: 4.20V<br>1001: 4.25V<br>1010: 4.30V<br>1011: 4.35V<br>1100: 4.40V<br>1101: 4.45V<br>1110: 4.50V<br>1111: 4.55V |

### StepChgCfg1 (0x14)

\*Bits are reset to default value upon CHGIN rising/falling edge based on UsbOkselect option (see <u>Table 8</u>, <u>Table 9</u> for UsbOkselect value).

| BIT            | 7 | 6 | 5 | 4      | 3         | 2              | 1           | 0 |
|----------------|---|---|---|--------|-----------|----------------|-------------|---|
| Field          | _ | _ | _ | VSysU  | /lo*[1:0] | ChglStep*[2:0] |             |   |
| Access<br>Type | _ | _ | - | Write, | Read      |                | Write, Read |   |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                     | DECODE                                                                                                                                                       |
|-----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VSysUvlo* | 4:3  | SYS UVLO falling voltage threshold selector.                                                                                                                                                                                                                                                                                                    | 00: 2.7V<br>01: 2.9V<br>10: 3.0V<br>11: 3.2V                                                                                                                 |
| ChglStep* | 2:0  | Charger step-charge current reduction. Sets the modified fast-charge current once ChgStepRise[3:0] threshold is exceeded. The fast-charge current is the minimum of the value set by ChglStep[2:0] and the applicable charger current reduction related to thermistor monitoring (see ChgCoollFchg[2:0], ChgRoomlFchg[2:0], ChgWarmlFchg[2:0]). | 000: 0.2 x IFCHG<br>001: 0.3 x IFCHG<br>010: 0.4 x IFCHG<br>011: 0.5 x IFCHG<br>100: 0.6 x IFCHG<br>101: 0.7 x IFCHG<br>110: 0.8 x IFCHG<br>111: 1.0 x IFCHG |

#### ThmCfg0 (0x15)

\*Bits are reset to default value upon CHGIN rising/falling edge based on UsbOkselect option (see <u>Table 8</u>, <u>Table 9</u> for UsbOkselect value).

| BIT            | 7 | 6      | 5         | 4         | 3           | 2                 | 1           | 0   |
|----------------|---|--------|-----------|-----------|-------------|-------------------|-------------|-----|
| Field          | _ | ChgThm | nEn*[1:0] | ChgCoolBa | atReg*[1:0] | ChgCoolFChg*[2:0] |             | :0] |
| Access<br>Type | _ | Write, | Read      | Write,    | Read        |                   | Write, Read |     |

| BITFIELD           | BITS | DESCRIPTION                                                                                                                                                                        | DECODE                                                                                                                                                                                                                                                                                                                                                               |
|--------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ChgThmEn*          | 6:5  | Charger thermistor monitoring related control. Valid only when CHGIN input voltage is present.                                                                                     | 00: Thermistor monitoring disabled 01: Thermistor monitoring permanently enabled and charger enabled in the cool and room temperature zones 10: Thermistor monitoring permanently enabled and charger enabled in the room and warm temperature zones 11: Thermistor monitoring permanently enabled and charger enabled in the cool, room, and warm temperature zones |
| ChgCoolBat<br>Reg* | 4:3  | Charger cool zone battery regulation voltage reduction. Sets the modified battery regulation voltage when the cool temperature zone is entered according to thermistor monitoring. | 00: ChgBatReg[3:0] -150mV<br>01: ChgBatReg[3:0] -100mV<br>10: ChgBatReg[3:0] -50mV<br>11: ChgBatReg[3:0]                                                                                                                                                                                                                                                             |
| ChgCoolFCh<br>g*   | 2:0  | Charger cool zone fast-charge current reduction. Sets the modified fast-charge current when the cool temperature zone is entered according to thermistor monitoring.               | 000: 0.2 x I <sub>FCHG</sub><br>001: 0.3 x I <sub>FCHG</sub><br>010: 0.4 x I <sub>FCHG</sub><br>011: 0.5 x I <sub>FCHG</sub><br>100: 0.6 x I <sub>FCHG</sub><br>101: 0.7 x I <sub>FCHG</sub><br>110: 0.8 x I <sub>FCHG</sub><br>111: 1.0 x I <sub>FCHG</sub>                                                                                                         |

### ThmCfg1 (0x16)

\*Bits are reset to default value upon CHGIN rising/falling edge based on UsbOkselect option (see <u>Table 8</u>, <u>Table 9</u> for UsbOkselect value).

| BIT            | 7 | 6 | 5 | 4                   | 3 | 2                  | 1           | 0 |
|----------------|---|---|---|---------------------|---|--------------------|-------------|---|
| Field          | _ | - | _ | ChgRoomBatReg*[1:0] |   | ChgRoomIFChg*[2:0] |             |   |
| Access<br>Type | - | ı | - | Write, Read         |   |                    | Write, Read |   |

| BITFIELD           | BITS | DESCRIPTION                                                                                                                                                                        | DECODE                                                                                                   |
|--------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| ChgRoomBat<br>Reg* | 4:3  | Charger room zone battery regulation voltage reduction. Sets the modified battery regulation voltage when the room temperature zone is entered according to thermistor monitoring. | 00: ChgBatReg[3:0] -150mV<br>01: ChgBatReg[3:0] -100mV<br>10: ChgBatReg[3:0] -50mV<br>11: ChgBatReg[3:0] |

| BITFIELD          | BITS | DESCRIPTION                                                                                                                                                          | DECODE                                                                                                                                                                                                                                  |
|-------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ChgRoomIF<br>Chg* | 2:0  | Charger room zone fast-charge current reduction. Sets the modified fast-charge current when the room temperature zone is entered according to thermistor monitoring. | 000: 0.2 x I <sub>FCHG</sub> 001: 0.3 x I <sub>FCHG</sub> 010: 0.4 x I <sub>FCHG</sub> 011: 0.5 x I <sub>FCHG</sub> 100: 0.6 x I <sub>FCHG</sub> 101: 0.7 x I <sub>FCHG</sub> 110: 0.8 x I <sub>FCHG</sub> 111: 1.0 x I <sub>FCHG</sub> |

### ThmCfg2 (0x17)

\*Bits are reset to default value upon CHGIN rising/falling edge based on UsbOkselect option (see <u>Table 8</u>, <u>Table 9</u> for UsbOkselect value).

| OCD CHOOLOGE ! |                                     |   |             |                    |      |   |             |   |
|----------------|-------------------------------------|---|-------------|--------------------|------|---|-------------|---|
| BIT            | 7                                   | 6 | 5           | 4                  | 3    | 2 | 1           | 0 |
| Field          | HrvThmEn[1:0] – ChgWarmBatReg*[1:0] |   | atReg*[1:0] | ChgWarmIFChg*[2:0] |      |   |             |   |
| Access<br>Type | Write, Read                         |   | _           | Write,             | Read |   | Write, Read |   |

| BITFIELD           | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                               | DECODE                                                                                                                                                                                                                                  |
|--------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HrvThmEn           | 7:6  | 00: Periodic thermistor monitoring disabled. 01: Periodic thermistor monitoring enabled and harvester charging enabled in the cool and room temperature zones. 10: Periodic thermistor monitoring enabled and harvester charging enabled in the room and warm temperature zones. 11: Periodic thermistor monitoring enabled and harvester charging enabled in the cool, room, and warm temperature zones. |                                                                                                                                                                                                                                         |
| ChgWarmBat<br>Reg* | 4:3  | Charger warm zone battery regulation voltage reduction. Sets the modified battery regulation voltage when the warm temperature zone is entered according to thermistor monitoring.                                                                                                                                                                                                                        | 00: ChgBatReg[3:0] -150mV<br>01: ChgBatReg[3:0] -100mV<br>10: ChgBatReg[3:0] -50mV<br>11: ChgBatReg[3:0]                                                                                                                                |
| ChgWarmIF<br>Chg*  | 2:0  | Charger warm zone fast-charge current reduction. Sets the modified fast-charge current when the warm temperature zone is entered according to thermistor monitoring.                                                                                                                                                                                                                                      | 000: 0.2 x I <sub>FCHG</sub> 001: 0.3 x I <sub>FCHG</sub> 010: 0.4 x I <sub>FCHG</sub> 011: 0.5 x I <sub>FCHG</sub> 100: 0.6 x I <sub>FCHG</sub> 101: 0.7 x I <sub>FCHG</sub> 110: 0.8 x I <sub>FCHG</sub> 111: 1.0 x I <sub>FCHG</sub> |

#### HrvCfq0 (0x18)

| BIT            | 7           | 6                              | 5      | 4              | 3           | 2 | 1 | 0 |
|----------------|-------------|--------------------------------|--------|----------------|-------------|---|---|---|
| Field          | HrvBatS     | rvBatSys[1:0] HrvBatReChg[1:0] |        | HrvBatReg[3:0] |             |   |   |   |
| Access<br>Type | Write, Read |                                | Write, | Read           | Write, Read |   |   |   |

| BITFIELD        | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                              | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|-----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| HrvBatSys       | 7:6  | Harvester BAT-SYS FET control.  Valid when CHGIN input voltage is not present and interaction with harvester is enabled when HrvEn = 1. If HrvEn = 0 and CHGIN input voltage is not present, the BAT-SYS FET is fully on (direct-path). If CHGIN input voltage is present, the BAT-SYS FET is controlled by the charger. | 00: Direct-path (BAT-SYS FET fully on) forced active 01: Direct-path active if V <sub>BAT</sub> < HrvBatReg[3:0] and ideal BAT-to-SYS diode active if V <sub>BAT</sub> > HrvBatReg[3:0]. Once ideal diode has been activated, an hysteresis equal to HrvBatReChg[1:0] is applied on HrvBatReg[3:0] threshold. 10: Ideal BAT-to-SYS diode (BAT-SYS FET controlled in order to allow current flowing from BAT to SYS with a low drop and to not allow current flowing from SYS to BAT) forced active 11: Reserved |  |  |  |
| HrvBatReCh<br>g | 5:4  | Harvester recharge threshold in relation to HrvBatReg[3:0].                                                                                                                                                                                                                                                              | 00: HrvBatReg[3:0] -70mV<br>01: HrvBatReg[3:0] -120mV<br>10: HrvBatReg[3:0] -170mV<br>11: HrvBatReg[3:0] -220mV                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| HrvBatReg       | 3:0  | Harvester battery-regulation voltage threshold.                                                                                                                                                                                                                                                                          | 0000: 4.05V<br>0001: 4.10V<br>0010: 4.15V<br>0011: 4.20V<br>0100: 4.25V<br>0101: 4.30V<br>0110: 4.35V<br>0111: 4.40V<br>1000: 4.45V<br>1001: 4.50V<br>1010: 4.55V<br>1011: 4.60V<br>1100: Reserved<br>1101: Reserved<br>1111: Reserved                                                                                                                                                                                                                                                                          |  |  |  |

## HrvCfg1 (0x19)

| BIT            | 7 | 6           | 5                  | 4           | 3                  | 2    | 1                  | 0    |
|----------------|---|-------------|--------------------|-------------|--------------------|------|--------------------|------|
| Field          | _ | HrvThmDis   | HrvWarmBatReg[1:0] |             | HrvRoomBatReg[1:0] |      | HrvCoolBatReg[1:0] |      |
| Access<br>Type | _ | Write, Read | Write,             | Write, Read |                    | Read | Write,             | Read |

| BITFIELD          | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                          | DECODE                                                                                                                                                                                                                                    |
|-------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HrvThmDis         | 6    | Harvester charging disabled condition control. Valid when CHGIN input voltage is not present, interaction with harvester is enabled via HrvEn = 1, HrvThmEn[1:0] is different from "00" and the temperature is in a zone where charging from harvester is inhibited. If HrvEn = 1 and CHGIN input voltage is present, the harvester is permanently disabled through the MPC6 output. | 0: Harvester is disabled through the MPC6 output and the BAT-SYS FET is controlled through HrvBatSys[1:0]. 1: Harvester is not disabled through the MPC6 output and ideal BAT-to-SYS diode is forced active regardless of HrvBatSys[1:0]. |
| HrvWarmBat<br>Reg | 5:4  | Harvester warm zone battery regulation voltage threshold reduction. Sets the modified harvester battery regulation voltage threshold when the warm temperature zone is entered according to thermistor monitoring.                                                                                                                                                                   | 00: HrvBatReg[3:0] -150mV<br>01: HrvBatReg[3:0] -100mV<br>10: HrvBatReg[3:0] -50mV<br>11: HrvBatReg[3:0]                                                                                                                                  |

| BITFIELD          | BITS | DESCRIPTION                                                                                                                                                                                                        | DECODE                                                                                                   |
|-------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| HrvRoomBat<br>Reg | 3:2  | Harvester room zone battery regulation voltage threshold reduction. Sets the modified harvester battery regulation voltage threshold when the room temperature zone is entered according to thermistor monitoring. | 00: HrvBatReg[3:0] -150mV<br>01: HrvBatReg[3:0] -100mV<br>10: HrvBatReg[3:0] -50mV<br>11: HrvBatReg[3:0] |
| HrvCoolBatR<br>eg | 1:0  | Harvester cool zone battery regulation voltage threshold reduction. Sets the modified harvester battery regulation voltage threshold when the cool temperature zone is entered according to thermistor monitoring. | 00: HrvBatReg[3:0] -150mV<br>01: HrvBatReg[3:0] -100mV<br>10: HrvBatReg[3:0] -50mV<br>11: HrvBatReg[3:0] |

## IVMONCfg (0x1A)

| BIT            | 7 | 6                     | 5    | 4               | 3              | 2           | 1 | 0 |
|----------------|---|-----------------------|------|-----------------|----------------|-------------|---|---|
| Field          | _ | IVMONRatioConfig[1:0] |      | IVMONOffH<br>iZ | IVMONCntl[3:0] |             |   |   |
| Access<br>Type | _ | Write,                | Read | Write, Read     |                | Write, Read |   |   |

| BITFIELD             | BITS | DESCRIPTION                                                          | DECODE                                                                                                                                                                                                                                                                      |
|----------------------|------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IVMONRatio<br>Config | 6:5  | IVMON multiplexer resistive partition selector.                      | 00: 1:1<br>01: 2:1<br>10: 3:1<br>11: 4:1                                                                                                                                                                                                                                    |
| IVMONOffHi<br>Z      | 4    | IVMON multiplexer disabled condition. Valid when IVMONCntl = "0000". | 0: IVMON is pulled low by a 59kΩ (typ) resistor.<br>1: IVMON is Hi-Z.                                                                                                                                                                                                       |
| IVMONCntl            | 3:0  | IVMON multiplexer input channel selector.                            | 0000: IVMON multiplexer disabled. 0001: Charger current (buffered version of V <sub>ISET</sub> ). 0010: BAT 0011: SYS 0100: BK1OUT 0101: BK2OUT 0110: BK3OUT 0111: L1OUT 1000: L2OUT 1001: SFOUT 1011: Reserved 1100: Reserved 1110: Reserved 1111: Reserved 1111: Reserved |

### Buck1Ena (0x1B)

| BIT            | 7             | 6 | 5 | 4 | 3 | 2 | 1      | 0       |
|----------------|---------------|---|---|---|---|---|--------|---------|
| Field          | Buck1Seq[2:0] |   |   | _ | _ | _ | Buck1  | En[1:0] |
| Access<br>Type | Read Only     |   |   | _ | _ | _ | Write, | Read    |

| BITFIELD | BITS | DESCRIPTION                                                     | DECODE                                                                                                                                                                                                                                                                                                 |
|----------|------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck1Seq | 7:5  | Buck1 Enable Configuration                                      | 000: Disabled 001: Reserved 010: Enabled at 0% of Boot/POR Process Delay Control 011: Enabled at 25% of Boot/POR Process Delay Control 100: Enabled at 50% of Boot/POR Process Delay Control 101: Reserved 110: Reserved 111: Controlled by Buck1En [1:0] after 100% of Boot/POR Process Delay Control |
| Buck1En  | 1:0  | Buck1 Enable Configuration (effective only when Buck1Seq = 111) | 00: Disabled: BK1OUT not actively discharged unless Hard-Reset/Shutdown/Off mode 01: Enabled 10: Controlled by MPC_ (See Buck1MPC_ bits) 11: Reserved                                                                                                                                                  |

### Buck1Cfg0 (0x1C)

| BIT            | 7                 | 6                | 5           | 4               | 3               | 2               | 1              | 0                |
|----------------|-------------------|------------------|-------------|-----------------|-----------------|-----------------|----------------|------------------|
| Field          | Buck1Integ<br>Dis | Buck1PGO<br>ODEn | Buck1Fast   | Buck1PsvD<br>sc | Buck1ActDs<br>c | Buck1LowE<br>MI | Buck1FETS cale | Buck1EnLX<br>Sns |
| Access<br>Type | Write, Read       | Write, Read      | Write, Read | Write, Read     | Write, Read     | Write, Read     | Write, Read    | Write, Read      |

| BITFIELD          | BITS | DESCRIPTION                                                                                                                                                                  | DECODE                                                                                                                                                            |  |
|-------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Buck1IntegDi<br>s | 7    | Buck1 integrator feedback disable                                                                                                                                            | O: Integrator enabled     1: Integrator disabled–proportional control only                                                                                        |  |
| Buck1PGOO<br>DEn  | 6    | Buck1 PGOOD comparator control                                                                                                                                               | O: PGOOD comparator disabled during voltage transition after startup     1: PGOOD comparator enabled during voltage transition after startup                      |  |
| Buck1Fast         | 5    | Buck1 pretrigger mode setting                                                                                                                                                | 0: Normal, low quiescent current operation 1: Increased quiescent mode for fast load transier response. Quiescent current increased to 30µA.                      |  |
| Buck1PsvDs        | 4    | Buck1 passive discharge control                                                                                                                                              | Buck1 passively discharged only in Hard-Reset     Buck1 passively discharged in Hard-Reset or     Enable Low.                                                     |  |
| Buck1ActDsc       | 3    | Buck1 active discharge control                                                                                                                                               | 0: Buck1 actively discharged only in Hard-Reset     1: Buck1 actively discharged in Hard-Reset or     Enable Low                                                  |  |
| Buck1LowE<br>MI   | 2    | Buck1 low EMI mode                                                                                                                                                           | Normal operation     Slow rise/fall edges on BK1LX by 3x                                                                                                          |  |
| Buck1FETSc ale    | 1    | Buck1 Force FET Scaling Reduce the FET size by a factor of two. Used to optimize the efficiency when Buck1ISet must be < 100mA (e.g., to mitigate noise at low frequencies). | 0: FET scaling disabled 1: FET scaling enabled                                                                                                                    |  |
| Buck1EnLXS<br>ns  | 0    | Buck1 LX Sense Control Selects the condition to turn-on frewheeling FET. Keep it to 0 for Buck1Vset ≤ 1.6V                                                                   | 0: Enter freewheeling mode after inductor current zero-crossing 1: Enter freewheeling mode on V <sub>LX</sub> high detection after inductor current zero-crossing |  |

### Buck1Cfg1 (0x1D)

| BIT            | 7 | 6 | 5                 | 4             | 3                 | 2 | 1 | 0 |
|----------------|---|---|-------------------|---------------|-------------------|---|---|---|
| Field          | _ | _ | Buck1MPC<br>2Fast | Buck1FPW<br>M | Buck1IAdpt<br>Dis | _ | _ | _ |
| Access<br>Type | _ | _ | Write, Read       | Write, Read   | Write, Read       | _ | _ | _ |

| BITFIELD          | BITS | DESCRIPTION                              | DECODE                                                                                    |
|-------------------|------|------------------------------------------|-------------------------------------------------------------------------------------------|
| Buck1MPC2<br>Fast | 5    | Buck1 FAST mode by MPC2 control          | Buck1 fast mode control by MPC2 disabled     Buck1 fast mode control by MPC2 enabled      |
| Buck1FPWM         | 4    | Buck1 forced PWM mode control            | Normal operation     Forced PWM mode enabled                                              |
| Buck1lAdptDi<br>s | 3    | Buck1 adaptive peak current mode control | O: Adaptive peak current mode enabled     1: Peak current fixed at value set in Buck1ISet |

### Buck1Iset (0x1E)

| BIT            | 7                      | 6 | 5 | 4 | 3              | 2      | 1    | 0 |
|----------------|------------------------|---|---|---|----------------|--------|------|---|
| Field          | Buck1ISetL<br>ookUpDis | _ | _ | _ | Buck1lSet[3:0] |        |      |   |
| Access<br>Type | Write, Read            | _ | _ | _ |                | Write, | Read |   |

| BITFIELD               | BITS | DESCRIPTION                                                                                                                                                                                                               | DECODE                                                                                                                                                                                                    |
|------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck1ISetLo<br>okUpDis | 7    | Buck1 Peak Current Set by Lookup Table Disable                                                                                                                                                                            | 0: Inductor current setting is set according to look-<br>up table     1: Inductor current setting is set by Buck1ISet                                                                                     |
| Buck1 Set              | 3:0  | Buck1 Inductor Peak Current Setting. Valid only if Buck1ISetLookUpDis is high. For the best efficiency, use between 150mA and 200mA. Linear scale, 25mA increments, settings below 75mA can be limited by the minimum toN | 0000: 0mA<br>0001: 25mA<br>0010: 50mA<br>0011: 75mA<br>0100: 100mA<br>0101: 125mA<br>0110: 150mA<br>0111: 175mA<br>1000: 200mA<br>1001: 225mA<br>1010: 250mA<br>1011: 275mA<br>1100: 300mA<br>1111: 375mA |

## Buck1VSet (0x1F)

| BIT            | 7 | 6 | 5              | 4 | 3      | 2    | 1 | 0 |
|----------------|---|---|----------------|---|--------|------|---|---|
| Field          | _ | _ | Buck1VSet[5:0] |   |        |      |   |   |
| Access<br>Type | _ | _ |                |   | Write, | Read |   |   |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                       |
|-----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck1VSet | 5:0  | Buck1 Output Voltage Setting 0.55V to (63 x Bk1Step), linear scale, increments of Bk1Step. e.g., for Bk1Step = 10mV: 000000 = 0.55V 000001 = 0.56V 111111 = 1.18V |

### Buck1Ctr (0x20)

| BIT            | 7             | 6             | 5             | 4             | 3             | 2             | 1             | 0             |
|----------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| Field          | Buck1MPC<br>7 | Buck1MPC<br>6 | Buck1MPC<br>5 | Buck1MPC<br>4 | Buck1MPC<br>3 | Buck1MPC<br>2 | Buck1MPC<br>1 | Buck1MPC<br>0 |
| Access<br>Type | Write, Read   |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                  | DECODE                                                      |
|-----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| Buck1MPC7 | 7    | Buck1 MPC7 Enable Control. Only valid when Buck1Seq = 111 and Buck1En = 10. If mutliple MPCs are selected, Buck1 is controlled by the logical OR of the MPCs | 0: Buck1 not controlled by MPC7 1: Buck1 controlled by MPC7 |
| Buck1MPC6 | 6    | Buck1 MPC6 Enable Control. Only valid when Buck1Seq = 111 and Buck1En = 10. If mutliple MPCs are selected, Buck1 is controlled by the logical OR of the MPCs | 0: Buck1 not controlled by MPC6 1: Buck1 controlled by MPC6 |
| Buck1MPC5 | 5    | Buck1 MPC5 Enable Control. Only valid when Buck1Seq = 111 and Buck1En = 10. If mutliple MPCs are selected, Buck1 is controlled by the logical OR of the MPCs | 0: Buck1 not controlled by MPC5 1: Buck1 controlled by MPC5 |
| Buck1MPC4 | 4    | Buck1 MPC4 Enable Control. Only valid when Buck1Seq = 111 and Buck1En = 10. If mutliple MPCs are selected, Buck1 is controlled by the logical OR of the MPCs | 0: Buck1 not controlled by MPC4 1: Buck1 controlled by MPC4 |
| Buck1MPC3 | 3    | Buck1 MPC3 Enable Control. Only valid when Buck1Seq = 111 and Buck1En = 10. If mutliple MPCs are selected, Buck1 is controlled by the logical OR of the MPCs | 0: Buck1 not controlled by MPC3 1: Buck1 controlled by MPC3 |
| Buck1MPC2 | 2    | Buck1 MPC2 Enable Control. Only valid when Buck1Seq = 111 and Buck1En = 10. If mutliple MPCs are selected, Buck1 is controlled by the logical OR of the MPCs | 0: Buck1 not controlled by MPC2 1: Buck1 controlled by MPC2 |
| Buck1MPC1 | 1    | Buck1 MPC1 Enable Control. Only valid when Buck1Seq = 111 and Buck1En = 10. If mutliple MPCs are selected, Buck1 is controlled by the logical OR of the MPCs | 0: Buck1 cot controlled by MPC1 1: Buck1 controlled by MPC1 |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                  | DECODE                                                      |
|-----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| Buck1MPC0 | 0    | Buck1 MPC0 Enable Control. Only valid when Buck1Seq = 111 and Buck1En = 10. If mutliple MPCs are selected, Buck1 is controlled by the logical OR of the MPCs | 0: Buck1 not controlled by MPC0 1: Buck1 controlled by MPC0 |

### Buck1DvsCfg0 (0x21)

| BIT            | 7 | 6 | 5 | 4 | 3  | 2             | 1   | 0 |
|----------------|---|---|---|---|----|---------------|-----|---|
| Field          | _ | _ | _ |   | Ві | uck1DVSCfg[4: | :0] |   |
| Access<br>Type | _ | _ | _ |   |    | Write, Read   |     |   |

| BITFIELD   | BITS     | DESCRIPTION | DECODE                                                                                                                                   |
|------------|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------|
| BITTLEB    | <u> </u> | DESCRIPTION | 00000: DVS Modes Disabled<br>00001: MPC0/MPC1<br>00010: MPC0/MPC2<br>00011: MPC0/MPC3<br>00100: MPC0/MPC4                                |
|            |          |             | 00101: MPC0/MPC5<br>00110: MPC0/MPC6<br>00111: MPC0/MPC7<br>01000: MPC1/MPC2<br>01001: MPC1/MPC3<br>01010: MPC1/MPC4<br>01011: MPC1/MPC5 |
| Buck1DVSCf | 4:0      |             | 01011: MPC1/MPC5<br>01100: MPC1/MPC6<br>01101: MPC1/MPC7<br>01110: MPC2/MPC3<br>01111: MPC2/MPC4<br>10000: MPC2/MPC5                     |
|            |          |             | 10001: MPC2/MPC6<br>10010: MPC2/MPC7<br>10011: MPC3/MPC4<br>10100: MPC3/MPC5<br>10101: MPC3/MPC6                                         |
|            |          |             | 10110: MPC3/MPC7<br>10111: MPC4/MPC5<br>11000: MPC4/MPC6<br>11001: MPC4/MPC7<br>11010: MPC5/MPC6                                         |
|            |          |             | 11011: MPC5/MPC7<br>11100: MPC6/MPC7<br>11101: SPI Mode<br>>11101: RESERVED                                                              |

## Buck1DvsCfg1 (0x22)

| BIT            | 7 | 6 | 5                 | 4 | 3      | 2    | 1 | 0 |
|----------------|---|---|-------------------|---|--------|------|---|---|
| Field          | _ | _ | Buck1DVSVIt0[5:0] |   |        |      |   |   |
| Access<br>Type | _ | _ |                   |   | Write, | Read |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                           |
|--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck1DVSVIt0 | 5:0  | Buck1 alternate output voltage setting 0 (Controlling MPCs = 00) 0.55V to (63 x Bk1Step), linear scale, increments of Bk1Step. e.g., for Bk1Step = 10mV: 000000 = 0.55V 000001 = 0.56V 111111 = 1.18V |

### Buck1DvsCfg2 (0x23)

| BIT            | 7 | 6 | 5                 | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---|-------------------|---|---|---|---|---|
| Field          | _ | _ | Buck1DVSVlt1[5:0] |   |   |   |   |   |
| Access<br>Type | _ | _ | Write, Read       |   |   |   |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                           |
|--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck1DVSVlt1 | 5:0  | Buck1 alternate output voltage setting 1 (Controlling MPCs = 01) 0.55V to (63 x Bk1Step), linear scale, increments of Bk1Step. e.g., for Bk1Step = 10mV: 000000 = 0.55V 000001 = 0.56V 111111 = 1.18V |

### Buck1DvsCfg3 (0x24)

| BIT            | 7 | 6 | 5                 | 4           | 3 | 2 | 1 | 0 |
|----------------|---|---|-------------------|-------------|---|---|---|---|
| Field          | _ | _ | Buck1DVSVlt2[5:0] |             |   |   |   |   |
| Access<br>Type | _ | _ |                   | Write, Read |   |   |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                           |
|--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck1DVSVlt2 | 5:0  | Buck1 alternate output voltage setting 2 (Controlling MPCs = 10) 0.55V to (63 x Bk1Step), linear scale, increments of Bk1Step. e.g., for Bk1Step = 10mV: 000000 = 0.55V 000001 = 0.56V 111111 = 1.18V |

### Buck1DvsCfg4 (0x25)

| BIT            | 7 | 6 | 5                 | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---|-------------------|---|---|---|---|---|
| Field          | _ | _ | Buck1DVSVlt3[5:0] |   |   |   |   |   |
| Access<br>Type | - | - | Write, Read       |   |   |   |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                           |
|--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck1DVSVlt3 | 5:0  | Buck1 alternate output voltage setting 3 (Controlling MPCs = 11) 0.55V to (63 x Bk1Step), linear scale, increments of Bk1Step. e.g., for Bk1Step = 10mV: 000000 = 0.55V 000001 = 0.56V 111111 = 1.18V |

### Buck1DvsSpi (0x26)

| BIT            | 7 | 6 | 5 | 4 | 3       | 2          | 1 | 0 |
|----------------|---|---|---|---|---------|------------|---|---|
| Field          | _ | _ |   |   | Buck1SI | PIVIt[5:0] |   |   |
| Access<br>Type | _ | _ |   |   | Read    | l Only     |   |   |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                 |
|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck1SPIVIt | 5:0  | Buck1 SPI DVS Readback 0.55V to (63 x Bk1Step), linear scale, increments of Bk1Step. e.g., for Bk1Step = 10mV: 000000 = 0.55V 000001 = 0.56V 111111 = 1.18V |

### Buck2Ena (0x27)

| BIT            | 7 | 6             | 5 | 4 | 3 | 2 | 1      | 0       |
|----------------|---|---------------|---|---|---|---|--------|---------|
| Field          |   | Buck2Seq[2:0] |   | _ | _ | _ | Buck2  | En[1:0] |
| Access<br>Type |   | Read Only     |   | _ | _ | _ | Write, | Read    |

| BITFIELD | BITS | DESCRIPTION                                                     | DECODE                                                                                                                                                                                                                                                                                                 |
|----------|------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck2Seq | 7:5  | Buck2 Enable Configuration                                      | 000: Disabled 001: Reserved 010: Enabled at 0% of Boot/POR Process Delay Control 011: Enabled at 25% of Boot/POR Process Delay Control 100: Enabled at 50% of Boot/POR Process Delay Control 101: Reserved 110: Reserved 111: Controlled by Buck2En [1:0] after 100% of Boot/POR Process Delay Control |
| Buck2En  | 1:0  | Buck2 Enable Configuration (effective only when Buck2Seq = 111) | 00: Disabled: BK2OUT not actively discharged unless Hard-Reset/Shutdown/Off mode 01: Enabled 10: Controlled by MPC_ (See Buck2MPC_ bits) 11: Reserved                                                                                                                                                  |

### Buck2Cfg (0x28)

| BIT            | 7                 | 6                 | 5           | 4               | 3               | 2               | 1              | 0                |
|----------------|-------------------|-------------------|-------------|-----------------|-----------------|-----------------|----------------|------------------|
| Field          | Buck2Enbl<br>NTGR | Buck2PGO<br>ODena | Buck2Fast   | Buck2PsvD<br>sc | Buck2ActDs<br>c | Buck2LowE<br>MI | Buck2FETS cale | Buck2EnLx<br>Sns |
| Access<br>Type | Write, Read       | Write, Read       | Write, Read | Write, Read     | Write, Read     | Write, Read     | Write, Read    | Write, Read      |

| BITFIELD          | BITS | DESCRIPTION                                                                                                                                                                     | DECODE                                                                                                                                                                |  |  |
|-------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Buck2EnbIN<br>TGR | 7    | Buck2 integrator feedback disable                                                                                                                                               | O: Integrator enabled     1: Integrator disabled–proportional control only                                                                                            |  |  |
| Buck2PGOO<br>Dena | 6    | Buck2 PGOOD comparator control                                                                                                                                                  | O: PGOOD comparator disabled during voltage transition after startup     1: PGOOD comparator enabled during voltage transition after startup                          |  |  |
| Buck2Fast         | 5    | Buck2 pretrigger mode setting                                                                                                                                                   | 0: Normal, low quiescent current operation 1: Increased quiescent mode for fast load transient response. Quiescent current increased to 30µA.                         |  |  |
| Buck2PsvDs        | 4    | Buck2 passive discharge control                                                                                                                                                 | 0: Buck2 passively discharged only in Hard-Reset 1: Buck2 passively discharged in Hard-Reset or Enable Low.                                                           |  |  |
| Buck2ActDsc       | 3    | Buck2 active discharge control                                                                                                                                                  | Buck2 actively discharged only in Hard-Reset     Buck2 actively discharged in Hard-Reset or     Enable Low                                                            |  |  |
| Buck2LowE<br>MI   | 2    | Buck2 low EMI mode                                                                                                                                                              | Normal operation     Slow rise/fall edges on BK2LX by 3x                                                                                                              |  |  |
| Buck2FETSc ale    | 1    | Buck2 FET Scaling Control. Reduce the FET size by a factor of two. Used to optimize the efficiency when Buck1ISet must be < 100mA (e.g., to mitigate noise at low frequencies). | 0: FET scaling disabled 1: FET scaling enabled                                                                                                                        |  |  |
| Buck2EnLxS<br>ns  | 0    | Buck2 LX Sense Control Selects the condition to turn-on frewheeling FET. Keep it to 0 for Buck2Vset ≤ 1.6V                                                                      | O: Enter freewheeling mode after inductor current zero-crossing     1: Enter freewheeling mode on V <sub>LX</sub> high detection after inductor current zero-crossing |  |  |

### Buck2Cfg1 (0x29)

| BIT            | 7 | 6 | 5                | 4             | 3                 | 2 | 1 | 0 |
|----------------|---|---|------------------|---------------|-------------------|---|---|---|
| Field          | _ | _ | Buck2MPC<br>Fast | Buck2FPW<br>M | Buck2IAdpt<br>Dis | _ | _ | _ |
| Access<br>Type | _ | _ | Write, Read      | Write, Read   | Write, Read       | _ | _ | _ |

| BITFIELD          | BITS | DESCRIPTION                              | DECODE                                                                                    |
|-------------------|------|------------------------------------------|-------------------------------------------------------------------------------------------|
| Buck2MPCF ast     | 5    | Buck2 FAST mode by MPC3 control          | Buck2 FAST mode control by MPC3 disabled     Buck2 FAST mode control by MPC3 enabled      |
| Buck2FPWM         | 4    | Buck2 forced PWM mode control            | Normal operation     Forced PWM mode enabled                                              |
| Buck2IAdptDi<br>s | 3    | Buck2 adaptive peak current mode control | O: Adaptive peak current mode enabled     1: Peak current fixed at value set in Buck2ISet |

### Buck2lset (0x2A)

| BIT            | 7                      | 6 | 5 | 4 | 3 | 2      | 1        | 0 |
|----------------|------------------------|---|---|---|---|--------|----------|---|
| Field          | Buck2ISetL<br>ookUpDis | _ | _ | _ |   | Buck2l | Set[3:0] |   |
| Access<br>Type | Write, Read            | _ | _ | _ |   | Write, | Read     |   |

| BITFIELD               | BITS | DESCRIPTION                                                                                                                                                                                                               | DECODE                                                                                                                                                                                                    |
|------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck2ISetLo<br>okUpDis | 7    | Buck2 peak current set by lookup table disabled                                                                                                                                                                           | O: Inductor current setting is set according to lookup table     1: Inductor current setting is set by Buck2ISet                                                                                          |
| Buck2lSet              | 3:0  | Buck2 Inductor Peak Current Setting. Valid only if Buck2ISetLookUpDis is high. For the best efficiency, use between 150mA and 200mA. Linear scale, 25mA increments, settings below 75mA can be limited by the minimum toN | 0000: 0mA<br>0001: 25mA<br>0010: 50mA<br>0011: 75mA<br>0100: 100mA<br>0101: 125mA<br>0110: 150mA<br>0111: 175mA<br>1000: 200mA<br>1001: 225mA<br>1010: 250mA<br>1011: 275mA<br>1100: 300mA<br>1111: 375mA |

### Buck2VSet (0x2B)

| BIT            | 7 | 6 | 5              | 4 | 3      | 2    | 1 | 0 |
|----------------|---|---|----------------|---|--------|------|---|---|
| Field          | _ | _ | Buck2VSet[5:0] |   |        |      |   |   |
| Access<br>Type | _ | _ |                |   | Write, | Read |   |   |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                         |
|-----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck2VSet | 5:0  | Buck2 Output Voltage Setting 0.55V to (63 x Bk2Step), linear scale, increments of Bk2Step. e.g., for Bk2Step = 25mV: 000000 = 0.55V 000001 = 0.575V 111111 = 2.125V |

### Buck2Ctr (0x2C)

| BIT            | 7             | 6             | 5             | 4             | 3             | 2             | 1             | 0             |
|----------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| Field          | Buck2MPC<br>7 | Buck2MPC<br>6 | Buck2MPC<br>5 | Buck2MPC<br>4 | Buck2MPC<br>3 | Buck2MPC<br>2 | Buck2MPC<br>1 | Buck2MPC<br>0 |
| Access<br>Type | Write, Read   |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                  | DECODE                                                      |
|-----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| Buck2MPC7 | 7    | Buck2 MPC7 Enable Control. Only valid when Buck2Seq = 111 and Buck2En = 10. If multiple MPCs are selected, Buck2 is controlled by the logical OR of the MPCs | 0: Buck2 not controlled by MPC7 1: Buck2 Controlled by MPC7 |
| Buck2MPC6 | 6    | Buck2 MPC6 Enable Control. Only valid when Buck2Seq = 111 and Buck2En = 10. If multiple MPCs are selected, Buck2 is controlled by the logical OR of the MPCs | 0: Buck2 not controlled by MPC6 1: Buck2 controlled by MPC6 |
| Buck2MPC5 | 5    | Buck2 MPC5 Enable Control. Only valid when Buck2Seq = 111 and Buck2En = 10. If multiple MPCs are selected, Buck2 is controlled by the logical OR of the MPCs | 0: Buck2 not controlled by MPC5 1: Buck2 controlled by MPC5 |
| Buck2MPC4 | 4    | Buck2 MPC4 Enable Control. Only valid when Buck2Seq = 111 and Buck2En = 10. If multiple MPCs are selected, Buck2 is controlled by the logical OR of the MPCs | 0: Buck2 not controlled by MPC4 1: Buck2 controlled by MPC4 |
| Buck2MPC3 | 3    | Buck2 MPC3 Enable Control. Only valid when Buck2Seq = 111 and Buck2En = 10. If multiple MPCs are selected, Buck2 is controlled by the logical OR of the MPCs | 0: Buck2 not controlled by MPC3 1: Buck2 controlled by MPC3 |
| Buck2MPC2 | 2    | Buck2 MPC2 Enable Control. Only valid when Buck2Seq = 111 and Buck2En = 10. If multiple MPCs are selected, Buck2 is controlled by the logical OR of the MPCs | 0: Buck2 not controlled by MPC2 1: Buck2 controlled by MPC2 |
| Buck2MPC1 | 1    | Buck2 MPC1 Enable Control. Only valid when Buck2Seq = 111 and Buck2En = 10. If multiple MPCs are selected, Buck2 is controlled by the logical OR of the MPCs | 0: Buck2 not controlled by MPC1 1: Buck2 controlled by MPC1 |
| Buck2MPC0 | 0    | Buck2 MPC0 Enable Control. Only valid when Buck2Seq = 111 and Buck2En = 10. If multiple MPCs are selected, Buck2 is controlled by the logical OR of the MPCs | 0: Buck2 not controlled by MPC0 1: Buck2 controlled by MPC0 |

### Buck2DvsCfg0 (0x2D)

| BIT            | 7 | 6 | 5 | 4                | 3 | 2 | 1 | 0 |
|----------------|---|---|---|------------------|---|---|---|---|
| Field          | _ | _ | _ | Buck2DvsCfg[4:0] |   |   |   |   |
| Access<br>Type | _ | _ | _ | Write, Read      |   |   |   |   |

| BITFIELD    | BITS | DESCRIPTION | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck2DvsCfg | 4:0  | DESCRIPTION | 00000: DVS Modes Disabled 00001: MPC0/MPC1 00010: MPC0/MPC2 00011: MPC0/MPC3 00100: MPC0/MPC4 00101: MPC0/MPC5 00110: MPC0/MPC6 00111: MPC0/MPC7 01000: MPC1/MPC2 01001: MPC1/MPC3 01010: MPC1/MPC3 01010: MPC1/MPC5 01100: MPC1/MPC5 01100: MPC1/MPC5 01100: MPC1/MPC6 01101: MPC1/MPC7 01110: MPC2/MPC3 01111: MPC2/MPC3 1111: MPC2/MPC5 10001: MPC2/MPC5 10001: MPC3/MPC5 10101: MPC3/MPC6 10110: MPC3/MPC5 10101: MPC3/MPC5 10101: MPC3/MPC6 10110: MPC3/MPC6 10110: MPC3/MPC6 10110: MPC3/MPC7 10111: MPC3/MPC6 11001: MPC4/MPC7 11100: MPC4/MPC7 11101: MPC4/MPC7 11101: MPC5/MPC7 11101: MPC5/MPC7 11101: MPC5/MPC7 11101: MPC5/MPC7 11101: RESERVED |

## Buck2DvsCfg1 (0x2E)

| BIT            | 7 | 6 | 5                 | 4           | 3 | 2 | 1 | 0 |  |
|----------------|---|---|-------------------|-------------|---|---|---|---|--|
| Field          | _ | _ | Buck2DvsVlt0[5:0] |             |   |   |   |   |  |
| Access<br>Type | _ | _ |                   | Write, Read |   |   |   |   |  |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                             |
|--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck2DvsVlt0 | 5:0  | Buck2 alternate output voltage setting 0 (Controlling MPCs = 00) 0.55V to (63 x Bk2Step), linear scale, increments of Bk2Step. e.g., for Bk2Step = 25mV: 000000 = 0.55V 000001 = 0.575V 111111 = 2.125V |

### Buck2DvsCfg2 (0x2F)

| BIT            | 7 | 6 | 5                 | 4           | 3 | 2 | 1 | 0 |  |  |
|----------------|---|---|-------------------|-------------|---|---|---|---|--|--|
| Field          | _ | _ | Buck2DvsVlt1[5:0] |             |   |   |   |   |  |  |
| Access<br>Type | - | _ |                   | Write, Read |   |   |   |   |  |  |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                             |
|--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck2DvsVlt1 | 5:0  | Buck2 alternate output voltage setting 1 (Controlling MPCs = 01) 0.55V to (63 x Bk2Step), linear scale, increments of Bk2Step. e.g., for Bk2Step = 25mV: 000000 = 0.55V 000001 = 0.575V 111111 = 2.125V |

#### Buck2DvsCfg3 (0x30)

| BIT            | 7 | 6 | 5                 | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---|-------------------|---|---|---|---|---|
| Field          | _ | _ | Buck2DvsVlt2[5:0] |   |   |   |   |   |
| Access<br>Type | _ | _ | Write, Read       |   |   |   |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                             |
|--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck2DvsVlt2 | 5:0  | Buck2 alternate output voltage setting 2 (Controlling MPCs = 10) 0.55V to (63 x Bk2Step), linear scale, increments of Bk2Step. e.g., for Bk2Step = 25mV: 000000 = 0.55V 000001 = 0.575V 111111 = 2.125V |

### Buck2DvsCfg4 (0x31)

| BIT            | 7 | 6 | 5                 | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---|-------------------|---|---|---|---|---|
| Field          | _ | _ | Buck2DvsVlt3[5:0] |   |   |   |   |   |
| Access<br>Type | _ | _ | Write, Read       |   |   |   |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                             |
|--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck2DvsVlt3 | 5:0  | Buck2 alternate output voltage setting 3 (Controlling MPCs = 11) 0.55V to (63 x Bk2Step), linear scale, increments of Bk2Step. e.g., for Bk2Step = 25mV: 000000 = 0.55V 000001 = 0.575V 111111 = 2.125V |

#### Buck2DvsSpi (0x32)

| BIT            | 7 | 6 | 5                | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---|------------------|---|---|---|---|---|
| Field          | _ | _ | Buck2SPIVIt[5:0] |   |   |   |   |   |
| Access<br>Type | _ | _ | Read Only        |   |   |   |   |   |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                     |
|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck2SPIVIt | 5:0  | Buck2 SPI DVS Readback. 0.55V to (63 x Bk2Step), linear scale, increments of Bk2Step. e.g., for Bk2Step = 25mV: 000000 = 0.550V 000001 = 0.525V 111111 = 2.125V |

#### Buck3Ena (0x34)

| BIT            | 7             | 6 | 5 | 4 | 3 | 2 | 1      | 0       |
|----------------|---------------|---|---|---|---|---|--------|---------|
| Field          | Buck3Seq[2:0] |   |   | _ | _ | _ | Buck3  | En[1:0] |
| Access<br>Type | Read Only     |   |   | _ | _ | _ | Write, | Read    |

| BITFIELD | BITS | DESCRIPTION                                                     | DECODE                                                                                                                                                                                                                                                                                                 |
|----------|------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck3Seq | 7:5  | Buck3 enable configuration                                      | 000: Disabled 001: Reserved 010: Enabled at 0% of Boot/POR process delay control 011: Enabled at 25% of Boot/POR process delay control 100: Enabled at 50% of Boot/POR process delay control 101: Reserved 110: Reserved 111: Controlled by Buck3En [1:0] after 100% of Boot/POR process delay control |
| Buck3En  | 1:0  | Buck3 enable configuration (effective only when Buck3Seq = 111) | 00: Disabled: BK1OUT not actively discharged unless Hard-Reset/Shutdown/Off mode 01: Enabled 10: Controlled by MPC_ (See Buck3MPC_ bits) 11: Reserved                                                                                                                                                  |

#### Buck3Cfg (0x35)

| BIT            | 7                 | 6                 | 5           | 4               | 3               | 2               | 1              | 0                |
|----------------|-------------------|-------------------|-------------|-----------------|-----------------|-----------------|----------------|------------------|
| Field          | Buck3Enbl<br>NTGR | Buck3PGO<br>ODena | Buck3Fast   | Buck3PsvD<br>sc | Buck3ActDs<br>c | Buck3LowE<br>MI | Buck3FETS cale | Buck3EnLx<br>Sns |
| Access<br>Type | Write, Read       | Write, Read       | Write, Read | Write, Read     | Write, Read     | Write, Read     | Write, Read    | Write, Read      |

| BITFIELD          | BITS | DESCRIPTION                       | DECODE                                                                                                                                        |  |  |
|-------------------|------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Buck3EnbIN<br>TGR | 7    | Buck3 integrator feedback disable | O: Integrator enabled     1: Integrator disabled–proportional control only                                                                    |  |  |
| Buck3PGOO<br>Dena | 6    | Buck3 PGOOD Comparator Control    | PGOOD comparator disabled during voltage transition after startup     PGOOD comparator enabled during voltage transition after startup        |  |  |
| Buck3Fast         | 5    | Buck3 pretrigger mode setting     | 0: Normal, low quiescent current operation 1: Increased quiescent mode for fast load transient response. Quiescent current increased to 30μA. |  |  |

| BITFIELD         | BITS | DESCRIPTION                                                                                                                                                                  | DECODE                                                                                                                                                                |
|------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck3PsvDs       | 4    | Buck3 Passive Discharge Control                                                                                                                                              | Buck3 passively discharged only in Hard-Reset     Buck3 passively discharged in Hard-Reset or     Enable Low.                                                         |
| Buck3ActDsc      | 3    | Buck3 Active Discharge Control                                                                                                                                               | Buck3 actively discharged only in Hard-Reset     Buck3 actively discharged in Hard-Reset or     Enable Low                                                            |
| Buck3LowE<br>MI  | 2    | Buck3 Low EMI Mode                                                                                                                                                           | Normal operation     Slow rise/fall edges on BK3LX by 3x                                                                                                              |
| Buck3FETSc ale   | 1    | Buck3 Force FET Scaling Reduce the FET size by a factor of two. Used to optimize the efficiency when Buck1ISet must be < 100mA (e.g., to mitigate noise at low frequencies). | 0: FET scaling disabled<br>1: FET scaling enabled                                                                                                                     |
| Buck3EnLxS<br>ns | 0    | Buck3 LX Sense Control Selects the condition to turn-on frewheeling FET. Keep it to 0 for Buck3Vset ≤ 1.6V                                                                   | O: Enter freewheeling mode after inductor current zero-crossing     1: Enter freewheeling mode on V <sub>LX</sub> high detection after inductor current zero-crossing |

### Buck3Cfg1 (0x36)

| BIT            | 7 | 6               | 5                | 4             | 3                 | 2 | 1 | 0 |
|----------------|---|-----------------|------------------|---------------|-------------------|---|---|---|
| Field          | ı | Buck3DisLD<br>O | Buck3MPC<br>Fast | Buck3FPW<br>M | Buck3IAdpt<br>Dis | _ | ı | 1 |
| Access<br>Type | - | Write, Read     | Write, Read      | Write, Read   | Write, Read       | _ | - | _ |

| BITFIELD          | BITS | DESCRIPTION                              | DECODE                                                                                            |
|-------------------|------|------------------------------------------|---------------------------------------------------------------------------------------------------|
| Buck3DisLD<br>O   | 6    | LDO mode control                         | 0: Enable low dropout mode with LDO at low buck ratios     1: Disable LDO mode at low buck ratios |
| Buck3MPCF ast     | 5    | Buck3 FAST mode by MPC4 control          | Buck3 FAST mode control by MPC4 disabled     Buck3 FAST mode control by MPC4 enabled              |
| Buck3FPWM         | 4    | Buck3 forced PWM mode control            | Normal operation     Forced PWM mode enabled                                                      |
| Buck3lAdptDi<br>s | 3    | Buck3 adaptive peak current mode control | O: Adaptive peak current mode enabled     1: Peak current fixed at value set in Buck3ISet         |

#### Buck3lset (0x37)

| BIT            | 7                      | 6 | 5 | 4 | 3 | 2      | 1        | 0 |
|----------------|------------------------|---|---|---|---|--------|----------|---|
| Field          | Buck3ISetL<br>ookUpDis | ı | _ | - |   | Buck3l | Set[3:0] |   |
| Access<br>Type | Write, Read            | - | _ | - |   | Write, | Read     |   |

| BITFIELD               | BITS | DESCRIPTION                                     | DECODE                                                                                                           |
|------------------------|------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| Buck3ISetLo<br>okUpDis | 7    | Buck3 peak current set by lookup table disabled | O: Inductor current setting is set according to lookup table     1: Inductor current setting is set by Buck3ISet |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                                                                                           | DECODE                                                                                                                                                                                                    |
|-----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck3lSet | 3:0  | Buck3 Inductor Peak Current Setting. Valid only if Buck3ISetLookUpDis is high. For the best efficiency, use between 150mA and 200mA. Linear scale, 25mA increments, settings below 75mA can be limited by the minimum t <sub>ON</sub> | 0000: 0mA<br>0001: 25mA<br>0010: 50mA<br>0011: 75mA<br>0100: 100mA<br>0101: 125mA<br>0110: 150mA<br>0111: 175mA<br>1000: 200mA<br>1001: 225mA<br>1010: 250mA<br>1011: 275mA<br>1100: 300mA<br>1111: 375mA |

#### Buck3VSet (0x38)

| BIT            | 7 | 6 | 5              | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---|----------------|---|---|---|---|---|
| Field          | _ | _ | Buck3VSet[5:0] |   |   |   |   |   |
| Access<br>Type | - | _ | Write, Read    |   |   |   |   |   |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                      |
|-----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck3VSet | 5:0  | Buck3 Output Voltage Setting. 0.55V to (63 x Bk3Step), linear scale, increments of Bk3Step. e.g., for Bk3Step = 50mV: 000000 = 0.55V 000001 = 0.6V 111111 = 3.7V |

#### Buck3Ctr (0x39)

| BIT            | 7             | 6             | 5             | 4             | 3             | 2             | 1             | 0             |
|----------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| Field          | Buck3MPC<br>7 | Buck3MPC<br>6 | Buck3MPC<br>5 | Buck3MPC<br>4 | Buck3MPC<br>3 | Buck3MPC<br>2 | Buck3MPC<br>1 | Buck3MPC<br>0 |
| Access<br>Type | Write, Read   |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                  | DECODE                                                      |
|-----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| Buck3MPC7 | 7    | Buck3 MPC7 Enable Control. Only valid when Buck3Seq = 111 and Buck3En = 10. If mutliple MPCs are selected, Buck3 is controlled by the logical OR of the MPCs | 0: Buck3 not controlled by MPC7 1: Buck3 controlled by MPC7 |
| Buck3MPC6 | 6    | Buck3 MPC6 Enable Control. Only valid when Buck3Seq = 111 and Buck3En = 10. If mutliple MPCs are selected, Buck3 is controlled by the logical OR of the MPCs | 0: Buck3 not controlled by MPC6 1: Buck3 controlled by MPC6 |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                  | DECODE                                                      |
|-----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| Buck3MPC5 | 5    | Buck3 MPC5 Enable Control. Only valid when Buck3Seq = 111 and Buck3En = 10. If mutliple MPCs are selected, Buck3 is controlled by the logical OR of the MPCs | 0: Buck3 not controlled by MPC5 1: Buck3 controlled by MPC5 |
| Buck3MPC4 | 4    | Buck3 MPC4 Enable Control. Only valid when Buck3Seq = 111 and Buck3En = 10. If mutliple MPCs are selected, Buck3 is controlled by the logical OR of the MPCs | 0: Buck3 not controlled by MPC4 1: Buck3 controlled by MPC4 |
| Buck3MPC3 | 3    | Buck3 MPC3 Enable Control. Only valid when Buck3Seq = 111 and Buck3En = 10. If mutliple MPCs are selected, Buck3 is controlled by the logical OR of the MPCs | 0: Buck3 not controlled by MPC3 1: Buck3 controlled by MPC3 |
| Buck3MPC2 | 2    | Buck3 MPC2 Enable Control. Only valid when Buck3Seq = 111 and Buck3En = 10. If mutliple MPCs are selected, Buck3 is controlled by the logical OR of the MPCs | 0: Buck3 not controlled by MPC2 1: Buck3 controlled by MPC2 |
| Buck3MPC1 | 1    | Buck3 MPC1 Enable Control. Only valid when Buck3Seq = 111 and Buck3En = 10. If mutliple MPCs are selected, Buck3 is controlled by the logical OR of the MPCs | 0: Buck3 not controlled by MPC1 1: Buck3 controlled by MPC1 |
| Buck3MPC0 | 0    | Buck3 MPC0 Enable Control. Only valid when Buck3Seq = 111 and Buck3En = 10. If mutliple MPCs are selected, Buck3 is controlled by the logical OR of the MPCs | 0: Buck3 not controlled by MPC0 1: Buck3 controlled by MPC0 |

#### Buck3DvsCfg0 (0x3A)

| BIT            | 7 | 6 | 5 | 4                | 3 | 2           | 1 | 0 |
|----------------|---|---|---|------------------|---|-------------|---|---|
| Field          | _ | _ | _ | Buck3DvsCfg[4:0] |   |             |   |   |
| Access<br>Type | _ | _ | _ |                  |   | Write, Read |   |   |

| BITFIELD              | BITS            | DESCRIPTION | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------------|-----------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BITFIELD  Buck3DvsCfg | <b>BITS</b> 4:0 | DESCRIPTION | 00000: DVS modes disabled 00001: MPC0/MPC1 00010: MPC0/MPC2 00011: MPC0/MPC3 00100: MPC0/MPC4 00101: MPC0/MPC5 00110: MPC0/MPC6 00111: MPC0/MPC7 01000: MPC1/MPC2 01001: MPC1/MPC3 01010: MPC1/MPC3 01010: MPC1/MPC5 01100: MPC1/MPC6 01101: MPC1/MPC7 01100: MPC1/MPC7 01110: MPC2/MPC3 01111: MPC2/MPC3 01111: MPC2/MPC4 10000: MPC2/MPC5 10001: MPC2/MPC5 10011: MPC2/MPC6 10010: MPC2/MPC6 10010: MPC2/MPC7 10011: MPC3/MPC4 |
|                       |                 |             | 10010: MPC2/MPC7<br>10011: MPC3/MPC4<br>10100: MPC3/MPC5                                                                                                                                                                                                                                                                                                                                                                         |
|                       |                 |             | 11000: MPC4/MPC6<br>11000: MPC4/MPC7<br>11010: MPC5/MPC6<br>11011: MPC5/MPC7<br>11100: MPC6/MPC7<br>11101: SPI Mode<br>>11101: RESERVED                                                                                                                                                                                                                                                                                          |

### Buck3DvsCfg1 (0x3B)

| BIT            | 7 | 6 | 5                 | 4 | 3      | 2    | 1 | 0 |
|----------------|---|---|-------------------|---|--------|------|---|---|
| Field          | _ | - | Buck3DvsVlt0[5:0] |   |        |      |   |   |
| Access<br>Type | _ | - |                   |   | Write, | Read |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                         |
|--------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck3DvsVlt0 | 5:0  | Buck3 alternate output voltage setting 0 (Controlling MPCs = 00) 0.55V to (63 x Bk3Step), linear scale, increments of Bk3Step. e.g., for Bk3Step = 50mV: 000000 = 0.55V 000001 = 0.6V 111111 = 3.7V |

#### Buck3DvsCfg2 (0x3C)

| BIT            | 7 | 6 | 5                 | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---|-------------------|---|---|---|---|---|
| Field          | _ | _ | Buck3DvsVlt1[5:0] |   |   |   |   |   |
| Access<br>Type | - | _ | Write, Read       |   |   |   |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                         |
|--------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck3DvsVlt1 | 5:0  | Buck3 alternate output voltage setting 1 (Controlling MPCs = 01) 0.55V to (63 x Bk3Step), linear scale, increments of Bk3Step. e.g., for Bk3Step = 50mV: 000000 = 0.55V 000001 = 0.6V 111111 = 3.7V |

#### Buck3DvsCfg3 (0x3D)

| BIT            | 7 | 6 | 5                 | 4 | 3      | 2    | 1 | 0 |
|----------------|---|---|-------------------|---|--------|------|---|---|
| Field          | _ | _ | Buck3DvsVlt2[5:0] |   |        |      |   |   |
| Access<br>Type | _ | _ |                   |   | Write, | Read |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                         |
|--------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck3DvsVlt2 | 5:0  | Buck3 alternate output voltage setting 2 (Controlling MPCs = 10) 0.55V to (63 x Bk3Step), linear scale, increments of Bk3Step. e.g., for Bk3Step = 50mV: 000000 = 0.55V 000001 = 0.6V 111111 = 3.7V |

### Buck3DvsCfg4 (0x3E)

| BIT            | 7 | 6 | 5                 | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---|-------------------|---|---|---|---|---|
| Field          | _ | _ | Buck3DvsVlt3[5:0] |   |   |   |   |   |
| Access<br>Type | _ | _ | Write, Read       |   |   |   |   |   |

| BITFIELD     | BITS | DESCRIPTION                                                                                                                                                                                         |
|--------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck3DvsVlt3 | 5:0  | Buck3 alternate output voltage setting 3 (Controlling MPCs = 11) 0.55V to (63 x Bk3Step), linear scale, increments of Bk3Step. e.g., for Bk3Step = 50mV: 000000 = 0.55V 000001 = 0.6V 111111 = 3.7V |

#### Buck3DvsSpi (0x3F)

| BIT            | 7 | 6 | 5                | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---|------------------|---|---|---|---|---|
| Field          | _ | _ | Buck3SPIVIt[5:0] |   |   |   |   |   |
| Access<br>Type | - | - | Read Only        |   |   |   |   |   |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                |
|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Buck3SPIVIt | 5:0  | Buck3 SPI DVS Readback. 0.55V to (63 x Bk3Step), linear scale, increments of Bk3Step. e.g., for Bk3Step = 50mV: 000000 = 0.55V 000001 = 0.6V 111111 = 3.7V |

#### BBstEna (0x40)

| BIT            | 7            | 6 | 5 | 4 | 3 | 2 | 1      | 0      |
|----------------|--------------|---|---|---|---|---|--------|--------|
| Field          | BBstSeq[2:0] |   |   | _ | _ | _ | BBstE  | n[1:0] |
| Access<br>Type | Read Only    |   |   | _ | _ | _ | Write, | Read   |

| BITFIELD | BITS | DESCRIPTION                                                         | DECODE                                                                                                                                                                                                                                                                                               |
|----------|------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BBstSeq  | 7:5  | Buck-Boost enable configuration                                     | 000: Disabled 001: Reserved 010: Enabled at 0% of Boot/POR process delay control 011: Enabled at 25% of Boot/POR process delay control 100: Enabled at 50% of Boot/POR process delay control 101: Reserved 110: Reserved 111: Controlled by BBstEn[1:0] after 100% of Boot/POR process delay control |
| BBstEn   | 1:0  | Buck-Boost enable configuration (effective only when BBstSeq = 111) | 00: Disabled: BBOUT not actively discharged unless Hard-Reset/Shutdown/Off mode 01: Enabled 10: Controlled by MPC_ (See BBstMPC_ bits) 11: Reserved                                                                                                                                                  |

#### BBstCfg (0x41)

| BIT            | 7                     | 6 | 5 | 4              | 3           | 2              | 1           | 0               |
|----------------|-----------------------|---|---|----------------|-------------|----------------|-------------|-----------------|
| Field          | BBstlSetLo<br>okUpDis | _ | _ | BBstLowEM<br>I | BBstActDsc  | BBstRampE<br>n | BBstMode    | BBstPsvDis<br>c |
| Access<br>Type | Write, Read           | _ | _ | Write, Read    | Write, Read | Write, Read    | Write, Read | Write, Read     |

| BITFIELD              | BITS | DESCRIPTION                                         | DECODE                                                                                                                               |
|-----------------------|------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| BBstlSetLook<br>UpDis | 7    | Buck-Boost peak current set by lookup table disable | 0: Inductor current setting is set according to look-<br>up table 1: Inductor current setting is set by BBstIPSet2 and<br>BBstIPSet1 |
| BBstLowEMI            | 4    | Buck-Boost low EMI mode                             | Normal operation     Slow rise/fall edges on HVLX/LVLX by 3x                                                                         |
| BBstActDsc            | 3    | Buck-Boost active discharge control                 | O: Buck-Boost actively discharged only in Hard-Reset     1: Buck-Boost actively discharged in Hard-Reset or Enable Low               |

| BITFIELD    | BITS | DESCRIPTION                          | DECODE                                                                                                                                                               |
|-------------|------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BBstRampEn  | 2    | Buck-Boost ramp enable               | 0: Voltage setting transition is performed without intermediate steps 1: Voltage setting transition to a higher value is performed with incremental steps every 20µs |
| BBstMode    | 1    | Buck-Boost operating mode            | 0: Buck-Boost<br>1: Buck Only                                                                                                                                        |
| BBstPsvDisc | 0    | Buck-Boost passive discharge control | D: Buck-Boost passively discharged only in Hard-Reset     Buck-Boost passively discharged in Hard-Reset or Enable Low.                                               |

#### BBstVSet (0x42)

| BIT            | 7 | 6 | 5             | 4 | 3      | 2    | 1 | 0 |
|----------------|---|---|---------------|---|--------|------|---|---|
| Field          | _ | _ | BBstVSet[5:0] |   |        |      |   |   |
| Access<br>Type | _ | _ |               |   | Write, | Read |   |   |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                     |
|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BBstVSet | 5:0  | Buck-Boost Output Voltage Setting. 2.5V to 5.5V, Linear Scale, 50mV increments, codes below 000010 can interfere with V <sub>BBOUT_UVLO</sub> and are not guaranteed 000000 = 2.5V 000001 = 2.55V 111100 = 5.5V |
|          |      | >111100 = 5.5V<br>>111100 = N/A                                                                                                                                                                                 |

#### BBstlSet (0x43)

| BIT            | 7 | 6           | 5         | 4 | 3               | 2      | 1    | 0 |  |
|----------------|---|-------------|-----------|---|-----------------|--------|------|---|--|
| Field          |   | BBstIPS     | Set2[3:0] |   | BBstlPSet1[3:0] |        |      |   |  |
| Access<br>Type |   | Write, Read |           |   |                 | Write, | Read |   |  |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                      | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BBstIPSet2 | 7:4  | Buck-Boost nominal maximum peak current setting. Valid only if BBstlSetLookUpDis is high. See Buck-Boost Regulator section for a description of the peak current settings. 0mA to 375mA, linear scale, 25mA increments, settings below 75mA can be limited by the minimum $t_{ON}$ . Recommended settings: VBBOUT $\leq$ 2.65V: 250mA 2.7V $<$ VBBOUT $\leq$ 3.05V: 225mA 3.1V $<$ VBBOUT $\leq$ 3.6V: 200mA 3.65V $<$ VBBOUT $\leq$ 4.4V: 150mA | 0000: BBstlPSet1 + 0mA 0001: BBstlPSet1 + 25mA 0010: BBstlPSet1 + 50mA 0011: BBstlPSet1 + 75mA 0010: BBstlPSet1 + 75mA 0100: BBstlPSet1 + 100mA 0101: BBstlPSet1 + 125mA 0110: BBstlPSet1 + 150mA 0111: BBstlPSet1 + 175mA 1000: BBstlPSet1 + 200mA 1001: BBstlPSet1 + 225mA 1010: BBstlPSet1 + 250mA 1011: BBstlPSet1 + 275mA 1100: BBstlPSet1 + 300mA 1101: BBstlPSet1 + 300mA 1101: BBstlPSet1 + 350mA 1111: BBstlPSet1 + 350mA 1111: BBstlPSet1 + 375mA |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | DECODE                                                                                                                                                                                                    |
|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BBstlPSet1 | 3:0  | Buck-Boost nominal peak current setting. Valid only if BBstlSetLookUpDis is high. Nominal peak current when charging inductor between $V_{IN}$ and GND. See Buck-Boost Regulator section for a description of the peak current settings. 0mA to 375mA, linear scale, 25mA increments, settings below 75mA may be limited by the minimum $t_{ON}$ Recommended settings: $V_{BBOUT} \le 2.65V: 50mA$ $2.7V < V_{BBOUT} \le 3.05V: 75mA$ $3.1V < V_{BBOUT} \le 3.4V: 100mA$ $3.45V < V_{BBOUT} \le 3.4V: 125mA$ $3.85V < V_{BBOUT} \le 4.15V: 150mA$ $4.2V < V_{BBOUT} \le 4.55V: 175mA$ $4.6V < V_{BBOUT} \le 4.9V: 200mA$ $4.95V < V_{BBOUT} \le 5.3V: 225mA$ $V_{BBOUT} > 5.35V: 250mA$ | 0000: 0mA<br>0001: 25mA<br>0010: 50mA<br>0011: 75mA<br>0100: 100mA<br>0101: 125mA<br>0110: 150mA<br>0111: 175mA<br>1000: 200mA<br>1001: 225mA<br>1010: 250mA<br>1011: 275mA<br>1110: 325mA<br>1111: 375mA |

### BBstCfg1 (0x44)

| BIT            | 7 | 6                | 5           | 4                | 3                | 2                    | 1      | 0        |
|----------------|---|------------------|-------------|------------------|------------------|----------------------|--------|----------|
| Field          | _ | BBstIAdptDi<br>s | BBstFast    | BBstZCCm<br>pDis | BBstFETSc<br>ale | BBstMPC1F<br>astCntl | BBFHig | hSh[1:0] |
| Access<br>Type | _ | Write, Read      | Write, Read | Write, Read      | Write, Read      | Write, Read          | Write, | Read     |

| BITFIELD             | BITS | DESCRIPTION                                                                                                                                                                                                                                  | DECODE                                                                                                                                               |  |
|----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BBstlAdptDis         | 6    | Adaptive peak/valley current adjustment enable                                                                                                                                                                                               | 0: Enabled 1: Disabled, peak current fixed and is set by BBstIPSet1,2. Valley current is fixed to 0mA                                                |  |
| BBstFast             | 5    | Buck-Boost pretrigger mode setting                                                                                                                                                                                                           | 0: Normal, low quiescent current operation 1: Increased quiescent mode for fast load transic response. Quiescent current increased to 30µA.          |  |
| BBstZCCmp<br>Dis     | 4    | Buck-Boost zero-crossing comparator disable                                                                                                                                                                                                  | 0: Enable<br>1: Disable                                                                                                                              |  |
| BBstFETScal<br>e     | 3    | Buck-Boost Force FET Scaling. Reduce the FET size by factor 2 to optimize the efficiency at light loads                                                                                                                                      | 0: FET scaling disabled 1: FET scaling enabled                                                                                                       |  |
| BBstMPC1Fa<br>stCntl | 2    | Buck-Boost FAST Mode Enable by MPC1.<br>Improves interoperability with MAX86170/<br>171. Tie MPC1 to INT2 on MAX86170/171 if<br>this mode is used.                                                                                           | 0: FAST status controlled by BBstFast Register 1: FAST mode controlled by MPC1. MPC1 = 0: FAST disabled MPC1 = 1: FAST enabled, IQ increased by 30µA |  |
| BBFHighSh            | 1:0  | Buck-Boost $f_{HIGH}$ Thresholds. Selects the switching frequency threshold $f_{HIGH}$ . If $f_{SW} > f_{HIGH}$ all the blocks are kept ON ( $I_Q$ is higher). A small glitch on $V_{BBOUT}$ can be present at the $f_{HIGH}$ crossoverover. | 00: 25kHz/6.125kHz<br>01: 35kHz/8.25kHz<br>10: 50kHz/12.5kHz<br>11: 100kHz/25kHz                                                                     |  |

#### BBstCtr0 (0x45)

| BIT            | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
|----------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| Field          | BBstMPC7    | BBstMPC6    | BBstMPC5    | BBstMPC4    | BBstMPC3    | BBstMPC2    | BBstMPC1    | BBstMPC0    |
| Access<br>Type | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                              | DECODE                                                                |
|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| BBstMPC7 | 7    | Buck-Boost MPC7 Enable Control. Only valid when BBstSeq = 111 and BBstEn = 10. If multiple MPCs are selected, the Buck-Boost is controlled by the logical OR of the MPCs | 0: Buck-Boost not controlled by MPC7 1: Buck-Boost controlled by MPC7 |
| BBstMPC6 | 6    | Buck-Boost MPC6 Enable Control. Only valid when BBstSeq = 111 and BBstEn = 10. If multiple MPCs are selected, the Buck-Boost is controlled by the logical OR of the MPCs | 0: Buck-Boost not controlled by MPC6 1: Buck-Boost controlled by MPC6 |
| BBstMPC5 | 5    | Buck-Boost MPC5 Enable Control. Only valid when BBstSeq = 111 and BBstEn = 10. If multiple MPCs are selected, the Buck-Boost is controlled by the logical OR of the MPCs | 0: Buck-Boost not controlled by MPC5 1: Buck-Boost controlled by MPC5 |
| BBstMPC4 | 4    | Buck-Boost MPC4 Enable Control. Only valid when BBstSeq = 111 and BBstEn = 10. If multiple MPCs are selected, the Buck-Boost is controlled by the logical OR of the MPCs | 0: Buck-Boost not controlled by MPC4 1: Buck-Boost controlled by MPC4 |
| BBstMPC3 | 3    | Buck-Boost MPC3 Enable Control. Only valid when BBstSeq = 111 and BBstEn = 10. If multiple MPCs are selected, the Buck-Boost is controlled by the logical OR of the MPCs | 0: Buck-Boost not controlled by MPC3 1: Buck-Boost controlled by MPC3 |
| BBstMPC2 | 2    | Buck-Boost MPC2 Enable Control. Only valid when BBstSeq = 111 and BBstEn = 10. If multiple MPCs are selected, the Buck-Boost is controlled by the logical OR of the MPCs | 0: Buck-Boost not controlled by MPC2 1: Buck-Boost controlled by MPC2 |
| BBstMPC1 | 1    | Buck-Boost MPC1 Enable Control. Only valid when BBstSeq = 111 and BBstEn = 10. If multiple MPCs are selected, the Buck-Boost is controlled by the logical OR of the MPCs | 0: Buck-Boost not controlled by MPC1 1: Buck-Boost controlled by MPC1 |
| BBstMPC0 | 0    | Buck-Boost MPC0 Enable Control. Only valid when BBstSeq = 111 and BBstEn = 10. If multiple MPCs are selected, the Buck-Boost is controlled by the logical OR of the MPCs | 0: Buck-Boost not controlled by MPC0 1: Buck-Boost controlled by MPC0 |

#### BBstCtr1 (0x46)

| BIT            | 7 | 6 | 5 | 4 | 3 | 2              | 1  | 0 |
|----------------|---|---|---|---|---|----------------|----|---|
| Field          | _ | _ | _ |   | E | BBstDvsCfg[4:0 | )] |   |
| Access<br>Type | _ | _ | _ |   |   | Write, Read    |    |   |

| BITFIELD   | BITS | DESCRIPTION                  | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------|------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BBstDvsCfg | 4:0  | Buck-Boost DVS configuration | 00000: DVS modes disabled 00001: MPC0/MPC1 00010: MPC0/MPC2 00011: MPC0/MPC3 00100: MPC0/MPC4 00101: MPC0/MPC5 00110: MPC0/MPC6 00111: MPC0/MPC7 01000: MPC1/MPC2 01001: MPC1/MPC3 01010: MPC1/MPC3 01010: MPC1/MPC5 01100: MPC1/MPC5 01100: MPC1/MPC6 01101: MPC1/MPC7 01110: MPC2/MPC3 01111: MPC2/MPC3 01111: MPC2/MPC4 10000: MPC2/MPC5 10001: MPC2/MPC5 10001: MPC3/MPC6 10101: MPC3/MPC6 10110: MPC3/MPC6 10111: MPC3/MPC6 10111: MPC3/MPC6 10111: MPC3/MPC6 10110: MPC3/MPC6 10110: MPC3/MPC6 10111: MPC3/MPC6 10111: MPC3/MPC6 11001: MPC4/MPC7 11010: MPC4/MPC7 11101: MPC5/MPC7 11101: MPC5/MPC7 11101: MPC5/MPC7 11101: MPC5/MPC7 11101: RESERVED |

### BBstDvsCfg0 (0x47)

| BIT            | 7 | 6 | 5 | 4 | 3       | 2          | 1 | 0 |
|----------------|---|---|---|---|---------|------------|---|---|
| Field          | _ | _ |   |   | BBstDvs | sVIt0[5:0] |   |   |
| Access<br>Type | _ | _ |   |   | Write,  | Read       |   |   |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                                                                                        |
|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BBstDvsVlt0 | 5:0  | Buck-Boost alternate output voltage setting 0 (Controlling MPCs = 00) 2.5V to 5.5V, Linear Scale, 50mV increments, codes below 000010 can interfere with V <sub>BBOUT_UVLO</sub> and are not guaranteed 000000 = 2.5V 000001 = 2.55V 111100 = 5.5V |
|             |      | >111100 = N/A                                                                                                                                                                                                                                      |

### BBstDvsCfg1 (0x48)

| BIT            | 7 | 6 | 5 | 4 | 3       | 2          | 1 | 0 |
|----------------|---|---|---|---|---------|------------|---|---|
| Field          | _ | _ |   |   | BBstDvs | sVIt1[5:0] |   |   |
| Access<br>Type | _ | _ |   |   | Write,  | Read       |   |   |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                                                                                                       |
|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BBstDvsVlt1 | 5:0  | Buck-Boost alternate output voltage setting 1 (Controlling MPCs = 01) 2.5V to 5.5V, Linear Scale, 50mV increments, codes below 000010 can interfere with V <sub>BBOUT_UVLO</sub> and are not guaranteed 000000 = 2.5V 000001 = 2.55V 111100 = 5.5V > 111100 = N/A |

#### BBstDvsCfg2 (0x49)

| BIT            | 7 | 6 | 5 | 4 | 3       | 2          | 1 | 0 |
|----------------|---|---|---|---|---------|------------|---|---|
| Field          | _ | _ |   |   | BBstDvs | sVIt2[5:0] |   |   |
| Access<br>Type | _ | _ |   |   | Write,  | Read       |   |   |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                                                                          |
|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BBstDvsVlt2 | 5:0  | Buck-Boost alternate output voltage setting 2 (Controlling MPCs = 10) 2.5V to 5.5V, Linear Scale, 50mV increments, codes below 000010 can interfere with V <sub>BBOUT_UVLO</sub> and are not guaranteed 000000 = 2.5V 000001 = 2.55V |
|             |      | 111100 = 5.5V<br>>111100 = N/A                                                                                                                                                                                                       |

### BBstDvsCfg3 (0x4A)

| BIT            | 7 | 6 | 5 | 4 | 3       | 2          | 1 | 0 |
|----------------|---|---|---|---|---------|------------|---|---|
| Field          | _ | _ |   |   | BBstDvs | sVIt3[5:0] |   |   |
| Access<br>Type | _ | _ |   |   | Write,  | Read       |   |   |

| BITFIELD    | BITS | DESCRIPTION                                                                                                                                                                                                                                                      |
|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BBstDvsVlt3 | 5:0  | Buck-Boost alternate output voltage setting 3 (Controlling MPCs = 11) 2.5V to 5.5V, Linear Scale, 50mV increments, codes below 000010 can interfere with V <sub>BBOUT_UVLO</sub> and are not guaranteed 000000 = 2.5V 000001 = 2.55V 111100 = 5.5V >111100 = N/A |
|             |      | >111100 - N/A                                                                                                                                                                                                                                                    |

### BBstDvsSpi (0x4B)

| BIT            | 7 | 6 | 5 | 4 | 3      | 2          | 1 | 0 |
|----------------|---|---|---|---|--------|------------|---|---|
| Field          | _ | _ |   |   | BBstSP | 'IVIt[5:0] |   |   |
| Access<br>Type | _ | _ |   |   | Read   | Only       |   |   |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                                                                                             |
|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BBstSPIVIt | 5:0  | Buck-Boost SPI DVS Readback. 2.5V to 5.5V, Linear Scale, 50mV increments, codes below 000010 can interfere with V <sub>BBOUT_UVLO</sub> and are not guaranteed 000000 = 2.5V 000001 = 2.55V 111100 = 5.5V >111100 = N/A |

### LDO1Ena (0x51)

| BIT            | 7            | 6 | 5 | 4 | 3 | 2 | 1      | 0       |
|----------------|--------------|---|---|---|---|---|--------|---------|
| Field          | LDO1Seq[2:0] |   |   | _ | _ | _ | LDO1I  | En[1:0] |
| Access<br>Type | Read Only    |   |   | _ | _ | _ | Write, | Read    |

| BITFIELD | BITS | DESCRIPTION                                                   | DECODE                                                                                                                                                                                                                                                                                                      |
|----------|------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDO1Seq  | 7:5  | LDO1 enable configuration (read only)                         | 000: Disabled 001: Reserved 010: Enabled at 0% of Boot/POR process delay control 011: Enabled at 25% of Boot/POR process delay control 100: 100 = Enabled at 50% of Boot/POR process delay control 101: Reserved 110: Reserved 111: Controlled by LDO1En [1:0] after 100% of Boot/POR process delay control |
| LDO1En   | 1:0  | LDO1 enable configuration (effective only when LDO1Seq = 111) | 00: Disabled 01: Enabled 10: Controlled by MPC_ (See LDO1Ctr register 0x54) 11: Reserved                                                                                                                                                                                                                    |

### LDO1Cfg (0x52)

| BIT            | 7 | 6 | 5 | 4                | 3                | 2              | 1           | 0              |
|----------------|---|---|---|------------------|------------------|----------------|-------------|----------------|
| Field          | _ | _ | _ | LDO1_MPC<br>0CNF | LDO1_MPC<br>0CNT | LDO1ActDs<br>c | LDO1Mode    | LDO1PsvDs<br>c |
| Access<br>Type | - | _ | _ | Write, Read      | Write, Read      | Write, Read    | Write, Read | Write, Read    |

| BITFIELD         | BITS | DESCRIPTION            | DECODE                                                                                                                                                      |  |
|------------------|------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| LDO1_MPC0<br>CNF | 4    | MPC0 configuration bit | 0: MPC0 controls LDO/SW mode of LDO1 (MPC0 = 0 LDO mode, MPC0 = 1 SW mode) 1: MPC0 controls Enable of LDO1 (MPC0 = 0 disabled, MPC0 = 1 enabled in SW mode) |  |
| LDO1_MPC0<br>CNT | 3    | LDO1/MPC0 control bit  | 0: MPC0 has no effect on the LDO 1: LDO1_MPC0CNF is valid and MPC0 function is enabled                                                                      |  |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                   | DECODE                                                                                                                                                             |
|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDO1ActDsc | 2    | LDO1 active discharge control                                                                                                                 | 0: LDO1 output is actively discharged only in Hard-Reset mode 1: LDO1 output is actively discharged in Hard-Reset mode and also when its Enable goes Low           |
| LDO1Mode   | 1    | LDO1 Mode Control. When FET is On, the output is unregulated. This setting is internally latched and can change only when the LDO is disabled | Normal LDO operating mode     Load switch mode. FET is either fully On or Off depending on state of LDO1En.                                                        |
| LDO1PsvDsc | 0    | LDO1 passive discharge control                                                                                                                | 0: LDO1 output is discharged only entering Off and Hard-Reset modes 1: LDO1 output is discharged only entering Off and Hard-Reset modes and when the enable is Low |

#### LDO1VSet (0x53)

| BIT            | 7 | 6 | 5             | 4 | 3 | 2 | 1 | 0 |
|----------------|---|---|---------------|---|---|---|---|---|
| Field          | _ | _ | LDO1VSet[5:0] |   |   |   |   |   |
| Access<br>Type | _ | _ | Write, Read   |   |   |   |   |   |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                      |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDO1VSet | 5:0  | LDO1 Output Voltage Setting. Limited by input supply 0.5V to 1.95V, Linear Scale, 25mV increments 000000 = 0.5V 000001 = 0.525V 111010 = 1.95V >111010 = Limited by input supply |

#### **LDO1Ctr (0x54)**

| BIT            | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
|----------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| Field          | LDO1MPC7    | LDO1MPC6    | LDO1MPC5    | LDO1MPC4    | LDO1MPC3    | LDO1MPC2    | LDO1MPC1    | LDO1MPC0    |
| Access<br>Type | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                              | DECODE                                                       |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| LDO1MPC7 | 7    | LDO1 MPC7 Enable Control. Only valid when LDO1Seq = 111 and LDO1En = 10. If multiple MPCs are selected, LDO1 is controlled by the logical OR of the MPCs | 0: LDO1 not controlled by MPC7 1: LDO1 controlled by MPC7    |
| LDO1MPC6 | 6    | LDO1 MPC6 Enable Control. Only valid when LDO1Seq = 111 and LDO1En = 10. If multiple MPCs are selected, LDO1 is controlled by the logical OR of the MPCs | 0: LDO1 not controlled by MPC6 1: LDO1 controlled by MPC6    |
| LDO1MPC5 | 5    | LDO1 MPC5 Enable Control. Only valid when LDO1Seq = 111 and LDO1En = 10. If multiple MPCs are selected, LDO1 is controlled by the logical OR of the MPCs | 0: LDO1 not controlled by MPC5<br>1: LDO1 controlled by MPC5 |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                              | DECODE                                                       |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| LDO1MPC4 | 4    | LDO1 MPC4 Enable Control. Only valid when LDO1Seq = 111 and LDO1En = 10. If multiple MPCs are selected, LDO1 is controlled by the logical OR of the MPCs | 0: LDO1 not controlled by MPC4 1: LDO1 controlled by MPC4    |
| LDO1MPC3 | 3    | LDO1 MPC3 Enable Control. Only valid when LDO1Seq = 111 and LDO1En = 10. If multiple MPCs are selected, LDO1 is controlled by the logical OR of the MPCs | 0: LDO1 not controlled by MPC3 1: LDO1 controlled by MPC3    |
| LDO1MPC2 | 2    | LDO1 MPC2 Enable Control. Only valid when LDO1Seq = 111 and LDO1En = 10. If multiple MPCs are selected, LDO1 is controlled by the logical OR of the MPCs | 0: LDO1 not controlled by MPC2<br>1: LDO1 controlled by MPC2 |
| LDO1MPC1 | 1    | LDO1 MPC1 Enable Control. Only valid when LDO1Seq = 111 and LDO1En = 10. If multiple MPCs are selected, LDO1 is controlled by the logical OR of the MPCs | 0: LDO1 not controlled by MPC1 1: LDO1 controlled by MPC1    |
| LDO1MPC0 | 0    | LDO1 MPC0 Enable Control. Only valid when LDO1Seq = 111 and LDO1En = 10. If multiple MPCs are selected, LDO1 is controlled by the logical OR of the MPCs | 0: LDO1 not controlled by MPC0<br>1: LDO1 controlled by MPC0 |

#### **LDO2Ena (0x55)**

| BIT            | 7            | 6 | 5 | 4 | 3 | 2 | 1      | 0       |
|----------------|--------------|---|---|---|---|---|--------|---------|
| Field          | LDO2Seq[2:0] |   |   | _ | - | _ | LDO2   | En[1:0] |
| Access<br>Type | Read Only    |   |   | _ | _ | _ | Write, | Read    |

| BITFIELD | BITS | DESCRIPTION                                                   | DECODE                                                                                                                                                                                                                                                                                                                                    |
|----------|------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDO2Seq  | 7:5  | LDO2 Enable Configuration (Read only)                         | 000: 000 = Disabled 001: Enabled always when BAT/SYS is present 010: Enabled at 0% of Boot/POR process delay control 011: Enabled at 25% of Boot/POR process delay control 100: Enabled at 50% of Boot/POR process delay control 101: Reserved 110: Reserved 111: Controlled by LDO2En [1:0] after 100% of Boot/POR process delay control |
| LDO2En   | 1:0  | LDO2 Enable Configuration (effective only when LDO2Seq = 111) | 00: Disabled 01: Enabled 10: Controlled by MPC_ (See LDO2Ctr register 0x58) 11: Reserved                                                                                                                                                                                                                                                  |

#### LDO2Cfg (0x56)

| BIT            | 7 | 6 | 5 | 4 | 3              | 2              | 1           | 0              |
|----------------|---|---|---|---|----------------|----------------|-------------|----------------|
| Field          | _ | _ | _ | _ | LDO2Suppl<br>y | LDO2ActDs<br>c | LDO2Mode    | LDO2PsvDs<br>c |
| Access<br>Type | _ | _ | _ | _ | Write, Read    | Write, Read    | Write, Read | Write, Read    |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                    | DECODE                                                                                                                                                     |
|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDO2Supply | 3    | AON LDO internal switchover supply control                                                                                                     | 0: L2IN must be provided externally 1: L2IN is internally connected to V <sub>CCINT</sub> with a TYP 15kΩ resistor. Bypass L2IN with 1μF                   |
| LDO2ActDsc | 2    | LDO2 active discharge control                                                                                                                  | 0: LDO2 output is actively discharged only in Hard-Reset mode 1: LDO2 output is actively discharged in Hard-Reset mode and also when its Enable goes Low   |
| LDO2Mode   | 1    | LDO2 Mode Control. When FET is On, the output is unregulated. This setting is internally latched and can change only when the LDO is disabled. | Normal LDO operating mode     Load switch mode. FET is either fully On or Off depending on state of LDO2En.                                                |
| LDO2PsvDsc | 0    | LDO2 passive discharge control                                                                                                                 | 0: LDO2 output is passively discharged only in Hard-Reset mode 1: LDO2 output is passively discharged in Hard-Reset mode and also when its Enable goes Low |

#### LDO2VSet (0x57)

| BIT            | 7 | 6 | 5 | 4 | 3 | 2             | 1 | 0 |
|----------------|---|---|---|---|---|---------------|---|---|
| Field          | _ | _ | _ |   |   | LDO2VSet[4:0] |   |   |
| Access<br>Type | _ | _ | _ |   |   | Write, Read   |   |   |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                        |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| LDO2VSet | 4:0  | LDO2 Output Voltage Setting. Limited by input supply. 0.9V to 4V, Linear Scale, 100mV increments 000000 = 0.9V 000001 = 1V 11110 = 3.9V 11111 = 4V |

### **LDO2Ctr (0x58)**

| BIT            | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
|----------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| Field          | LDO2MPC7    | LDO2MPC6    | LDO2MPC5    | LDO2MPC4    | LDO2MPC3    | LDO2MPC2    | LDO2MPC1    | LDO2MPC0    |
| Access<br>Type | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                              | DECODE                                                       |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| LDO2MPC7 | 7    | LDO2 MPC7 Enable Control. Only valid when LDO2Seq = 111 and LDO2En = 10. If multiple MPCs are selected, LDO2 is controlled by the logical OR of the MPCs | 0: LDO2 not controlled by MPC7 1: LDO2 controlled by MPC7    |
| LDO2MPC6 | 6    | LDO2 MPC6 Enable Control. Only valid when LDO2Seq = 111 and LDO2En = 10. If multiple MPCs are selected, LDO2 is controlled by the logical OR of the MPCs | 0: LDO2 not controlled by MPC6 1: LDO2 controlled by MPC6    |
| LDO2MPC5 | 5    | LDO2 MPC5 Enable Control. Only valid when LDO2Seq = 111 and LDO2En = 10. If multiple MPCs are selected, LDO2 is controlled by the logical OR of the MPCs | 0: LDO2 not controlled by MPC5 1: LDO2 controlled by MPC5    |
| LDO2MPC4 | 4    | LDO2 MPC4 Enable Control. Only valid when LDO2Seq = 111 and LDO2En = 10. If multiple MPCs are selected, LDO2 is controlled by the logical OR of the MPCs | 0: LDO2 not controlled by MPC4 1: LDO2 controlled by MPC4    |
| LDO2MPC3 | 3    | LDO2 MPC3 Enable Control. Only valid when LDO2Seq = 111 and LDO2En = 10. If multiple MPCs are selected, LDO2 is controlled by the logical OR of the MPCs | 0: LDO2 not controlled by MPC3 1: LDO2 controlled by MPC3    |
| LDO2MPC2 | 2    | LDO2 MPC2 Enable Control. Only valid when LDO2Seq = 111 and LDO2En = 10. If multiple MPCs are selected, LDO2 is controlled by the logical OR of the MPCs | 0: LDO2 not controlled by MPC2<br>1: LDO2 controlled by MPC2 |
| LDO2MPC1 | 1    | LDO2 MPC1 Enable Control. Only valid when LDO2Seq = 111 and LDO2En = 10. If multiple MPCs are selected, LDO2 is controlled by the logical OR of the MPCs | 0: LDO2 not controlled by MPC1 1: LDO2 controlled by MPC1    |
| LDO2MPC0 | 0    | LDO2 MPC0 Enable Control. Only valid when LDO2Seq = 111 and LDO2En = 10. If multiple MPCs are selected, LDO2 is controlled by the logical OR of the MPCs | 0: LDO2 not controlled by MPC0 1: LDO2 controlled by MPC0    |

#### LSW1Ena (0x59)

| BIT            | 7            | 6 | 5 | 4 | 3 | 2 | 1      | 0       |
|----------------|--------------|---|---|---|---|---|--------|---------|
| Field          | LSW1Seq[2:0] |   |   | _ | _ | _ | LSW1   | En[1:0] |
| Access<br>Type | Read Only    |   |   | _ | _ | _ | Write, | Read    |

| BITFIELD | BITS | DESCRIPTION                                                   | DECODE                                                                                                                                                                                                                                                                                                |
|----------|------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LSW1Seq  | 7:5  | LSW1 enable configuration (read only)                         | 000: Disabled 001: Reserved 010: Enabled at 0% of Boot/POR process delay control 011: Enabled at 25% of Boot/POR process delay control 100: Enabled at 50% of Boot/POR process delay control 101: Reserved 110: Reserved 111: Controlled by LSW1En [1:0] after 100% of Boot/POR process delay control |
| LSW1En   | 1:0  | LSW1 enable configuration (effective only when LSW1Seq = 111) | 00: Disabled 01: Enabled 10: Controlled by MPC_ (See LSW1MPC_ bits in register 0x5B) 11: Reserved                                                                                                                                                                                                     |

#### LSW1Cfg (0x5A)

| BIT            | 7 | 6 | 5 | 4 | 3 | 2              | 1           | 0              |
|----------------|---|---|---|---|---|----------------|-------------|----------------|
| Field          | _ | _ | _ | _ | - | LSW1ActDs<br>c | LSW1Lowlq   | LSW1PsvD<br>sc |
| Access<br>Type | _ | _ | _ | _ | - | Write, Read    | Write, Read | Write, Read    |

| BITFIELD   | BITS | DESCRIPTION                                                                                            | DECODE                                                                                                                                                                                                                 |  |  |
|------------|------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| LSW1ActDsc | 2    | LSW1 active discharge control                                                                          | 0: LSW1 output is actively discharged only in Hard-Reset mode 1: LSW1 output is actively discharged in Hard-Reset mode and also when its Enable goes Low                                                               |  |  |
| LSW1Lowlq  | 1    | LSW1 Low Quiescent Control. Low quiescent mode is achieved by disabling the voltage protection of LSW1 | O: Voltage protection enabled. If V <sub>SYS</sub> - V <sub>LSW1OUT</sub> exceeds V <sub>LSW_PROT</sub> , the output is disabled to protect from overcurrent.  1: Voltage protection disabled and quiescent is reduced |  |  |
| LSW1PsvDs  | 0    | LSW1 passive discharge control                                                                         | 0: LSW1 output is discharged only entering Off and Hard-Reset modes 1: LSW1 output is discharged only entering Off and Hard-Reset modes and when the enable is Low                                                     |  |  |

#### LSW1Ctr (0x5B)

| BIT            | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
|----------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| Field          | LSW1MPC7    | LSW1MPC6    | LSW1MPC5    | LSW1MPC4    | LSW1MPC3    | LSW1MPC2    | LSW1MPC1    | LSW1MPC0    |
| Access<br>Type | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                              | DECODE                                                    |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|
| LSW1MPC7 | 7    | LSW1 MPC7 Enable Control. Only valid when LSW1Seq = 111 and LSW1En = 10. If multiple MPCs are selected, LSW1 is controlled by the logical OR of the MPCs | 0: LSW1 not controlled by MPC7 1: LSW1 controlled by MPC7 |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                              | DECODE                                                       |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| LSW1MPC6 | 6    | LSW1 MPC6 Enable Control. Only valid when LSW1Seq = 111 and LSW1En = 10. If multiple MPCs are selected, LSW1 is controlled by the logical OR of the MPCs | 0: LSW1 not controlled by MPC6<br>1: LSW1 controlled by MPC6 |
| LSW1MPC5 | 5    | LSW1 MPC5 Enable Control. Only valid when LSW1Seq = 111 and LSW1En = 10. If multiple MPCs are selected, LSW1 is controlled by the logical OR of the MPCs | 0: LSW1 not controlled by MPC5 1: LSW1 controlled by MPC5    |
| LSW1MPC4 | 4    | LSW1 MPC4 Enable Control. Only valid when LSW1Seq = 111 and LSW1En = 10. If multiple MPCs are selected, LSW1 is controlled by the logical OR of the MPCs | 0: LSW1 not controlled by MPC4<br>1: LSW1 controlled by MPC4 |
| LSW1MPC3 | 3    | LSW1 MPC3 Enable Control. Only valid when LSW1Seq = 111 and LSW1En = 10. If multiple MPCs are selected, LSW1 is controlled by the logical OR of the MPCs | 0: LSW1 not controlled by MPC3 1: LSW1 controlled by MPC3    |
| LSW1MPC2 | 2    | LSW1 MPC2 Enable Control. Only valid when LSW1Seq = 111 and LSW1En = 10. If multiple MPCs are selected, LSW1 is controlled by the logical OR of the MPCs | 0: LSW1 not controlled by MPC2<br>1: LSW1 controlled by MPC2 |
| LSW1MPC1 | 1    | LSW1 MPC1 Enable Control. Only valid when LSW1Seq = 111 and LSW1En = 10. If multiple MPCs are selected, LSW1 is controlled by the logical OR of the MPCs | 0: LSW1 not controlled by MPC1<br>1: LSW1 controlled by MPC1 |
| LSW1MPC0 | 0    | LSW1 MPC0 Enable Control. Only valid when LSW1Seq = 111 and LSW1En = 10. If multiple MPCs are selected, LSW1 is controlled by the logical OR of the MPCs | 0: LSW1 not controlled by MPC0 1: LSW1 controlled by MPC0    |

#### LSW2Ena (0x5C)

| BIT            | 7            | 6 | 5 | 4 | 3 | 2 | 1      | 0       |
|----------------|--------------|---|---|---|---|---|--------|---------|
| Field          | LSW2Seq[2:0] |   |   | _ | _ | _ | LSW2I  | En[1:0] |
| Access<br>Type | Read Only    |   |   | _ | _ | _ | Write, | Read    |

| BITFIELD | BITS | DESCRIPTION                                                   | DECODE                                                                                                                                                                                                                                                                                                |
|----------|------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LSW2Seq  | 7:5  | LSW2 enable configuration (read only)                         | 000: Disabled 001: Reserved 010: Enabled at 0% of Boot/POR process delay control 011: Enabled at 25% of Boot/POR process delay control 100: Enabled at 50% of Boot/POR process delay control 101: Reserved 110: Reserved 111: Controlled by LSW2En [1:0] after 100% of Boot/POR process delay control |
| LSW2En   | 1:0  | LSW2 enable configuration (effective only when LSW2Seq = 111) | 00: Disabled 01: Enabled 10: Controlled by MPC_ (See LSW2MPC_ bits in register 0x5E) 11: Reserved                                                                                                                                                                                                     |

#### LSW2Cfg (0x5D)

| BIT            | 7 | 6 | 5 | 4 | 3 | 2              | 1           | 0              |
|----------------|---|---|---|---|---|----------------|-------------|----------------|
| Field          | _ | _ | _ | _ | - | LSW2ActDs<br>c | LSW2Lowlq   | LSW2PsvD<br>sc |
| Access<br>Type | _ | _ | _ | _ | - | Write, Read    | Write, Read | Write, Read    |

| BITFIELD   | BITS | DESCRIPTION                                                                                                  | DECODE                                                                                                                                                                                                                 |
|------------|------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LSW2ActDsc | 2    | LSW2 active discharge control                                                                                | 0: LSW2 output is actively discharged only in Hard-Reset mode 1: LSW2 output is actively discharged in Hard-Reset mode and also when its Enable goes Low                                                               |
| LSW2Lowlq  | 1    | LSW2 Low Quiescent Control.<br>Low quiescent mode is achieved by disabling<br>the voltage protection of LSW2 | O: Voltage protection enabled. If V <sub>SYS</sub> - V <sub>LSW2OUT</sub> exceeds V <sub>LSW_PROT</sub> , the output is disabled to protect from overcurrent.  1: Voltage protection disabled and quiescent is reduced |
| LSW2PsvDs  | 0    | LSW2 passive discharge control                                                                               | 0: LSW2 output is discharged only entering Off and Hard-Reset modes 1: LSW2 output is discharged only entering Off and Hard-Reset modes and when the enable is Low                                                     |

#### LSW2Ctr (0x5E)

| BIT            | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
|----------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| Field          | LSW2MPC7    | LSW2MPC6    | LSW2MPC5    | LSW2MPC4    | LSW2MPC3    | LSW2MPC2    | LSW2MPC1    | LSW2MPC0    |
| Access<br>Type | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                              | DECODE                                                    |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|
| LSW2MPC7 | 7    | LSW2 MPC7 Enable Control. Only valid when LSW2Seq = 111 and LSW2En = 10. If multiple MPCs are selected, LSW2 is controlled by the logical OR of the MPCs | 0: LSW2 not controlled by MPC7 1: LSW2 controlled by MPC7 |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                              | DECODE                                                       |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| LSW2MPC6 | 6    | LSW2 MPC6 Enable Control. Only valid when LSW2Seq = 111 and LSW2En = 10. If multiple MPCs are selected, LSW2 is controlled by the logical OR of the MPCs | 0: LSW2 not controlled by MPC6 1: LSW2 controlled by MPC6    |
| LSW2MPC5 | 5    | LSW2 MPC5 Enable Control. Only valid when LSW2Seq = 111 and LSW2En = 10. If multiple MPCs are selected, LSW2 is controlled by the logical OR of the MPCs | 0: LSW2 not controlled by MPC5 1: LSW2 controlled by MPC5    |
| LSW2MPC4 | 4    | LSW2 MPC4 Enable Control. Only valid when LSW2Seq = 111 and LSW2En = 10. If multiple MPCs are selected, LSW2 is controlled by the logical OR of the MPCs | 0: LSW2 not controlled by MPC4<br>1: LSW2 controlled by MPC4 |
| LSW2MPC3 | 3    | LSW2 MPC3 Enable Control. Only valid when LSW2Seq = 111 and LSW2En = 10. If multiple MPCs are selected, LSW2 is controlled by the logical OR of the MPCs | 0: LSW2 not controlled by MPC3 1: LSW2 controlled by MPC3    |
| LSW2MPC2 | 2    | LSW2 MPC2 Enable Control. Only valid when LSW2Seq = 111 and LSW2En = 10. If multiple MPCs are selected, LSW2 is controlled by the logical OR of the MPCs | 0: LSW2 not controlled by MPC2<br>1: LSW2 controlled by MPC2 |
| LSW2MPC1 | 1    | LSW2 MPC1 Enable Control. Only valid when LSW2Seq = 111 and LSW2En = 10. If multiple MPCs are selected, LSW2 is controlled by the logical OR of the MPCs | 0: LSW2 not controlled by MPC1<br>1: LSW2 controlled by MPC1 |
| LSW2MPC0 | 0    | LSW2 MPC0 Enable Control. Only valid when LSW2Seq = 111 and LSW2En = 10. If multiple MPCs are selected, LSW2 is controlled by the logical OR of the MPCs | 0: LSW2 not controlled by MPC0 1: LSW2 controlled by MPC0    |

#### ChgPmpEna (0x5F)

| BIT            | 7              | 6 | 5 | 4 | 3 | 2 | 1      | 0        |
|----------------|----------------|---|---|---|---|---|--------|----------|
| Field          | ChgPmpSeq[2:0] |   |   | _ | _ | _ | ChgPm  | pEn[1:0] |
| Access<br>Type | Read Only      |   |   | _ | _ | _ | Write, | Read     |

| BITFIELD  | BITS | DESCRIPTION                                                            | DECODE                                                                                                                                                                                                                                                                                                  |
|-----------|------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ChgPmpSeq | 7:5  | Charge pump enable configuration (read only)                           | 000: Disabled 001: Reserved 010: Enabled at 0% of Boot/POR process delay control 011: Enabled at 25% of Boot/POR process delay control 100: Enabled at 50% of Boot/POR process delay control 101: Reserved 110: Reserved 111: Controlled by ChgPmpEn [1:0] after 100% of Boot/POR process delay control |
| ChgPmpEn  | 1:0  | Charge pump enable configuration (effective only when ChgPmpSeq = 111) | 00: Disabled 01: Enabled 10: Controlled by MPC_ (See ChgPmpMPC_ bits in register 0x61) 11: Reserved                                                                                                                                                                                                     |

#### ChgPmpCfg (0x60)

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1           | 0             |
|----------------|---|---|---|---|---|---|-------------|---------------|
| Field          | _ | _ | _ | _ | - | _ | CPVSet      | ChgPmpPs<br>v |
| Access<br>Type | _ | _ | _ | _ | _ | _ | Write, Read | Write, Read   |

| BITFIELD  | BITS | DESCRIPTION                           | DECODE                                                                                                                  |
|-----------|------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| CPVSet    | 1    | Charge pump voltage control           | 0: 6.6V<br>1: 5V                                                                                                        |
| ChgPmpPsv | 0    | Charge pump passive discharge control | O: Charge pump passively discharged only in Hard-Reset 1: Charge pump passively discharged in Hard-Reset or Enable Low. |

### ChgPmpCtr (0x61)

| BIT            | 7              | 6              | 5              | 4              | 3              | 2              | 1              | 0              |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| Field          | CHGPMPM<br>PC7 | CHGPMPM<br>PC6 | CHGPMPM<br>PC5 | CHGPMPM<br>PC4 | CHGPMPM<br>PC3 | CHGPMPM<br>PC2 | CHGPMPM<br>PC1 | CHGPMPM<br>PC0 |
| Access<br>Type | Write, Read    |

| BITFIELD       | BITS | DESCRIPTION                                                                                                                                                           | DECODE                                                                  |
|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| CHGPMPMP<br>C7 | 7    | Charge Pump MPC7 Enable Control. Only valid when ChgPmpSeq = 111 and ChgPmpEn = 10. If multiple MPCs are selected, ChgPmp is controlled by the logical OR of the MPCs | 0: Charge pump not controlled by MPC7 1: Charge pump controlled by MPC7 |
| CHGPMPMP<br>C6 | 6    | Charge Pump MPC6 Enable Control. Only valid when ChgPmpSeq = 111 and ChgPmpEn = 10. If multiple MPCs are selected, ChgPmp is controlled by the logical OR of the MPCs | 0: Charge pump not controlled by MPC6 1: Charge pump controlled by MPC6 |

| BITFIELD       | BITS | DESCRIPTION                                                                                                                                                           | DECODE                                                                    |
|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| CHGPMPMP<br>C5 | 5    | Charge Pump MPC5 Enable Control. Only valid when ChgPmpSeq = 111 and ChgPmpEn = 10. If multiple MPCs are selected, ChgPmp is controlled by the logical OR of the MPCs | 0: Charge pump not controlled by MPC5 1: Charge pump controlled by MPC5   |
| CHGPMPMP<br>C4 | 4    | Charge Pump MPC4 Enable Control. Only valid when ChgPmpSeq = 111 and ChgPmpEn = 10. If multiple MPCs are selected, ChgPmp is controlled by the logical OR of the MPCs | 0: Charge pump not controlled by MPC4 1: Charge pump controlled by MPC4   |
| CHGPMPMP<br>C3 | 3    | Charge Pump MPC3 Enable Control. Only valid when ChgPmpSeq = 111 and ChgPmpEn = 10. If multiple MPCs are selected, ChgPmp is controlled by the logical OR of the MPCs | 0: Charge pump not controlled by MPC3 1: Charge pump controlled by MPC3   |
| CHGPMPMP<br>C2 | 2    | Charge Pump MPC2 Enable Control. Only valid when ChgPmpSeq = 111 and ChgPmpEn = 10. If multiple MPCs are selected, ChgPmp is controlled by the logical OR of the MPCs | Charge pump not controlled by MPC2     Charge pump not controlled by MPC2 |
| CHGPMPMP<br>C1 | 1    | Charge Pump MPC1 Enable Control. Only valid when ChgPmpSeq = 111 and ChgPmpEn = 10. If multiple MPCs are selected, ChgPmp is controlled by the logical OR of the MPCs | 0: Charge pump not controlled by MPC1 1: Charge pump controlled by MPC1   |
| CHGPMPMP<br>C0 | 0    | Charge Pump MPC0 Enable Control. Only valid when ChgPmpSeq = 111 and ChgPmpEn = 10. If multiple MPCs are selected, ChgPmp is controlled by the logical OR of the MPCs | 0: Charge pump not controlled by MPC0 1: Charge pump controlled by MPC0   |

### BoostEna (0x62)

| BIT            | 7             | 6 | 5 | 4 | 3 | 2 | 1      | 0      |
|----------------|---------------|---|---|---|---|---|--------|--------|
| Field          | BoostSeq[2:0] |   |   | _ | _ | _ | BstE   | n[1:0] |
| Access<br>Type | Read Only     |   |   | _ | _ | - | Write, | Read   |

| BITFIELD | BITS | DESCRIPTION                            | DECODE                                                                                                                                                                                                                                                                                                 |
|----------|------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BoostSeq | 7:5  | Boost enable configuration (read only) | 000: Disabled 001: Reserved 010: Enabled at 0% of Boot/POR process delay control 011: Enabled at 25% of Boot/POR process delay control 100: Enabled at 50% of Boot/POR process delay control 101: Reserved 110: Reserved 111: Controlled by BoostEn [1:0] after 100% of Boot/POR process delay control |

| BITFIELD | BITS | DESCRIPTION                                                     | DECODE                                                                                             |
|----------|------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| BstEn    | 1:0  | Boost enable configuration (effective only when BoostSeq = 111) | 00: Disabled 01: Enabled 10: Controlled by MPC_ (See BoostMPC_ bits in register 0x66) 11: Reserved |

#### BoostCfg (0x63)

| BIT            | 7 | 6 | 5 | 4 | 3           | 2           | 1           | 0               |
|----------------|---|---|---|---|-------------|-------------|-------------|-----------------|
| Field          | _ | _ | _ | _ | BstPsvDsc   | BstlAdptEn  | BstFastStrt | BstFETScal<br>e |
| Access<br>Type | _ | _ | _ | _ | Write, Read | Write, Read | Write, Read | Write, Read     |

| BITFIELD    | BITS | DESCRIPTION                         | DECODE                                                                                                                                                                             |
|-------------|------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BstPsvDsc   | 3    | Boost passive discharge control     | 0: Boost output is discharged only when entering Off and Hard-Reset modes 1: Boost output is discharged only when entering Off and Hard-Reset modes and when BoostEn is set to 000 |
| BstlAdptEn  | 2    | Boost adaptive peak current control | O: Inductor peak current fixed at the programmed value by means of BstlSet     1: Inductor peak current automatically increased to provide better load regulation                  |
| BstFastStrt | 1    | Boost fast start time               | 0: Time to full current capability during Startup =100ms. Precharge with fixed BstlSet = 100mA 1: Time to full current capability during Startup = 50ms.                           |
| BstFETScale | 0    | Boost FET scaling                   | No FET scaling     Active boost FET size scaled down by half to optimize efficiency for low inductor peak current settings                                                         |

#### **BoostlSet (0x64)**

| BIT            | 7                    | 6 | 5 | 4 | 3            | 2 | 1 | 0 |
|----------------|----------------------|---|---|---|--------------|---|---|---|
| Field          | BstISetLook<br>UpDis | _ | _ | _ | BstlSet[3:0] |   |   |   |
| Access<br>Type | Write, Read          | _ | - | _ | Write, Read  |   |   |   |

| BITFIELD             | BITS | DESCRIPTION                                    | DECODE                                                                                                              |
|----------------------|------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| BstlSetLook<br>UpDis | 7    | Boost peak current set by lookup table disable | O: Inductor current setting is set according to look-<br>up table     1: Inductor current setting is set by BstlSet |

### MAX20360

## PMIC with Ultra-Low I<sub>Q</sub> Regulators, Charger, Fuel Gauge, and Haptic Driver for Small Li+ System

| BITFIELD | BITS | DESCRIPTION                                                                                                     | DECODE                                                                                                                                                                                                                                       |
|----------|------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BstlSet  | 3:0  | Boost Nominal inductor Peak Current Setting.<br>Valid only if BstlSetLookUpDis is high.<br>25mA step resolution | 0000: 100mA<br>0001: 125mA<br>0010: 150mA<br>0011: 175mA<br>0100: 200mA<br>0101: 225mA<br>0110: 250mA<br>0111: 275mA<br>1000: 300mA<br>1001: 325mA<br>1010: 350mA<br>1011: 375mA<br>1100: 400mA<br>1111: 425mA<br>1110: 450mA<br>1111: 475mA |

#### BoostVSet (0x65)

| BIT            | 7 | 6 | 5 | 4            | 3      | 2    | 1 | 0 |
|----------------|---|---|---|--------------|--------|------|---|---|
| Field          | _ | _ |   | BstVSet[5:0] |        |      |   |   |
| Access<br>Type | _ | - |   |              | Write, | Read |   |   |

| BITFIELD | BITS | DESCRIPTION                                                                   | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BstVSet  | 5:0  | Boost Output Voltage Setting. Linear scale from 5V to 20V in 250mV increments | 000000: 5.00V 000010: 5.25V 000010: 5.50V 0000110: 5.75V 000100: 6.00V 000111: 6.25V 000110: 6.50V 000100: 7.00V 001011: 7.25V 001000: 7.00V 001011: 7.50V 001100: 8.00V 001101: 8.25V 001100: 8.00V 001101: 8.25V 001101: 8.50V 001101: 8.50V 001111: 8.75V 010000: 9.00V 010001: 9.25V 010001: 9.50V 010011: 9.50V 010101: 10.25V 010100: 10.00V 010111: 10.75V 011000: 11.00V 011011: 11.25V 011100: 11.50V 011101: 11.25V 011100: 12.00V 011111: 12.75V 100000: 13.00V 100001: 13.25V 100100: 13.50V 100101: 13.75V 100100: 14.50V 100101: 14.50V 100101: 14.50V 100101: 14.55V 100100: 15.50V 100111: 15.50V 100110: 15.50V 100111: 16.25V 101101: 15.50V 101101: 15.50V 101101: 15.50V 101101: 15.50V 101101: 15.50V 101011: 15.50V 101101: 15.50V |

| BITFIELD | BITS | DESCRIPTION | DECODE                                                |
|----------|------|-------------|-------------------------------------------------------|
|          |      |             | 111011: 19.75V<br>111100: 20.00V<br>>111100: Reserved |

#### BoostCtr (0x66)

| BIT            | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
|----------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| Field          | BstMPC7     | BstMPC6     | BstMPC5     | BstMPC4     | BstMPC3     | BstMPC2     | BstMPC1     | BstMPC0     |
| Access<br>Type | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                    | DECODE                                                         |
|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| BstMPC7  | 7    | Boost MPC7 Enable Control. Only valid when BstSeq = 111 and BstEn = 10. If multiple MPCs are selected, Buck- Boost is controlled by the logical OR of the MPCs | 0: Boost not controlled by MPC7 1: Boost controlled by MPC7    |
| BstMPC6  | 6    | Boost MPC6 Enable Control. Only valid when BstSeq = 111 and BstEn = 10. If multiple MPCs are selected, Buck- Boost is controlled by the logical OR of the MPCs | 0: Boost not controlled by MPC6 1: Boost controlled by MPC6    |
| BstMPC5  | 5    | Boost MPC5 Enable Control. Only valid when BstSeq = 111 and BstEn = 10. If multiple MPCs are selected, Buck- Boost is controlled by the logical OR of the MPCs | 0: Boost not controlled by MPC5 1: Boost controlled by MPC5    |
| BstMPC4  | 4    | Boost MPC4 Enable Control. Only valid when BstSeq = 111 and BstEn = 10. If multiple MPCs are selected, Buck- Boost is controlled by the logical OR of the MPCs | 0: Boost not controlled by MPC4 1: Boost controlled by MPC4    |
| BstMPC3  | 3    | Boost MPC3 Enable Control. Only valid when BstSeq = 111 and BstEn = 10. If multiple MPCs are selected, Buck-Boost is controlled by the logical OR of the MPCs  | 0: Boost not controlled by MPC3 1: Boost controlled by MPC3    |
| BstMPC2  | 2    | Boost MPC2 Enable Control. Only valid when BstSeq = 111 and BstEn = 10. If multiple MPCs are selected, Buck-Boost is controlled by the logical OR of the MPCs  | 0: Boost not controlled by MPC2<br>1: Boost controlled by MPC2 |
| BstMPC1  | 1    | Boost MPC1 Enable Control. Only valid when BstSeq = 111 and BstEn = 10. If multiple MPCs are selected, Buck- Boost is controlled by the logical OR of the MPCs | 0: Boost not controlled by MPC1 1: Boost controlled by MPC1    |
| BstMPC0  | 0    | Boost MPC0 Enable Control. Only valid when BstSeq = 111 and BstEn = 10. If multiple MPCs are selected, Buck- Boost is controlled by the logical OR of the MPCs | 0: Boost not controlled by MPC0 1: Boost controlled by MPC0    |

#### MPC0Cfg (0x67)

| BIT            | 7         | 6 | 5 | 4           | 3           | 2           | 1           | 0           |
|----------------|-----------|---|---|-------------|-------------|-------------|-------------|-------------|
| Field          | MPC0Read  | _ | _ | MPC0Out     | MPC0OD      | MPC0HiZB    | MPC0Res     | MPC0Pup     |
| Access<br>Type | Read Only | - | _ | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                          | DECODE                                                                                           |  |  |
|----------|------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|
| MPC0Read | 7    | MPC0 State                                                                           | 0: MPC0 Low<br>1: MPC0 High (if MPC0OD = 0) or Hi-Z (if<br>MPC0OD = 1)                           |  |  |
| MPC0Out  | 4    | MPC0 Output Value. Valid only if MPC0 is configured as output (MPC0HiZB = 1)         | 0: MPC0 connected to GND 1: MPC0 open drain off (MPC0OD = 1) or connected to BK1OUT (MPC0OD = 0) |  |  |
| MPC0OD   | 3    | MPC0 Output Configuration. Valid only if MPC0 is configured as output (MPC0HiZB = 1) | 0: MPC0 is push-pull connected to BK10UT 1: MPC0 is open drain                                   |  |  |
| MPC0HiZB | 2    | MPC0 Direction                                                                       | 0: MPC0 is Hi-Z. Input buffer enabled. 1: MPC0 is not Hi-Z. Output buffer enabled.               |  |  |
| MPC0Res  | 1    | MPC0 Resistor Presence. Valid only if MPC0 is configured as input (MPC0HiZB = 0)     | 0: Resistor not connected to MPC0 1: Resistor connected to MPC0                                  |  |  |
| MPC0Pup  | 0    | MPC0 Resistor Configuration. Valid only if there is a resistor on MPC0 (MPC0Res = 1) | 0: Pulldown connected to MPC0 1: Pullup to V <sub>CCINT</sub> connected MCP0                     |  |  |

#### MPC1Cfg (0x68)

| BIT            | 7         | 6 | 5 | 4           | 3           | 2           | 1           | 0           |
|----------------|-----------|---|---|-------------|-------------|-------------|-------------|-------------|
| Field          | MPC1Read  | _ | _ | MPC1Out     | MPC10D      | MPC1HiZB    | MPC1Res     | MPC1Pup     |
| Access<br>Type | Read Only | _ | _ | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                           | DECODE                                                                                           |
|----------|------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| MPC1Read | 7    | MPC1 State                                                                            | 0: MPC1 Low<br>1: MPC1 High (if MPC1OD = 0) or Hi-Z (if<br>MPC1OD = 1)                           |
| MPC1Out  | 4    | MPC1 Output Value. Valid only if MPC1 is configured as output (MPC1HiZB = 1)          | 0: MPC1 connected to GND 1: MPC1 open drain off (MPC1OD = 1) or connected to BK1OUT (MPC1OD = 0) |
| MPC1OD   | 3    | MPC1 OOutput Configuration. Valid only if MPC1 is configured as output (MPC1HiZB = 1) | 0: MPC1 is push-pull connected to BK10UT 1: MPC1 is open drain                                   |
| MPC1HiZB | 2    | MPC1 Direction                                                                        | 0: MPC1 is Hi-Z. Input buffer enabled. 1: MPC1 is not Hi-Z. Output buffer enabled.               |
| MPC1Res  | 1    | MPC1 Resistor Presence. Valid only if MPC1 is configured as input (MPC1HiZB = 0)      | 0: Resistor not connected to MPC1 1: Resistor connected to MPC1                                  |

| BITFIELD | BITS | DESCRIPTION                                  | DECODE                                                                       |
|----------|------|----------------------------------------------|------------------------------------------------------------------------------|
| MPC1Pup  | 0    | 1 Valid only it there is a resistor on MPI 1 | 0: Pulldown connected to MPC1 1: Pullup to V <sub>CCINT</sub> connected MCP1 |

#### MPC2Cfg (0x69)

| BIT            | 7         | 6 | 5 | 4           | 3           | 2           | 1           | 0           |
|----------------|-----------|---|---|-------------|-------------|-------------|-------------|-------------|
| Field          | MPC2Read  | _ | _ | MPC2Out     | MPC2OD      | MPC2HiZB    | MPC2Res     | MPC2Pup     |
| Access<br>Type | Read Only | - | _ | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                          | DECODE                                                                                           |
|----------|------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| MPC2Read | 7    | MPC2 State                                                                           | 0: MPC2 Low<br>1: MPC2 High (if MPC2OD = 0) or Hi-Z (if<br>MPC2OD = 1)                           |
| MPC2Out  | 4    | MPC2 Output Value. Valid only if MPC2 is configured as output (MPC2HiZB = 1)         | 0: MPC2 connected to GND 1: MPC2 open drain off (MPC2OD = 1) or connected to BK1OUT (MPC2OD = 0) |
| MPC2OD   | 3    | MPC2 Output Configuration. Valid only if MPC2 is configured as output (MPC2HiZB = 1) | 0: MPC2 is push-pull connected to BK10UT 1: MPC2 is open drain                                   |
| MPC2HiZB | 2    | MPC2 Direction                                                                       | 0: MPC2 is Hi-Z. Input buffer enabled. 1: MPC2 is not Hi-Z. Output buffer enabled.               |
| MPC2Res  | 1    | MPC2 Resistor Presence. Valid only if MPC2 is configured as input (MPC2HiZB = 0)     | 0: Resistor not connected to MPC2 1: Resistor connected to MPC2                                  |
| MPC2Pup  | 0    | MPC2 Resistor Configuration. Valid only if there is a resistor on MPC2 (MPC2Res = 1) | 0: Pulldown connected to MPC2 1: Pullup to V <sub>CCINT</sub> connected MCP2                     |

### MPC3Cfg (0x6A)

| BIT            | 7         | 6 | 5 | 4           | 3           | 2           | 1           | 0           |
|----------------|-----------|---|---|-------------|-------------|-------------|-------------|-------------|
| Field          | MPC3Read  | _ | _ | MPC3Out     | MPC3OD      | MPC3HiZB    | MPC3Res     | MPC3Pup     |
| Access<br>Type | Read Only | _ | _ | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                          | DECODE                                                                                           |
|----------|------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| MPC3Read | 7    | MPC3 State                                                                           | 0: MPC3 Low<br>1: MPC3 High (if MPC3OD = 0) or Hi-Z (if<br>MPC3OD = 1)                           |
| MPC3Out  | 4    | MPC3 Output Value. Valid only if MPC3 is configured as output (MPC3HiZB = 1)         | 0: MPC3 connected to GND 1: MPC3 open drain off (MPC3OD = 1) or connected to BK1OUT (MPC3OD = 0) |
| MPC3OD   | 3    | MPC3 Output Configuration. Valid only if MPC3 is configured as output (MPC3HiZB = 1) | 0: MPC3 is push-pull connected to BK1OUT 1: MPC3 is open drain                                   |
| MPC3HiZB | 2    | MPC3 Direction                                                                       | 0: MPC3 is Hi-Z. Input buffer enabled. 1: MPC3 is not Hi-Z. Output buffer enabled.               |

| BITFIELD | BITS | DESCRIPTION                                                                          | DECODE                                                                       |
|----------|------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| MPC3Res  | 1    | MPC3 Resistor Presence. Valid only if MPC3 is configured as input (MPC3HiZB = 0)     | 0: Resistor not connected to MPC3 1: Resistor connected to MPC3              |
| MPC3Pup  | 0    | MPC3 Resistor Configuration. Valid only if there is a resistor on MPC3 (MPC3Res = 1) | 0: Pulldown connected to MPC3 1: Pullup to V <sub>CCINT</sub> connected MCP3 |

#### MPC4Cfg (0x6B)

| BIT            | 7         | 6 | 5 | 4           | 3           | 2           | 1           | 0           |
|----------------|-----------|---|---|-------------|-------------|-------------|-------------|-------------|
| Field          | MPC4Read  | - | _ | MPC4Out     | MPC4OD      | MPC4HiZB    | MPC4Res     | MPC4Pup     |
| Access<br>Type | Read Only | - | _ | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                          | DECODE                                                                                           |
|----------|------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| MPC4Read | 7    | MPC4 State                                                                           | 0: MPC4 Low<br>1: MPC4 High (if MPC4OD = 0) or Hi-Z (if<br>MPC4OD = 1)                           |
| MPC4Out  | 4    | MPC4 Output Value. Valid only if MPC4 is configured as output (MPC4HiZB = 1)         | 0: MPC4 connected to GND 1: MPC4 open drain off (MPC4OD = 1) or connected to BK1OUT (MPC4OD = 0) |
| MPC4OD   | 3    | MPC4 Output Configuration. Valid only if MPC4 is configured as output (MPC4HiZB = 1) | 0: MPC4 is push-pull connected to BK10UT 1: MPC4 is open drain                                   |
| MPC4HiZB | 2    | MPC4 Direction                                                                       | 0: MPC4 is Hi-Z. Input buffer enabled. 1: MPC4 is not Hi-Z. Output buffer enabled.               |
| MPC4Res  | 1    | MPC4 Resistor Presence. Valid only if MPC4 is configured as input (MPC4HiZB = 0)     | 0: Resistor not connected to MPC4 1: Resistor connected to MPC4                                  |
| MPC4Pup  | 0    | MPC4 Resistor Configuration. Valid only if there is a resistor on MPC4 (MPC4Res = 1) | 0: Pulldown connected to MPC4 1: Pullup to V <sub>CCINT</sub> connected MCP4                     |

### MPC5Cfg (0x6C)

| BIT            | 7         | 6 | 5 | 4           | 3           | 2           | 1           | 0           |
|----------------|-----------|---|---|-------------|-------------|-------------|-------------|-------------|
| Field          | MPC5Read  | _ | _ | MPC5Out     | MPC5OD      | MPC5HiZB    | MPC5Res     | MPC5Pup     |
| Access<br>Type | Read Only | - | _ | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                          | DECODE                                                                                           |
|----------|------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| MPC5Read | 7    | MPC5 State                                                                           | 0: MPC5 Low<br>1: MPC5 High (if MPC5OD = 0) or Hi-Z (if<br>MPC5OD = 1)                           |
| MPC5Out  | 4    | MPC5 Output Value. Valid only if MPC5 is configured as output (MPC5HiZB = 1)         | 0: MPC5 connected to GND 1: MPC5 open drain off (MPC5OD = 1) or connected to BK1OUT (MPC5OD = 0) |
| MPC5OD   | 3    | MPC5 Output Configuration. Valid only if MPC5 is configured as output (MPC5HiZB = 1) | 0: MPC5 is push-pull connected to BK10UT<br>1: MPC5 is open drain                                |

| BITFIELD | BITS | DESCRIPTION                                                                         | DECODE                                                                             |
|----------|------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| MPC5HiZB | 2    | MPC5 Direction                                                                      | 0: MPC5 is Hi-Z. Input buffer enabled. 1: MPC5 is not Hi-Z. Output buffer enabled. |
| MPC5Res  | 1    | MPC5 Resistor Presence. Valid only if MPC5 is configured as input (MPC5HiZB = 0)    | 0: Resistor not connected to MPC5 1: Resistor connected to MPC5                    |
| MPC5Pup  | 0    | MPC5 Resistor Configuration Valid only if there is a resistor on MPC5 (MPC5Res = 1) | 0: Pulldown connected to MPC5 1: Pullup to V <sub>CCINT</sub> connected MCP5       |

#### MPC6Cfg (0x6D)

| BIT            | 7         | 6 | 5 | 4           | 3           | 2           | 1           | 0           |
|----------------|-----------|---|---|-------------|-------------|-------------|-------------|-------------|
| Field          | MPC6Read  | _ | _ | MPC6Out     | MPC6OD      | MPC6HiZB    | MPC6Res     | MPC6Pup     |
| Access<br>Type | Read Only | _ | _ | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                          | DECODE                                                                                           |
|----------|------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| MPC6Read | 7    | MPC6 State                                                                           | 0: MPC6 Low<br>1: MPC6 High (if MPC6OD = 0) or Hi-Z (if<br>MPC6OD = 1)                           |
| MPC6Out  | 4    | MPC6 Output Value. Valid only if MPC6 is configured as output (MPC6HiZB = 1)         | 0: MPC6 connected to GND 1: MPC6 open drain off (MPC6OD = 1) or connected to BK1OUT (MPC6OD = 0) |
| MPC6OD   | 3    | MPC6 Output Configuration. Valid only if MPC6 is configured as output (MPC6HiZB = 1) | 0: MPC6 is push-pull connected to BK10UT<br>1: MPC6 is open drain                                |
| MPC6HiZB | 2    | MPC6 Direction                                                                       | 0: MPC6 is Hi-Z. Input buffer enabled. 1: MPC6 is not Hi-Z. Output buffer enabled.               |
| MPC6Res  | 1    | MPC6 Resistor Presence. Valid only if MPC6 is configured as input (MPC6HiZB = 0)     | 0: Resistor not connected to MPC6 1: Resistor connected to MPC6                                  |
| MPC6Pup  | 0    | MPC6 Resistor Configuration. Valid only if there is a resistor on MPC6 (MPC6Res = 1) | Pulldown connected to MPC6     Pullup to V <sub>CCINT</sub> connected MCP6                       |

#### MPC7Cfg (0x6E)

| BIT            | 7         | 6 | 5 | 4           | 3           | 2           | 1           | 0           |
|----------------|-----------|---|---|-------------|-------------|-------------|-------------|-------------|
| Field          | MPC7Read  | - | _ | MPC7Out     | MPC7OD      | MPC7HiZB    | MPC7Res     | MPC7Pup     |
| Access<br>Type | Read Only | _ | _ | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                  | DECODE                                                                                           |
|----------|------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| MPC7Read | 7    | MPC7 State                                                                   | 0: MPC7 Low<br>1: MPC7 High (if MPC7OD = 0) or Hi-Z (if<br>MPC7OD = 1)                           |
| MPC7Out  | 4    | MPC7 Output Value. Valid only if MPC7 is configured as output (MPC7HiZB = 1) | 0: MPC7 connected to GND 1: MPC7 open drain off (MPC7OD = 1) or connected to BK1OUT (MPC7OD = 0) |

| BITFIELD | BITS | DESCRIPTION                                                                          | DECODE                                                                             |
|----------|------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| MPC7OD   | 3    | MPC7 Output Configuration. Valid only if MPC7 is configured as output (MPC7HiZB = 1) | 0: MPC7 is push-pull connected to BK1OUT 1: MPC7 is open drain                     |
| MPC7HiZB | 2    | MPC7 Direction                                                                       | 0: MPC7 is Hi-Z. Input buffer enabled. 1: MPC7 is not Hi-Z. Output buffer enabled. |
| MPC7Res  | 1    | MPC7 Resistor Presence. Valid only if MPC7 is configured as input (MPC7HiZB = 0)     | 0: Resistor not connected to MPC7 1: Resistor connected to MPC7                    |
| MPC7Pup  | 0    | MPC7 Resistor Configuration. Valid only if there is a resistor on MPC7 (MPC7Res = 1) | Pulldown connected to MPC7     Pullup to V <sub>CCINT</sub> connected MCP7         |

#### MPCItrSts (0x6F)

| BIT            | 7 | 6 | 5               | 4 | 3 | 2               | 1               | 0               |
|----------------|---|---|-----------------|---|---|-----------------|-----------------|-----------------|
| Field          | _ | _ | USBOkMP<br>CSts | _ | ı | BK3PgMPC<br>Sts | BK2PgMPC<br>Sts | BK1PgMPC<br>Sts |
| Access<br>Type | _ | _ | Read Only       | _ | _ | Read Only       | Read Only       | Read Only       |

| BITFIELD        | BITS | DESCRIPTION                              | DECODE                                                                              |
|-----------------|------|------------------------------------------|-------------------------------------------------------------------------------------|
| USBOkMPC<br>Sts | 5    | USBOk dedicated MPC interrupt status bit | USBOk MPC power good interrupt not active     USBOk MPC power good interrupt active |
| BK3PgMPCS ts    | 2    | Buck3 dedicated MPC interrupt status bit | Buck3 MPC power good interrupt not active     Buck3 MPC power good interrupt active |
| BK2PgMPCS ts    | 1    | Buck2 dedicated MPC interrupt status bit | Buck2 MPC power good interrupt not active     Buck2 MPC power good interrupt active |
| BK1PgMPCS ts    | 0    | Buck1 dedicated MPC interrupt status bit | Buck1 MPC power good interrupt not active     Buck1 MPC power good interrupt active |

### BK1DedIntCfg (0x70)

| BIT            | 7               | 6              | 5              | 4              | 3              | 2              | 1              | 0              |
|----------------|-----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| Field          | BK1PGMP<br>CInt | BK1MPC6S<br>el | BK1MPC5S<br>el | BK1MPC4S<br>el | BK1MPC3S<br>el | BK1MPC2S<br>el | BK1MPC1S<br>el | BK1MPC0S<br>el |
| Access<br>Type | Read Only       | Write, Read    |

| BITFIELD        | BITS | DESCRIPTION                                   | DECODE                                                                              |
|-----------------|------|-----------------------------------------------|-------------------------------------------------------------------------------------|
| BK1PGMPCI<br>nt | 7    | Buck1 dedicated power-good interrupt          | No power-good status change     Buck1 power-good status change caused interrupt     |
| BK1MPC6Se       | 6    | Buck1 PGOOD Interrupt MPC6 assignment control | 0: Buck1 PGOOD Interrupt not routed to MPC6 1: Buck1 PGOOD Interrupt routed to MPC6 |
| BK1MPC5Se<br>I  | 5    | Buck1 PGOOD Interrupt MPC5 assignment control | 0: Buck1 PGOOD Interrupt not routed to MPC5 1: Buck1 PGOOD Interrupt routed to MPC5 |
| BK1MPC4Se       | 4    | Buck1 PGOOD Interrupt MPC4 assignment control | 0: Buck1 PGOOD Interrupt not routed to MPC4 1: Buck1 PGOOD Interrupt routed to MPC4 |
| BK1MPC3Se       | 3    | Buck1 PGOOD Interrupt MPC3 assignment control | 0: Buck1 PGOOD Interrupt not routed to MPC3 1: Buck1 PGOOD Interrupt routed to MPC3 |

| BITFIELD  | BITS | DESCRIPTION                                   | DECODE                                                                              |
|-----------|------|-----------------------------------------------|-------------------------------------------------------------------------------------|
| BK1MPC2Se | 2    | Buck1 PGOOD Interrupt MPC2 assignment control | 0: Buck1 PGOOD Interrupt not routed to MPC2 1: Buck1 PGOOD Interrupt routed to MPC2 |
| BK1MPC1Se | 1    | Buck1 PGOOD Interrupt MPC1 assignment control | 0: Buck1 PGOOD Interrupt not routed to MPC1 1: Buck1 PGOOD Interrupt routed to MPC1 |
| BK1MPC0Se | 0    | Buck1 PGOOD Interrupt MPC0 assignment control | 0: Buck1 PGOOD Interrupt not routed to MPC0 1: Buck1 PGOOD Interrupt routed to MPC0 |

### BK2DedIntCfg (0x71)

| BIT            | 7               | 6              | 5              | 4              | 3              | 2              | 1              | 0              |
|----------------|-----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| Field          | BK2PGMP<br>CInt | BK2MPC6S<br>el | BK2MPC5S<br>el | BK2MPC4S<br>el | BK2MPC3S<br>el | BK2MPC2S<br>el | BK2MPC1S<br>el | BK2MPC0S<br>el |
| Access<br>Type | Read Only       | Write, Read    |

| BITFIELD        | BITS | DESCRIPTION                                   | DECODE                                                                              |
|-----------------|------|-----------------------------------------------|-------------------------------------------------------------------------------------|
| BK2PGMPCI<br>nt | 7    | Buck2 dedicated power-good interrupt          | No power-good status change     Buck2 power-good status change caused interrupt     |
| BK2MPC6Se       | 6    | Buck2 PGOOD Interrupt MPC6 assignment control | 0: Buck2 PGOOD Interrupt not routed to MPC6 1: Buck2 PGOOD Interrupt routed to MPC6 |
| BK2MPC5Se       | 5    | Buck2 PGOOD Interrupt MPC5 assignment control | Buck2 PGOOD Interrupt not routed to MPC5     Buck2 PGOOD Interrupt routed to MPC5   |
| BK2MPC4Se       | 4    | Buck2 PGOOD Interrupt MPC4 assignment control | 0: Buck2 PGOOD Interrupt not routed to MPC4 1: Buck2 PGOOD Interrupt routed to MPC4 |
| BK2MPC3Se       | 3    | Buck2 PGOOD Interrupt MPC3 assignment control | Buck2 PGOOD Interrupt not routed to MPC3     Buck2 PGOOD Interrupt routed to MPC3   |
| BK2MPC2Se       | 2    | Buck2 PGOOD Interrupt MPC2 assignment control | 0: Buck2 PGOOD Interrupt not routed to MPC2 1: Buck2 PGOOD Interrupt routed to MPC2 |
| BK2MPC1Se       | 1    | Buck2 PGOOD Interrupt MPC1 assignment control | 0: Buck2 PGOOD Interrupt not routed to MPC1 1: Buck2 PGOOD Interrupt routed to MPC1 |
| BK2MPC0Se       | 0    | Buck2 PGOOD Interrupt MPC0 assignment control | 0: Buck2 PGOOD Interrupt not routed to MPC0 1: Buck2 PGOOD Interrupt routed to MPC0 |

#### BK3DedIntCfg (0x72)

| BIT            | 7               | 6              | 5              | 4              | 3              | 2              | 1              | 0              |
|----------------|-----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| Field          | BK3PGMP<br>CInt | BK3MPC6S<br>el | BK3MPC5S<br>el | BK3MPC4S<br>el | BK3MPC3S<br>el | BK3MPC2S<br>el | BK3MPC1S<br>el | BK3MPC0S<br>el |
| Access<br>Type | Read Only       | Write, Read    |

| BITFIELD        | BITS                                   | DESCRIPTION                                   | DECODE                                                                              |  |
|-----------------|----------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------|--|
| BK3PGMPCI<br>nt | 7 Buck3 dedicated power-good interrupt |                                               | 0: No power-good status change 1: Buck3 power-good status change caused interrupt   |  |
| BK3MPC6Se       | 6                                      | Buck3 PGOOD Interrupt MPC6 assignment control | Buck3 PGOOD Interrupt not routed to MPC6     Buck3 PGOOD Interrupt routed to MPC6   |  |
| BK3MPC5Se       | 5                                      | Buck3 PGOOD Interrupt MPC5 assignment control | 0: Buck3 PGOOD Interrupt not routed to MPC5 1: Buck3 PGOOD Interrupt routed to MPC5 |  |

| BITFIELD  | BITS | DESCRIPTION                                   | DECODE                                                                              |
|-----------|------|-----------------------------------------------|-------------------------------------------------------------------------------------|
| BK3MPC4Se | 4    | Buck3 PGOOD Interrupt MPC4 assignment control | Buck3 PGOOD Interrupt not routed to MPC4     Buck3 PGOOD Interrupt routed to MPC4   |
| BK3MPC3Se | 3    | Buck3 PGOOD Interrupt MPC3 assignment control | 0: Buck3 PGOOD Interrupt not routed to MPC3 1: Buck3 PGOOD Interrupt routed to MPC3 |
| BK3MPC2Se | 2    | Buck3 PGOOD Interrupt MPC2 assignment control | 0: Buck3 PGOOD Interrupt not routed to MPC2 1: Buck3 PGOOD Interrupt routed to MPC2 |
| BK3MPC1Se | 1    | Buck3 PGOOD Interrupt MPC1 assignment control | 0: Buck3 PGOOD Interrupt not routed to MPC1 1: Buck3 PGOOD Interrupt routed to MPC1 |
| BK3MPC0Se | 0    | Buck3 PGOOD Interrupt MPC0 assignment control | 0: Buck3 PGOOD Interrupt not routed to MPC0 1: Buck3 PGOOD Interrupt routed to MPC0 |

#### HptDedIntCfg (0x73)

| BIT            | 7                 | 6           | 5              | 4              | 3              | 2              | 1              | 0              |
|----------------|-------------------|-------------|----------------|----------------|----------------|----------------|----------------|----------------|
| Field          | HptStatDedI<br>nt | HPTMPC6S el | HPTMPC5S<br>el | HPTMPC4S<br>el | HPTMPC3S<br>el | HPTMPC2S<br>el | HPTMPC1S<br>el | HPTMPC0S<br>el |
| Access<br>Type | Read Only         | Write, Read | Write, Read    | Write, Read    | Write, Read    | Write, Read    | Write, Read    | Write, Read    |

| BITFIELD       | BITS | DESCRIPTION                                     | DECODE                                                                                      |
|----------------|------|-------------------------------------------------|---------------------------------------------------------------------------------------------|
| HptStatDedIn t | 7    | Haptic Driver dedicated interrupt               | No Haptic driver status change     Haptic driver status change caused interrupt             |
| HPTMPC6Se      | 6    | Haptic Driver Interrupt MPC6 assignment control | Haptic Driver Interrupt not routed to MPC6     Haptic Driver Interrupt routed to MPC6       |
| HPTMPC5Se      | 5    | Haptic Driver Interrupt MPC5 assignment control | Haptic Driver Interrupt not routed to MPC5     Haptic Driver Interrupt routed to MPC5       |
| HPTMPC4Se      | 4    | Haptic Driver Interrupt MPC4 assignment control | Haptic Driver Interrupt not routed to MPC4     Haptic Driver Interrupt routed to MPC4       |
| HPTMPC3Se      | 3    | Haptic Driver Interrupt MPC3 assignment control | O: Haptic Driver Interrupt not routed to MPC3     1: Haptic Driver Interrupt routed to MPC3 |
| HPTMPC2Se      | 2    | Haptic Driver Interrupt MPC2 assignment control | Haptic Driver Interrupt not routed to MPC2     Haptic Driver Interrupt routed to MPC2       |
| HPTMPC1Se      | 1    | Haptic Driver Interrupt MPC1 assignment control | O: Haptic Driver Interrupt not routed to MPC1     Haptic Driver Interrupt routed to MPC1    |
| HPTMPC0Se      | 0    | Haptic Driver Interrupt MPC0 assignment control | O: Haptic Driver Interrupt not routed to MPC0     1: Haptic Driver Interrupt routed to MPC0 |

#### ADCDedIntCfg (0x74)

| BIT            | 7                 | 6              | 5              | 4              | 3              | 2              | 1              | 0              |
|----------------|-------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| Field          | ADCStatMP<br>CInt | ADCMPC6<br>Sel | ADCMPC5<br>Sel | ADCMPC4<br>Sel | ADCMPC3<br>Sel | ADCMPC2<br>Sel | ADCMPC1<br>Sel | ADCMPC0<br>Sel |
| Access<br>Type | Read Only         | Write, Read    |

| BITFIELD          | BITS | DESCRIPTION                                 | DECODE                                                                            |  |  |
|-------------------|------|---------------------------------------------|-----------------------------------------------------------------------------------|--|--|
| ADCStatMP<br>CInt | 7    | ADC Conversion complete dedicated interrupt | No ADC end of conversion status change     ADC end of conversion caused interrupt |  |  |

| BITFIELD    | BITS                                                    | DESCRIPTION                                             | DECODE                                                                                                      |
|-------------|---------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| ADCMPC6S el | 6                                                       | ADC End Of Conversion Interrupt MPC6 assignment control | O: ADC End of Conversion Interrupt not routed to MPC6     1: ADC End of Conversion Interrupt routed to MPC6 |
| ADCMPC5S el | 5                                                       | ADC End Of Conversion Interrupt MPC5 assignment control | 0: ADC End of Conversion Interrupt not routed to MPC5 1: ADC End of Conversion Interrupt routed to MPC5     |
| ADCMPC4S el | 4                                                       | ADC End Of Conversion Interrupt MPC4 assignment control | O: ADC End of Conversion Interrupt not routed to MPC4     1: ADC End of Conversion Interrupt routed to MPC4 |
| ADCMPC3S el | 3                                                       | ADC End Of Conversion Interrupt MPC3 assignment control | 0: ADC End of Conversion Interrupt not routed to MPC3 1: ADC End of Conversion Interrupt routed to MPC3     |
| ADCMPC2S el | 2                                                       | ADC End Of Conversion Interrupt MPC2 assignment control | O: ADC End of Conversion Interrupt not routed to MPC2     1: ADC End of Conversion Interrupt routed to MPC2 |
| ADCMPC1S el | 1                                                       | ADC End Of Conversion Interrupt MPC1 assignment control | 0: ADC End of Conversion Interrupt not routed to MPC1 1: ADC End of Conversion Interrupt routed to MPC1     |
| ADCMPC0S el | ADC End Of Conversion Interrupt MPC0 assignment control |                                                         | 0: ADC End of Conversion Interrupt not routed to MPC0 1: ADC End of Conversion Interrupt routed to MPC0     |

#### USBOkDedIntCfg (0x75)

| BIT            | 7               | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|----------------|-----------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| Field          | USBOkMP<br>CInt | USBOkMP<br>C6Sel | USBOkMP<br>C5Sel | USBOkMP<br>C4Sel | USBOkMP<br>C3Sel | USBOkMP<br>C2Sel | USBOkMP<br>C1Sel | USBOkMP<br>C0Sel |
| Access<br>Type | Read Only       | Write, Read      |

| BITFIELD         | BITS | DESCRIPTION                                       | DECODE                                                                |  |  |
|------------------|------|---------------------------------------------------|-----------------------------------------------------------------------|--|--|
| USBOkMPCI<br>nt  | 7    | USBOk dedicated Power-Good Interrupt              | No USBOk status change     USBOk status change caused interrupt       |  |  |
| USBOkMPC<br>6Sel | 6    | USBOk Dedicated Interrupt MPC6 assignment control | USBOk Interrupt not routed to MPC6     USBOk Interrupt routed to MPC6 |  |  |
| USBOkMPC<br>5Sel | 5    | USBOk Dedicated Interrupt MPC5 assignment control | USBOk Interrupt not routed to MPC5     USBOk Interrupt routed to MPC5 |  |  |
| USBOkMPC<br>4Sel | 4    | USBOk Dedicated Interrupt MPC4 assignment control | USBOk Interrupt not routed to MPC4     USBOk Interrupt routed to MPC4 |  |  |
| USBOkMPC<br>3Sel | 3    | USBOk Dedicated Interrupt MPC3 assignment control | USBOk Interrupt not routed to MPC3     USBOk Interrupt routed to MPC3 |  |  |
| USBOkMPC<br>2Sel | 2    | USBOk Dedicated Interrupt MPC2 assignment control | USBOk Interrupt not routed to MPC2     USBOk Interrupt routed to MPC2 |  |  |
| USBOkMPC<br>1Sel | 1    | USBOk Dedicated Interrupt MPC1 assignment control | USBOk Interrupt not routed to MPC1     USBOk Interrupt routed to MPC1 |  |  |

| BITFIELD         | BITS | DESCRIPTION                                       | DECODE                                                                  |
|------------------|------|---------------------------------------------------|-------------------------------------------------------------------------|
| USBOkMPC<br>0Sel | 0    | USBOk Dedicated Interrupt MPC0 assignment control | 0: USBOk Interrupt not routed to MPC0 1: USBOk Interrupt routed to MPC0 |

### **LEDCommon (0x78)**

| BIT            | 7                 | 6 | 5 | 4                           | 3 | 2        | 1 | 0 |
|----------------|-------------------|---|---|-----------------------------|---|----------|---|---|
| Field          | LED_Boost<br>Loop | - | _ | LED_Open[2:0] LEDIStep[1:0] |   | tep[1:0] |   |   |
| Access<br>Type | Write, Read       | - | _ | Read Only Write, F          |   | Read     |   |   |

| BITFIELD          | BITS | DESCRIPTION                              | DECODE                                                                                                                                                                                                                                                                                                                                                                           |
|-------------------|------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LED_BoostL<br>oop | 7    | Boost/LED0 closed-loop operation control | O: Boost voltage is unrelated to LED0 dropout voltage.  1: Boost voltage is incressed respect to BstVSet to adjust LED0 dropout voltage according to LED0_REFSEL bits. Maximum increment is 5V.                                                                                                                                                                                  |
| LED_Open          | 4:2  | LEDx open detection (Read only)          | Bit $0 = 0$ : $0 = V_{LED0} > V_{LED\_DET}$ or all LED disabled<br>$1 = V_{LED0} \le V_{LED\_DET}$ or LED0 only disabled<br>Bit $1 = 1$ : $0 = V_{LED1} > V_{LED\_DET}$ or all LED disabled<br>$1 = V_{LED1} \le V_{LED\_DET}$ or LED1 only disabled<br>Bit $2 = 1$ : $0 = V_{LED2} > V_{LED\_DET}$ or all LED disabled<br>$1 = V_{LED2} \le V_{LED\_DET}$ or LED2 only disabled |
| LEDIStep          | 1:0  | LED current step-size control            | 00: 0.6mA<br>01: 1.0mA<br>10: 1.2mA<br>11: RESERVED                                                                                                                                                                                                                                                                                                                              |

## **LED0Ref (0x79)**

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1                | 0 |
|----------------|---|---|---|---|---|---|------------------|---|
| Field          | _ | _ | _ | _ | _ | _ | LED0_REFSEL[1:0] |   |
| Access<br>Type | _ | _ | _ | _ | _ | _ | Write, Read      |   |

| BITFIELD        | BITS | DESCRIPTION                                                       | DECODE                                       |
|-----------------|------|-------------------------------------------------------------------|----------------------------------------------|
| LED0_REFS<br>EL | 1:0  | LED0 dropout regulation voltage (valid only if LED_BoostLoop = 1) | 00: 0.2V<br>01: 0.3V<br>10: 0.4V<br>11: 0.5V |

## LED0Ctr (0x7A)

| BIT            | 7           | 6           | 5 | 4             | 3 | 2           | 1 | 0 |  |
|----------------|-------------|-------------|---|---------------|---|-------------|---|---|--|
| Field          | LED0En[2:0] |             |   | LED0ISet[4:0] |   |             |   |   |  |
| Access<br>Type |             | Write, Read |   |               |   | Write, Read |   |   |  |

| BITFIELD | BITS | DESCRIPTION                                                                              | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------|------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LED0En   | 7:5  | LED0 driver enable                                                                       | 000: Off 001: LED0 On 010: Controlled by internal charger status signal 011: Controlled by MPC3 100: Controlled by MPC4 101: Controlled by MPC5 110: Controlled by MPC6 111: Controlled by MPC7                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| LED0ISet | 4:0  | LED0 Direct Step Count. LED0 current in mA is given by (LED0_I[4:0] + 1) x LEDIStep[1:0] | 00000: 0.6mA/1.0mA/1.2mA 00001: 1.2mA/2.0mA/2.4mA 00010: 1.8mA/3.0mA/3.6mA 00011: 2.4mA/4.0mA/4.8mA 00100: 3.0mA/5.0mA/6.0mA 00101: 3.6mA/6.0mA/7.2mA 00110: 4.2mA/7.0mA/8.4mA 00111: 4.8mA/8.0mA/9.6mA 01000: 5.4mA/9.0mA/10.8mA 01001: 6.0mA/10.0mA/12.0mA 01011: 7.2mA/12.0mA/14.4mA 01101: 7.8mA/13.0mA/15.6mA 01101: 8.4mA/14.0mA/16.8mA 01101: 8.4mA/14.0mA/16.8mA 01111: 9.0mA/15.0mA/19.2mA 1000: 10.2mA/17.0mA/20.4mA 10001: 10.8mA/18.0mA/20.4mA 10010: 11.4mA/19.0mA/21.6mA 10010: 11.4mA/19.0mA/25.2mA 10101: 13.2mA/22.0mA/26.4mA 10110: 13.8mA/23.0mA/27.6mA 10111: 14.4mA/24.0mA/28.8mA 11000: 15.0mA/25.0mA/30.0mA |

## LED1Ctr (0x7B)

| BIT            | 7           | 6           | 5 | 4             | 3 | 2           | 1 | 0 |  |
|----------------|-------------|-------------|---|---------------|---|-------------|---|---|--|
| Field          | LED1En[2:0] |             |   | LED1ISet[4:0] |   |             |   |   |  |
| Access<br>Type |             | Write, Read |   |               |   | Write, Read |   |   |  |

| BITFIELD | BITS | DESCRIPTION        | DECODE                                                                                                                                                                                          |
|----------|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LED1En   | 7:5  | LED1 driver enable | 000: Off 001: LED1 On 010: Controlled by internal charger status signal 011: Controlled by MPC3 100: Controlled by MPC4 101: Controlled by MPC5 110: Controlled by MPC6 111: Controlled by MPC7 |

| BITFIELD | BITS | DESCRIPTION                                                                              | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LED1ISet | 4:0  | LED1 Direct Step Count. LED1 current in mA is given by (LED1_I[4:0] + 1) x LEDIStep[1:0] | 00000: 0.6mA/1.0mA/1.2mA 00001: 1.2mA/2.0mA/2.4mA 00001: 1.8mA/3.0mA/3.6mA 00010: 2.4mA/4.0mA/4.8mA 00100: 3.0mA/5.0mA/6.0mA 00101: 3.6mA/6.0mA/7.2mA 00110: 4.2mA/7.0mA/8.4mA 00111: 4.8mA/8.0mA/9.6mA 01000: 5.4mA/9.0mA/10.8mA 01001: 6.0mA/10.0mA/12.0mA 01010: 6.6mA/11.0mA/13.2mA 01011: 7.2mA/12.0mA/14.4mA 01100: 7.8mA/13.0mA/15.6mA 01101: 8.4mA/14.0mA/16.8mA 01101: 8.4mA/14.0mA/16.8mA 01111: 9.6mA/16.0mA/19.2mA 10000: 10.2mA/17.0mA/20.4mA 10001: 10.8mA/18.0mA/21.6mA 10010: 11.4mA/19.0mA/22.8mA 10010: 12.6mA/21.0mA/24.0mA 10101: 13.2mA/22.0mA/24.0mA 10101: 13.2mA/22.0mA/26.4mA 10110: 13.8mA/23.0mA/27.6mA 10111: 14.4mA/24.0mA/28.8mA 11000: 15.0mA/25.0mA/30.0mA |

## LED2Ctr (0x7C)

| BIT            | 7           | 6 | 5 | 4             | 3 | 2           | 1 | 0 |  |
|----------------|-------------|---|---|---------------|---|-------------|---|---|--|
| Field          | LED2En[2:0] |   |   | LED2lSet[4:0] |   |             |   |   |  |
| Access<br>Type | Write, Read |   |   |               |   | Write, Read |   |   |  |

| BITFIELD | BITS | DESCRIPTION        | DECODE                                                                                                                                                                                          |
|----------|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LED2En   | 7:5  | LED2 driver enable | 000: Off 001: LED2 On 010: Controlled by internal charger status signal 011: Controlled by MPC3 100: Controlled by MPC4 101: Controlled by MPC5 110: Controlled by MPC6 111: Controlled by MPC6 |

| BITFIELD | BITS | DESCRIPTION                                                                              | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LED2ISet | 4:0  | LED2 Direct Step Count. LED2 current in mA is given by (LED2_I[4:0] + 1) x LEDIStep[1:0] | 00000: 0.6mA/1.0mA/1.2mA 00001: 1.2mA/2.0mA/2.4mA 00010: 1.8mA/3.0mA/3.6mA 00011: 2.4mA/4.0mA/4.8mA 00100: 3.0mA/5.0mA/6.0mA 00101: 3.6mA/6.0mA/7.2mA 00110: 4.2mA/7.0mA/8.4mA 00111: 4.8mA/8.0mA/9.6mA 01000: 5.4mA/9.0mA/10.8mA 01001: 6.0mA/10.0mA/12.0mA 01010: 6.6mA/11.0mA/13.2mA 01011: 7.2mA/12.0mA/14.4mA 01100: 7.8mA/13.0mA/15.6mA 01101: 8.4mA/14.0mA/16.8mA 01101: 8.4mA/14.0mA/16.8mA 01111: 9.6mA/16.0mA/19.2mA 10000: 10.2mA/17.0mA/20.4mA 10001: 10.8mA/18.0mA/21.6mA 10010: 11.4mA/19.0mA/21.6mA 10010: 11.4mA/19.0mA/25.2mA 10101: 13.2mA/22.0mA/24.0mA 10101: 13.2mA/22.0mA/26.4mA 10110: 13.8mA/23.0mA/27.6mA 10111: 14.4mA/24.0mA/28.8mA 11000: 15.0mA/25.0mA/30.0mA |

## **PFN (0x7D)**

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1         | 0         |
|----------------|---|---|---|---|---|---|-----------|-----------|
| Field          | _ | _ | - | _ | _ | - | PFN2Pin   | PFN1Pin   |
| Access<br>Type | _ | - | _ | _ | _ | _ | Read Only | Read Only |

| BITFIELD | BITS | DESCRIPTION    | DECODE                               |  |  |
|----------|------|----------------|--------------------------------------|--|--|
| PFN2Pin  | 1    | Status of PFN2 | 0: PFN2 not active<br>1: PFN2 active |  |  |
| PFN1Pin  | 0    | Status of PFN2 | 0: PFN1 not active<br>1: PFN1 active |  |  |

## BootCfg (0x7E)

| BIT            | 7              | 6 | 5 | 4 | 3         | 2            | 1    | 0         |
|----------------|----------------|---|---|---|-----------|--------------|------|-----------|
| Field          | PwrRstCfg[3:0] |   |   |   | SftRstCfg | BootDly[1:0] |      | ChgAlwTry |
| Access<br>Type | Read Only      |   |   |   | Read Only | Read         | Only | Read Only |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                                            | DECODE                                                |
|-----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| PwrRstCfg | 7:4  | Power Reset Configuration. Determines how the device turns on, off, and enters hard-/soft-reset. See PwrRstCfg Settings (Table 5) for PwrRstCfg values and their associated behaviors. |                                                       |
| SftRstCfg | 3    | Soft-Reset Configuration. Indicates whether registers are held or reset to default during a soft-reset.                                                                                | Hold register contents     Reset registers to default |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                  | DECODE                                                                                                                            |
|-----------|------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| BootDly   | 2:1  | Boot delay. The boot period when the sequencing engine turns on features with sequence bits 010, 011, and 100.               | 00: 80ms<br>01: 120ms<br>10: 220ms<br>11: 420ms                                                                                   |
| ChgAlwTry | 0    | SYS UVLO automatic retry.  Determines what happens when a SYS  UVLO event occurs during the boot process with CHGIN present. | Part latches off until CHGIN is removed     Part retries to boot after t <sub>CHG_RETRY_TMO</sub> delay if CHGIN is still present |

## PwrCfg (0x7F)

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0           |
|----------------|---|---|---|---|---|---|---|-------------|
| Field          | _ | _ | _ | _ | _ | _ | _ | StayOn      |
| Access<br>Type | _ | _ | _ | _ | _ | _ | _ | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                         | DECODE                                       |
|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
| StayOn   | 0    | This bit is used to ensure that the processor booted correctly. This bit must be set within 5s of power-on to prevent the part from shutting down and returning to the power-off condition. This bit has no effect after being set. | 0: Shut down 5s after power-on<br>1: Stay on |

## PwrCmd (0x80)

| BIT            | 7 | 6           | 5 | 4      | 3    | 2 | 1 | 0 |  |
|----------------|---|-------------|---|--------|------|---|---|---|--|
| Field          |   | PwrCmd[7:0] |   |        |      |   |   |   |  |
| Access<br>Type |   |             |   | Write, | Read |   |   |   |  |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                         | DECODE                                                                                                                                                                                                                                                                                                                                       |
|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PwrCmd   | 7:0  | Power Command Register. Writing the following values issues the command listed. After the written value has been validated by the internal logic, this register is cleared automatically. Any other commands are ignored. See PwrRstCfg Settings for the available PwrCmd for each PwrRstCfg value. | 0xB2: PWR_OFF_CMD: Places the part in OFF mode 0xC3: PWR_HR_CMD: Issues a hard-reset (power cycle) 0xD4: PWR_SR_CMD: Issues a soft-reset (reset pulse only) 0xE5: PWR_SEAL_CMD: Places the part in Seal mode Available only for PwrRstCfg 1011 and 1100 0xF6: PWR_BR_CMD: Places the Part in Battery Recovery Mode available only if HrvEn=1 |

## BuckCfg (0x81)

| BIT            | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
|----------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| Field          | Bk2FrcDCM   | Bk1FrcDCM   | Bk3DVSCur   | Bk2DVSCur   | Bk1DVSCur   | Bk3LowBW    | Bk2LowBW    | Bk1LowBW    |
| Access<br>Type | Write, Read |

| BITFIELD                                                                                                                                                                                                       | BITS | DESCRIPTION                                                                                                                                                                                                                                                        |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bk2FrcDCM                                                                                                                                                                                                      | 7    | Buck 2 Forced Discontinuous Conduction Mode (DCM). Improves light load efficiency at the expense of load regulation error at higher loads. This should only be used if the expected maximum load is less than 50mA 0 = Normal operation 1 = Forced DCM operation   |
| Bk1FrcDCM                                                                                                                                                                                                      | 6    | Buck 1 Forced Discontinuous Conduction Mode (DCM). Improves light load efficiency at the expense of load regulation error at higher loads. This should only be used if the expected maximum load is less than 50mA 0 = Normal operation 1 = Forced DCM operation   |
| Bk3DVSCur                                                                                                                                                                                                      | 5    | Buck 3 DVS Valley Current Selection. 0 = 500mA valley current during DVS transition 1 = 1000mA valley current during DVS transition                                                                                                                                |
| Bk2DVSCur                                                                                                                                                                                                      | 4    | Buck 2 DVS Valley Current Selection. 0 = 500mA valley current during DVS transition 1 = 1000mA valley current during DVS transition                                                                                                                                |
| Bk1DVSCur                                                                                                                                                                                                      | 3    | Buck 1 DVS Valley Current Selection. 0 = 500mA valley current during DVS transition 1 = 1000mA valley current during DVS transition                                                                                                                                |
| Bk3LowBW                                                                                                                                                                                                       | 2    | Buck 3 Low Bandwidth Mode. This mode reduces the amount of capacitance required to minimize jitter when transitioning from DCM to CCM. If this bit is enabled, the output capacitance requirement is cut in half.  0 = High bandwidth mode  1 = Low bandwidth mode |
| Buck 2 Low Bandwidth Mode.  This mode reduces the amount of capacitance required to when transitioning from DCM to CCM. If this bit is enable capacitance requirement is cut in half.  0 = High bandwidth mode |      | This mode reduces the amount of capacitance required to minimize jitter when transitioning from DCM to CCM. If this bit is enabled, the output capacitance requirement is cut in half.                                                                             |
| Bk1LowBW                                                                                                                                                                                                       | 0    | Buck 1 Low Bandwidth Mode. This mode reduces the amount of capacitance required to minimize jitter when transitioning from DCM to CCM. If this bit is enabled, the output capacitance requirement is cut in half.  0 = High bandwidth mode  1 = Low bandwidth mode |

## LockMsk (0x83)

| BIT            | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
|----------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| Field          | LD2Lck      | LD1Lck      | BBLck       | BstLck      | BK3Lck      | BK2Lck      | BK1Lck      | ChgLck      |
| Access<br>Type | Write, Read |

| BITFIELD | BITS | DESCRIPTION                  | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LD2Lck   | 7    | Lock Mask for LDO2 registers | Use the control of the control  |
| LD1Lck   | 6    | Lock Mask for LDO1 registers | Union of the control of the con |

| BITFIELD | BITS | DESCRIPTION                        | DECODE                                                                                                                      |
|----------|------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| BBLck    | 5    | Lock Mask for buck-boost registers | D: Buck-Boost registers not masked from locking/<br>unlocking     1: Buck-Boost registers masked from locking/<br>unlocking |
| BstLck   | 4    | Lock Mask for boost registers      | 0x0: Boost registers not masked from locking/<br>unlocking<br>0x1: Boost registers masked from locking/<br>unlocking        |
| BK3Lck   | 3    | Lock Mask for Buck3 registers      | 0x0: Buck3 registers not masked from locking/<br>unlocking<br>0x1: Buck3 registers masked from locking/<br>unlocking        |
| BK2Lck   | 2    | Lock Mask for Buck2 registers      | 0x0: Buck2 registers not masked from locking/<br>unlocking<br>0x1: Buck2 registers masked from locking/<br>unlocking        |
| BK1Lck   | 1    | Lock Mask for Buck1 registers      | 0x0: Buck1 registers not masked from locking/<br>unlocking<br>0x1: Buck1 registers masked from locking/<br>unlocking        |
| ChgLck   | 0    | Lock Mask for charger registers    | 0x0: Charger registers not masked from locking/<br>unlocking<br>0x1: Charger registers masked from locking/<br>unlocking    |

## LockUnlock (0x84)

| BIT            | 7           | 6           | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|-------------|-------------|---|---|---|---|---|---|
| Field          | PASSWD[7:0] |             |   |   |   |   |   |   |
| Access<br>Type |             | Write, Read |   |   |   |   |   |   |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                          | DECODE                                                                                   |
|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| PASSWD   | 7:0  | Lock/Unlock Password. Locks or unlocks all unmasked functions set in the Lock Mask register 0x83 when the correct password is written. Reading this register returns the current lock state of the functions. Locked functions return 1 and unlocked functions return 0. Functions are organized in the same order as register 0x83. | 0x55: Unlock unmasked functions 0xAA: Lock unmasked functions All Other Codes: No effect |

## SFOUTCtr (0x86)

| BIT            | 7             | 6 | 5 | 4 | 3 | 2 | 1      | 0       |
|----------------|---------------|---|---|---|---|---|--------|---------|
| Field          | SFOUTVSe<br>t | - | _ | - | _ | _ | SFOUT  | En[1:0] |
| Access<br>Type | Write, Read   | - | _ | ı | _ | _ | Write, | Read    |

| BITFIELD  | BITS | DESCRIPTION                       | DECODE             |
|-----------|------|-----------------------------------|--------------------|
| SFOUTVSet | 7    | SFOUT LDO output voltage setting. | 0: 5.0V<br>1: 3.3V |

| BITFIELD | BITS | DESCRIPTION                     | DECODE                                                                                                                                                                                                                    |
|----------|------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SFOUTEn  | 1:0  | SFOUT LDO enable configuration. | 0x0: Disabled (regardless of CHGIN state). 0x1: Enabled when CHGIN input voltage is present. 0x2: Enabled when CHGIN input voltage is present and controlled by MPC_ (see SFOUTMPC_ bits in register 0x87) 0x3: Reserved. |

## SFOUTMPC (0x87)

| BIT            | 7             | 6             | 5             | 4             | 3             | 2             | 1             | 0             |
|----------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| Field          | SFOUTMP<br>C7 | SFOUTMP<br>C6 | SFOUTMP<br>C5 | SFOUTMP<br>C4 | SFOUTMP<br>C3 | SFOUTMP<br>C2 | SFOUTMP<br>C1 | SFOUTMP<br>C0 |
| Access<br>Type | Write, Read   |

| BITFIELD      | BITS | DESCRIPTION                                                                                                   | DECODE                                                         |
|---------------|------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| SFOUTMPC<br>7 | 7    | SFOUT MPC7 Enable Control.  If multiple MPCs are selected, SFOUT is controlled by the logical OR of the MPCs. | 0: SFOUT not controlled by MPC7 1: SFOUT controlled by MPC7    |
| SFOUTMPC<br>6 | 6    | SFOUT MPC6 Enable Control.  If multiple MPCs are selected, SFOUT is controlled by the logical OR of the MPCs. | 0: SFOUT not controlled by MPC6 1: SFOUT controlled by MPC6    |
| SFOUTMPC<br>5 | 5    | SFOUT MPC5 Enable Control. If multiple MPCs are selected, SFOUT is controlled by the logical OR of the MPCs.  | 0: SFOUT not controlled by MPC5 1: SFOUT controlled by MPC5    |
| SFOUTMPC<br>4 | 4    | SFOUT MPC4 Enable Control.  If multiple MPCs are selected, SFOUT is controlled by the logical OR of the MPCs. | 0: SFOUT not controlled by MPC4 1: SFOUT controlled by MPC4    |
| SFOUTMPC 3    | 3    | SFOUT MPC3 Enable Control. If multiple MPCs are selected, SFOUT is controlled by the logical OR of the MPCs.  | 0: SFOUT not controlled by MPC3 1: SFOUT controlled by MPC3    |
| SFOUTMPC<br>2 | 2    | SFOUT MPC2 Enable Control.  If multiple MPCs are selected, SFOUT is controlled by the logical OR of the MPCs. | 0: SFOUT not controlled by MPC2<br>1: SFOUT controlled by MPC2 |
| SFOUTMPC<br>1 | 1    | SFOUT MPC1 Enable Control.  If multiple MPCs are selected, SFOUT is controlled by the logical OR of the MPCs. | 0: SFOUT not controlled by MPC1 1: SFOUT controlled by MPC1    |
| SFOUTMPC<br>0 | 0    | SFOUT MPC0 Enable Control. If multiple MPCs are selected, SFOUT is controlled by the logical OR of the MPCs.  | 0: SFOUT not controlled by MPC0 1: SFOUT controlled by MPC0    |

## **I2C OTP (0x88)**

| BIT            | 7 | 6               | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|---|-----------------|---|---|---|---|---|---|
| Field          |   | OTPDIG_ADD[7:0] |   |   |   |   |   |   |
| Access<br>Type |   | Write, Read     |   |   |   |   |   |   |

| BITFIELD   | BITS | DESCRIPTION                                                                                                                                 |
|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------|
| OTPDIG_ADD | 7:0  | This is the address of the OTP reg file for OTP registers read back. OTP registers are filled with data from Sidense OTP block during boot. |

MAX20360

PMIC with Ultra-Low I<sub>Q</sub> Regulators, Charger, Fuel Gauge, and Haptic Driver for Small Li+ System

## I2C\_OTP (0x89)

| BIT            | 7  | 7 6 5 4 3 2 1 0  |  |  |  |  |  |  |  |  |  |
|----------------|----|------------------|--|--|--|--|--|--|--|--|--|
| Field          |    | OTPDIG_DAT[7:0]  |  |  |  |  |  |  |  |  |  |
| Access<br>Type |    | Read Only        |  |  |  |  |  |  |  |  |  |
| BITFIEI        | LD | BITS DESCRIPTION |  |  |  |  |  |  |  |  |  |

 BITFIELD
 BITS
 DESCRIPTION

 OTPDIG\_DAT
 7:0
 This is the OTP data read back.

## **Applications Information**

### I<sup>2</sup>C Interface

The MAX20360 contains an I<sup>2</sup>C-compatible interface for data communication with a host controller (SCL and SDA). The interface supports a clock frequency of up to 400kHz. SCL and SDA require pullup resistors that are connected to a positive supply.

### Start, Stop, and Repeated Start Conditions

When writing to the MAX20360 using the I<sup>2</sup>C interface, the master sends a START condition (S) followed by the MAX20360 I<sup>2</sup>C address. After the address, the master sends the register address of the register that is to be programmed. The master then ends communication by issuing a STOP condition (P) to relinquish control of the bus, or a REPEATED START condition (Sr) to communicate to another I<sup>2</sup>C slave. See <u>Figure 36</u>.



Figure 36. I<sup>2</sup>C START, STOP, and REPEATED START Conditions

### Slave Address

Set the Read/Write bit high to configure the MAX20360 to read mode. Set the Read/Write bit low to configure the MAX20360 to write mode. The address is the first byte of information sent to the MAX20360 after the START condition. The MAX20360 has three slave addresses. For the ADC and haptic driver registers, the slave address is 0x40/0x41; for the PMIC the slave address is 0x50/0x51; and for the fuel gauge, the slave address is 0x6C/0x6D.

### **Bit Transfer**

One data bit is transferred on the rising edge of each SCL clock cycle. The data on SDA must remain stable during the high period of the SCL clock pulse. Changes in SDA while SCL is high and stable are considered control signals (see the <u>Start, Stop, and Repeated Start Conditions</u> section). Both SDA and SCL remain high when the bus is not active.

### Single-Byte Write

In this operation, the master sends an address and two data bytes to the slave device (<u>Figure 37</u>). The following procedure describes the single byte write operation:

- The master sends a START condition.
- The master sends the 7-bit slave address plus a write bit (low).
- The addressed slave asserts an ACK on the data line.
- The master sends the 8-bit register address.
- The slave asserts an ACK on the data line only if the address is valid (NAK if not).
- The master sends 8 data bits.
- The slave asserts an ACK on the data line.
- The master generates a STOP condition.



Figure 37. Write Byte Sequence

### **Burst Write**

In this operation, the master sends an address and multiple data bytes to the slave device (<u>Figure 38</u>). The slave device automatically increments the register address after each data byte is sent, unless the register being accessed is 0x00, in which case the register address remains the same. The following procedure describes the burst write operation:

- The master sends a START condition.
- The master sends the 7-bit slave address plus a write bit (low).
- The addressed slave asserts an ACK on the data line.
- The master sends the 8-bit register address.
- The slave asserts an ACK on the data line only if the address is valid (NAK if not).
- The master sends 8 data bits.
- The slave asserts an ACK on the data line.
- Repeat 6 and 7 N-1 times.
- The master generates a STOP condition.



Figure 38. Burst Write Sequence

### Single Byte Read

In this operation, the master sends an address plus two data bytes and receives one data byte from the slave device (Figure 39). The following procedure describes the single byte read operation:

- The master sends a START condition.
- The master sends the 7-bit slave address plus a write bit (low).
- The addressed slave asserts an ACK on the data line.

- The master sends the 8-bit register address.
- The slave asserts an ACK on the data line only if the address is valid (NAK if not).
- The master sends a REPEATED START condition.
- The master sends the 7-bit slave address plus a read bit (high).
- The addressed slave asserts an ACK on the data line.
- The slave sends 8 data bits.
- The master asserts a NACK on the data line.
- The master generates a STOP condition.



Figure 39. Read Byte Sequence

#### **Burst Read**

In this operation, the master sends an address plus two data bytes and receives multiple data bytes from the slave device (Figure 40). The following procedure describes the burst byte read operation:

- The master sends a START condition.
- The master sends the 7-bit slave address plus a write bit (low).
- The addressed slave asserts an ACK on the data line.
- The master sends the 8-bit register address.
- The slave asserts an ACK on the data line only if the address is valid (NAK if not).
- The master sends a REPEATED START condition.
- The master sends the 7-bit slave address plus a read bit (high).
- The slave asserts an ACK on the data line.
- The slave sends 8 data bits.
- The master asserts an ACK on the data line.
- Repeat 9 and 10 N-2 times.
- The slave sends the last 8 data bits.
- The master asserts a NACK on the data line.
- The master generates a STOP condition.



Figure 40. Burst Read Sequence

### **Acknowledge Bits**

Data transfers are acknowledged with an acknowledge bit (ACK) or a not-acknowledge bit (NACK). Both the master and the MAX20360 generate ACK bits. To generate an ACK, pull SDA low before the rising edge of the ninth clock pulse and hold it low during the high period of the ninth clock pulse (see Figure 41). To generate a NACK, leave SDA high before the rising edge of the ninth clock pulse and leave it high for the duration of the ninth clock pulse. Monitoring for NACK bits allows for detection of unsuccessful data transfers.



Figure 41. Acknowledge Bits

### I<sup>2</sup>C Security Functions

### **Function Locking**

All regulator voltages and the end-of-charge behavior of the charger can be locked. I<sup>2</sup>C writes to a locked bitfield have no effect. To lock a function, its lock mask must be removed in the LockMsk register (see register: *LockMsk*). To remove the lock mask, set the corresponding function mask bit to 0. By writing the lock password 0xAA to the LockUnlock register (see register: *LockUnlock*), all unmasked functions are locked. To unlock functions, repeat the mask/unmask process and write the unlock password 0x55 to the LockUnlock register see register: *LockUnlock*). Registers covered by the lock functions are denoted by an asterisk in the register map.

### Secure Writes with Fletcher-16 Checksum

The MAX20360 includes an optional safe  $I^2C$ -write mode for the registers contained under the PMIC slave address (SLAVE\_ID 0x50). When enabled, only single-byte writes are allowed on the PMIC address and each write sequence must be followed by a two-byte checksum (see <u>Figure 42</u> for the write sequence). In the event that the checksum evaluation returns TRUE, the PMIC immediately writes the value of the write to the appropriate register. In the event that the checksum evaluation returns FALSE, the write is not performed and an interrupt indicating write failure is sent to the system microcontroller.

The fletcher checksum is calculated using the below equations:

CSUM1 = (SLAVE ID + REG ADD + DATA) ÷ 255

 $CSUM2 = ((3 \times SLAVE\_ID) + (2 \times REG\_ADD) + (DATA)) \div 255$ 

Where SLAVE\_ID = 0x50, REG\_ADD is the register address being written, DATA is the byte of data to be written, and  $\div$  is the modulo function. The write sequence is as shown in Figure 42 below.



Figure 42. I<sup>2</sup>C Writes on PMIC Slave Address with Fletcher-16 Checksum

### **Default Bits**

<u>Table 8</u> and <u>Table 9</u> show the default settings for different versions. These default values are OTP programmable. Some bits can be changed through the I<sup>2</sup>C interface after power-up while some bits are set through OTP.

## **Table 8. Device Default Settings A**

| FIELD               | EV KIT                    | EV KIT WITH<br>HARVESTER            | MAX20<br>360A             | MAX20<br>360B                       | MAX20<br>360C             | MAX20<br>360F             | MAX20<br>360G             | MAX20<br>360I                       |
|---------------------|---------------------------|-------------------------------------|---------------------------|-------------------------------------|---------------------------|---------------------------|---------------------------|-------------------------------------|
| <u>SysMinVIt</u>    | 3.6V                      | 3.6V                                | 4.0V                      | 4.0V                                | 4.0V                      | 3.6V                      | 3.6V                      | 4.0V                                |
| <u>ILimBlank</u>    | Disabled                  | Disabled                            | Disabled                  | Disabled                            | Disabled                  | Disabled                  | Disabled                  | Disabled                            |
| <u>ILimCntl</u>     | 450mA                     | 450mA                               | 450mA                     | 450mA                               | 450mA                     | 450mA                     | 450mA                     | 450mA                               |
| <u>IChgDone</u>     | 30% I <sub>FCHG</sub>     | 30% I <sub>FCHG</sub>               | 10% I <sub>FCHG</sub>     | 10% I <sub>FCHG</sub>               | 10% I <sub>FCHG</sub>     | 10% I <sub>FCHG</sub>     | 10% I <sub>FCHG</sub>     | 10% I <sub>FCHG</sub>               |
| <u>ChgBatReChg</u>  | ChgBatReg<br>- 70mV       | ChgBatReg -<br>70mV                 | ChgBatReg<br>- 120mV      |                                     |                           | ChgBatReg<br>- 120mV      | ChgBatReg<br>- 70mV       | ChgBatReg<br>- 120mV                |
| <u>ChgBatReg</u>    | 4.35V                     | 4.35V                               | 4.20V                     | 4.20V                               | 4.20V                     | 4.20V                     | 4.35V                     | 4.20V                               |
| <u>ChgEn</u>        | Enabled                   | Enabled                             | Enabled                   | Enabled                             | Enabled                   | Enabled                   | Disabled                  | Enabled                             |
| <u>PChgTmr</u>      | 60min                     | 60min                               | 30min                     | 30min                               | 30min                     | 30min                     | 60min                     | 30min                               |
| <u>VPChg</u>        | 3.15V                     | 3.15V                               | 3.00V                     | 3.00V                               | 3.00V                     | 3.15V                     | 3.00V                     | 3.00V                               |
| <u>IPChg</u>        | 5% I <sub>FCHG</sub>      | 5% I <sub>FCHG</sub>                | 10% I <sub>FCHG</sub>     | 5% I <sub>FCHG</sub>                | 10% I <sub>FCHG</sub>     | 5% I <sub>FCHG</sub>      | 10% I <sub>FCHG</sub>     | 5% I <sub>FCHG</sub>                |
| <u>ChgStepHys</u>   | 400mV                     | 400mV                               | 400mV                     | 400mV                               | 400mV                     | 400mV                     | 400mV                     | 400mV                               |
| <u>ChgStepRise</u>  | 3.80V                     | 3.80V                               | 4.55V                     | 4.55V                               | 4.55V                     | 3.8V                      | 3.8V                      | 4.55V                               |
| <u>ChgAutoStop</u>  | Enabled                   | Enabled                             | Enabled                   | Enabled                             | Enabled                   | Enabled                   | Enabled                   | Enabled                             |
| <u>ChgAutoReSta</u> | Enabled                   | Enabled                             | Enabled                   | Enabled                             | Enabled                   | Enabled                   | Enabled                   | Enabled                             |
| <u>MtChgTmr</u>     | 60min                     | 60min                               | 30min                     | 30min                               | 30min                     | 30min                     | 60min                     | 30min                               |
| <u>FChgTmr</u>      | 600min                    | 600min                              | 150min                    | 150min                              | 150min                    | 150min                    | 300min                    | 150min                              |
| <u>ChglStep</u>     | 100%<br>I <sub>FCHG</sub> | 100% I <sub>FCHG</sub>              | 100%<br>I <sub>FCHG</sub> | 100%<br>I <sub>FCHG</sub>           | 100%<br>I <sub>FCHG</sub> | 100%<br>I <sub>FCHG</sub> | 100%<br>I <sub>FCHG</sub> | 100%<br>I <sub>FCHG</sub>           |
| <u>HrvBatReg</u>    | N/A                       | 4.35V                               | N/A                       | 4.20V                               | N/A                       | N/A                       | N/A                       | 4.35V                               |
| <u>HrvThmEn</u>     | N/A                       | Cool/Room                           | N/A                       | Cool/Room/<br>Warm                  | N/A                       | N/A                       | N/A                       | Cool/Room/<br>Warm                  |
| <u>ChgThmEn</u>     | Cool/Room                 | Cool/Room                           | Cool/Room                 | Cool/Room                           | Cool/Room                 | Cool/Room                 | Cool/<br>Room/<br>Warm    | Cool/Room                           |
| <u>VSysUvlo</u>     | 2.7V                      | 2.7V                                | 3.0V                      | 3.0V                                | 3.0V                      | 3.0V                      | 2.7V                      | 3.0V                                |
| <u>HrvThmDis</u>    | N/A                       | Force SYS-<br>to-BAT Ideal<br>Diode | N/A                       | Force SYS-<br>to-BAT<br>Ideal Diode | N/A                       | N/A                       | N/A                       | Force SYS-<br>to-BAT<br>Ideal Diode |

**Table 8. Device Default Settings A (continued)** 

| FIELD               | EV KIT             | EV KIT WITH<br>HARVESTER                  | MAX20<br>360A      | MAX20<br>360B                                | MAX20<br>360C      | MAX20<br>360F  | MAX20<br>360G      | MAX20<br>360I                          |
|---------------------|--------------------|-------------------------------------------|--------------------|----------------------------------------------|--------------------|----------------|--------------------|----------------------------------------|
| <u>HrvBatSys</u>    | N/A                | Direct if V <sub>BAT</sub><br>< HrvBatReg | N/A                | Direct if<br>V <sub>BAT</sub> <<br>HrvBatReg | N/A                | N/A            | N/A                | Direct if V <sub>BAT</sub> < HrvBatReg |
| <u>HrvBatReChg</u>  | N/A                | HrvBatReg -<br>70mV                       | N/A                | HrvBatReg -<br>120mV                         | N/A                | N/A            | N/A                | HrvBatReg - 120mV                      |
| Bk1Step             | 10mV               | 10mV                                      | 10mV               | 50mV                                         | 10mV               | 25mV           | 10mV               | 50mV                                   |
| Buck1VSet           | 1.10V              | 1.10V                                     | 0.70V              | 1.80V                                        | 0.70V              | 1.800V         | 1.10V              | 1.20V                                  |
| Bk2Step             | 25mV               | 25mV                                      | 10mV               | 10mV                                         | 10mV               | 25mV           | 25mV               | 50mV                                   |
| Buck2VSet           | 1.800V             | 1.800V                                    | 1.05V              | 1.05V                                        | 1.05V              | 1.800V         | 1.800V             | 0.70V                                  |
| Bk3Step             | 50mV               | 50mV                                      | 50mV               | 50mV                                         | 50mV               | 50mV           | 50mV               | 50mV                                   |
| Buck3VSet           | 3.20V              | 3.20V                                     | 1.85V              | 1.80V                                        | 1.85V              | 3.3V           | 2.00V              | 1.80V                                  |
| Buck1FETScale       | Disabled           | Disabled                                  | Disabled           | Disabled                                     | Disabled           | Disabled       | Disabled           | Disabled                               |
| Buck1En             | Disabled           | Disabled                                  | Disabled           | Disabled                                     | Disabled           | Disabled       | Enabled            | Enabled                                |
| Buck2En             | Disabled           | Disabled                                  | Enabled            | Enabled                                      | Enabled            | Disabled       | Enabled            | Disabled                               |
| Buck2FETScale       | Disabled           | Disabled                                  | Disabled           | Disabled                                     | Disabled           | Disabled       | Disabled           | Disabled                               |
| Buck3FETScale       | Disabled           | Disabled                                  | Disabled           | Disabled                                     | Disabled           | Disabled       | Disabled           | Disabled                               |
| Buck3En             | Disabled           | Disabled                                  | Enabled            | Enabled                                      | Enabled            | Enabled        | Disabled           | Enabled                                |
| Buck3DisLDO         | LDO<br>Enabled     | LDO Enabled                               | Buck<br>Always     | Buck<br>Always                               | Buck<br>Always     | LDO<br>Enabled | LDO<br>Enabled     | Buck<br>Always                         |
| <u>BBstVSet</u>     | 5.00V              | 5.00V                                     | 5.00V              | 5.00V                                        | 5.00V              | 5.00V          | 5.00V              | 5.00V                                  |
| <u>BBstMode</u>     | Buck-Boost         | Buck-Boost                                | Buck-Boost         | Buck-Boost                                   | Buck-Boost         | Buck-Boost     | Buck-Boost         | Buck-Boost                             |
| <u>BBstEn</u>       | Disabled           | Disabled                                  | Disabled           | Disabled                                     | Disabled           | Disabled       | Disabled           | Disabled                               |
| <u>LDO1Mode</u>     | LDO                | LDO                                       | Load<br>Switch     | Load Switch                                  | Load<br>Switch     | LDO            | LDO                | Load Switch                            |
| <u>LDO1En</u>       | Disabled           | Disabled                                  | Disabled           | Disabled                                     | Disabled           | Disabled       | Disabled           | Disabled                               |
| <u>BBstFast</u>     | Low I <sub>Q</sub> | Low I <sub>Q</sub>                        | Low I <sub>Q</sub> | Low I <sub>Q</sub>                           | Low I <sub>Q</sub> | Low IQ         | Low I <sub>Q</sub> | Low I <sub>Q</sub>                     |
| <u>BBstFETScale</u> | Disabled           | Disabled                                  | Disabled           | Disabled                                     | Disabled           | Disabled       | Disabled           | Disabled                               |
| LDO2En              | Disabled           | Disabled                                  | Enabled            | Enabled                                      | Enabled            | Disabled       | Enabled            | Disabled                               |
| LDO1VSet            | 0.500V             | 0.500V                                    | 1.850V             | 1.800V                                       | 1.850V             | 0.500V         | 1.200V             | 1.800V                                 |
| <u>LSW1En</u>       | Disabled           | Disabled                                  | Disabled           | Disabled                                     | Disabled           | Disabled       | Disabled           | Disabled                               |
| LDO2VSet            | 0.9V               | 0.9V                                      | 1.8V               | 1.8V                                         | 1.8V               | 1.8V           | 3.2V               | 1.8V                                   |
| LDO2Supply          | External           | External                                  | Internal           | Internal                                     | Internal           | External       | External           | Internal                               |
| LDO2Mode            | LDO                | LDO                                       | LDO                | LDO                                          | LDO                | LDO            | LDO                | LDO                                    |
| <u>CPVSet</u>       | 5.0V               | 5.0V                                      | 5.0V               | 5.0V                                         | 5.0V               | 5.0V           | 5.0V               | 5.0V                                   |
| <u>ChgPmpEn</u>     | Disabled           | Disabled                                  | Disabled           | Disabled                                     | Disabled           | Disabled       | Disabled           | Disabled                               |
| LSW2Lowlq           | Low-I <sub>Q</sub> | Low-I <sub>Q</sub>                        | Protected          | Protected                                    | Protected          | Protected      | Low IQ             | Protected                              |
| LSW2En              | Disabled           | Disabled                                  | Disabled           | Disabled                                     | Disabled           | Disabled       | Disabled           | Disabled                               |
| LSW1Lowlq           | Low-I <sub>Q</sub> | Low-I <sub>Q</sub>                        | Protected          | Protected                                    | Protected          | Protected      | Low IQ             | Protected                              |
| <u>BstVSet</u>      | 12.00V             | 12.00V                                    | 20.00V             | 20.00V                                       | 20.00V             | 12.00V         | 12.00V             | 20.00V                                 |

**Table 8. Device Default Settings A (continued)** 

| FIELD            | EV KIT                         | EV KIT WITH<br>HARVESTER       | MAX20<br>360A                  | MAX20<br>360B                  | MAX20<br>360C                  | MAX20<br>360F                  | MAX20<br>360G                  | MAX20<br>360I                  |
|------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|
| <u>Bk1DVSCur</u> | 1A                             | 1A                             | 0.5A                           | 0.5A                           | 0.5A                           | 0.5A                           | 1A                             | 0.5A                           |
| <u>Bk1LowBW</u>  | Full BW                        |
| Bk1FrcDCM        | Normal<br>Mode                 | Normal Mode                    | Normal<br>Mode                 | Normal<br>Mode                 | Normal<br>Mode                 | Normal<br>Mode                 | Normal<br>Mode                 | Normal<br>Mode                 |
| Bk2DVSCur        | 1A                             | 1A                             | 0.5A                           | 0.5A                           | 0.5A                           | 0.5A                           | 1A                             | 0.5A                           |
| Bk2LowBW         | Full BW                        |
| Bk2FrcDCM        | Normal<br>Mode                 | Normal Mode                    | Normal<br>Mode                 |                                |                                | Normal<br>Mode                 | Normal<br>Mode                 | Normal<br>Mode                 |
| <u>Bk3DVSCur</u> | 1A                             | 1A                             | 0.5A                           | 0.5A 0.5A                      |                                | 0.5A                           | 0.5A                           | 0.5A                           |
| Bk3LowBW         | Full BW                        |
| INT_MSK_DIS      | INT mask<br>until 100%<br>Boot |
| <u>BstEn</u>     | Disabled                       |
| <u>PwrRstCfg</u> | 1011                           | 1011                           | 1011                           | 1011                           | 1011                           | 1011                           | 0110                           | 1011                           |
| <u>SftRstCfg</u> | Reset<br>Regs                  | Reset Regs                     | Reset<br>Regs                  | Reset Regs                     | Reset<br>Regs                  | Reset<br>Regs                  | Reset<br>Regs                  | Reset Regs                     |
| <u>BootDly</u>   | 80ms                           |
| <u>ChgAlwTry</u> | Retry                          |
| <u>StayOn</u>    | Enabled                        |
| <u>SFOUTVSet</u> | 3.3V                           |
| <u>SFOUTEn</u>   | CHGIN                          |
| UsbOkselect      | CHGIN<br>Rise                  | CHGIN Rise                     | CHGIN<br>Rise                  | CHGIN Rise                     | CHGIN<br>Rise                  | CHGIN<br>Rise                  | CHGIN<br>Rise                  | CHGIN Rise                     |
| LDO1Seq          | LDO1En<br>After 100%           |
| <u>BBstSeq</u>   | BBstEn<br>After 100%           | BBstEn After<br>100%           | BBstEn<br>After 100%           |
| IBatOc           | 1600mA                         | 1600mA                         | 1400mA                         | 1400mA                         | 1400mA                         | 1000mA                         | 1000mA                         | 1400mA                         |
| Buck1Seq         | Buck1En<br>After 100%          | 50%                            | 50%                            |
| Buck2Seq         | Buck2En<br>After 100%          | Buck2En<br>After 100%          | 50%                            | 50%                            | 50%                            | Buck2En<br>After 100%          | 0%                             | Buck2En<br>After 100%          |
| Buck3Seq         | Buck3En<br>After 100%          | Buck3En<br>After 100%          | 25%                            | 25%                            | 25%                            | Buck3En<br>After 100%          | Buck3En<br>After 100%          | 25%                            |
| LSW1Seq          | LSW1En<br>After 100%           |
| <u>BoostSeq</u>  | BstEn After<br>100%            |
| LDO2Seq          | LDO2En<br>After 100%           | LDO2En<br>After 100%           | 0%                             | 0%                             | 0%                             | LDO2En<br>After 100%           | 0%                             | LDO2En<br>After 100%           |
| <u>ChgPmpSeq</u> | ChgPmpEn<br>After 100%         |

**Table 8. Device Default Settings A (continued)** 

| FIELD         | EV KIT               | EV KIT WITH<br>HARVESTER | MAX20<br>360A        | MAX20<br>360B        | MAX20<br>360C        | MAX20<br>360F        | MAX20<br>360G        | MAX20<br>360I        |
|---------------|----------------------|--------------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|
| LSW2Seq       | LSW2En<br>After 100% | LSW2En<br>After 100%     | LSW2En<br>After 100% | LSW2En<br>After 100% | LSW2En<br>After 100% | LSW2En<br>After 100% | LSW2En<br>After 100% | LSW2En<br>After 100% |
| PFN1RES       | Connect<br>Resistor  | Connect<br>Resistor      | Connect<br>Resistor  | Connect<br>Resistor  | Connect<br>Resistor  | Connect<br>Resistor  | Connect<br>Resistor  | Connect<br>Resistor  |
| PFN1PU        | Pullup               | Pullup                   | Pullup               | Pullup               | Pullup               | Pullup               | Pullup               | Pullup               |
| PFN2RES       | No<br>Resistor       | No Resistor              | No<br>Resistor       | No Resistor          | No<br>Resistor       | No<br>Resistor       | No<br>Resistor       | No Resistor          |
| PFN2PU        | N/A                  | N/A                      | N/A                  | N/A                  | N/A                  | N/A                  | N/A                  | N/A                  |
| HrvEn         | Disabled             | Enabled                  | Disabled             | Enabled              | Disabled             | Disabled             | Disabled             | Enabled              |
| i2c_crc_ena   | Enabled              | Enabled                  | Enabled              | Enabled              | Enabled              | Disabled             | Disabled             | Enabled              |
| i2c_tmo_ena   | Enabled              | Enabled                  | Enabled              | Enabled              | Enabled              | Disabled             | Enabled              | Enabled              |
| <u>DrvTmo</u> | Disabled             | Disabled                 | Disabled             | Disabled             | Disabled             | Disabled             | 10s                  | Disabled             |
| <u>HptSel</u> | LRA                  | LRA                      | LRA                  | LRA                  | LRA                  | LRA                  | ERM                  | LRA                  |
| ILimMax       | 1000mA               | 1000mA                   | 450mA                | 450mA                | 450mA                | 1000mA               | 1000mA               | 450mA                |
| JEITASet      | 0                    | 0                        | 0                    | 0                    | 0                    | 0                    | 0                    | 0                    |
| TShdn         | 120°C                | 120°C                    | 120°C                | 120°C                | 120°C                | 120°C                | 120°C                | 120°C                |
| SysPDEn       | Enabled              | Enabled                  | Disabled             | Enabled              | Enabled              | Enabled              | Enabled              | Enabled              |

## **Table 9. Device Default Settings B**

| FIELD               | MAX20360J              | MAX20360K              | MAX20360L              | MAX20360M              |
|---------------------|------------------------|------------------------|------------------------|------------------------|
| <u>SysMinVlt</u>    | 4.0V                   | 3.6V                   | 4.0V                   | 4.0V                   |
| <u>ILimBlank</u>    | Disabled               | Disabled               | Disabled               | Disabled               |
| <u>ILimCntl</u>     | 450mA                  | 1000mA                 | 450mA                  | 450mA                  |
| <u>IChgDone</u>     | 10% I <sub>FCHG</sub>  | 5% I <sub>FCHG</sub>   | 10% I <sub>FCHG</sub>  | 10% I <sub>FCHG</sub>  |
| <u>ChgBatReChg</u>  | ChgBatReg - 120mV      | ChgBatReg - 220mV      | ChgBatReg - 120mV      | ChgBatReg - 120mV      |
| <u>ChgBatReg</u>    | 4.20V                  | 4.35V                  | 4.20V                  | 4.20V                  |
| <u>ChgEn</u>        | Enabled                | Disabled               | Enabled                | Enabled                |
| <u>PChgTmr</u>      | 30min                  | 30min                  | 30min                  | 30min                  |
| <u>VPChg</u>        | 3.00V                  | 3.15V                  | 3.00V                  | 3.00V                  |
| <u>IPChg</u>        | 10% I <sub>FCHG</sub>  | 5% I <sub>FCHG</sub>   | 10% I <sub>FCHG</sub>  | 5% I <sub>FCHG</sub>   |
| <u>ChgStepHys</u>   | 400mV                  | 400mV                  | 400mV                  | 400mV                  |
| <u>ChgStepRise</u>  | 4.55V                  | 3.80V                  | 4.55V                  | 4.55V                  |
| <u>ChgAutoStop</u>  | Enabled                | Disabled               | Enabled                | Enabled                |
| <u>ChgAutoReSta</u> | Enabled                | Enabled                | Enabled                | Enabled                |
| <u>MtChgTmr</u>     | 30min                  | 60min                  | 30min                  | 30min                  |
| <u>FChgTmr</u>      | 150min                 | 75min                  | 150min                 | 150min                 |
| <u>ChglStep</u>     | 100% I <sub>FCHG</sub> | 100% I <sub>FCHG</sub> | 100% I <sub>FCHG</sub> | 100% I <sub>FCHG</sub> |
| <u>HrvBatReg</u>    | N/A                    | N/A                    | N/A                    | N/A                    |

**Table 9. Device Default Settings B (continued)** 

| FIELD              | MAX20360J   | MAX20360K          | MAX20360L          | MAX20360M          |
|--------------------|-------------|--------------------|--------------------|--------------------|
| <u>HrvThmEn</u>    | N/A         | N/A                | N/A                | N/A                |
| <u>ChgThmEn</u>    | Cool/Room   | Cool/Room          | Cool/Room          | Cool/Room          |
| VSysUvlo           | 3.0V        | 3.0V               | 3.0V               | 3.0V               |
| <u>HrvThmDis</u>   | N/A         | N/A                | N/A                | N/A                |
| <u>HrvBatSys</u>   | N/A         | N/A                | N/A                | N/A                |
| <u>HrvBatReChg</u> | N/A         | N/A                | N/A                | N/A                |
| Bk1Step            | 50mV        | 25mV               | 50mV               | 50mV               |
| Buck1VSet          | 1.20V       | 1.825V             | 0.70V              | 1.80V              |
| Bk2Step            | 50mV        | 50mV               | 10mV               | 10mV               |
| Buck2VSet          | 0.70V       | 3.20V              | 1.05V              | 1.05V              |
| Bk3Step            | 50mV        | 50mV               | 50mV               | 50mV               |
| Buck3VSet          | 1.80V       | 3.20V              | 1.85V              | 1.80V              |
| Buck1FETScale      | Disabled    | Disabled           | Disabled           | Disabled           |
| <u>Buck1En</u>     | Enabled     | Enabled            | Disabled           | Disabled           |
| Buck2En            | Disabled    | Disabled           | Enabled            | Enabled            |
| Buck2FETScale      | Disabled    | Disabled           | Disabled           | Disabled           |
| Buck3FETScale      | Disabled    | Disabled           | Disabled           | Disabled           |
| Buck3En            | Enabled     | Enabled            | Enabled            | Enabled            |
| Buck3DisLDO        | Buck Always | Buck Always        | Buck Always        | Buck Always        |
| <u>BBstVSet</u>    | 5.00V       | 4.50V              | 5.00V              | 5.00V              |
| <u>BBstMode</u>    | Buck-Boost  | Buck-Boost         | Buck-Boost         | Buck-Boost         |
| <u>BBstEn</u>      | Disabled    | Disabled           | Disabled           | Disabled           |
| LDO1Mode           | Load Switch | LDO                | Load Switch        | Load Switch        |
| LDO1En             | Disabled    | MPC                | Disabled           | Disabled           |
| <u>BBstFast</u>    | Low IQ      | Low I <sub>Q</sub> | Low I <sub>Q</sub> | Low I <sub>Q</sub> |
| BBstFETScale       | Disabled    | Disabled           | Disabled           | Disabled           |
| LDO2En             | Disabled    | Disabled           | Enabled            | Enabled            |
| LDO1VSet           | 1.850V      | 0.900V             | 1.850V             | 1.800V             |
| LSW1En             | Disabled    | Disabled           | Disabled           | Disabled           |
| LDO2VSet           | 1.8V        | 1.8V               | 1.8V               | 1.8V               |
| LDO2Supply         | Internal    | External           | Internal           | Internal           |
| LDO2Mode           | LDO         | LDO                | LDO                | LDO                |
| <u>CPVSet</u>      | 5.0V        | 5.0V               | 5.0V               | 5.0V               |
| <u>ChgPmpEn</u>    | Disabled    | Disabled           | Disabled           | Disabled           |
| LSW2Lowlq          | Protected   | Low I <sub>Q</sub> | Protected          | Protected          |
| LSW2En             | Disabled    | Disabled           | Disabled           | Disabled           |
| LSW1LowIq          | Protected   | Low IQ             | Protected          | Protected          |

**Table 9. Device Default Settings B (continued)** 

| FIELD            | MAX20360J                | MAX20360K                | MAX20360L                | MAX20360M                |
|------------------|--------------------------|--------------------------|--------------------------|--------------------------|
| <u>BstVSet</u>   | 20.00V                   | 5.00V                    | 20.00V                   | 20.00V                   |
| <u>Bk1DVSCur</u> | 0.5A                     | 1A                       | 0.5A                     | 0.5A                     |
| <u>Bk1LowBW</u>  | Full BW                  | Full BW                  | Full BW                  | Full BW                  |
| <u>Bk1FrcDCM</u> | Normal Mode              | Normal Mode              | Normal Mode              | Normal Mode              |
| Bk2DVSCur        | 0.5A                     | 1A                       | 0.5A                     | 0.5A                     |
| Bk2LowBW         | Full BW                  | Full BW                  | Full BW                  | Full BW                  |
| Bk2FrcDCM        | Normal Mode              | Normal Mode              | Normal Mode              | Normal Mode              |
| Bk3DVSCur        | 0.5A                     | 1A                       | 0.5A                     | 0.5A                     |
| <u>Bk3LowBW</u>  | Full BW                  | Full BW                  | Full BW                  | Full BW                  |
| INT_MSK_DIS      | INT mask until 100% Boot |
| <u>BstEn</u>     | Disabled                 | Disabled                 | Disabled                 | Disabled                 |
| <u>PwrRstCfg</u> | 1011                     | 1000                     | 1011                     | 1011                     |
| <u>SftRstCfg</u> | Reset Regs               | Reset Regs               | Reset Regs               | Reset Regs               |
| <u>BootDly</u>   | 80ms                     | 120ms                    | 80ms                     | 80ms                     |
| <u>ChgAlwTry</u> | Retry                    | Retry                    | Retry                    | Retry                    |
| <u>StayOn</u>    | Enabled                  | Enabled                  | Enabled                  | Enabled                  |
| <u>SFOUTVSet</u> | 3.3V                     | 3.3V                     | 3.3V                     | 3.3V                     |
| <u>SFOUTEn</u>   | CHGIN                    | CHGIN                    | CHGIN                    | CHGIN                    |
| UsbOkselect      | CHGIN Rise               | CHGIN Rise               | CHGIN Rise               | CHGIN Rise               |
| LDO1Seq          | LDO1En After 100%        | LDO1En After 100%        | LDO1En After 100%        | LDO1En After 100%        |
| <u>BBstSeq</u>   | BBstEn After 100%        | BBstEn After 100%        | BBstEn After 100%        | BBstEn After 100%        |
| IBatOc           | 1400mA                   | 1000mA                   | 1400mA                   | 1400mA                   |
| Buck1Seq         | 50%                      | 50%                      | Buck1En After 100%       | Buck1En After 100%       |
| Buck2Seq         | Buck2En After 100%       | Buck2En After 100%       | 50%                      | 50%                      |
| Buck3Seq         | 25%                      | Buck3En After 100%       | 25%                      | 25%                      |
| LSW1Seq          | LSW1En After 100%        | LSW1En After 100%        | LSW1En After 100%        | LSW1En After 100%        |
| <u>BoostSeq</u>  | BstEn After 100%         | BstEn After 100%         | Disabled                 | BstEn After 100%         |
| LDO2Seq          | LDO2En After 100%        | LDO2En After 100%        | 0%                       | 0%                       |
| <u>ChgPmpSeq</u> | ChgPmpEn After 100%      | ChgPmpEn After 100%      | Disabled                 | ChgPmpEn After 100%      |
| LSW2Seq          | LSW2En After 100%        | LSW2En After 100%        | LSW2En After 100%        | LSW2En After 100%        |

**Table 9. Device Default Settings B (continued)** 

| FIELD         | MAX20360J        | MAX20360K        | MAX20360L        | MAX20360M        |
|---------------|------------------|------------------|------------------|------------------|
| PFN1RES       | Connect Resistor | Connect Resistor | Connect Resistor | Connect Resistor |
| PFN1PU        | Pullup           | Pullup           | Pullup           | Pullup           |
| PFN2RES       | No Resistor      | Connect Resistor | No Resistor      | No Resistor      |
| PFN2PU        | N/A              | Pullup           | N/A              | N/A              |
| HrvEn         | Disabled         | Disabled         | Disabled         | Disabled         |
| i2c_crc_ena   | Enabled          | Enabled          | Enabled          | Enabled          |
| i2c_tmo_ena   | Enabled          | Enabled          | Enabled          | Enabled          |
| <u>DrvTmo</u> | Disabled         | Disabled         | Disabled         | Disabled         |
| <u>HptSel</u> | LRA              | LRA              | LRA              | LRA              |
| ILimMax       | 450mA            | 1000mA           | 450mA            | 450mA            |
| JEITASet      | 0                | 0                | 0                | 0                |
| TShdn         | 120°C            | 120°C            | 120°C            | 120°C            |
| SysPDEn       | Enabled          | Enabled          | Enabled          | Enabled          |

## **Register Defaults**

Table 10 and Table 11 show the default values of all the registers.

# Table 10. I<sup>2</sup>C Direct Register Defaults A

| Table 10         | . I C Dile      | ct Register L    | Jerau     | ILS A                    |               |               |               |               |               |               |               |
|------------------|-----------------|------------------|-----------|--------------------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| SLAVE<br>ADDRESS | REGISTER<br>ADD | REGISTER<br>NAME | EV<br>KIT | EV KIT WITH<br>HARVESTER | MAX20<br>360A | MAX20<br>360B | MAX20<br>360C | MAX20<br>360F | MAX20<br>360G | MAX20<br>360I | MAX20<br>360J |
| 0xA0             | 0x00            | HptStatus0       | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0xA0             | 0x01            | HptStatus1       | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0xA0             | 0x02            | HptStatus2       | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0xA0             | 0x03            | HptInt0          | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0xA0             | 0x04            | HptInt1          | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0xA0             | 0x05            | HptInt2          | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0xA0             | 0x06            | HptIntMask0      | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0xA0             | 0x07            | HptIntMask1      | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0xA0             | 0x08            | HptIntMask2      | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0xA0             | 0x09            | HptControl       | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0xA0             | 0x0A            | HptRTI2CPat      | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0xA0             | 0x0B            | HptRAMPatAdd     | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0xA0             | 0x0C            | HptProt          | 0x04      | 0x04                     | 0x04          | 0x04          | 0x04          | 0x04          | 0x04          | 0x04          | 0x04          |
| 0xA0             | 0x0D            | HptUnlock        | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0xA0             | 0x11            | HPTCfg0          | 0x0E      | 0x0E                     | 0x0E          | 0x0E          | 0x0E          | 0x0E          | 0x0A          | 0x0E          | 0x0E          |
| 0xA0             | 0x12            | HPTCfg1          | 0x8B      | 0x8B                     | 0x8B          | 0x8B          | 0x8B          | 0x8B          | 0x8B          | 0x8B          | 0x8B          |
| 0xA0             | 0x13            | HPTCfg2          | 0x8B      | 0x8B                     | 0x8B          | 0x8B          | 0x8B          | 0x8B          | 0x8B          | 0x8B          | 0x8B          |
| 0xA0             | 0x14            | HPTCfg3          | 0x19      | 0x19                     | 0x19          | 0x19          | 0x19          | 0x19          | 0x19          | 0x19          | 0x19          |
| 0xA0             | 0x15            | HPTCfg4          | 0x03      | 0x03                     | 0x03          | 0x03          | 0x03          | 0x03          | 0x03          | 0x03          | 0x03          |
| 0xA0             | 0x16            | HPTCfg5          | 0x05      | 0x05                     | 0x05          | 0x05          | 0x05          | 0x05          | 0x05          | 0x05          | 0x05          |

Table 10. I<sup>2</sup>C Direct Register Defaults A (continued)

| 01.41/5          |                 | DECICTED         | <b>-</b> >/ | EV ICIT VAUTU            | ******        | 1111          | MAYOO         | 1111          | MAYOO         | MANOO         | MAYOO         |
|------------------|-----------------|------------------|-------------|--------------------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| SLAVE<br>ADDRESS | REGISTER<br>ADD | REGISTER<br>NAME | EV<br>KIT   | EV KIT WITH<br>HARVESTER | MAX20<br>360A | MAX20<br>360B | MAX20<br>360C | MAX20<br>360F | MAX20<br>360G | MAX20<br>360I | MAX20<br>360J |
| 0xA0             | 0x17            | HPTCfg6          | 0x11        | 0x11                     | 0x11          | 0x11          | 0x11          | 0x11          | 0x11          | 0x11          | 0x11          |
| 0xA0             | 0x18            | HPTCfg7          | 0x08        | 80x0                     | 0x08          |
| 0xA0             | 0x19            | HPTCfg8          | 0x1F        | 0x1F                     | 0x1F          | 0x1F          | 0x1F          | 0x1F          | 0x1F          | 0x1F          | 0x1F          |
| 0xA0             | 0x1A            | HPTCfg9          | 0x84        | 0x84                     | 0x84          | 0x84          | 0x84          | 0x84          | 0x84          | 0x84          | 0x84          |
| 0xA0             | 0x1B            | HPTCfgA          | 0x07        | 0x07                     | 0x07          | 0x07          | 0x07          | 0x07          | 0x07          | 0x07          | 0x07          |
| 0xA0             | 0x1C            | HPTCfgB          | 0x40        | 0x40                     | 0x40          | 0x40          | 0x40          | 0x40          | 0x4A          | 0x40          | 0x40          |
| 0xA0             | 0x1D            | HPTCfgC          | 0xD0        | 0xD0                     | 0xD0          | 0xD0          | 0xD0          | 0xD0          | 0xD0          | 0xD0          | 0xD0          |
| 0xA0             | 0x1E            | HPTCfgD          | 0x07        | 0x07                     | 0x07          | 0x07          | 0x07          | 0x07          | 0x07          | 0x07          | 0x07          |
| 0xA0             | 0x1F            | HPTCfgE          | 0x06        | 0x06                     | 0x06          | 0x06          | 0x06          | 0x06          | 0x06          | 0x06          | 0x06          |
| 0xA0             | 0x20            | HPTCfgF          | 0x24        | 0x24                     | 0x24          | 0x24          | 0x24          | 0x24          | 0x24          | 0x24          | 0x24          |
| 0xA0             | 0x22            | HptAutoTune      | 0x00        | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0xA0             | 0x23            | BEMFPeriod0      | 0xD0        | 0xD0                     | 0xD0          | 0xD0          | 0xD0          | 0xD0          | 0xD0          | 0xD0          | 0xD0          |
| 0xA0             | 0x24            | BEMFPeriod1      | 0x07        | 0x07                     | 0x07          | 0x07          | 0x07          | 0x07          | 0x07          | 0x07          | 0x07          |
| 0xA0             | 0x30            | HptETRGOdAmp     | 0x7F        | 0x7F                     | 0x7F          | 0x7F          | 0x7F          | 0x7F          | 0x7F          | 0x7F          | 0x7F          |
| 0xA0             | 0x31            | HptETRGOdDur     | 0x04        | 0x04                     | 0x04          | 0x04          | 0x04          | 0x04          | 0x04          | 0x04          | 0x04          |
| 0xA0             | 0x32            | HptETRGActAmp    | 0x3F        | 0x3F                     | 0x3F          | 0x3F          | 0x3F          | 0x3F          | 0x3F          | 0x3F          | 0x3F          |
| 0xA0             | 0x33            | HptETRGActDur    | 0x32        | 0x32                     | 0x32          | 0x32          | 0x32          | 0x32          | 0x32          | 0x32          | 0x32          |
| 0xA0             | 0x34            | HptETRGBrkAmp    | 0xFF        | 0xFF                     | 0xFF          | 0xFF          | 0xFF          | 0xFF          | 0xFF          | 0xFF          | 0xFF          |
| 0xA0             | 0x35            | HptETRGBrkDur    | 0x20        | 0x20                     | 0x20          | 0x20          | 0x20          | 0x20          | 0x20          | 0x20          | 0x20          |
| 0xA0             | 0x40            | HptRAMAdd        | 0x00        | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0xA0             | 0x41            | HptRAMDataH      | _           | _                        | _             | _             | _             | _             | _             | _             | _             |
| 0xA0             | 0x42            | HptRAMDataM      | _           | _                        | _             | _             | _             | _             | _             | _             | _             |
| 0xA0             | 0x43            | HptRAMDataL      | _           | _                        | _             | _             | _             | _             | _             | _             | _             |
| 0xA0             | 0x50            | ADCEn            | 0x00        | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0xA0             | 0x51            | ADCCfg           | 0x00        | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0xA0             | 0x53            | ADCDatAvg        | 0x00        | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0xA0             | 0x54            | ADCDatMin        | 0x00        | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0xA0             | 0x55            | ADCDatMax        | 0x00        | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x00            | ChipID           | 0x03        | 0x03                     | 0x02          | 0x03          | 0x03          | 0x03          | 0x03          | 0x03          | 0x03          |
| 0x50             | 0x01            | Status0          | 0x00        | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x02            | Status1          | 0x00        | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x03            | Status2          | 0x00        | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x04            | Status3          | 0x00        | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x05            | Status4          | 0x00        | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x06            | Int0             | 0x00        | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x07            | Int1             | 0x00        | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x08            | Int2             | 0x00        | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x09            | Int3             | 0x00        | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x0A            | IntMask0         | 0x00        | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x0B            | IntMask1         | 0x00        | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x0C            | IntMask2         | 0x00        | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |

Table 10. I<sup>2</sup>C Direct Register Defaults A (continued)

| 01.41/5          |                 | DE01075D         |           |                          | ,             |               |               |               | 1111100       |               | 1111100       |
|------------------|-----------------|------------------|-----------|--------------------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| SLAVE<br>ADDRESS | REGISTER<br>ADD | REGISTER<br>NAME | EV<br>KIT | EV KIT WITH<br>HARVESTER | MAX20<br>360A | MAX20<br>360B | MAX20<br>360C | MAX20<br>360F | MAX20<br>360G | MAX20<br>360I | MAX20<br>360J |
| 0x50             | 0x0D            | IntMask3         | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x0F            | ILimCntl         | 0x06      | 0x06                     | 0x86          | 0x86          | 0x86          | 0x06          | 0x06          | 0x86          | 0x86          |
| 0x50             | 0x10            | ChgCntl0         | 0x0D      | 0x0D                     | 0x27          | 0x27          | 0x27          | 0x27          | 0x0C          | 0x27          | 0x27          |
| 0x50             | 0x11            | ChgCntl1         | 0x73      | 0x73                     | 0x65          | 0x61          | 0x65          | 0x71          | 0x65          | 0x61          | 0x65          |
| 0x50             | 0x12            | ChgTmr           | 0xFD      | 0xFD                     | 0xE4          | 0xE4          | 0xE4          | 0xE4          | 0xF9          | 0xE4          | 0xE4          |
| 0x50             | 0x13            | StepChgCfg0      | 0x30      | 0x30                     | 0x3F          | 0x3F          | 0x3F          | 0x30          | 0x30          | 0x3F          | 0x3F          |
| 0x50             | 0x14            | StepChgCfg1      | 0x07      | 0x07                     | 0x17          | 0x17          | 0x17          | 0x17          | 0x07          | 0x17          | 0x17          |
| 0x50             | 0x15            | ThmCfg0          | 0x3F      | 0x3F                     | 0x3F          | 0x3F          | 0x3F          | 0x3F          | 0x7F          | 0x3F          | 0x3F          |
| 0x50             | 0x16            | ThmCfg1          | 0x1F      | 0x1F                     | 0x1F          | 0x1F          | 0x1F          | 0x1F          | 0x1F          | 0x1F          | 0x1F          |
| 0x50             | 0x17            | ThmCfg2          | 0x1F      | 0x5F                     | 0x1F          | 0xDF          | 0x1F          | 0x1F          | 0x1F          | 0xDF          | 0x1F          |
| 0x50             | 0x18            | HrvCfg0          | 0x00      | 0x46                     | 0x00          | 0x53          | 0x00          | 0x00          | 0x00          | 0x56          | 0x00          |
| 0x50             | 0x19            | HrvCfg1          | 0x3F      | 0x7F                     | 0x3F          | 0x7F          | 0x3F          | 0x3F          | 0x3F          | 0x7F          | 0x3F          |
| 0x50             | 0x1A            | IVMONCfg         | 0x10      | 0x10                     | 0x10          | 0x10          | 0x10          | 0x10          | 0x10          | 0x10          | 0x10          |
| 0x50             | 0x1B            | Buck1Ena         | 0xE0      | 0xE0                     | 0xE0          | 0xE0          | 0xE0          | 0xE0          | 0x81          | 0x81          | 0x81          |
| 0x50             | 0x1C            | Buck1Cfg0        | 0x50      | 0x50                     | 0x50          | 0x50          | 0x50          | 0x51          | 0x50          | 0x50          | 0x50          |
| 0x50             | 0x1D            | Buck1Cfg1        | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x1E            | Buck1Iset        | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x1F            | Buck1VSet        | 0x37      | 0x37                     | 0x0F          | 0x19          | 0x0F          | 0x32          | 0x37          | 0x0D          | 0x0D          |
| 0x50             | 0x20            | Buck1Ctr         | 0x01      | 0x01                     | 0x01          | 0x01          | 0x01          | 0x01          | 0x01          | 0x01          | 0x01          |
| 0x50             | 0x21            | Buck1DvsCfg0     | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x22            | Buck1DvsCfg1     | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x23            | Buck1DvsCfg2     | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x24            | Buck1DvsCfg3     | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x25            | Buck1DvsCfg4     | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x26            | Buck1DvsSpi      | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x27            | Buck2Ena         | 0xE0      | 0xE0                     | 0x81          | 0x81          | 0x81          | 0xE0          | 0x41          | 0xE0          | 0xE0          |
| 0x50             | 0x28            | Buck2Cfg         | 0x51      | 0x51                     | 0x50          | 0x50          | 0x50          | 0x51          | 0x50          | 0x50          | 0x50          |
| 0x50             | 0x29            | Buck2Cfg1        | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x2A            | Buck2Iset        | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x2B            | Buck2VSet        | 0x32      | 0x32                     | 0x32          | 0x32          | 0x32          | 0x32          | 0x32          | 0x03          | 0x03          |
| 0x50             | 0x2C            | Buck2Ctr         | 0x02      | 0x02                     | 0x02          | 0x02          | 0x02          | 0x02          | 0x02          | 0x02          | 0x02          |
| 0x50             | 0x2D            | Buck2DvsCfg0     | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x2E            | Buck2DvsCfg1     | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x2F            | Buck2DvsCfg2     | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x30            | Buck2DvsCfg3     | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x31            | Buck2DvsCfg4     | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x32            | Buck2DvsSpi      | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x34            | Buck3Ena         | 0xE0      | 0xE0                     | 0x61          | 0x61          | 0x61          | 0xE1          | 0xE0          | 0x61          | 0x61          |
| 0x50             | 0x35            | Buck3Cfg         | 0x51      | 0x51                     | 0x51          | 0x51          | 0x51          | 0x51          | 0x51          | 0x51          | 0x51          |
| 0x50             | 0x36            | Buck3Cfg1        | 0x00      | 0x00                     | 0x40          | 0x40          | 0x40          | 0x00          | 0x00          | 0x40          | 0x40          |
| 0x50             | 0x37            | Buck3lset        | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |

Table 10. I<sup>2</sup>C Direct Register Defaults A (continued)

| SLAVE<br>ADDRESS | REGISTER<br>ADD | REGISTER<br>NAME | EV<br>KIT | EV KIT WITH<br>HARVESTER | MAX20<br>360A | MAX20<br>360B | MAX20<br>360C | MAX20<br>360F | MAX20<br>360G | MAX20<br>360I | MAX20<br>360J |
|------------------|-----------------|------------------|-----------|--------------------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| 0x50             | 0x38            | Buck3VSet        | 0x35      | 0x35                     | 0x1A          | 0x19          | 0x1A          | 0x37          | 0x1D          | 0x19          | 0x19          |
| 0x50             | 0x39            | Buck3Ctr         | 0x04      | 0x04                     | 0x04          | 0x04          | 0x04          | 0x04          | 0x04          | 0x04          | 0x04          |
| 0x50             | 0x3A            | Buck3DvsCfg0     | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x3B            | Buck3DvsCfg1     | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x3C            | Buck3DvsCfg2     | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x3D            | Buck3DvsCfg3     | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x3E            | Buck3DvsCfg4     | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x3F            | Buck3DvsSpi      | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x40            | BBstEna          | 0xE0      | 0xE0                     | 0xE0          | 0xE0          | 0xE0          | 0xE0          | 0xE0          | 0xE0          | 0xE0          |
| 0x50             | 0x41            | BBstCfg          | 0x05      | 0x05                     | 0x05          | 0x05          | 0x05          | 0x05          | 0x05          | 0x05          | 0x05          |
| 0x50             | 0x42            | BBstVSet         | 0x32      | 0x32                     | 0x32          | 0x32          | 0x32          | 0x32          | 0x32          | 0x32          | 0x32          |
| 0x50             | 0x43            | BBstlSet         | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x44            | BBstCfg1         | 0x13      | 0x13                     | 0x13          | 0x13          | 0x13          | 0x13          | 0x13          | 0x13          | 0x13          |
| 0x50             | 0x45            | BBstCtr0         | 0x08      | 0x08                     | 0x08          | 0x08          | 0x08          | 0x08          | 0x08          | 80x0          | 0x08          |
| 0x50             | 0x46            | BBstCtr1         | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x47            | BBstDvsCfg0      | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x48            | BBstDvsCfg1      | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x49            | BBstDvsCfg2      | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x4A            | BBstDvsCfg3      | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x4B            | BBstDvsSpi       | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x51            | LDO1Ena          | 0xE0      | 0xE0                     | 0xE0          | 0xE0          | 0xE0          | 0xE0          | 0xE0          | 0xE0          | 0xE0          |
| 0x50             | 0x52            | LDO1Cfg          | 0x01      | 0x01                     | 0x03          | 0x03          | 0x03          | 0x01          | 0x01          | 0x03          | 0x03          |
| 0x50             | 0x53            | LDO1VSet         | 0x00      | 0x00                     | 0x36          | 0x34          | 0x36          | 0x00          | 0x1C          | 0x34          | 0x36          |
| 0x50             | 0x54            | LDO1Ctr          | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x55            | LDO2Ena          | 0xE0      | 0xE0                     | 0x41          | 0x41          | 0x41          | 0xE0          | 0x41          | 0xE0          | 0xE0          |
| 0x50             | 0x56            | LDO2Cfg          | 0x01      | 0x01                     | 0x09          | 0x09          | 0x09          | 0x01          | 0x01          | 0x09          | 0x09          |
| 0x50             | 0x57            | LDO2VSet         | 0x00      | 0x00                     | 0x09          | 0x09          | 0x09          | 0x09          | 0x17          | 0x09          | 0x09          |
| 0x50             | 0x58            | LDO2Ctr          | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x59            | LSW1Ena          | 0xE0      | 0xE0                     | 0xE0          | 0xE0          | 0xE0          | 0xE0          | 0xE0          | 0xE0          | 0xE0          |
| 0x50             | 0x5A            | LSWCfg           | 0x03      | 0x03                     | 0x01          | 0x01          | 0x01          | 0x01          | 0x03          | 0x01          | 0x01          |
| 0x50             | 0x5B            | LSW1Ctr          | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x5C            | LSW2Ena          | 0xE0      | 0xE0                     | 0xE0          | 0xE0          | 0xE0          | 0xE0          | 0xE0          | 0xE0          | 0xE0          |
| 0x50             | 0x5D            | LSW2Cfg          | 0x03      | 0x03                     | 0x01          | 0x01          | 0x01          | 0x01          | 0x03          | 0x01          | 0x01          |
| 0x50             | 0x5E            | LSW2Ctr          | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x5F            | ChgPmpEna        | 0xE0      | 0xE0                     | 0xE0          | 0xE0          | 0xE0          | 0xE0          | 0xE0          | 0xE0          | 0xE0          |
| 0x50             | 0x60            | ChgPmpCfg        | 0x03      | 0x03                     | 0x03          | 0x03          | 0x03          | 0x03          | 0x03          | 0x03          | 0x03          |
| 0x50             | 0x61            | ChgPmpCtr        | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x62            | BoostEna         | 0xE0      | 0xE0                     | 0xE0          | 0xE0          | 0xE0          | 0xE0          | 0xE0          | 0xE0          | 0xE0          |
| 0x50             | 0x63            | BoostCfg         | 0x0E      | 0x0E                     | 0x0E          | 0x0E          | 0x0E          | 0x0E          | 0x0E          | 0x0E          | 0x0E          |
| 0x50             | 0x64            | BoostlSet        | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x65            | BoostVSet        | 0x1C      | 0x1C                     | 0x3C          | 0x3C          | 0x3C          | 0x1C          | 0x1C          | 0x3C          | 0x3C          |

Table 10. I<sup>2</sup>C Direct Register Defaults A (continued)

| SLAVE<br>ADDRESS | REGISTER<br>ADD | REGISTER<br>NAME | EV<br>KIT | EV KIT WITH<br>HARVESTER | MAX20<br>360A | MAX20<br>360B | MAX20<br>360C | MAX20<br>360F | MAX20<br>360G | MAX20<br>360I | MAX20<br>360J |
|------------------|-----------------|------------------|-----------|--------------------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| 0x50             | 0x66            | BoostCtr         | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x67            | MPC0Cfg          | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x68            | MPC1Cfg          | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x69            | MPC2Cfg          | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x6A            | MPC3Cfg          | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x6B            | MPC4Cfg          | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x6C            | MPC5Cfg          | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x6D            | MPC6Cfg          | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x6E            | MPC7Cfg          | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x6F            | MPCItrSts        | 0x00      | 0x00                     | 0x06          | 0x06          | 0x06          | 0x04          | 0x03          | 0x05          | 0x05          |
| 0x50             | 0x70            | BK1DedIntCfg     | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x71            | BK2DedIntCfg     | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x72            | BK3DedIntCfg     | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x73            | HptDedIntCfg     | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x74            | ADCDedIntCfg     | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x75            | USBOkDedIntCfg   | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x78            | LEDCommon        | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x79            | LED0Ref          | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x7A            | LED0Ctr          | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x7B            | LED1Ctr          | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x7C            | LED2Ctr          | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x7D            | PFN              | 0x01      | 0x01                     | 0x01          | 0x01          | 0x01          | 0x01          | 0x01          | 0x01          | 0x01          |
| 0x50             | 0x7E            | BootCfg          | 0xB9      | 0xB9                     | 0xB9          | 0xB9          | 0xB9          | 0xB9          | 0x69          | 0xB9          | 0xB9          |
| 0x50             | 0x7F            | PwrCfg           | 0x01      | 0x01                     | 0x01          | 0x01          | 0x01          | 0x01          | 0x01          | 0x01          | 0x01          |
| 0x50             | 0x80            | PwrCmd           | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x81            | BuckCfg          | 0x38      | 0x38                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x18          | 0x00          | 0x00          |
| 0x50             | 0x83            | LockMsk          | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x84            | LockUnlock       | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x86            | SFOUTCtr         | 0x81      | 0x81                     | 0x81          | 0x81          | 0x81          | 0x81          | 0x81          | 0x81          | 0x81          |
| 0x50             | 0x87            | SFOUTMPC         | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x88            | I2C_OTP_ADD      | 0x00      | 0x00                     | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          | 0x00          |
| 0x50             | 0x89            | I2C_OTP_DAT      | _         | _                        | _             | _             |               |               | _             | _             |               |

Table 11. I<sup>2</sup>C Direct Register Defaults B

| SLAVE ADDRESS | REGISTER ADD | REGISTER NAME | MAX20360K | MAX20360L | MAX20360N |
|---------------|--------------|---------------|-----------|-----------|-----------|
| 0xA0          | 0x00         | HptStatus0    | 0x00      | 0x00      | 0x00      |
| 0xA0          | 0x01         | HptStatus1    | 0x00      | 0x00      | 0x00      |
| 0xA0          | 0x02         | HptStatus2    | 0x00      | 0x00      | 0x00      |
| 0xA0          | 0x03         | HptInt0       | 0x00      | 0x00      | 0x00      |
| 0xA0          | 0x04         | HptInt1       | 0x00      | 0x00      | 0x00      |
| 0xA0          | 0x05         | HptInt2       | 0x00      | 0x00      | 0x00      |
| 0xA0          | 0x06         | HptIntMask0   | 0x00      | 0x00      | 0x00      |
| 0xA0          | 0x07         | HptIntMask1   | 0x00      | 0x00      | 0x00      |
| 0xA0          | 0x08         | HptIntMask2   | 0x00      | 0x00      | 0x00      |
| 0xA0          | 0x09         | HptControl    | 0x00      | 0x00      | 0x00      |
| 0xA0          | 0x0A         | HptRTI2CPat   | 0x00      | 0x00      | 0x00      |
| 0xA0          | 0x0B         | HptRAMPatAdd  | 0x00      | 0x00      | 0x00      |
| 0xA0          | 0x0C         | HptProt       | 0x04      | 0x04      | 0x04      |
| 0xA0          | 0x0D         | HptUnlock     | 0x00      | 0x00      | 0x00      |
| 0xA0          | 0x11         | HPTCfg0       | 0x0E      | 0x0E      | 0x0E      |
| 0xA0          | 0x12         | HPTCfg1       | 0x8B      | 0x8B      | 0x8B      |
| 0xA0          | 0x13         | HPTCfg2       | 0x8B      | 0x8B      | 0x8B      |
| 0xA0          | 0x14         | HPTCfg3       | 0x19      | 0x19      | 0x19      |
| 0xA0          | 0x15         | HPTCfg4       | 0x03      | 0x03      | 0x03      |
| 0xA0          | 0x16         | HPTCfg5       | 0x05      | 0x05      | 0x05      |
| 0xA0          | 0x17         | HPTCfg6       | 0x11      | 0x11      | 0x11      |
| 0xA0          | 0x18         | HPTCfg7       | 0x08      | 0x08      | 0x08      |
| 0xA0          | 0x19         | HPTCfg8       | 0x1F      | 0x1F      | 0x1F      |
| 0xA0          | 0x1A         | HPTCfg9       | 0x84      | 0x84      | 0x84      |
| 0xA0          | 0x1B         | HPTCfgA       | 0x07      | 0x07      | 0x07      |
| 0xA0          | 0x1C         | HPTCfgB       | 0x40      | 0x40      | 0x40      |
| 0xA0          | 0x1D         | HPTCfgC       | 0xD0      | 0xD0      | 0xD0      |
| 0xA0          | 0x1E         | HPTCfgD       | 0x07      | 0x07      | 0x07      |
| 0xA0          | 0x1F         | HPTCfgE       | 0x06      | 0x06      | 0x06      |
| 0xA0          | 0x20         | HPTCfgF       | 0x24      | 0x24      | 0x24      |
| 0xA0          | 0x22         | HptAutoTune   | 0x00      | 0x00      | 0x00      |
| 0xA0          | 0x23         | BEMFPeriod0   | 0xD0      | 0xD0      | 0xD0      |
| 0xA0          | 0x24         | BEMFPeriod1   | 0x07      | 0x07      | 0x07      |
| 0xA0          | 0x30         | HptETRGOdAmp  | 0x7F      | 0x7F      | 0x7F      |
| 0xA0          | 0x31         | HptETRGOdDur  | 0x04      | 0x04      | 0x04      |
| 0xA0          | 0x32         | HptETRGActAmp | 0x3F      | 0x3F      | 0x3F      |
| 0xA0          | 0x33         | HptETRGActDur | 0x32      | 0x32      | 0x32      |
| 0xA0          | 0x34         | HptETRGBrkAmp | 0xFF      | 0xFF      | 0xFF      |
| 0xA0          | 0x35         | HptETRGBrkDur | 0x20      | 0x20      | 0x20      |
| 0xA0          | 0x40         | HptRAMAdd     | 0x00      | 0x00      | 0x00      |
| 0xA0          | 0x41         | HptRAMDataH   | _         | _         | _         |

Table 11. I<sup>2</sup>C Direct Register Defaults B (continued)

| SLAVE ADDRESS | REGISTER ADD | REGISTER NAME | MAX20360K | MAX20360L | MAX20360N |
|---------------|--------------|---------------|-----------|-----------|-----------|
| 0xA0          | 0x42         | HptRAMDataM   | _         | _         | _         |
| 0xA0          | 0x43         | HptRAMDataL   | _         | _         | _         |
| 0xA0          | 0x50         | ADCEn         | 0x00      | 0x00      | 0x00      |
| 0xA0          | 0x51         | ADCCfg        | 0x00      | 0x00      | 0x00      |
| 0xA0          | 0x53         | ADCDatAvg     | 0x00      | 0x00      | 0x00      |
| 0xA0          | 0x54         | ADCDatMin     | 0x00      | 0x00      | 0x00      |
| 0xA0          | 0x55         | ADCDatMax     | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x00         | ChipID        | 0x03      | 0x03      | 0x03      |
| 0x50          | 0x01         | Status0       | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x02         | Status1       | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x03         | Status2       | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x04         | Status3       | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x05         | Status4       | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x06         | Int0          | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x07         | Int1          | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x08         | Int2          | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x09         | Int3          | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x0A         | IntMask0      | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x0B         | IntMask1      | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x0C         | IntMask2      | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x0D         | IntMask3      | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x0F         | ILimCntl      | 0x07      | 0x86      | 0x86      |
| 0x50          | 0x10         | ChgCntl0      | 0x6C      | 0x27      | 0x27      |
| 0x50          | 0x11         | ChgCntl1      | 0x70      | 0x65      | 0x61      |
| 0x50          | 0x12         | ChgTmr        | 0x70      | 0xE4      | 0xE4      |
| 0x50          | 0x13         | StepChgCfg0   | 0x30      | 0x3F      | 0x3F      |
| 0x50          | 0x14         | StepChgCfg1   | 0x17      | 0x17      | 0x17      |
| 0x50          | 0x15         | ThmCfg0       | 0x3F      | 0x3F      | 0x3F      |
| 0x50          | 0x16         | ThmCfg1       | 0x1F      | 0x1F      | 0x1F      |
| 0x50          | 0x17         | ThmCfg2       | 0x1F      | 0x1F      | 0x1F      |
| 0x50          | 0x18         | HrvCfg0       | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x19         | HrvCfg1       | 0x3F      | 0x3F      | 0x3F      |
| 0x50          | 0x1A         | IVMONCfg      | 0x10      | 0x10      | 0x10      |
| 0x50          | 0x1B         | Buck1Ena      | 0x81      | 0xE0      | 0xE0      |
| 0x50          | 0x1C         | Buck1Cfg0     | 0x50      | 0x50      | 0x50      |
| 0x50          | 0x1D         | Buck1Cfg1     | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x1E         | Buck1Iset     | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x1F         | Buck1VSet     | 0x33      | 0x03      | 0x19      |
| 0x50          | 0x20         | Buck1Ctr      | 0x01      | 0x01      | 0x01      |
| 0x50          | 0x21         | Buck1DvsCfg0  | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x22         | Buck1DvsCfg1  | 0x00      | 0x00      | 0x00      |

Table 11. I<sup>2</sup>C Direct Register Defaults B (continued)

| SLAVE ADDRESS | REGISTER ADD | REGISTER NAME | MAX20360K | MAX20360L | MAX20360M |
|---------------|--------------|---------------|-----------|-----------|-----------|
| 0x50          | 0x23         | Buck1DvsCfg2  | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x24         | Buck1DvsCfg3  | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x25         | Buck1DvsCfg4  | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x26         | Buck1DvsSpi   | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x27         | Buck2Ena      | 0xE0      | 0x81      | 0x81      |
| 0x50          | 0x28         | Buck2Cfg      | 0x50      | 0x50      | 0x50      |
| 0x50          | 0x29         | Buck2Cfg1     | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x2A         | Buck2Iset     | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x2B         | Buck2VSet     | 0x35      | 0x32      | 0x32      |
| 0x50          | 0x2C         | Buck2Ctr      | 0x02      | 0x02      | 0x02      |
| 0x50          | 0x2D         | Buck2DvsCfg0  | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x2E         | Buck2DvsCfg1  | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x2F         | Buck2DvsCfg2  | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x30         | Buck2DvsCfg3  | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x31         | Buck2DvsCfg4  | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x32         | Buck2DvsSpi   | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x34         | Buck3Ena      | 0xE1      | 0x61      | 0x61      |
| 0x50          | 0x35         | Buck3Cfg      | 0x51      | 0x51      | 0x51      |
| 0x50          | 0x36         | Buck3Cfg1     | 0x40      | 0x40      | 0x40      |
| 0x50          | 0x37         | Buck3lset     | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x38         | Buck3VSet     | 0x35      | 0x1A      | 0x19      |
| 0x50          | 0x39         | Buck3Ctr      | 0x04      | 0x04      | 0x04      |
| 0x50          | 0x3A         | Buck3DvsCfg0  | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x3B         | Buck3DvsCfg1  | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x3C         | Buck3DvsCfg2  | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x3D         | Buck3DvsCfg3  | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x3E         | Buck3DvsCfg4  | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x3F         | Buck3DvsSpi   | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x40         | BBstEna       | 0xE0      | 0xE0      | 0xE0      |
| 0x50          | 0x41         | BBstCfg       | 0x05      | 0x05      | 0x05      |
| 0x50          | 0x42         | BBstVSet      | 0x28      | 0x32      | 0x32      |
| 0x50          | 0x43         | BBstlSet      | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x44         | BBstCfg1      | 0x13      | 0x13      | 0x13      |
| 0x50          | 0x45         | BBstCtr0      | 0x08      | 0x08      | 0x08      |
| 0x50          | 0x46         | BBstCtr1      | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x47         | BBstDvsCfg0   | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x48         | BBstDvsCfg1   | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x49         | BBstDvsCfg2   | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x4A         | BBstDvsCfg3   | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x4B         | BBstDvsSpi    | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x51         | LDO1Ena       | 0xE2      | 0xE0      | 0xE0      |

Table 11. I<sup>2</sup>C Direct Register Defaults B (continued)

| SLAVE ADDRESS | REGISTER ADD | REGISTER NAME  | MAX20360K | MAX20360L | MAX20360N |
|---------------|--------------|----------------|-----------|-----------|-----------|
| 0x50          | 0x52         | LDO1Cfg        | 0x01      | 0x03      | 0x03      |
| 0x50          | 0x53         | LDO1VSet       | 0x10      | 0x36      | 0x34      |
| 0x50          | 0x54         | LDO1Ctr        | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x55         | LDO2Ena        | 0xE0      | 0x41      | 0x41      |
| 0x50          | 0x56         | LDO2Cfg        | 0x01      | 0x09      | 0x09      |
| 0x50          | 0x57         | LDO2VSet       | 0x09      | 0x09      | 0x09      |
| 0x50          | 0x58         | LDO2Ctr        | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x59         | LSW1Ena        | 0xE0      | 0xE0      | 0xE0      |
| 0x50          | 0x5A         | LSWCfg         | 0x03      | 0x01      | 0x01      |
| 0x50          | 0x5B         | LSW1Ctr        | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x5C         | LSW2Ena        | 0xE0      | 0xE0      | 0xE0      |
| 0x50          | 0x5D         | LSW2Cfg        | 0x03      | 0x01      | 0x01      |
| 0x50          | 0x5E         | LSW2Ctr        | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x5F         | ChgPmpEna      | 0xE0      | 0x00      | 0xE0      |
| 0x50          | 0x60         | ChgPmpCfg      | 0x03      | 0x03      | 0x03      |
| 0x50          | 0x61         | ChgPmpCtr      | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x62         | BoostEna       | 0xE0      | 0x00      | 0xE0      |
| 0x50          | 0x63         | BoostCfg       | 0x0E      | 0x0E      | 0x0E      |
| 0x50          | 0x64         | BoostlSet      | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x65         | BoostVSet      | 0x00      | 0x3C      | 0x3C      |
| 0x50          | 0x66         | BoostCtr       | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x67         | MPC0Cfg        | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x68         | MPC1Cfg        | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x69         | MPC2Cfg        | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x6A         | MPC3Cfg        | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x6B         | MPC4Cfg        | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x6C         | MPC5Cfg        | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x6D         | MPC6Cfg        | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x6E         | MPC7Cfg        | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x6F         | MPCItrSts      | 0x05      | 0x06      | 0x06      |
| 0x50          | 0x70         | BK1DedIntCfg   | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x71         | BK2DedIntCfg   | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x72         | BK3DedIntCfg   | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x73         | HptDedIntCfg   | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x74         | ADCDedIntCfg   | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x75         | USBOkDedIntCfg | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x78         | LEDCommon      | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x79         | LED0Ref        | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x7A         | LED0Ctr        | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x7B         | LED1Ctr        | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x7C         | LED2Ctr        | 0x00      | 0x00      | 0x00      |

Table 11. I<sup>2</sup>C Direct Register Defaults B (continued)

| SLAVE ADDRESS | REGISTER ADD | REGISTER NAME | MAX20360K | MAX20360L | MAX20360M |
|---------------|--------------|---------------|-----------|-----------|-----------|
| 0x50          | 0x7D         | PFN           | 0x03      | 0x01      | 0x01      |
| 0x50          | 0x7E         | BootCfg       | 0x8B      | 0xB9      | 0xB9      |
| 0x50          | 0x7F         | PwrCfg        | 0x01      | 0x01      | 0x01      |
| 0x50          | 0x80         | PwrCmd        | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x81         | BuckCfg       | 0x38      | 0x00      | 0x00      |
| 0x50          | 0x83         | LockMsk       | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x84         | LockUnlock    | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x86         | SFOUTCtr      | 0x81      | 0x81      | 0x81      |
| 0x50          | 0x87         | SFOUTMPC      | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x88         | I2C_OTP_ADD   | 0x00      | 0x00      | 0x00      |
| 0x50          | 0x89         | I2C_OTP_DAT   | _         | <u> </u>  | _         |

## **Ordering Information**

| PART NUMBER    | TEMP RANGE     | PIN-PACKAGE |
|----------------|----------------|-------------|
| MAX20360AEWZ+  | -40°C to +85°C | 72 WLP      |
| MAX20360AEWZ+T | -40°C to +85°C | 72 WLP      |
| MAX20360BEWZ+  | -40°C to +85°C | 72 WLP      |
| MAX20360BEWZ+T | -40°C to +85°C | 72 WLP      |
| MAX20360CEWZ+  | -40°C to +85°C | 72 WLP      |
| MAX20360CEWZ+T | -40°C to +85°C | 72 WLP      |
| MAX20360FEWZ+  | -40°C to +85°C | 72 WLP      |
| MAX20360FEWZ+T | -40°C to +85°C | 72 WLP      |
| MAX20360GEWZ+  | -40°C to +85°C | 72 WLP      |
| MAX20360GEWZ+T | -40°C to +85°C | 72 WLP      |
| MAX20360IEWZ+  | -40°C to +85°C | 72 WLP      |
| MAX20360IEWZ+T | -40°C to +85°C | 72 WLP      |
| MAX20360JEWZ+  | -40°C to +85°C | 72 WLP      |
| MAX20360JEWZ+T | -40°C to +85°C | 72 WLP      |
| MAX20360KEWZ+  | -40°C to +85°C | 72 WLP      |
| MAX20360KEWZ+T | -40°C to +85°C | 72 WLP      |
| MAX20360LEWZ+  | -40°C to +85°C | 72 WLP      |
| MAX20360LEWZ+T | -40°C to +85°C | 72 WLP      |
| MAX20360MEWZ+  | -40°C to +85°C | 72 WLP      |
| MAX20360MEWZ+T | -40°C to +85°C | 72 WLP      |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

T = Tape and reel.

## **Revision History**

| REVISION<br>NUMBER | REVISION DATE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                | PAGES<br>CHANGED                          |
|--------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|
| 0                  | 9/20          | Release for Market Intro                                                                                                                                                                                                                                                                                                                   | _                                         |
| 1                  | 3/21          | Updated the <i>Electrical Characteristics</i> table, Table 8 and Table 9, Figures 15–23 and Figure 25, and bit PwrRstCfg; added MAX20360CEWZ+, MAX20360CEWZ+T, MAX20360FEWZ+, and MAX20360FEWZ+T as future products, and removed future product designation from MAX20360BEWZ+ and MAX20360BEWZ+T to the <i>Ordering Information</i> table | 11, 71–79,<br>82–83,<br>200–208           |
| 2                  | 4/21          | Removed future product designation from MAX20360CEWZ+ and MAX20360CEWZ+T in the <i>Ordering Information</i> table                                                                                                                                                                                                                          | 208                                       |
| 3                  | 8/21          | Added MAX20360GEWZ+ and MAX20360GEWZ+T as future products, updated Table 8 and Table 9, added * for registers that reset when CHGIN rise/fall, deleted LSW1Tmo and LSW2Tmo bits, updated TOC39 and TOC104                                                                                                                                  | 42, 49,<br>119, 120,<br>126,<br>200–208   |
| 4                  | 8/21          | Removed future product designation from MAX20360GEWZ+ and MAX20360GEWZ+T in the <i>Ordering Information</i> table                                                                                                                                                                                                                          | 202                                       |
| 5                  | 10/21         | Added MAX20360IEWZ+, MAX20360IEWZ+T, MAX20360JEWZ+ and MAX20360JEWZ+T in the <i>Ordering Information</i> table; added MAX20360I and MAX20360J in Table 8 and Table 9.                                                                                                                                                                      | 194-202                                   |
| 6                  | 11/21         | Removed future product designation from MAX20360FEWZ+ and MAX20360FEWZ+T in the Ordering Information table                                                                                                                                                                                                                                 | 202                                       |
| 7                  | 4/22          | Added MAX20360KEWZ+, MAX20360KEWZ+T, MAX20360LEWZ+, MAX20360LEWZ+T, MAX20360MEWZ+ and MAX20360MEWZ+T in the <i>Ordering Information</i> table. Added MAX20360K, MAX20360L, and MAX20360M in Table 9 and Table 11. Added haptic driver sign 0 for positive and 1 for negative. Updated Figure 33.                                           | 23, 24, 28,<br>30, 92,<br>93,194-202      |
| 8                  | 5/22          | Updated Table 9 and Table 11. Added condition in buck1, buck2, buck3, buck-boost, and boost thermal shutdown threshold in <i>Electrical Characteristics</i> table.                                                                                                                                                                         | 23, 24, 28,<br>30,<br>197-200,<br>205-209 |
| 9                  | 7/22          | Updated LDO2Mode decode. Removed future product designation from MAX20360LEWZ+, MAX20360LEWZ+T, MAX20360MEWZ+, and MAX20360MEWZ+T in the <i>Ordering Information</i> table.                                                                                                                                                                | 161, 209                                  |

