## Automotive Low-Voltage, 2-Channel Step-Down Controller

## General Description

The MAX20412 is a dual-output, high-efficiency, synchronous step-down controller IC that operates with a 3.0 V to 5.5 V input voltage range and provides a 0.25 V to 1.275 V output voltage range. The controller architecture enables up to 30A of load current per phase. Channel 1 has an option to operate with two phases to deliver higher load current, making this device ideal for automotive point-of-load (PoL) and post-regulation applications.
The IC achieves $\pm 2 \%$ output error over load, line, and temperature ranges. The IC features a $2.2 \mathrm{MHz} / 1.1 \mathrm{MHz}$ fixed-frequency PWM mode for better noise immunity and load-transient response, and a pulse-frequency modulation mode (skip) for increased efficiency during light-load operation. The 2.2 MHz frequency operation allows the use of all-ceramic capacitors and minimizes external components. The programmable spread-spectrum frequency modulation minimizes radiated electromagnetic emissions.
The MAX20412 is offered with factory-preset output voltages (see the Selector Guide for options). The I ${ }^{2} \mathrm{C}$ interface supports dynamic voltage adjustment with programmable slew rates for each channel. Other features include programmable soft-start, overcurrent, and overtemperature protections.

## Benefits and Features

- 2-Channel, High-Efficiency DC-DC Controller in a Small Solution Size
- 3.0V to 5.5 V Operating Supply Voltage
- OUT1 Supports 60A (with Two Phases)
- OUT2 Supports 30A
- High-Precision Regulator for Applications Processors
- $\pm 2 \%$ Output-Voltage Accuracy
- Differential Remote-Voltage Sensing
- $\mathrm{I}^{2} \mathrm{C}$-Controlled Output Voltage: 0.25 V to 1.275 V in 6.25 mV Steps
- Excellent Load-Transient Performance
- Programmable Compensation
- Low-Noise Features Reduce EMI
- 2.2 MHz or 1.1 MHz Operation
- Spread-Spectrum Option
- Frequency-Synchronization Input/Output
- Current-Mode, Forced-PWM, and Skip Operation
- Robust for the Automotive Environment
- Individual Enable Inputs and PGOOD Outputs
- Low RDS(ON) External MOSFETs
- Overtemperature and Short-Circuit Protection
- 32-Pin ( $5 \mathrm{~mm} \times 5 \mathrm{~mm}$ ) TQFN with Exposed Pad
- $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Operating Temperature Range
- AEC-Q100 Qualified


## Applications

- Automotive

Automotive Low-Voltage, 2-Channel Step-Down Controller

## Typical Operating Circuit



## Automotive Low-Voltage, 2-Channel Step-Down Controller

## Absolute Maximum Ratings

| PV1, PV2 to PGND_ | V |
| :---: | :---: |
| PV to GND | -0.3V to +6V |
| EN_, RS_+, RS_-, SYNC to GND | -0.3V to PV + 0.3V |
| PG_, ADDR, SDA, SCL to GND | ..... -0.3V to +6V |
| DH_ to LX_............................ | -0.3V to BST_+ 0.3 V |
| DL to PGND | -0.3 V to $\mathrm{PV}-0.3 \mathrm{~V}$ |
| BST to LX | . -0.3 V to +6 V |
| LX to PGND | -2 V to +6 V |
| CS1+ to CS1-, CS2+ to CS2- | -0.3V to +0.3V |
| CS -, CS1X+ to GND. | -0.3V to PV + 0.3V |


| PWM1X to GND |  |
| :---: | :---: |
| GND to PGND | -0.3V to +0.3V |
| Output Short-Ci | Continuous |
| Continuous Powe | Multilayer Board) |
| 32-Pin TQFN (d | $\left.0^{\circ} \mathrm{C}\right) . . . .2758 .6 \mathrm{~mW}$ |
| Operating Tempe | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Junction Tempera | $\ldots . .+150^{\circ} \mathrm{C}$ |
| Storage Tempera | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| ead Temperature | +300 |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## Package Information

## 32 TQFN-EP

| Package Code | T3255+6C |
| :--- | :--- |
| Outline Number | $\underline{21-0140}$ |
| Land Pattern Number | $\underline{90-0603}$ |
| 32 TQFN |  |
| THERMAL RESISTANCE, SINGLE-LAYER BOARD | $36^{\circ} \mathrm{C} / \mathrm{W}$ |
| Junction to Ambient $\left(\theta_{\mathrm{JA}}\right)$ | $3^{\circ} \mathrm{C} / \mathrm{W}$ |
| Junction to Case $\left(\theta_{\mathrm{JC}}\right)$ |  |

For the latest package outline information and land patterns (footprints), go to www.maximintegrated.com/packages. Note that a "+", "\#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/ thermal-tutorial.

## Electrical Characteristics

$\left(V_{P V}=V_{P V}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ under normal conditions, unless otherwise noted.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage Range | $\mathrm{V}_{\text {IN }}$ | Fully operational | 3.0 |  | 5.5 | V |
| UVLO | VIn_UVLO | Rising |  | 2.9 | 3 | V |
|  |  | Falling | 2.6 | 2.7 |  |  |
| UVLO Hysteresis | $\mathrm{V}_{\text {IN_U }}$ UVLOH |  |  | 200 |  | mV |
| Supply Current (Skip Mode) | IIN_1 | EN1 = high, EN2 = low, CS1X+ = VPV_ (Note 2) |  | 570 |  | $\mu \mathrm{A}$ |
|  | In_2 | $\begin{aligned} & \text { EN1 = EN2 = high, CS1X }+=\mathrm{V}_{\mathrm{PV}} \text { (Note } \\ & \text { 2) } \end{aligned}$ |  | 1100 |  |  |
| Shutdown Supply Current | ISHDN | EN1 = EN2 = low |  | 5 | 10 | $\mu \mathrm{A}$ |
| PWM Switching Frequency | fsw | CONFIG.FSW = 0 | 2.0 | 2.2 | 2.4 | MHz |
|  | fSW11 | CONFIG.FSW = 1 | 1.0 | 1.1 | 1.2 |  |

## Automotive Low-Voltage, 2-Channel Step-Down Controller

## Electrical Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{PV}}=\mathrm{V}_{\mathrm{PV}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{J}=-40^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ under normal conditions, unless otherwise noted.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Spread Spectrum | SS | CONFIG.SS = 1 |  | +3 |  | \% |
| Voltage Accuracy | VOUT_ | $\begin{aligned} & \mathrm{V}_{\mathrm{CS}}=0 \text { to } 0.8 \times \mathrm{V}_{\text {LIM }}(\text { (Note } 3), \\ & 3.0 \mathrm{~V} \leq \mathrm{VPV}^{2} \leq 5.5 \mathrm{~V}, 0.80 \mathrm{~V} \text { to } 1.275 \mathrm{~V} \end{aligned}$ | -2 |  | +2 | \% |
|  | V ${ }_{\text {OUT_L }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CS}}=0 \text { to } 0.8 \times \mathrm{V}_{\mathrm{LIM}}(\text { Note } 3), \\ & 3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PV}} \leq 5.5 \mathrm{~V}, 0.25 \mathrm{~V} \text { to } 0.79 \mathrm{~V} \end{aligned}$ | -15 |  | +15 | mV |
| High-Side Output Drive Resistance | RHSD_HS | Rising |  | 2.0 |  | $\Omega$ |
|  | $\mathrm{R}_{\text {HSD_LS }}$ | Falling |  | 1.5 |  |  |
| Low-Side Output Drive Resistance | RLSD_HS | Rising |  | 1.5 |  | $\Omega$ |
|  | RLSD_LS | Falling |  | 1.3 |  |  |
| Peak Current-Limit Threshold | VLIM1 | Measured across $\mathrm{V}_{\text {CS_, }}$, DCR gain $=16$ | 69 | 71 | 74 | mV |
|  |  | Measured across $\mathrm{V}_{\text {CS }}$, , DCR gain $=32$ | 43 | 45 | 47 |  |
|  | $\mathrm{V}_{\text {LIM }}$ | Measured across $\mathrm{V}_{\text {CS }}$, , DCR gain $=32$ | 35 | 37 | 39 |  |
|  | VLIM4 | Measured across $\mathrm{V}_{\text {CS }}$, , DCR gain $=16$ | 81 | 83 | 87 |  |
| Skip Current Threshold | $\mathrm{V}_{\text {SKIP }}$ | Measured across $\mathrm{V}_{\mathrm{CS}}$ ( (Note 2), DCR gain $=32$, 4 options |  | 10 |  | mV |
|  |  | Measured across $\mathrm{V}_{\text {CS_ }}$ ( Note 2), DCR gain $=32$, 4 options |  | 8 |  |  |
|  |  | Measured across $\mathrm{V}_{\mathrm{CS}}$ ( (Note 2), DCR gain $=16,4$ options |  | 6 |  |  |
|  |  | Measured across $\mathrm{V}_{\mathrm{CS}}$ ( (Note 2), DCR gain $=16,4$ options |  | 4 |  |  |
| Maximum Duty Cycle | $\mathrm{DC}_{\text {MAX }}$ | PWM mode | 90 |  |  | \% |
| Minimum On-Time | $\mathrm{t}_{\text {MINON }}$ |  |  | 35 |  | ns |
| LX Leakage Current | lLKG_LX | $\mathrm{V}_{\text {IN }}=6 \mathrm{~V}, \mathrm{LX}=\mathrm{PGND}$ or PV, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | 0.1 |  | $\mu \mathrm{A}$ |
| OUT2 Phase Shift | PHOUT2 | OUT1 in single phase |  | 180 |  | Degrees |
| CS_- Pulldown Resistance | RCS_PD | $\mathrm{V}_{E N_{-}}=0 \mathrm{~V}$ |  | 5 |  | $\Omega$ |
| THERMAL OVERLOAD |  |  |  |  |  |  |
| Thermal-Shutdown Temperature | TSHDN | TJ rising |  | 165 |  | ${ }^{\circ} \mathrm{C}$ |
| Hysteresis | THYS_SHDN |  |  | 15 |  | ${ }^{\circ} \mathrm{C}$ |
| POWER GOOD |  |  |  |  |  |  |
| PG_OV Threshold | THovR | Rising, percentage of nominal output, blanked during slewing | 104 | 108 | 112 | \% |
|  | Thovf | Falling, percentage of nominal output, blanked during slewing | 102 | 108 | 111 |  |
| PG_ UV Threshold | THUVR | Rising, percentage of nominal output, blanked during slewing | 88 | 92 | 96 | \% |
|  | THUVF | Falling, percentage of nominal output, blanked during slewing | 89 | 92 | 95 |  |
| Active Timeout Period | thold |  |  | 256 |  | Cycles |

## Electrical Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{PV}}=\mathrm{V}_{\mathrm{PV}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{J}=-40^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ under normal conditions, unless otherwise noted.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| UV/OV Propagation Delay | $\mathrm{t}_{\text {FILT }}$ |  |  | 5 |  | $\mu \mathrm{s}$ |
| Output High-Leakage Current | ILKG_PG |  |  |  | 1 | $\mu \mathrm{A}$ |
| PG_Output Low Level | $\mathrm{V}_{\text {OL_PG }}$ | $3.0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{PV}} \leq 5.5 \mathrm{~V}$, sinking -2mA |  |  | 0.2 | V |
| DIGITAL INPUT (ADDR, EN_) |  |  |  |  |  |  |
| Input High Level | $\mathrm{V}_{\text {IH }}$ |  | 1.5 |  |  | V |
| Input Low Level | $\mathrm{V}_{\text {IL }}$ |  |  |  | 0.5 | V |
| Input Hysteresis | $\mathrm{V}_{\text {IHYS }}$ |  |  | 0.1 |  | V |
| EN_Input Leakage Current | ILKG_EN_ | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 5.5 \mathrm{~V}$ |  | 1 |  | $\mu \mathrm{A}$ |
| PWM1X |  |  |  |  |  |  |
| Output High | $\mathrm{V}_{\text {OH_PWM }}$ | $\mathrm{V}_{\mathrm{PV}}=5.0 \mathrm{~V}$, $\mathrm{I}_{\text {SOURCE }}=3 \mathrm{~mA}$ | 4.2 |  |  | V |
| Output Low | VOL_PWM | $\mathrm{I}_{\text {SINK }}=3 \mathrm{~mA}$ |  |  | 0.4 | V |
| DIGITAL INPUT (SYNC) |  |  |  |  |  |  |
| Input High Level | $\mathrm{V}_{\text {IH_S }}$ SYNC |  | 1.8 |  |  | V |
| Input Low Level | $\mathrm{V}_{\text {IL_S }}$ SYNC |  |  |  | 0.4 | V |
| SYNC Input Pulldown | RPD_SYNC |  |  | 100 |  | k $\Omega$ |
| Sync Input Frequency Range | $\mathrm{f}_{\text {SYNC }}$ | CONFIG.FSW = 0 | 1.8 |  | 2.6 | MHz |
|  | fSYNC11 | CONFIG.FSW = 1 | 0.9 |  | 1.3 |  |
| SYNC OUTPUT (CONFIG.SO[1:0] = 10) |  |  |  |  |  |  |
| Output Low | VOL_SYNC | ISINK $=3 \mathrm{~mA}$ |  |  | 0.4 | V |
| Output High | $\mathrm{V}_{\mathrm{OH}}$ SYNC | $\mathrm{V}_{\mathrm{PV}}=5.0 \mathrm{~V}$, $\mathrm{I}_{\text {SOURCE }}=3 \mathrm{~mA}$ | 4.2 |  |  | V |
| DIGITAL INPUT (SCL, SDA) |  |  |  |  |  |  |
| Input High Level | $\mathrm{V}_{1 \mathrm{H}+12 \mathrm{C}}$ |  | 1.2 |  |  | V |
| Input Low Level | $\mathrm{V}_{\text {IL_I2C }}$ |  |  |  | 0.5 | V |
| Input Hysteresis | VIHYS_I2C |  |  | 0.1 |  | V |
| Input Leakage Current | lLKG_I2C | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq 5.5 \mathrm{~V}$ |  | 0.1 |  | $\mu \mathrm{A}$ |
| $\mathrm{I}^{2} \mathrm{C}$ INTERFACE |  |  |  |  |  |  |
| Clock Frequency | $\mathrm{f}_{\text {SCL }}$ |  |  |  | 3.4 | MHz |
| Setup Time, Repeated START | tsu:STA | ( Note 2) | 160 |  |  | ns |
| Hold Time, Repeated START | ${ }^{\text {thD }}$ : STA | ( Note 2) | 160 |  |  | ns |
| SCL Low Time | tow | ( Note 2) | 160 |  |  | ns |
| SCL High Time | $\mathrm{t}_{\text {HIGH }}$ | ( Note 2) | 60 |  |  | ns |
| Data Setup Time | tsu:DAT | (Note 2) | 10 |  |  | ns |
| Data Hold Time | $\mathrm{t}_{\mathrm{HD}}$ :DAT | ( Note 2) | 0 |  | 70 | ns |
| Setup Time for STOP Condition | tsu:Sto | ( Note 2) | 160 |  |  | ns |

## MAX20412

## Automotive Low-Voltage, 2-Channel Step-Down

 Controller
## Electrical Characteristics (continued)

$\left(\mathrm{V}_{\mathrm{PV}}=\mathrm{V}_{\mathrm{PV}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ under normal conditions, unless otherwise noted.) (Note 1)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Spike Suppression | tSS_I2C |  | 20 |  | ns |
| SDA Output Low | VOL_SDA | ISINK $=13 \mathrm{~mA}$ |  | 0.4 | V |

Note 1: All units are $100 \%$ production tested at $+25^{\circ} \mathrm{C}$. All temperature limits are guaranteed by design.
Note 2: $\mathrm{V}_{\mathrm{CS}_{-}}=\left(\mathrm{V}_{\mathrm{CS}_{-}+}\right)-\left(\mathrm{V}_{\mathrm{CS}_{-}}\right)$.

## Automotive Low-Voltage, 2-Channel Step-Down <br> Controller

## Typical Operating Characteristics

( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


SUPPLY CURRENT



SUPPLY CURRENT




## Automotive Low-Voltage, 2-Channel Step-Down <br> Controller

## Typical Operating Characteristics (continued)

( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


## Typical Operating Characteristics (continued)

( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


Pin Configuration


## Pin Description

| PIN | NAME | FUNCTION |
| :---: | :---: | :--- |
| 1 | GND | Analog Ground |
| 2 | PV | Analog Input Supply. Connect a $1 \mu$ F ceramic capacitor from PV to GND. Connect PV to PV1 and <br> PV2 through a 10ת resistor. |
| 3 | SDA | I $^{2}$ C Data I/O |
| 4 | SCL | I $^{2}$ C Clock Input |
| 5 | EN2 | Active-High Digital Enable Input for DCDC2. Drive EN2 high for normal operation. Connect EN2 to <br> GND if DCDC2 is not used. |
| 6 | RS2- | DCDC2 Remote Voltage-Sense Negative Input |

# Automotive Low-Voltage, 2-Channel Step-Down Controller 

## Pin Description (continued)

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 7 | RS2+ | DCDC2 Remote Voltage-Sense Positive Input |
| 8 | CS2- | Current-Sense Negative Input for DCDC2. Connect CS2- to the negative side of the current-sense element. |
| 9 | CS2+ | Current-Sense Positive Input for DCDC2. Connect CS2+ to the positive side of the current-sense element. See the Current-Limit/Short-Circuit Protection section. |
| 10 | PG2 | Open-Drain DCDC2 Reset Output. This output remains low for $120 \mu \mathrm{~s}$ after the output has reached its regulation level (see the Electrical Characteristics table). To obtain a logic signal, pull up PG2 with an external resistor. |
| 11 | PGND2 | Power Ground for DCDC2 |
| 12 | DL2 | Low-Side Gate Drive for DCDC2 |
| 13 | PV2 | Input-Voltage Pin for DCDC2. Bypass this pin with enough input capacitance to supply current to the buck controller. Connect PV1 and PV2 together externally. See the Input Capacitor section. |
| 14 | BST2 | Bootstrap Capacitor for High-Side Driver of Buck 2. Connect a $0.1 \mu \mathrm{~F}$ from LX2 to BST2. |
| 15 | DH2 | High-Side Gate Drive for DCDC2 |
| 16 | LX2 | Inductor Connection for DCDC2. Connect LX2 to the switched side of the inductor. LX2 serves as the lower supply rail for the DH2 high-side gate driver. |
| 17 | SYNC | SYNC I/O. When configured as an input, connect SYNC to GND or leave unconnected to enable skip-mode operation under light loads. Connect SYNC to PV or an external clock to enable fixedfrequency, forced-PWM mode operation. When configured as an output, connect SYNC to other devices' SYNC inputs. |
| 18 | PWM1X | PWM Output for Optional Second Phase of DCDC1. Connect to the MAX15492 PWM pin. If unused, leave PWM1X unconnected. |
| 19 | ADDR | ${ }^{2}{ }^{2} \mathrm{C}$ Address Select. Connect to GND or PV to select between two different $\mathrm{I}^{2} \mathrm{C}$ addresses. See the Selector Guide for default I2C settings. |
| 20 | CS1X+ | Current-Sense Positive Input for the 2nd Phase of DCDC1. Connect CS1X+ to the positive side of the current-sense element. To disable phase 2, short CS1X+ to PV. |
| 21 | EN1 | Active-High, Digital Enable Input for DCDC1. Drive EN1 high for normal operation. Connect EN1 to GND if DCDC1 is not used. |
| 22 | RS1- | DCDC1 Remote Voltage-Sense Negative Input |
| 23 | RS1+ | DCDC1 Remote Voltage-Sense Positive Input |
| 24 | CS1- | Current-Sense Negative Input for DCDC1. Connect CS1- to the negative side of the current-sense element. |
| 25 | CS1+ | Current-Sense Positive Input for DCDC1. Connect CS1+ to the positive side of the current-sense element. See the Current-Limit/Short-Circuit Protection section. |
| 26 | PG1 | Open-Drain DCDC1 Reset Output. This output remains low for $120 \mu \mathrm{~s}$ after the output has reached its regulation level (see the Electrical Characteristics table). To obtain a logic signal, pull up PG1 with an external resistor. |
| 27 | PGND1 | Power Ground for DCDC1 |
| 28 | DL1 | Low-Side Gate Drive for DCDC1 |
| 29 | PV1 | Input-Voltage Pin for DCDC1. Bypass this pin with enough input capacitance to supply current to the buck controller. Connect PV1 and PV2 together externally. See the Input Capacitor section. |
| 30 | BST1 | Bootstrap Capacitor for High-Side Driver of DCDC1. Connect a $0.1 \mu \mathrm{~F}$ from LX1 to BST1. |
| 31 | DH1 | High-Side Gate Drive of DCDC1 |
| 32 | LX1 | Inductor Connection for DCDC1. Connect LX1 to the switched side of the inductor. LX1 serves as the lower supply rail for the DH1 high-side gate driver. |

Pin Description (continued)

| PIN | NAME | FUNCTION |
| :---: | :---: | :--- |
| - | EP | Exposed Pad. Connect EP to ground. Connecting the exposed pad to ground does not remove the <br> requirement for proper ground connections to PGND1, PGND2, and GND. The exposed pad is <br> attached with epoxy to the substrate of the die, making it an excellent path to remove heat from the <br> IC. |

## Internal Block Diagram



## Automotive Low-Voltage, 2-Channel Step-Down Controller

## Detailed Description

The MAX20412 is a dual-output, high-efficiency synchronous step-down controller IC that operates with a 3.0 V to 5.5 V input voltage range and provides a 0.25 V to 1.275 V output voltage range. The IC delivers up to 30 A of load current per channel and achieves $\pm 2 \%$ output error over load, line, and temperature ranges. The IC can operate as a 2 -phase controller to deliver currents of up to 60A.

The PWM input forces the IC into either a 2.2 MHz fixed-frequency PWM mode, or a low-power pulse-frequency modulation mode (skip). Optional spread-spectrum frequency modulation minimizes radiated electromagnetic emissions due to the switching frequency. The $\mathrm{I}^{2} \mathrm{C}$-programmable synchronization I/O (SYNC) enables system synchronization.
The IC is offered with a factory-preset output voltage that is dynamically adjustable through the $\mathrm{I}^{2} \mathrm{C}$ interface. The output voltage can be set to any desired value between 0.25 V and 1.275 V .
Additional features include fixed power-good delay, adjustable soft-start and DVS rate, overcurrent, and overtemperature protections (Internal Block Diagram).

## $\mathbf{I}^{2} \mathrm{C}$ Interface

The IC features an $I^{2} C$, 2-wire serial interface consisting of a serial-data line (SDA) and a serial-clock line (SCL). SDA and SCL facilitate communication between the IC and the master at clock rates up to 3.4 MHz . The master, typically a microcontroller, generates SCL and initiates data transfer on the bus. Figure 1 shows the 2 -wire interface timing diagram.
A master device communicates to the IC by transmitting the proper address followed by the data word. Each transmit sequence is framed by a START (S) or Repeated START (Sr) condition and a STOP (P) condition. Each word transmitted over the bus is 8 bits long and is always followed by an acknowledge clock pulse.
The IC's SDA line operates as both an input and an open-drain output. A pullup resistor greater than $500 \Omega$ is required on the SDA bus. The IC's SCL line operates as an input only. A pullup resistor greater than $500 \Omega$ is required on SCL if there are multiple masters on the bus, or if the master in a single-master system has an open-drain SCL output. Series resistors in line with SDA and SCL are optional. The SDA and SCL inputs suppress noise spikes to assure proper device operation, even on a noisy bus.

## Bit Transfer

One data bit is transferred during each SCL cycle. The data on SDA must remain stable during the high period of the SCL pulse. Changes in SDA while SCL is high are control signals (see the STOP and START Conditions section). SDA and SCL idle high when the $\mathrm{I}^{2} \mathrm{C}$ bus is not busy.


Figure 1. $I^{2} C$ Timing Diagram

## STOP and START Conditions

A master device initiates communication by issuing a START condition. A START condition is a high-to-low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA while SCL is high (Figure 2). A START (S)
condition from the master signals the beginning of a transmission to the device. The master terminates transmission, and frees the bus, by issuing a STOP $(P)$ condition. The bus remains active if a Repeated START (Sr) condition is generated instead of a STOP condition.
The device recognizes a STOP condition at any point during data transmission, unless the STOP condition occurs in the same high pulse as a START condition.

## Clock Stretching

In general, the clock-signal generation for the $I^{2} \mathrm{C}$ bus is the responsibility of the master device. The $\mathrm{I}^{2} \mathrm{C}$ specification allows slow slave devices to alter the clock signal by holding down the clock line. The process in which a slave device holds down the clock line is typically called clock stretching. The MAX20412 IC does not use any form of clock stretching to hold down the clock line.


Figure 2. START, STOP, and Repeated START Conditions

## ${ }^{2} \mathrm{C}$ C General Call Address

The IC does not implement the $I^{2} \mathrm{C}$ specifications' "general call address." If the device sees the general call address (0b0000_0000), it does not issue an acknowledge.

## Slave Address

Once the device is enabled, the $I^{2} \mathrm{C}$ slave address is set by the ADDR pin (Table 1). Each output channel has a unique slave address. The address is defined as the 7 most significant bits (MSBs), followed by the R/W bit. Set the R/W bit to 1 to configure the IC to read mode. Set the R/W bit to 0 to configure the IC to write mode. The address is the first byte of information sent to the devices after the START condition.
Table 1. $\mathrm{I}^{2} \mathrm{C}$ Slave Addresses

| ADDR PIN | A6 | A5 | A4 | A3 | A2 $^{*}$ | A1 $^{*}$ | A0 | WRITE | READ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | $0 \times 70$ | $0 \times 71$ |
| 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | $0 \times 72$ | $0 \times 73$ |
| 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | $0 \times 74$ | $0 \times 75$ |
| 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | $0 \times 76$ | $0 \times 77$ |
| 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | $0 \times 78$ | $0 \times 79$ |
| 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | $0 \times 7 A$ | $0 \times 7 B$ |

*See the Selector Guide for default settings.

## Acknowledge

The acknowledge bit (ACK) is a clocked 9th bit that the device uses to handshake receipt each byte of data (Figure 3). The device pulls down SDA during the master-generated 9th clock pulse. The SDA line must remain stable and low during the high period of the acknowledge clock pulse. Monitoring ACK allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master can reattempt communication.
START

Figure 3. Acknowledge Condition

## Write Data Format

A write to the device includes transmission of a START condition, the slave address with the write bit set to 0 , one byte of data to the register address, one byte of data to the command register, and a STOP condition. Figure 4 illustrates the proper format for one frame.


Figure 4. Data Format of ${ }^{2}$ C Interface


Figure 5. Write Byte Format

## Read Data Format

A read from the device includes transmission of a START condition, the slave address with the write bit set to 0 , one byte of data to the register address, a restart condition, the slave address with the read bit set to 1 , one byte of data to the command register, and a STOP condition. Figure 4 illustrates the proper format for one frame.

## Writing to a Single Register

Figure 5 shows the protocol for the ${ }^{2} \mathrm{C}$ master device to write one byte of data to the MAX20412. This protocol is the same as the SMBus specification's "write byte" protocol.
The "write byte" protocol is as follows:

1. The master sends a START command (S).
2. The master sends the 7 -bit slave address followed by a write bit $(R / W=0)$.
3. The addressed slave asserts an acknowledge (A) by pulling SDA low.
4. The master sends an 8 -bit register pointer.
5. The slave acknowledges the register pointer.
6. The master sends a data byte.
7. The slave updates with the new data.
8. The slave acknowledges or not acknowledges the data byte. The next rising edge on SDA loads the data byte into its target register and the data becomes active.
9. The master sends a STOP condition ( P ) or a Repeated START condition (Sr).

## Writing Multiple Bytes Using Register Data Pairs

Figure 6 shows the protocol for the $\mathrm{I}^{2} \mathrm{C}$ master device to write multiple bytes to the MAX20412 using register-data pairs. This protocol allows the $\mathrm{I}^{2} \mathrm{C}$ master device to address the slave only once and then send data to multiple registers in a random order. Registers can be written continuously until the master issues a STOP condition.
The "writing multiple bytes using register-data pairs" protocol is not supported by the RTC functional block.
The "multiple byte register-data pair" protocol is as follows:

1. The master sends a START command.
2. The master sends the 7 -bit slave address followed by a write bit.
3. The addressed slave asserts an acknowledge by pulling SDA low.
4. The master sends an 8 -bit register pointer.
5. The slave acknowledges the register pointer.
6. The master sends a data byte.
7. The slave acknowledges the data byte. The next rising edge on SDA loads the data byte into its target register and the data becomes active.
8. Steps 4-7 are repeated as many times as the master requires.
9. The master sends a STOP condition. During the rising edge of the stop-related SDA edge, the data byte that was previously written is loaded into the target register and becomes active.


Figure 6. Write Register-Data-Pair Format
Table 2. Register Map

| REG | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | CMD | R/W | POWER-ON <br> RESET |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ID | DEV3 | DEV2 | DEV1 | DEV0 | R3 | R2 | R1 | R0 | $0 \times 00$ | R | $0 \times 00$ |
| - | - | - | - | - | - | - | - | - | $0 \times 01$ | R/W | $0 \times 00$ |
| VIDMAX | VMAX7 | VMAX6 | VMAX5 | VMAX4 | VMAX3 | VMAX2 | VMAX1 | VMAX0 | $0 \times 02$ | R/W | OTP |
| CONFIG2 | VSKIP1 | VSKIP0 | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | $0 \times 03$ | R/W | OTP |
| STATUS | INTERR | - | VRHOT | UV | OV | OC | VMERR | 0 | $0 \times 04$ | R | $0 \times 00$ |
| CONFIG | - | FSW | - | - | FPWM | SS | SO1 | SO0 | 0x05 | R/W | OTP |

Table 2. Register Map (continued)

| REG | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | CMD | R/W | POWER-ON <br> RESET |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SLEW | - | - | - | - | SR3 | SR2 | SR1 | SR0 | $0 \times 06$ | R/W | OTP |
| VID | VID7 | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VID0 | $0 \times 07$ | R/W | OTP |
| COMP | ZEN | GM[1:0] | Z | RCOMP[3:0] |  |  |  |  |  |  | $0 \times 08$ |
| R/W | OTP |  |  |  |  |  |  |  |  |  |  |

Note: Both outputs have an identical register set, as defined below. They are accessed individually by using each channel's unique $\mathrm{I}^{2} \mathrm{C}$ address. Each channel has the same register set accessed through their individual $\mathrm{I}^{2} \mathrm{C}$ address (see Table 1).
Table 3. Identification Register (ID, 0x00)

| ID |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BIT NO. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| NAME | DEV3 | DEV2 | DEV1 | DEV0 | R3 | R2 | R1 | R0 |
| OUT1 POR | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 |
| OUT2 POR | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 |


| BIT | BIT DESCRIPTION |
| :---: | :--- |
| DEV[3:0] | Device ID: <br> MAX20412 OUT1 $=0 \times 4$ <br> MAX20412 OUT2 $=0 \times 5$ |
| R[3:0] | MAX20412 Pass 3 = 0x2 |

Table 4. Maximum Voltage-Settings Registers (VIDMAX, 0x02)

| VIDMAX |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BIT NO. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| NAME | VMAX7 | VMAX6 | VMAX5 | VMAX4 | VMAX3 | VMAX2 | VMAX1 | VMAX0 |
| POR | OTP | OTP | OTP | OTP | OTP | OTP | OTP | OTP |
| BIT | BIT DESCRIPTION |  |  |  |  |  |  |  |
| VMAX[7:0] | Maximum Voltage Setting: If VID[] > VMAX[], then a fault is set and the actual voltage is capped by VMAX[]. See <br> Table 10 for VID output-voltage selections. |  |  |  |  |  |  |  |

Table 5. Configuration Register (CONFIG2, 0x03)


Table 6. Status Register (STATUS, 0x04)

| STATUS |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BIT NO. |  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| NAME |  | INTERR | - | VRHOT | UV | OV | OC | VMERR | 0 |
| POR |  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| BIT | BIT DESCRIPTION |  |  |  |  |  |  |  |  |
| INTERR | Internal Hardware Error: This bit is set to ' 1 ' when ATE trimming and testing is not complete. |  |  |  |  |  |  |  |  |
| VRHOT | Thermal-Shutdown Indication: A thermal shutdown has occurred since the last time this register was read. |  |  |  |  |  |  |  |  |
| UV | $\mathrm{V}_{\text {OUT }}$ Undervoltage: This bit indicates if the output is currently under the target voltage. |  |  |  |  |  |  |  |  |
| OV | $\mathrm{V}_{\text {OUT }}$ Overvoltage: This bit indicates if the output is currently over the target voltage. |  |  |  |  |  |  |  |  |
| OC | $\mathbf{V}_{\text {OUT }}$ Overcurrent: This bit indicates if an overcurrent event has occurred since the last time the STATUS register was read. |  |  |  |  |  |  |  |  |
| VMERR | V ${ }_{\text {OUT_MAX }}$ Error. Set to 1 if VID[] > VOUTMAX[]. |  |  |  |  |  |  |  |  |

Table 7. Configuration Register (CONFIG, 0x05)

| CONFIG |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BIT NO. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| NAME | - | FSW | - | - | FPWM | SS | SO1 | SO0 |
| POR | OTP | OTP | OTP | OTP | OTP | OTP | OTP | OTP |


| BIT | BIT DESCRIPTION |
| :---: | :--- |
| FSW | Switching Frequency (sets the nominal switching frequency): <br> $0=2.2 \mathrm{MHz}$ <br> $1=1.1 \mathrm{MHz}$ |
| FPWM | Forced-PWM Mode: <br> $0=$ Mode controlled by SYNC pin. When SYNC is output, the device is always in FPWM mode. <br> $1=$ Forced-PWM Mode. Overrides the SYNC skip-mode setting when SYNC is an input. |
| SS | Spread-Spectrum Clock Setting: <br> $0=$ Disabled <br> $1=+3 \%$ spread |
| SO[1:0] | SYNC I/O Select: <br> $00=$ Master: Input, rising edge starts cycle <br> $01=$ Master: Input, falling edge starts cycle <br> $10=$ Master: Output, falling edge starts cycle <br> $11=$ Unused |

Table 8. Slew-Rate Register (SLEW, 0x06)

| SLEW |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BIT NO. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| NAME | - | - | - | - | SR3 | SR2 | SR1 | SR0 |
| POR | OTP | OTP | OTP | OTP | OTP | OTP | OTP | OTP |
| SR[3:0] |  | SOFT-START SLEW RATE ( $\mathrm{mV} / \mu \mathrm{s}$ ) |  |  |  | DVS SLEW RATE (mV/us) |  |  |
| XXXX0000 |  | 14 |  |  |  | 14 |  |  |
| XXXX0001 |  | 7 |  |  |  | 14 |  |  |
| XXXX0010 |  | 3.4 |  |  |  | 14 |  |  |
| XXXX0011 |  | 7 |  |  |  | 7 |  |  |
| XXXX0100 |  | 3.4 |  |  |  | 7 |  |  |
| XXXX0101 |  | 14 |  |  |  | 14 |  |  |


| SR[3:0] | SOFT-START SLEW RATE $(\mathbf{m V} / \boldsymbol{\mu s})$ | DVS SLEW RATE $\mathbf{( m V / \mu s})$ |
| :---: | :---: | :---: |
| XXXX0110 | 14 | 14 |
| $X X X X 0111$ | 7 | 14 |
| $X X X X 1000$ | 3.4 | 14 |
| $X X X X 1001$ | 3.4 | 3.4 |
| XXXX1010 - XXXX1111 | Reserved | Reserved |

Note: Falling DVS and power-down slew rate is $-0.875 \mathrm{mV} / \mu \mathrm{s}$.
Table 9. Output-Voltage Register (VID, 0x07)

| VID |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BIT NO. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| NAME | VID7 | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VID0 |
| POR | OTP | OTP | OTP | OTP | OTP | OTP | OTP | OTP |
| BIT |  |  |  |  |  |  |  |  |
| VID[7:0] | Target Voltage Setting: VOUT ramps at the programmed DVS ramp rate until it reaches programmed the VID. See <br> Table 10 for VID output-voltage selections. When VID[7:0] ! $=0$, VOUT $=(V I D[7: 0] ~+39) ~$ <br> $0.00625 V$. |  |  |  |  |  |  |  |

Table 10. VID Output-Voltage Selection

| VID | VOUT | VID | VOUT | VID | VOUT | VID | VOUT | VID | VOUT | VID | VOUT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0 \times 00$ | OFF | $0 \times 20$ | 0.44375 | $0 \times 40$ | 0.64375 | $0 \times 60$ | 0.84375 | $0 \times 80$ | 1.04375 | $0 \times A 0$ | 1.24375 |
| $0 \times 01$ | 0.25000 | $0 \times 21$ | 0.45000 | $0 \times 41$ | 0.65000 | $0 \times 61$ | 0.85000 | $0 \times 81$ | 1.05000 | $0 \times A 1$ | 1.25000 |
| $0 \times 02$ | 0.25625 | $0 \times 22$ | 0.45625 | $0 \times 42$ | 0.65625 | $0 \times 62$ | 0.85625 | $0 \times 82$ | 1.05625 | $0 \times A 2$ | 1.25625 |
| $0 \times 03$ | 0.26250 | $0 \times 23$ | 0.46250 | $0 \times 43$ | 0.66250 | $0 \times 63$ | 0.86250 | $0 \times 83$ | 1.06250 | $0 \times A 3$ | 1.26250 |
| $0 \times 04$ | 0.26875 | $0 \times 24$ | 0.46875 | $0 \times 44$ | 0.66875 | $0 \times 64$ | 0.86875 | $0 \times 84$ | 1.06875 | $0 \times A 4$ | 1.26875 |
| $0 \times 05$ | 0.27500 | $0 \times 25$ | 0.47500 | $0 \times 45$ | 0.67500 | $0 \times 65$ | 0.87500 | $0 \times 85$ | 1.07500 | $0 \times A 5$ | 1.27500 |
| $0 \times 06$ | 0.28125 | $0 \times 26$ | 0.48125 | $0 \times 46$ | 0.68125 | $0 \times 66$ | 0.88125 | $0 \times 86$ | 1.08125 | - | - |
| $0 \times 07$ | 0.28750 | $0 \times 27$ | 0.48750 | $0 \times 47$ | 0.68750 | $0 \times 67$ | 0.88750 | $0 \times 87$ | 1.08750 | - | - |
| $0 \times 08$ | 0.29375 | $0 \times 28$ | 0.49375 | $0 \times 48$ | 0.69375 | $0 \times 68$ | 0.89375 | $0 \times 88$ | 1.09375 | - | - |
| $0 \times 09$ | 0.30000 | $0 \times 29$ | 0.50000 | $0 \times 49$ | 0.70000 | $0 \times 69$ | 0.90000 | $0 \times 89$ | 1.10000 | - | - |
| $0 \times 0 \mathrm{~A}$ | 0.30625 | $0 \times 2 \mathrm{~A}$ | 0.50625 | $0 \times 4 \mathrm{~A}$ | 0.70625 | $0 \times 6 \mathrm{~A}$ | 0.90625 | $0 \times 8 \mathrm{~A}$ | 1.10625 | - | - |
| $0 \times 0 \mathrm{~B}$ | 0.31250 | $0 \times 2 \mathrm{~B}$ | 0.51250 | $0 \times 4 \mathrm{~B}$ | 0.71250 | $0 \times 6 \mathrm{~B}$ | 0.91250 | $0 \times 8 B$ | 1.11250 | - | - |
| $0 \times 0 \mathrm{C}$ | 0.31875 | $0 \times 2 \mathrm{C}$ | 0.51875 | $0 \times 4 \mathrm{C}$ | 0.71875 | $0 \times 6 \mathrm{C}$ | 0.91875 | $0 \times 8 \mathrm{C}$ | 1.11875 | - | - |
| $0 \times 0 \mathrm{D}$ | 0.32500 | $0 \times 2 \mathrm{D}$ | 0.52500 | $0 \times 4 \mathrm{D}$ | 0.72500 | $0 \times 6 \mathrm{D}$ | 0.92500 | $0 \times 8 \mathrm{D}$ | 1.12500 | - | - |
| $0 \times 0 \mathrm{E}$ | 0.33125 | $0 \times 2 \mathrm{E}$ | 0.53125 | $0 \times 4 \mathrm{E}$ | 0.73125 | $0 \times 6 \mathrm{E}$ | 0.93125 | $0 \times 8 \mathrm{E}$ | 1.13125 | - | - |
| $0 \times 0 \mathrm{~F}$ | 0.33750 | $0 \times 2 \mathrm{~F}$ | 0.53750 | $0 \times 4 \mathrm{~F}$ | 0.73750 | $0 \times 6 \mathrm{~F}$ | 0.93750 | $0 \times 8 \mathrm{~F}$ | 1.13750 | - | - |
| $0 \times 10$ | 0.34375 | $0 \times 30$ | 0.54375 | $0 \times 50$ | 0.74375 | $0 \times 70$ | 0.94375 | $0 \times 90$ | 1.14375 | - | - |
| $0 \times 11$ | 0.35000 | $0 \times 31$ | 0.55000 | $0 \times 51$ | 0.75000 | $0 \times 71$ | 0.95000 | $0 \times 91$ | 1.15000 | - | - |
| $0 \times 12$ | 0.35625 | $0 \times 32$ | 0.55625 | $0 \times 52$ | 0.75625 | $0 \times 72$ | 0.95625 | $0 \times 92$ | 1.15625 | - | - |
| $0 \times 13$ | 0.36250 | $0 \times 33$ | 0.56250 | $0 \times 53$ | 0.76250 | $0 \times 73$ | 0.96250 | $0 \times 93$ | 1.16250 | - | - |
| $0 \times 14$ | 0.36875 | $0 \times 34$ | 0.56875 | $0 \times 54$ | 0.76875 | $0 \times 74$ | 0.96875 | $0 \times 94$ | 1.16875 | - | - |
| $0 \times 15$ | 0.37500 | $0 \times 35$ | 0.57500 | $0 \times 55$ | 0.77500 | $0 \times 75$ | 0.97500 | $0 \times 95$ | 1.17500 | - | - |
| $0 \times 16$ | 0.38125 | $0 \times 36$ | 0.58125 | $0 \times 56$ | 0.78125 | $0 \times 76$ | 0.98125 | $0 \times 96$ | 1.18125 | - | - |
| $0 \times 17$ | 0.38750 | $0 \times 37$ | 0.58750 | $0 \times 57$ | 0.78750 | $0 \times 77$ | 0.98750 | $0 \times 97$ | 1.18750 | - | - |
| $0 \times 18$ | 0.39375 | $0 \times 38$ | 0.59375 | $0 \times 58$ | 0.79375 | $0 \times 78$ | 0.99375 | $0 \times 98$ | 1.19375 | - | - |

Table 10. VID Output-Voltage Selection (continued)

| VID | VOUT | VID | VOUT | VID | VOUT | VID | VOUT | VID | VOUT | VID | VOUT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0 \times 19$ | 0.40000 | $0 \times 39$ | 0.60000 | $0 \times 59$ | 0.80000 | $0 \times 79$ | 1.00000 | $0 \times 99$ | 1.20000 | - | - |
| $0 \times 1 \mathrm{~A}$ | 0.40625 | $0 \times 3 \mathrm{~A}$ | 0.60625 | $0 \times 5 \mathrm{~A}$ | 0.80625 | $0 \times 7 \mathrm{~A}$ | 1.00625 | $0 \times 9 \mathrm{~A}$ | 1.20625 | - | - |
| $0 \times 1 \mathrm{~B}$ | 0.41250 | $0 \times 3 \mathrm{~B}$ | 0.61250 | $0 \times 5 \mathrm{~B}$ | 0.81250 | $0 \times 7 \mathrm{~B}$ | 1.01250 | $0 \times 9 \mathrm{~B}$ | 1.21250 | - | - |
| $0 \times 1 \mathrm{C}$ | 0.41875 | $0 \times 3 \mathrm{C}$ | 0.61875 | $0 \times 5 \mathrm{C}$ | 0.81875 | $0 \times 7 \mathrm{C}$ | 1.01875 | $0 \times 9 \mathrm{C}$ | 1.21875 | - | - |
| $0 \times 1 \mathrm{D}$ | 0.42500 | $0 \times 3 \mathrm{D}$ | 0.62500 | $0 \times 5 \mathrm{D}$ | 0.82500 | $0 \times 7 \mathrm{D}$ | 1.02500 | $0 \times 9 \mathrm{D}$ | 1.22500 | - | - |
| $0 \times 1 \mathrm{E}$ | 0.43125 | $0 \times 3 \mathrm{E}$ | 0.63125 | $0 \times 5 \mathrm{E}$ | 0.83125 | $0 \times 7 \mathrm{E}$ | 1.03125 | $0 \times 9 \mathrm{E}$ | 1.23125 | - | - |
| $0 \times 1 \mathrm{~F}$ | 0.43750 | $0 \times 3 F$ | 0.63750 | $0 \times 5 \mathrm{~F}$ | 0.83750 | $0 \times 7 \mathrm{~F}$ | 1.03750 | $0 \times 9 \mathrm{~F}$ | 1.23750 | - | - |

Table 11. Compensation Register (COMP, 0x08)

| COMP |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BIT NO. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| NAME | ZEN | GM[1:0] |  | Z |  | RCOMP[3:0] |  |  |
| POR | OTP | OTP | OTP | OTP | OTP | OTP | OTP | OTP |


| BIT | BIT DESCRIPTION |
| :---: | :---: |
| ZEN | Zero Enable: <br> 0 = Disable feed-forward zero <br> 1 = Enable feed-forward zero |
| GM[1:0] | Feed-Forward GM Selection to Set Zero Position: $00=100 \mu \mathrm{~S}$ <br> $01=188 \mu \mathrm{~S}$ <br> $10=265 \mu \mathrm{~S}$ <br> $11=335 \mu \mathrm{~S}$ |
| Z | Feed-Forward Zero Adjustment: <br> $0=300 \mathrm{k} \Omega$ : Zero at lower frequency <br> $1=80 \mathrm{k} \Omega$ : Zero at higher frequency |
| RCOMP[3:0] | Compensation-Resistor Selection: $\begin{aligned} & 0=70 \mathrm{k} \Omega \\ & 1=105 \mathrm{k} \Omega \\ & 2=140 \mathrm{k} \Omega \\ & 3=175 \mathrm{k} \Omega \\ & 4=210 \mathrm{k} \Omega \\ & 5=245 \mathrm{k} \Omega \\ & 6=280 \mathrm{k} \Omega \\ & 7=315 \mathrm{k} \Omega \\ & 8=30 \mathrm{k} \Omega \\ & 9=65 \mathrm{k} \Omega \\ & 10=105 \mathrm{k} \Omega \\ & 11=140 \mathrm{k} \Omega \\ & 12=170 \mathrm{k} \Omega \\ & 13=205 \mathrm{k} \Omega \\ & 14=240 \mathrm{k} \Omega \\ & 15=310 \mathrm{k} \Omega \end{aligned}$ |

## PG Output

The IC features an open-drain PGOOD output that asserts when the output voltage is between the PG_UV and PG_OV thresholds. PG_ is asserted after the power-good active-timeout period. An additional $220 \mu \mathrm{~s}$ (typ) PG_ delay exists following soft-start or DVS slewing. PG_ is deasserted after a UV/OV propagation delay if the output voltage is outside the PG _ UV/OV thresholds. Connect $\mathrm{P} \bar{G}_{-}$to a pullup supply with a $20 \mathrm{k} \Omega$ resistor.

## Soft-Start

The IC includes a programmable soft-start rate. Soft-start limits startup inrush current by forcing the output voltage to ramp up towards its regulation point.

## Dynamic Voltage Scaling

The step-down regulators feature dynamic voltage scaling (DVS) to allow loads to margin their supply voltage. DVS registers for OUT1 and OUT2 are programmed with VID[6:0]. The slew rate during DVS is adjustable with SR[3:0] (see Table 8). The PG_ comparator is masked to prevent false PG_interrupts during the DVS period. ${ }^{2}$ C DVS commands should only be issued when the output voltage is no longer slewing and is in a stable state.

## Shutdown

During shutdown, the output voltage is ramped down at the $0.875 \mathrm{mV} / \mu$ s slew rate. The CS- pulldown is enabled as needed to assist in the ramp down. When powering down in skip mode under light load, the falling ramp may be based on the RC discharge curve based on COUT and the $5 \Omega$ pulldown resistance.

## Spread-Spectrum Option

The IC features spread-spectrum (SS) operation by varying the internal operating frequency down by $3 \%$, relative to the internally generated operating frequency of 2.2 MHz (typ). This function does not apply to external sync.

## Synchronization (SYNC)

SYNC is an $\mathrm{I}^{2}$ C-programmable I/O. When configured as an input and the FPWM bit $=0$, driving SYNC low or unconnected places the converter in skip mode. Forcing SYNC logic-high places the IC in forced-PWM (FPWM) mode. Input triggering on the rising edge or falling edge is determined by the setting of registers SO[1:0], see Table 7. When SO[1:0] = 2, SYNC is configured as an output. The output clock is $180^{\circ}$ out-of-phase with the internal clock.

## Current-Limit/Short-Circuit Protection

The current-limit circuit uses differential current-sense inputs (CS_+ and CS_-) to limit the peak inductor current. If the magnitude of the current-sense signal exceeds the current-limit threshold ( $\overline{\mathrm{VLIM}} \mathbf{L}^{=}=45 \mathrm{mV}$ (typ)), the PWM controller turns off the high-side MOSFET.
The high side turns on again once the inductor current drops below the valley current limit. The actual maximum load current is less than the peak current-limit threshold by an amount equal to half the inductor ripple current. Therefore, the maximum load capability is a function of the current-sense resistance, inductor value, switching frequency, and duty cycle ( $\mathrm{V}_{\mathrm{OUT}} / \mathrm{V}_{\mathrm{IN}}$ ). See Figure 7 for current-sense configurations.
If the inductor current exceeds the maximum current limit programmed at CS_+ and CS_-, the respective driver turns off. In an overcurrent mode, this results in shorter and shorter high-side pulses. A hard short results in a minimum ontime pulse every clock cycle. During a hard short, the IC turns off and repeats soft-start every 4 ms (at 2.2 MHz switching frequency) until the short is removed. For an example, see the short-circuit (PWM mode) waveform (TOC20) in the Typical Operating Characteristics section.

## PWM/Skip Modes

The IC features a SYNC input that puts both converters either in skip mode or forced-PWM mode of operation. See the Pin Description table for mode details. In PWM mode of operation, the converter switches at a constant frequency with variable on-time. In skip mode of operation, the converter's switching frequency is load-dependent until the output load reaches a certain threshold. At higher load current, the switching frequency does not change and the operating mode is similar to the PWM mode. Skip mode helps improve efficiency in light-load applications by allowing the converter to turn on the high-side switch only when the output voltage falls below a set threshold. As such, the converter does not switch MOSFETs on and off as often is the case in PWM mode. Consequently, the gate charge and switching losses are much lower in skip mode. VID updates while the IC is in skip mode are delayed until the next LX_ switching pulse, which is load-dependent. If immediate VID update response is required, switch the IC to PWM mode when updating the VID.


Figure 7. Current-Sense Configurations

## Dual-Phase Operation

With the addition of a MAX15492 gate-driver IC connected to PWM1X and CS1X+, OUT1 of the MAX20412 can support two phases to increase the output current by a factor of two. The same inductor, MOSFETs, and current-limit network must be used on both phases to ensure proper current balancing. A total of $200 \mu \mathrm{~F}$ to $600 \mu \mathrm{~F}$ of ceramic output capacitance is required per phase, depending on load-transient requirements.

## Overtemperature Protection

Thermal-overload protection limits the total power dissipation in the IC. When the junction temperature exceeds $+165^{\circ} \mathrm{C}$ (typ), an internal thermal sensor shuts down the internal bias regulator and the step-down controller, allowing the IC to cool. The thermal sensor turns on the IC again after the junction temperature cools by $15^{\circ} \mathrm{C}$.

## Lossless Inductor DCR Sensing

High-power applications that do not require highly accurate current-limit protection can reduce the overall power dissipation by connecting a series RC circuit across the inductor with an equivalent time constant

## Equations 1:

$R_{\text {CSEQ }}=\left(\frac{R 1}{R_{1}+R_{2}}\right) R_{\text {DCR }}$
and:
$R_{\mathrm{DCR}}=\frac{L}{C_{\mathrm{EQ}}}\left(\frac{1}{R_{1}}+\frac{1}{R_{2}}\right)$
where $R_{C S E Q}$ is the required current-sense resistor and $R_{D C R}$ is the inductor's series $D C$ resistance. Use the inductance and $R_{D C R}$ values provided by the inductor manufacturer.
Carefully observe the PCB layout guidelines to ensure that noise and DC errors do not corrupt the differential currentsense signals seen by CS_+ and CS_-. Place the sense network close to the device with short, direct traces, making a Kelvin-sense connection to the current-sense network.

## High-Side Gate-Drive Supply (BST1)

The high-side MOSFET is turned on by closing an internal switch between BST1 and DH1 and transferring the bootstrap capacitor's (at BST1) charge to the gate of the high-side MOSFET. This charge refreshes when the high-side MOSFET turns off and the LX1 voltage drops down to ground potential, taking the negative terminal of the capacitor to the same potential. At this time, the bootstrap diode recharges the positive terminal of the bootstrap capacitor. The selected n-channel high-side MOSFET determines the appropriate boost-capacitance values ${\text { ( } C_{B S T}}$ in the Typical Operating

## MAX20412

## Automotive Low-Voltage, 2-Channel Step-Down Controller

Circuit) according to the following equation.

## Equation 2:

$C_{\text {BST_ }_{-}}=\frac{Q_{G}}{\Delta V_{B S T 1}}$
where $\mathrm{Q}_{\mathrm{G}}$ is the total gate charge of the high-side MOSFET and $\Delta \mathrm{V}_{\mathrm{BST1}}$ is the voltage variation allowed on the high-side MOSFET driver after turn-on. Choose $\Delta \mathrm{V}_{\text {BST1 }}$ such that the available gate-drive voltage is not significantly degraded (e.g., $\Delta V_{B S T 1}=100 \mathrm{mV}$ to 300 mV ) when determining $\mathrm{C}_{\text {BST_ }}$.

The boost capacitor should be a low-ESR ceramic capacitor. A minimum value of 100 nF works in most cases. CBST2 is calculated using the same method described for $\mathrm{C}_{\mathrm{BST}} 1$.

## MAX20412

## Automotive Low-Voltage, 2-Channel Step-Down Controller

## Applications Information

## Input Capacitor

The input filter capacitor reduces peak currents drawn from the power source and reduces noise and voltage ripple on the input caused by the circuit's switching.
The input capacitor RMS current requirement (IRMS) is defined by the following equation.

## Equation 3:

$I_{\text {RMS }}=I_{\text {LOAD (MAX }} \frac{\sqrt{\sqrt{V_{O U T}\left(V_{\text {PV }}-V_{\text {OUT }}\right)}}}{V_{\text {PV }}}$
$I_{R M S}$ has a maximum value when the input voltage equals twice the output voltage $\left(V_{P V}=2 V_{O U T}\right)$, so $I_{R M S}(M A X)=$ lloAD(MAX)/2.
Choose an input capacitor that exhibits less than $+10^{\circ} \mathrm{C}$ self-heating temperature rise at the RMS input current for optimal long-term reliability.
The input-voltage ripple is comprised of $\Delta \mathrm{V}_{\mathrm{Q}}$ (caused by the capacitor discharge) and $\Delta \mathrm{V}_{\mathrm{ESR}}$ (caused by the ESR of the capacitor). Use low-ESR ceramic capacitors with high ripple-current capability at the input. Assume the contribution from the ESR and capacitor discharge equal to $50 \%$. Calculate the input capacitance and ESR required for a specified input-voltage ripple using the following equations.

## Equations 4:

$\mathrm{ESR}_{\mathrm{IN}}=\frac{\Delta V_{\mathrm{ESR}}}{{ }^{\mathrm{OUT}^{+}} \frac{\Delta I_{L}}{2}}$
Where:

$$
\Delta I_{L}=\frac{\left(V_{\mathrm{PV}}-V_{\mathrm{OUT}}\right) \times V_{\mathrm{OUT}}}{V_{\mathrm{PV}_{-}} \times f_{\mathrm{SW}} \times L}
$$

and:
$C_{\mathrm{IN}}=\frac{{ }^{{ }^{\prime}} \mathrm{OUT} \times D(1-D)}{\Delta V_{Q} \times f_{\mathrm{SW}}}$
and:
$D=\frac{V_{\mathrm{OUT}}}{V_{\mathrm{PV}}}$
loUT is the maximum output current, $D$ is the duty cycle.

## Inductor Selection

Three key inductor parameters must be specified for operation with the MAX20412: inductance value (L), inductor saturation current (ISAT), and DC resistance ( $\mathrm{R}_{\mathrm{DCR}}$ ). Use the following formula to determine the minimum inductor value:

## Equation 5:

$L_{\text {MIN }}=1.3 \times\left[\frac{\left(V_{\text {PVMAX }}-V_{\text {OUT }}\right) \times\left(\frac{v_{\text {OUT }}}{V_{\text {PVMAX }}}\right)}{f_{\text {SW }} \times l_{\text {OUTMAX }} \times K_{\text {INDMAX }}}\right]$
where $\mathrm{f}_{\mathrm{SW} 1}$ is the operating frequency and 1.3 is a coefficient that accounts for inductance initial precision. K the maximum inductor current ripple. A good initial maximum inductor current ripple is $30 \%$ peak to peak (K $\mathrm{K}_{\text {INDMAX }}=$ 0.3).

For proper operation, the chosen inductor value must be $\geq \mathrm{L}_{\mathrm{MIN}}$. The maximum inductor value recommended is twice the chosen value from the above formula.

## Automotive Low-Voltage, 2-Channel Step-Down Controller

## MOSFET Selection

The gate drivers drive two external logic-level n-channel MOSFETs as the circuit switch elements. To choose these MOSFETs, the key selection parameters are:

- Drain-to-Source On-Resistance (RDS(ON))
- Maximum Drain-to-Source Voltage ( $\mathrm{V}_{\mathrm{DS}}(\mathrm{MAX})$ )
- Minimum Threshold Voltage ( $\mathrm{V}_{\mathrm{TH}(\mathrm{MIN})}$ )
- Total Gate Charge ( $\mathrm{Q}_{\mathrm{G}}$ )
- Reverse Transfer Capacitance ( $\mathrm{C}_{\mathrm{RSS}}$ )
- Power Dissipation

Both n-channel MOSFETs must be logic-level types with guaranteed on-resistance specifications at $\mathrm{V}_{\mathrm{GS}}=4.5 \mathrm{~V}$. The conduction losses at minimum input voltage should not exceed the MOSFET package thermal limits or violate the overall thermal budget. Also ensure that the conduction losses, plus switching losses at the maximum input voltage, do not exceed package ratings or violate the overall thermal budget. In particular, check that the dV/dt caused by DH_turning on does not pull up the $\mathrm{DL}_{\text {_ }}$ gate through its drain-to-gate capacitance. This is the most frequent cause of cross-conduction problems.
Gate-charge losses are dissipated by the driver and do not heat the MOSFET; therefore, the power dissipation in the IC due to drive losses must be checked. Both MOSFETs must be selected so that their total gate charge is low enough; thus, $\mathrm{P}_{\mathrm{V}} / \mathrm{V}_{\text {OUT }}$ can power both drivers without overheating the IC.

## Equation 6:

$P_{\text {DRIVE }}=V_{\text {OUT }} \times\left(Q_{\text {GTOTH }}+Q_{\text {GTOTL }}\right) \times f_{\text {SW1 }}$
Where $Q_{G T O T L}$ is the low-side MOSFET total gate charge and $Q_{G T O T H}$ is the high-side MOSFET total gate charge. Select MOSFETs with a $Q_{G}$ _TOTAL of less than $15 n C$.
The n-channel MOSFETs must deliver the average current to the load and the peak current during switching. Dual MOSFETs in a single package can be an economical solution. To reduce switching noise for smaller MOSFETs, use a series resistor in the DH_ path and additional gate capacitance. Contact the factory for guidance using gate resistors.

## Output Capacitor

Use low-ESR ceramic capacitors on the output. Other capacitor types should be verified with a gain and phase analysis. The MAX20412's programmable compensation (as seen in the Selector Guide) allows a wide range of capacitor values to meet different requirements. A good starting point for selecting the value is with the following formula.
Equation 7:
$C(\mu \mathrm{~F})=12 \times\left(\frac{R_{\text {comp }}}{70 K}\right) \times I_{\mathrm{OUT}}(\max )$
Selector Guide

| OPTION SUFFIX | Vout1 (V) |  |  |  |  |  | V ${ }_{\text {OUT2 }}(\mathrm{V})$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | VMAX | CONFIG | VID | SLEW | COMP | ${ }^{12} \mathrm{C}$ | VMAX | CONFIG | VID | SLEW | COMP | ${ }^{2} \mathrm{C}$ |
| A/V+ | $\begin{gathered} \hline 0 \times 71 \\ 0.95 \mathrm{~V} \end{gathered}$ | $0 \times 08$ | $\begin{gathered} \hline 0 \times 5 \mathrm{D} \\ 0.825 \mathrm{~V} \end{gathered}$ | 0x00 | 0xE0 | 0x74 | $\begin{gathered} 0 \times 71 \\ 0.95 \mathrm{~V} \end{gathered}$ | 0x08 | $\begin{gathered} \hline 0 \times 5 \mathrm{D} \\ 0.825 \mathrm{~V} \end{gathered}$ | 0x00 | 0xE0 | 0x70 |
| C/V+ | $\begin{aligned} & \hline 0 \times 69 \\ & 0.90 \mathrm{~V} \end{aligned}$ | $0 \times 08$ | $\begin{gathered} \hline 0 \times 51 \\ 0.75 \mathrm{~V} \end{gathered}$ | 0x00 | 0xE9 | 0x74 | $\begin{gathered} \hline 0 \times 71 \\ 0.95 \mathrm{~V} \end{gathered}$ | 0x08 | $\begin{gathered} \hline 0 \times 5 \mathrm{D} \\ 0.825 \mathrm{~V} \end{gathered}$ | 0x00 | 0xE0 | 0x70 |
| D/V+ | $\begin{aligned} & 0 \times 7 \mathrm{E} \\ & 1.03 \mathrm{~V} \end{aligned}$ | 0x0C | $\begin{aligned} & 0 \times 79 \\ & 1.00 \mathrm{~V} \end{aligned}$ | 0x03 | 0xE6 | 0x70 | $\begin{aligned} & 0 \times 7 \mathrm{E} \\ & 1.03 \mathrm{~V} \end{aligned}$ | 0x0C | $\begin{aligned} & \hline 0 \times 79 \\ & 1.00 \mathrm{~V} \end{aligned}$ | 0x03 | 0xE6 | 0x74 |
| E/V+ | $\begin{aligned} & 0 \times 79 \\ & 1.00 \mathrm{~V} \end{aligned}$ | 0x08 | $\begin{gathered} 0 \times 61 \\ 0.85 \mathrm{~V} \end{gathered}$ | 0x00 | 0xE0 | 0x74 | $\begin{gathered} \hline 0 \times A 5 \\ 1.275 \mathrm{~V} \end{gathered}$ | 0x08 | $\begin{aligned} & 0 \times 99 \\ & 1.20 \mathrm{~V} \end{aligned}$ | 0x00 | 0xE0 | 0x70 |
| F/V+ | $\begin{gathered} 0 \times 69 \\ 0.90 \mathrm{~V} \end{gathered}$ | $0 \times 08$ | $\begin{gathered} 0 \times 51 \\ 0.75 \mathrm{~V} \end{gathered}$ | 0x00 | 0xE9 | 0x74 | $\begin{gathered} 0 \times 69 \\ 0.90 \mathrm{~V} \end{gathered}$ | 0x08 | $\begin{gathered} 0 \times 51 \\ 0.75 \mathrm{~V} \end{gathered}$ | 0x00 | 0xE9 | 0x70 |
| G/V+ | $\begin{aligned} & \hline 0 \times 81 \\ & 1.05 \mathrm{~V} \end{aligned}$ | 0x0C | $\begin{aligned} & \hline 0 \times 79 \\ & 1.00 \mathrm{~V} \end{aligned}$ | 0x00 | 0xE0 | 0x74 | $\begin{aligned} & 0 \times 81 \\ & 1.05 \mathrm{~V} \end{aligned}$ | 0x0C | $\begin{aligned} & \hline 0 \times 79 \\ & 1.00 \mathrm{~V} \end{aligned}$ | 0x00 | 0xE0 | 0x70 |

## MAX20412

| $\mathrm{H} / \mathrm{V}+$ | $0 \times 74$ <br> 0.96875 V | $0 \times 0 \mathrm{C}$ | $0 \times 6 \mathrm{C}$ <br> 0.91875 V | $0 \times 00$ | $0 \times \mathrm{E} 0$ | $0 \times 74$ | $0 \times 74$ <br> 0.96875 V | $0 \times 0 \mathrm{C}$ | $0 \times 6 \mathrm{C}$ <br> 0.91875 V | $0 \times 00$ | $0 \times E 0$ | $0 \times 70$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

For variants with different options, contact factory.

## Ordering Information

| PART | TEMP RANGE | PIN-PACKAGE |
| :--- | :---: | :---: |
| MAX20412ATJ_ $\mathrm{V}+$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 32 TQFN-EP* |

Note: Insert the desired option suffix from the Selector Guide into the blank.
$N$ Denotes an automotive-qualified part.
+Denotes a lead(Pb)-free/RoHS-compliant package.
*EP = Exposed pad.

Revision History

| REVISION <br> NUMBER | REVISION <br> DATE | DESCRIPTION | PAGES <br> CHANGED |
| :---: | :---: | :--- | :---: |
| 0 | $6 / 18$ | Initial release | - |
| 1 | $9 / 18$ | Added future product D/V+ variant to Selector Guide | 28 |
| 2 | $10 / 18$ | Replaced VOUT1 and VOUT2 content for future product D/V+ variant in <br> Selector Guide | 28 |
| 3 | $11 / 18$ | Removed future-product designation from D/V+ variant in Selector Guide | 28 |
| 4 | $2 / 20$ | Updated the land pattern number in Package Information | 3 |
| 5 | $7 / 20$ | Updated Internal Block Diagram and Applications Information | 12,27 |
| 6 | $8 / 22$ | Updated Selector Guide | 25,26 | their respective owners.

