# Automotive 100W USB-PD Buck-Boost Port Controller and Protector

## **General Description**

The MAX25430 combines an automotive-grade buckboost controller capable of driving up to 5.0A, a USB-PD Analog Front-End (AFE), Legacy USB Charging support and USB Type-C™ protection for USB host or DFP applications. The USB Type-C protection switches provide automotive system-level ESD and 24V short-circuit protection for D+, D-, CC1, CC2, and VCONN. The device also supports legacy USB 2.0 charging modes including BC1.2, Apple® 2.4A, Apple CarPlay®, Apple MFi and USB On-The-Go (OTG).

The MAX25430B integrates a USB-PD AFE which supports the USB-IF Type-C Port Controller Interface (TCPCI) specification and can interface with any I2C Master in the application.

The MAX25430A provides CC signal passthrough protection for an external USB-PD controller.

G-Suffix devices include intelligent detection and protection to avoid high short-circuit currents flowing from the car battery through the cable shield to ground during fault events, preventing car module damage.

The MAX25430 EVKIT and collateral provides a convenient platform to the design engineer for rapid evaluation with reduced test and firmware development time. The MAX25430 is available in a small 6mm x 6mm 40-pin TQFN package and requires very few external components.

## **Applications**

- USB Hubs, Breakout Boxes and Multimedia Hubs
- Dedicated Charging Modules
- Rear-Seat Entertainment Modules

### **Benefits and Features**

- USB-PD PHY That is TCPCI Standard for Use with Any Low-Cost I<sup>2</sup>C Master Such as Hub IC, MCU or SOC (MAX25430B)
  - Ground-Offset-Adjusted BMC PHY for Maximum Signal-to-Noise Ratio
- Non-TCPC Versions Available for Protecting External USB-PD Controller (MAX25430A)
- Integrated Buck-Boost Controller for External H-bridge
  - 4.5V to 36V Input Operating Range
  - Fixed PDO 5V, 9V, 15V and 20V up to 5.0A
  - 220kHz, 300kHz or 400kHz Switching Frequency
  - External Frequency Synchronization and Spread Spectrum for Reduced EMI
- Integrated and User-Programmable Buck-Boost Output Voltage Adjustment up to 500mΩ of Cable Resistance
- Highest Performance, Safest, and Lowest Cost Passenger Cable-Shield Short-to-Battery Protection
  - Minimizes Short-Circuit Currents with a Small, Single-FET Solution
- Integrated 3.0V to 5.5V 1W Smart, Reliable VCONN Switch with Protection
- Integrated 24V Protection on HVD+, HVD-, HVCC1 and HVCC2
- Integrated Legacy USB 2.0 Charging Support including BC1.2, Apple CarPlay, MFi R33, and OTG
- Integrated ±15kV Air, ±8kV Contact ISO 10605 and IEC 61000-4-2 ESD Protection
- -40°C to 125°C Operating Temperature Range
- 40-Pin (6mm x 6mm) TQFN Package with EP
- AEC-Q100 and AEC-Q006 Qualified

Ordering Information appears at end of data sheet.

# **Simplified Block Diagram**





## **Absolute Maximum Ratings**

| IN to PGND                                                                                                 | 0.3V to +40V                    |
|------------------------------------------------------------------------------------------------------------|---------------------------------|
| HVEN, CSP1, CSN1 to PGND                                                                                   | 0.3V to V <sub>IN</sub> +0.3V   |
| LX1 to PGND (Note 1)                                                                                       | 0.3V to V <sub>IN</sub> +0.3V   |
| OUT, CSP2, CSN2 to PGND                                                                                    | 0.3V to +30V                    |
| LX2 to PGND (Note 1)                                                                                       | 0.3V to V <sub>IN</sub> +0.3V   |
| CSP_ to CSN                                                                                                | 0.3V to +0.3V                   |
| BST1 to LX1, BST2 to LX2                                                                                   | 0.3V to +6V                     |
| BST1, DH1 to PGND                                                                                          | 0.3V to +46V                    |
| BST2, DH2 to PGND                                                                                          | 0.3V to +36V                    |
| DH_ to LX                                                                                                  | 0.3V to V <sub>BST</sub> +0.3V  |
| DL_, COMP, FB to PGND                                                                                      | 0.3V to V <sub>BIAS</sub> +0.3V |
| BIAS, V <sub>DD</sub> <sub>USB</sub> , V <sub>DD</sub> <sub>IO</sub> , V <sub>DD</sub> <sub>BMC</sub> , to | AGND0.3V to +6V                 |

| PGND to AGND                    | 0.3V to +0.3V                        |
|---------------------------------|--------------------------------------|
| HVCC1, HVCC2, HVDP, HVDM t      | o AGND0.3V to +24V                   |
| SHLD_SNS to AGND                | 0.3V to +24V                         |
| CC1, CC2, VCONN to AGND         | 0.3V to +6V                          |
| DP, DM to AGND                  | 0.3V to (V <sub>VDD USB</sub> +0.3)V |
| ADDR, ALERT, GDRV, FSYNC, t     | to AGND                              |
| SCL, SDA to AGND                | 0.3V to (V <sub>VDD IO</sub> +0.3)V  |
| Continuous Power Dissipation (N | ote 2)2963mW                         |
| Operating Temperature Range     | 40 °C to +125°C                      |
| Junction Temperature            | +150°C                               |
| Storage Temperature Range       | 40°C to +150°C                       |
| Soldering Temperature (reflow)  | +260°C                               |
|                                 |                                      |

Note 1: Self-protected from transient voltages exceeding these limits in circuit under normal operation.

**Note 2:** Multilayer Board; T<sub>A</sub> = +70°C, derate 37mW/°C above +70°C.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Package Information**

#### **TQFN**

| Package Code                           | T4066+5C       |  |  |
|----------------------------------------|----------------|--|--|
| Outline Number                         | 21-0141        |  |  |
| Land Pattern Number                    | <u>90-0055</u> |  |  |
| Thermal Resistance, Four-Layer Board:  |                |  |  |
| Junction to Ambient (θ <sub>JA</sub> ) | 27°C/W         |  |  |
| Junction to Case (θ <sub>JC</sub> )    | 1°C/W          |  |  |

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

#### **Electrical Characteristics**

 $(V_{IN} = 14V, V_{HVEN} = V_{IN}, V_{VCONN} = 5V, V_{VDD\_IO} = 3.3V, T_A = -40^{\circ}C$  to +125°C, unless otherwise noted. Typical values are at  $T_A = 25^{\circ}C$ . (Note 3))

| PARAMETER                            | SYMBOL               | CONDITIONS                                                                                                              | MIN | TYP | MAX | UNITS |
|--------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| POWER SUPPLY                         | •                    |                                                                                                                         |     |     |     | 1     |
| Input Voltage Range on IN            | V <sub>IN</sub>      |                                                                                                                         | 4.5 |     | 36  | V     |
| IN Supply Current - Off<br>State     | I <sub>IN_OFF</sub>  | V <sub>IN</sub> = 18V, HVEN = 0V, V <sub>VCONN</sub> = 0V, OFF State                                                    |     | 16  |     | μA    |
| IN Supply Current -<br>Standby State | IN_STDBY             | Powered; Enabled; VBUS OFF                                                                                              |     | 2.3 |     | mA    |
| IN Undervoltage<br>Lockout Threshold | V <sub>IN_UVLO</sub> | V <sub>IN</sub> Rising. Default setpoint. Programmable from 4.5V to 8.5V in 0.4V steps with IN_UV_THRESH[3:0] register. |     | 7.3 |     | V     |

# **Electrical Characteristics (continued)**

 $(V_{IN}$  = 14V,  $V_{HVEN}$  =  $V_{IN}$ ,  $V_{VCONN}$  = 5V,  $V_{VDD\_IO}$  = 3.3V,  $T_A$  = -40°C to +125°C, unless otherwise noted. Typical values are at  $T_A$  = 25°C. (Note 3))

| PARAMETER                                                        | SYMBOL                  | CONDITIONS                                                              | MIN              | TYP      | MAX              | UNITS       |
|------------------------------------------------------------------|-------------------------|-------------------------------------------------------------------------|------------------|----------|------------------|-------------|
| IN Undervoltage<br>Lockout Rising Accuracy                       | VIN_UVLO_AC             | Setpoint programmable in 0.4V steps with IN_UV_THRESH[3:0] register.    | Setpoint-<br>0.3 | Setpoint | Setpoint<br>+0.3 | V           |
| IN Undervoltage<br>Blanking Time                                 |                         |                                                                         |                  | 150      |                  | μs          |
| INTERNAL REGULATOR                                               | RS                      |                                                                         | •                |          |                  |             |
| BIAS Output Voltage                                              | V <sub>BIAS</sub>       | V <sub>IN</sub> > 6V, I <sub>BIAS</sub> = 0mA to 60mA                   | 4.7              | 5.0      | 5.4              | V           |
| BIAS Dropout Voltage                                             | BIAS <sub>DROP</sub>    | V <sub>IN</sub> = 4.5V, V <sub>OUT</sub> = 4V, I <sub>BIAS</sub> = 20mA |                  | 0.125    | 0.25             | V           |
| BIAS Undervoltage<br>Lockout                                     | UV <sub>BIAS</sub>      | V <sub>BIAS</sub> falling                                               | 2.7              | 3.0      | 3.3              | V           |
| BIAS Undervoltage<br>Lockout Hysteresis                          | UV <sub>BIAS_HYST</sub> |                                                                         |                  | 0.25     |                  | V           |
| BIAS Short-Circuit<br>Current Limit                              | IBIAS <sub>SC</sub>     | V <sub>BIAS</sub> shorted to AGND                                       | 100              | 200      |                  | mA          |
| V <sub>DD_USB</sub> Output<br>Voltage                            | V <sub>DD_USB</sub>     |                                                                         | 3.0              | 3.3      | 3.6              | V           |
| V <sub>DD_USB</sub> Overvoltage                                  | V <sub>DD_USB_OV</sub>  | Rising                                                                  | 3.8              | 4.0      | 4.3              | V           |
| V <sub>DD_BMC</sub> Output<br>Voltage                            | V <sub>DD_BMC</sub>     | MAX25430B only                                                          | 1.05             | 1.125    | 1.2              | V           |
| THERMAL SHUTDOWN                                                 |                         |                                                                         |                  |          |                  |             |
| Thermal Shutdown Temperature                                     |                         | (Note 4), T <sub>J</sub> Rising                                         |                  | 165      |                  | °C          |
| Thermal Shutdown<br>Hysteresis                                   |                         | (Note 4)                                                                |                  | 10       |                  | °C          |
| BUCK-BOOST CONTRO                                                | LLER                    |                                                                         |                  |          |                  |             |
|                                                                  | V <sub>OUT_5V</sub>     | VOUT_SEL[1:0] = 00b                                                     | 5.05             | 5.15     | 5.25             |             |
| V <sub>BUS</sub> VOLTAGE                                         | V <sub>OUT_9V</sub>     | VOUT_SEL[1:0] = 01b                                                     | 8.8              | 9.0      | 9.2              |             |
| VBUS VOLTAGE                                                     | V <sub>OUT_15V</sub>    | VOUT_SEL[1:0] = 10b                                                     | 14.7             | 15.0     | 15.3             | V           |
|                                                                  | V <sub>OUT_20V</sub>    | VOUT_SEL[1:0] = 11b                                                     | 19.6             | 20.0     | 20.4             |             |
| V <sub>BUS</sub> Slew Rise & Fall<br>Times During<br>Transitions | T <sub>SLEW</sub>       |                                                                         |                  | 0.8      |                  | mV/<br>µsec |
| Soft Start Ramp Time                                             | T <sub>START</sub>      |                                                                         | 4.0              | 6.5      | 9.0              | ms          |
| Minimum On-Time                                                  | T <sub>ON_MIN</sub>     | Buck mode, 400kHz switching                                             |                  | 80       |                  | ns          |
| Minimum Off-Time                                                 | T <sub>OFF_MIN</sub>    | Boost Mode, 400kHz switching                                            |                  | 120      |                  | ns          |
| Dead Time                                                        | DT                      | Rising and falling edges of DH_ to DL_ and DL_ to DH_                   |                  | 17       |                  | ns          |
| DH Pullup Resistance                                             | R <sub>DH_PU</sub>      | V <sub>BIAS</sub> = 5V, I <sub>DH</sub> = -100mA                        |                  | 2        | 4                | Ω           |
| DH Pulldown<br>Resistance                                        | R <sub>DH_PDWN</sub>    | V <sub>BIAS</sub> = 5V, I <sub>DH</sub> = +100mA                        |                  | 1        | 2                | Ω           |
| DL Pullup Resistance                                             | R <sub>DL_PU</sub>      | V <sub>BIAS</sub> = 5V, I <sub>DL</sub> = -100mA                        |                  | 2        | 4                | Ω           |
| DL Pulldown Resistance                                           | R <sub>DL_PDWN</sub>    | V <sub>BIAS</sub> = 5V, I <sub>DL</sub> = +100mA                        |                  | 1        | 2                | Ω           |

# **Electrical Characteristics (continued)**

 $(V_{IN}$  = 14V,  $V_{HVEN}$  =  $V_{IN}$ ,  $V_{VCONN}$  = 5V,  $V_{VDD\_IO}$  = 3.3V,  $T_A$  = -40°C to +125°C, unless otherwise noted. Typical values are at  $T_A$  = 25°C. (Note 3))

| PARAMETER                                            | SYMBOL                   | CON                                                           | DITIONS                                                                      | MIN | TYP      | MAX | UNITS    |
|------------------------------------------------------|--------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------|-----|----------|-----|----------|
| DL1, DL2 Leakage<br>Current                          | l <sub>DL_LKG</sub>      | V <sub>DL1</sub> = V <sub>DL2</sub> = 0V                      | to 5V, T <sub>A</sub> = +25°C                                                |     |          | 1   | μA       |
| DH1 Leakage Current                                  | I <sub>DH1_LKG</sub>     | $V_{DH1} = V_{LX1} = 0V,$                                     | T <sub>A</sub> = +25°C                                                       |     |          | 1   | μA       |
| DH2 Leakage Current                                  | I <sub>DH2_LKG</sub>     | $V_{DH2} = V_{LX2} = 0V,$                                     | T <sub>A</sub> = +25°C                                                       |     |          | 1   | μA       |
| BUCK-BOOST OSCILLA                                   | TOR                      |                                                               |                                                                              |     |          |     |          |
| <b>.</b>                                             |                          | FSW[1:0] = 00b                                                |                                                                              |     | 220      |     |          |
| Buck-Boost Oscillator<br>Switching Frequency         | f <sub>sw</sub>          | FSW[1:0] = 01b                                                |                                                                              |     | 300      |     | kHz      |
| Ownering Frequency                                   |                          | FSW[1:0] = 10b                                                |                                                                              |     | 400      |     |          |
| FSYNC External CLK Input                             | F <sub>SYNCI</sub>       | Minimum sync puls percentage of the in set by FSW & duty      | nternal CLK frequency                                                        | 80  |          | 120 | %        |
|                                                      |                          | SS_SEL[1:0] = 01b                                             |                                                                              |     | +/-3     |     |          |
| Spread Spectrum                                      | SPS                      | SS_SEL[1:0] = 10b                                             |                                                                              |     | +/-6     |     | %        |
|                                                      |                          | SS_SEL[1:0] = 11b                                             |                                                                              |     | +/-9     |     |          |
| Slope Compensation<br>Peak Ramp Voltage              | V <sub>SLOPE_PK</sub>    | Default setpoint sho                                          | e per switching period.<br>own. Programmable<br>mV in steps of 100mV<br>ter. |     | 400      |     | mV       |
| BUCK-BOOST CURREN                                    | T SENSE                  |                                                               | l                                                                            |     |          |     |          |
| Input Current Limit Threshold                        | V <sub>OC1</sub>         | V <sub>CSP1</sub> - V <sub>CSN1</sub> risi                    | ng                                                                           |     | 50       | 60  | mV       |
| Output Runaway Limit<br>Threshold                    | V <sub>OC2</sub>         | V <sub>CSP2</sub> - V <sub>OUT</sub> risin                    | g, V <sub>OUT</sub> > 0V                                                     |     | 75       | 90  | mV       |
| CS Negative Limit Threshold                          | V <sub>OC3</sub>         | V <sub>CSP2</sub> - V <sub>OUT</sub>   risi                   | ng, V <sub>OUT</sub> > 4.5V                                                  | -26 | -20      | -14 | mV       |
|                                                      |                          |                                                               | VOUT_ILIM[1:0] = 00b                                                         |     | 3.3      |     |          |
| Output Overcurrent<br>Detection Threshold            | I <sub>LIM_OUT_PRG</sub> | $R_{CS2} = 2.5 m\Omega$                                       | VOUT_ILIM[1:0] = 01b                                                         |     | 4.3      |     | A        |
|                                                      |                          |                                                               | VOUT_ILIM[1:0] = 10b and 11b                                                 |     | 6        |     |          |
| Output DC Current<br>Shutdown Detection<br>Threshold | I <sub>OUT_OCP</sub>     | $R_{CS2} = 2.5 \text{m}\Omega$                                |                                                                              |     | 7.5      |     | А        |
| CABLE COMPENSATIO                                    | N                        |                                                               |                                                                              |     |          |     |          |
| Cable Comp Loop Gain-<br>V <sub>ADJ</sub>            |                          | 10mV < V <sub>OUT</sub> - V <sub>C</sub><br>GAIN[5:0] = 11111 |                                                                              |     | 25       |     | V/V      |
| R-Cable Adjustment /LSB                              | R <sub>COMP_LSB</sub>    |                                                               |                                                                              |     | 8        |     | mΩ       |
| HVEN & SYNC I/O Pins                                 |                          |                                                               |                                                                              |     | <u> </u> |     | <u> </u> |
| V <sub>IH</sub> Threshold                            | V <sub>IH</sub>          | V <sub>HVEN</sub> or V <sub>SYNC</sub> Rising                 |                                                                              | 2.0 |          |     | V        |
| V <sub>IL</sub> Threshold                            | V <sub>IL</sub>          | V <sub>HVEN</sub> or V <sub>SYNC</sub> F                      | alling                                                                       |     |          | 0.5 | V        |

# **Electrical Characteristics (continued)**

 $(V_{IN}$  = 14V,  $V_{HVEN}$  =  $V_{IN}$ ,  $V_{VCONN}$  = 5V,  $V_{VDD\_IO}$  = 3.3V,  $T_A$  = -40°C to +125°C, unless otherwise noted. Typical values are at  $T_A$  = 25°C. (Note 3))

| PARAMETER                                                 | SYMBOL                          | CONDITIONS                                                                                       | MIN               | TYP      | MAX                | UNITS |
|-----------------------------------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------|-------------------|----------|--------------------|-------|
| HVEN Input Leakage                                        | I <sub>HVEN_LKG</sub>           | V <sub>HVEN</sub> = 5.5V, T <sub>A</sub> = +25°C                                                 |                   |          | +1                 | μA    |
| SYNC Pulldown<br>Resistance                               | R <sub>SYNC-PD</sub>            |                                                                                                  |                   | 1        |                    | МΩ    |
| VCONN SWITCH                                              | •                               |                                                                                                  |                   |          |                    |       |
| V <sub>CONN</sub> Valid Voltage<br>Range                  | V <sub>V</sub> CONN             |                                                                                                  | 3.0               |          | 5.5                | V     |
| V <sub>CONN</sub> Switch ON<br>Resistance                 | R <sub>ON_VCONN</sub>           | $V_{VCONN}$ = 5.0V and $V_{VCONN}$ = 3.3V, $I_{HVCC}$ = 0.25A                                    |                   | 430      | 860                | mΩ    |
| V <sub>CONN</sub> Overcurrent                             | IVCONN_OCP_<br>L1               | Measured on CC1 and CC2. V <sub>VCONN</sub> = 5.0V. VCONN_OCP_SEL = 0b.                          |                   | 250      |                    | A     |
| Threshold (Low)                                           | IVCONN_OCP_<br>L2               | Measured on CC1 and CC2. V <sub>VCONN</sub> = 3.3V. VCONN_OCP_SEL = 1b.                          |                   | 360      |                    | mA    |
| V <sub>CONN</sub> Overcurrent<br>Threshold (High)         | IVCONN_OCP_<br>H                | Measured on CC1 and CC2. $V_{VCONN}$ = 3.3V and $V_{VCONN}$ = 5.0V.                              |                   | 700      |                    | mA    |
| V <sub>CONN</sub> Startup Time at 90%                     | tvconn_on                       | Time from VCONN switch enable to CC settled at 90% of final value with V <sub>VCONN</sub> = 5.0V |                   | 80       |                    | us    |
| V <sub>CONN</sub> Leakage<br>Current                      | IVCONN_LKG                      | V <sub>CONN</sub> switch disabled. V <sub>VCONN</sub> = 5.0V.                                    |                   |          | 5                  | uA    |
| V <sub>CONN</sub> Fast UV<br>Comparator Trip<br>Threshold | V <sub>V</sub> CONN_FAS<br>T_UV | V <sub>CONN</sub> enabled, measured at V <sub>CONN</sub> pin, V <sub>VCONN</sub> falling.        | Setpoint<br>-0.25 | Setpoint | Setpoint<br>+ 0.25 | V     |
| USB TYPE-C/CURRENT                                        | LEVEL CHARA                     | CTERISTICS                                                                                       |                   |          |                    |       |
| CC DFP Default Current<br>Source                          | IDFP_DEF_CC                     |                                                                                                  | 64                | 80       | 96                 | μΑ    |
| CC DFP 1.5A Current<br>Source                             | I <sub>DFP1.5</sub> _CC         |                                                                                                  | 166               | 180      | 194                | μA    |
| CC DFP 3.0A Current<br>Source                             | I <sub>DFP3.0_CC</sub>          |                                                                                                  | 304               | 330      | 356                | μA    |
| CC PASS-THROUGH AN                                        | ALOG SWITCH                     | ES                                                                                               |                   |          |                    |       |
| Analog Signal Range                                       |                                 |                                                                                                  | 0                 |          | 5.5                | V     |
| CC Switch ON<br>Resistance                                | R <sub>ON_CC</sub>              | Resistance from CC1 to HVCC1 or CC2 to HVCC2                                                     |                   | 4        |                    | Ω     |
| HVCC OV Protection<br>Trip Threshold                      | Vov_Hvcc                        |                                                                                                  | 5.65              | 5.80     | 5.95               | V     |
| HVCC Overvoltage<br>Blanking Timeout Period               | t <sub>FP_HVCC</sub>            | From OV condition to switch opened                                                               |                   | 1.0      |                    | μs    |
| CC Switch ON Leakage                                      | ICC_ON_LKG                      | CC Switch ON, CC pull-up voltage 5.5V;<br>Leakage to GND.                                        |                   |          | 10                 | μA    |
| HVCC Pin OFF Leakage                                      | IHVCC_OFF_L<br>KG               | HVCC switch OFF; V <sub>HVCC</sub> = 20V;<br>HVCC_ pins leakage to GND.                          |                   |          | 25                 | μA    |
| HVCC Open<br>Termination Impedance                        | Z <sub>OPEN</sub>               | Impedance to GND                                                                                 | 500               |          |                    | kΩ    |

# **Electrical Characteristics (continued)**

 $(V_{IN}$  = 14V,  $V_{HVEN}$  =  $V_{IN}$ ,  $V_{VCONN}$  = 5V,  $V_{VDD\_IO}$  = 3.3V,  $T_A$  = -40°C to +125°C, unless otherwise noted. Typical values are at  $T_A$  = 25°C. (Note 3))

| PARAMETER                                           | SYMBOL                  | CONDITIONS                                                                                                                | MIN   | TYP   | MAX         | UNITS |
|-----------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------|-------|-------|-------------|-------|
| HVCC Discharge<br>Resistance                        | R <sub>DCH_HVCC</sub>   |                                                                                                                           |       | 3.0   | 6.2         | kΩ    |
| USB-PD BMC (MAX2543                                 | 0B ONLY)                |                                                                                                                           |       |       |             |       |
| BMC TX Rise Time                                    | tRise                   | 10% to 90% with no load on CC wires                                                                                       | 300   | 430   |             | ns    |
| BMC TX Fall Time                                    | tFall                   | 90% to 10% with no load on CC wires                                                                                       | 300   | 430   |             | ns    |
| BMC TX Swing                                        | VSwing                  | Applies to no load and with max load defined by cable/receiver model                                                      | 1.05  | 1.125 | 1.2         | V     |
| BMC Driver Output<br>Impedance                      | zDriver                 | Source output impedance                                                                                                   | 33    | 48    | 75          | Ω     |
| BMC Receiver noise filter                           | tRXFilter               | Time Constant of noise filter in RX path                                                                                  | 100   |       |             | ns    |
| Receiver Input<br>Impedance                         | ZBMCRX                  |                                                                                                                           |       | 2     |             | МΩ    |
| Receiver Detect rising<br>Threshold                 | VBMCRxDet_<br>Rth       |                                                                                                                           | 0.645 | 0.685 | 0.725       | ٧     |
| Receiver Detect falling<br>Threshold                | VBMCRxDet_<br>Fth       |                                                                                                                           | 0.565 | 0.605 | 0.645       | ٧     |
| DP, DM ANALOG USB S                                 | WITCHES                 |                                                                                                                           |       |       |             |       |
| Analog Signal Range                                 |                         |                                                                                                                           | 0     |       | VDD_US<br>B | V     |
| Protection Trip<br>Threshold                        | V <sub>OV_D_L</sub>     | V <sub>HVDP</sub> /V <sub>HVDM</sub> rising. Only for<br>AUTO_CDP_DCP_MODE[1:0] = 01b<br>(Auto-CDP mode)                  | 3.65  | 3.85  | 4.05        | ٧     |
|                                                     | V <sub>OV_D_H</sub>     | V <sub>HVDP</sub> /V <sub>HVDM</sub> rising. All other modes                                                              | 4.0   | 4.15  | 4.30        |       |
| Protection Response<br>Time                         | t <sub>FP_D</sub>       | $V_{HVEN}$ = 4.0V, $V_{HVDP}$ = $V_{HVDM}$ = 3.3V to 4.3V step, RL = 15kΩ on DP and DM, delay to $V_{DP}$ = $V_{DM}$ < 3V |       | 2     |             | μs    |
| Data Switch Differential Bandwidth                  | BW <sub>D_DIFF</sub>    | USB TEST_PACKET @ 240MHz fundamental; -3dB BW                                                                             |       | 1000  |             | MHz   |
| On-Resistance Switch A                              | R <sub>ON_SA</sub>      | $I_L$ = 10mA, $V_D$ = 0V to VDD_USB.<br>VDD_USB = 3.3V                                                                    |       | 4     | 8           | Ω     |
| On-Resistance Match<br>between Channels<br>Switch A | ΔR <sub>ON_SA</sub>     | I <sub>L</sub> = 10mA, V <sub>D</sub> _= 1.5V or 3.0V                                                                     |       |       | 0.25        | Ω     |
| On-Resistance Flatness<br>Switch A                  | R <sub>FLAT(ON)</sub> A | I <sub>L</sub> = 10mA, V <sub>D</sub> _ = 0V or 0.4V                                                                      |       |       | 0.25        | Ω     |
| On Resistance of HVDP/HVDM short                    | R <sub>SHORT</sub>      | V <sub>DP</sub> = 1V, I <sub>DM</sub> = 500μA                                                                             |       | 90    | 180         | Ω     |
| HVDP/HVDM On<br>Leakage Current                     | IHVD_ON                 | V <sub>HVDP</sub> = V <sub>HVDM</sub> = 3.6V or 0V                                                                        | -7    |       | +7          | μA    |
| HVDP/HVDM Off<br>Leakage Current                    | IHVD_OFF                | $V_{HVDP}$ = 18V or $V_{HVDM}$ = 18V, $V_{DP}$ = $V_{DM}$ = 0V                                                            |       |       | 100         | μA    |

# **Electrical Characteristics (continued)**

 $(V_{IN}$  = 14V,  $V_{HVEN}$  =  $V_{IN}$ ,  $V_{VCONN}$  = 5V,  $V_{VDD\_IO}$  = 3.3V,  $T_A$  = -40°C to +125°C, unless otherwise noted. Typical values are at  $T_A$  = 25°C. (Note 3))

| PARAMETER                                     | SYMBOL                 | CONDITIONS                                                                                      | MIN                         | TYP    | MAX                         | UNITS |
|-----------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------|-----------------------------|--------|-----------------------------|-------|
| DP/DM Off-Leakage<br>Current                  | I <sub>D_OFF</sub>     | $V_{HVDP} = V_{HVDM} = 18V, V_{DP} = V_{DM} = 0V$                                               | -1                          |        | +1                          | μΑ    |
| <b>USB 2.0 HOST CHARGE</b>                    | R DETECTION,           | DP/DM                                                                                           |                             |        |                             |       |
| Input Logic High                              | V <sub>IH_CD</sub>     |                                                                                                 | 2.0                         |        |                             | V     |
| Input Logic Low                               | V <sub>IL_CD</sub>     |                                                                                                 |                             |        | 0.8                         | V     |
| Data Sink Current                             | I <sub>DAT_SINK</sub>  | V <sub>DAT_SINK</sub> = 0.25V to 0.4V                                                           | 50                          | 85     | 150                         | μA    |
| Data Detect Voltage<br>High                   | V <sub>DAT_REFH</sub>  |                                                                                                 | 0.4                         |        |                             | V     |
| Data Detect Voltage<br>Low                    | V <sub>DAT_REFL</sub>  |                                                                                                 |                             |        | 0.25                        | V     |
| Data Detect Voltage<br>Hysteresis             | V <sub>DAT_HYST</sub>  |                                                                                                 |                             | 60     |                             | mV    |
| Data Source Voltage                           | V <sub>DAT_SRC</sub>   | I <sub>SRC</sub> = 200μA                                                                        | 0.5                         |        | 0.7                         | V     |
| V <sub>BUS</sub> ADC (MAX25430B               |                        |                                                                                                 |                             |        | ·                           |       |
| ADC Resolution                                | Res_ADC                |                                                                                                 |                             | 10     |                             | Bits  |
| ADC V <sub>BUS</sub> LSB                      | V <sub>OUT_LSB</sub>   |                                                                                                 |                             | 25     |                             | mV    |
| ADC Acquisition Time                          | tACQ_ADC               |                                                                                                 |                             | 1      |                             | ms    |
| V <sub>BUS</sub> OUTPUT MONITO                | RS                     |                                                                                                 |                             |        |                             |       |
| V <sub>BUS</sub> OV                           | V <sub>BUS_OV_PR</sub> | Programmable in 1.25% steps from +8.75% to 17.5% by changing the VBUS_OV_THRESH[2:0] register.  |                             | +12.5% |                             | %     |
| V <sub>BUS</sub> UV                           | V <sub>BUS_UV_PR</sub> | Programmable in 1.25% steps from -8.75% to -17.5% by changing the VBUS_UV_THRESH[2:0] register. |                             | -12.5% |                             | %     |
| V <sub>BUS</sub> Removal Detect<br>Threshold  | vSafe0V                | Falling                                                                                         | 0.6                         | 0.75   | 0.8                         | V     |
| V <sub>BUS</sub> Removal Detect<br>Hysteresis | vSafe0V                | Rising Hysteresis                                                                               |                             | 0.05   |                             | V     |
| SHIELD SHORT-TO-BAT                           | TERY CONTRO            | L (G-SUFFIX ONLY)                                                                               |                             |        |                             |       |
| GDRV Unloaded Output<br>Voltage High          | V <sub>GDRV, H</sub>   |                                                                                                 | 4.5                         |        | 5.5                         | V     |
| GDRV Output Voltage<br>High                   | V <sub>GDRV,LOAD</sub> | I <sub>GDRV</sub> = 10uA (sink)                                                                 | 4                           |        |                             | V     |
| GDRV Output Voltage<br>Low                    | V <sub>GDRV, L</sub>   | I <sub>SINK</sub> = 1mA (pullup)                                                                |                             |        | 0.8                         | V     |
| I <sup>2</sup> C DIGITAL INPUTS (SE           | DA, SCL) AND V         | DD_IO SUPPLY INPUT                                                                              | •                           |        |                             |       |
| Input Leakage Current (SCL, SDA)              |                        | V <sub>PIN</sub> = 5.5V, 0V                                                                     | -5                          |        | 5                           | μΑ    |
| Logic High (SCL, SDA)                         | V <sub>IH</sub>        |                                                                                                 | 0.7xV <sub>VD</sub><br>D_IO |        |                             | V     |
| Logic Low (SCL, SDA)                          | V <sub>IL</sub>        |                                                                                                 |                             |        | 0.3xV <sub>VD</sub><br>D_IO | V     |

## **Electrical Characteristics (continued)**

 $(V_{IN}$  = 14V,  $V_{HVEN}$  =  $V_{IN}$ ,  $V_{VCONN}$  = 5V,  $V_{VDD\_IO}$  = 3.3V,  $T_A$  = -40°C to +125°C, unless otherwise noted. Typical values are at  $T_A$  = 25°C. (Note 3))

| PARAMETER                                      | SYMBOL                | CONDITIONS                          | MIN  | TYP         | MAX  | UNITS |
|------------------------------------------------|-----------------------|-------------------------------------|------|-------------|------|-------|
| Hysteresis (SCL, SDA)                          |                       |                                     |      | 300         |      | mV    |
| VDD_IO Input Voltage<br>Range                  | V <sub>VDD_IO</sub>   |                                     | 1.8  |             | 5.0  | V     |
| ADDR RESISTOR CONV                             | ERTER                 |                                     |      |             |      |       |
| ADDR current leakage                           | I <sub>ADDR_LKG</sub> | V <sub>ADDR</sub> = 0V to 5V        |      |             | ±5   | μΑ    |
| Minimum Guaranteed<br>Decoding Window<br>Range |                       |                                     | -5   |             | 5    | %     |
| DIGITAL OUTPUTS (ALE                           | RT, SDA)              |                                     |      |             |      |       |
| Output-High Leakage<br>Current                 |                       | Pullup 0V and 5.5V                  | -10  |             | 10   | μA    |
| Output Low Level                               |                       | Sinking 1mA                         |      |             | 0.4  | V     |
| I <sup>2</sup> C DYNAMIC CHARACT               | ERISTICS              |                                     |      |             |      |       |
| Clock Frequency                                | f <sub>SCL</sub>      |                                     |      |             | 1000 | kHz   |
| Hold Time (Repeated)<br>START Condition        | t <sub>HD;STA</sub>   |                                     | 0.26 |             |      | μs    |
| CLK Low Period                                 | t <sub>LOW</sub>      |                                     | 0.5  |             |      | μs    |
| CLK High Period                                | tHIGH                 |                                     | 0.26 |             |      | μs    |
| Set-Up Time Repeated START Condition           | <sup>t</sup> SU;STA   |                                     | 0.26 |             |      | μs    |
| DATA Hold Time                                 | t <sub>HD:DAT</sub>   |                                     | 0    |             |      | ns    |
| DATA Valid time                                | tsu;dat               |                                     |      |             | 0.45 | μs    |
| DATA Set-Up time                               | tsu;dat               |                                     | 50   |             |      | ns    |
| Set-Up Time for STOP<br>Condition              | t <sub>SU;STO</sub>   |                                     | 0.26 |             |      | μs    |
| Bus-Free Time Between STOP and START           | t <sub>BUF</sub>      |                                     | 0.5  |             |      | μs    |
| Noise suppression on SCL and SDA               | NS <sub>I2C</sub>     |                                     |      | 50          |      | ns    |
| ESD PROTECTION (ALL                            | PINS)                 |                                     |      |             |      |       |
| ESD Protection Level                           | V <sub>ESD</sub>      | Human Body Model                    |      | <u>+</u> 2  |      | kV    |
| ESD PROTECTION (HVD                            | P, HVDM, HVC          | C1, HVCC2, SHLD_SNS)                |      |             |      |       |
|                                                |                       | ISO 10605 Air Gap (330pF, 2kΩ)      |      | <u>+</u> 15 |      |       |
| ESD Protection Level                           | V                     | ISO 10605 Contact (330pF, 2kΩ)      |      | <u>+</u> 8  |      | kV    |
| ESD FIORECHOII LEVEL                           | $V_{ESD}$             | IEC 61000-4-2 Air-Gap (150pF, 330Ω) |      | <u>+</u> 15 |      | ] KV  |
|                                                |                       | IEC 61000-4-2 Contact (150pF, 330Ω) |      | <u>+</u> 8  |      |       |

Note 3: Specifications with minimum and maximum limits are 100% production tested at  $T_A = +25^{\circ}C$  and are guaranteed over the operating temperature range by design and characterization. Actual typical values may vary and are not guaranteed.

Note 4: Guaranteed by design and bench characterization. Limits are not production tested.

# **Typical Operating Characteristics**

 $(V_{IN} = 14V; V_{HVEN} = V_{IN}; V_{VCONN} = 5V; V_{VDD\_IO} = 3.3V; T_A = 25$ °C, unless otherwise noted)



# **Typical Operating Characteristics (continued)**

 $(V_{IN} = 14V; V_{HVEN} = V_{IN}; V_{VCONN} = 5V; V_{VDD\_IO} = 3.3V; T_A = 25^{\circ}C, unless otherwise noted)$ 



Maxim Integrated | 10 www.maximintegrated.com

I<sub>LOAD</sub> (A)

# **Typical Operating Characteristics (continued)**

 $(V_{IN} = 14V; V_{HVEN} = V_{IN}; V_{VCONN} = 5V; V_{VDD\_IO} = 3.3V; T_A = 25^{\circ}C, unless otherwise noted)$ 



# **Pin Configuration**

## MAX25430



# **Pin Description**

| PIN | NAME                | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | BST1                | Bootstrap Capacitor Pin for High-Side Driver of LX1 Node. Connect a 0.1µF capacitor between BST1 and LX1.                                                                                                                                                                                                                                                                                  |
| 2   | DL1                 | Buck Low-Side Gate Drive Output. Connect to gate of Q <sub>b1</sub> external N-Channel FET.                                                                                                                                                                                                                                                                                                |
| 3   | PGND                | Buck-Boost Power Ground. Connect directly to GND. Connect to GND pour underneath IC.                                                                                                                                                                                                                                                                                                       |
| 4   | CSN1                | Negative Terminal of the Input High-side Current-Sense Amplifier. Connect CSN1 as close to R <sub>CS1</sub> as possible using a Kelvin sense routing.                                                                                                                                                                                                                                      |
| 5   | CSP1                | Positive Terminal of the Input High-Side Current-Sense Amplifier. Connect CSP1 as close to R <sub>CS1</sub> as possible using a Kelvin sense routing.                                                                                                                                                                                                                                      |
| 6   | HVEN                | High Voltage Enable Input. Driving HVEN high powers-up the IC. This pin can be connected directly to Battery Voltage or Car Accessory Power. This pin can also be driven by a 3.3V or 5V general purpose output from a microcontroller.                                                                                                                                                    |
| 7   | SHLD_SNS            | Shield Short-to-Battery Protection Sense Pin. Available on G-Suffix devices only. In order to protect against shield short-to-battery events, connect SHLD_SNS to the drain of the external shield n-channel FET, which is connected to the SHIELD and GND pins of the USB Type-C receptacle. If not used, or for non-shield short-to-battery devices (F-Suffix), connect to IC GND.       |
| 8   | GDRV                | Shield FET Gate Drive Output. Available on G-Suffix devices only. Connect to the gate of an external n-channel FET to protect against shield short-to-battery events. If not used, or for non-shield short-to-battery devices (F-Suffix), connect a 1MΩ resistor from GDRV to IC GND.                                                                                                      |
| 9   | V <sub>DD_IO</sub>  | External Input Supply For I <sup>2</sup> C Interface. Bypass with 10nF ceramic capacitor to GND.                                                                                                                                                                                                                                                                                           |
| 10  | SYNC                | Optional Switching Frequency Input/Output for Synchronization with Other Switching Regulators. Leave as input and no connect if not used.                                                                                                                                                                                                                                                  |
| 11  | SCL                 | I <sup>2</sup> C Clock Pin. Connect to V <sub>DD_IO</sub> through a pullup resistor.                                                                                                                                                                                                                                                                                                       |
| 12  | SDA                 | I <sup>2</sup> C Data Pin. Connect to V <sub>DD_IO</sub> through a pullup resistor.                                                                                                                                                                                                                                                                                                        |
| 13  | V <sub>DD_BMC</sub> | MAX25430B: Internal 1.125V regulated supply output. Powers the internal BMC TX driver output. Bypass with 1µF ceramic capacitor to GND. Do not connect external loads to VDD_BMC.                                                                                                                                                                                                          |
|     |                     | MAX25430A: Connect V <sub>DD_BMC</sub> to GND.                                                                                                                                                                                                                                                                                                                                             |
| 14  | CC1                 | MAX25430A: Protected CC1. Connect to upstream CC1 Configuration Channel of the external USB-PD Controller.                                                                                                                                                                                                                                                                                 |
|     |                     | MAX25430B: No Connect.                                                                                                                                                                                                                                                                                                                                                                     |
| 15  | CC2                 | MAX25430A: Protected CC2. Connect to upstream CC2 Configuration Channel of the external USB-PD Controller.                                                                                                                                                                                                                                                                                 |
|     |                     | MAX25430B: No Connect.                                                                                                                                                                                                                                                                                                                                                                     |
| 16  | VCONN               | VCONN Input Supply. Connect to existing 5V or 3.3V supply. Bypass with $10\mu F$ ceramic capacitor to GND when using a 3.3V supply. Bypass with $1\mu F$ ceramic capacitor to GND when using a 5V supply. Connect to GND if not used.                                                                                                                                                      |
| 17  | VDD_USB             | Regulated Output of the Internal 3.3V LDO. $V_{DD\_USB}$ is used for clamping during overvoltage events on HVD+ or HVD The regulator also supplies the internal $V_{BUS}$ 10-bit ADC on MAX25430B devices. Bypass $V_{DD\_USB}$ with a 1µF ceramic capacitor as close to the pin as possible and with a low-impedance return path to GND. Do not connect external loads to $V_{DD\_USB}$ . |
| 18  | DP                  | Protected D+ USB 2.0 Data Path. For CDP applications, connect to low-voltage USB transceiver or HUB IC D+ connection. For DCP applications, connect to GND.                                                                                                                                                                                                                                |
| 19  | DM                  | Protected D- USB 2.0 Data Path. For CDP applications, connect to low-voltage USB transceiver or HUB IC D- connection. For DCP applications, connect to GND.                                                                                                                                                                                                                                |

# **Pin Description (continued)**

| PIN    | NAME  | FUNCTION                                                                                                                                                                                                                                                                                                                                    |
|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20     | ALERT | Open-Drain Interrupt Output. Indicates alerts to the I <sup>2</sup> C Master. Connect a $100k\Omega$ pullup from ALERT to $V_{DD\_IO}$ .                                                                                                                                                                                                    |
| 21     | HVDM  | High-Voltage-Tolerant D- Connection to Downstream USB Type-C Connector or Captive Cable.                                                                                                                                                                                                                                                    |
| 22     | HVDP  | High-Voltage-Tolerant D+ Connection to Downstream USB Type-C Connector or Captive Cable.                                                                                                                                                                                                                                                    |
| 23, 26 | AGND  | Analog Ground Pin. Connect directly to GND. Connect to GND pour underneath IC.                                                                                                                                                                                                                                                              |
| 24     | HVCC2 | High-Voltage-Tolerant CC2 Connection to Downstream USB Type-C Connector or Captive Cable.                                                                                                                                                                                                                                                   |
| 25     | HVCC1 | High-Voltage-Tolerant CC1 Connection to Downstream USB Type-C Connector or Captive Cable.                                                                                                                                                                                                                                                   |
| 27     | COMP  | Error Amplifier Output. Connect the Type-2 feedback loop compensation network between COMP and AGND.                                                                                                                                                                                                                                        |
| 28     | IN    | Supply Input for Main IC Power and Internal BIAS Linear Regulator. Bypass IN to GND locally with a $1\mu F$ and a 100nF ceramic capacitor.                                                                                                                                                                                                  |
| 29     | BIAS  | Regulated Output of the Internal 5.0V LDO. BIAS powers the internal circuitry. Bypass with a 4.7μF ceramic capacitor from BIAS to AGND.                                                                                                                                                                                                     |
| 30     | NC    | Not Internally Connected. To ensure PCB design retro-compatibility with future USB-PD PPS pinto-pin compatible products, Maxim recommends placing component footprints for a Type-2 compensation network from the NC pin to AGND. See Future-Proofing Your Design for PPS section. Connect a $0\Omega$ resistor from NC to GND on MAX25430. |
| 31     | CSN2  | Negative Terminal of the Cable Compensation Current-Sense Amplifier. CSN2 connects to the negative terminal of the cable compensation sense resistor R <sub>CS3</sub> . Referenced to OUT.                                                                                                                                                  |
| 32     | OUT   | Negative Terminal of the High-Side Output Current-Sense Amplifier and Input to the Internal Feedback Resistor Network. Connect OUT as close to $R_{\rm CS2}$ as possible using a Kelvin sense routing. OUT is also the positive terminal of the cable compensation sense resistor $R_{\rm CS3}$ .                                           |
| 33     | CSP2  | Positive Terminal of the High-Side Output Current-Sense Amplifier. Connect CSP2 as close to R <sub>CS2</sub> as possible using a Kelvin sense routing. Referenced to OUT.                                                                                                                                                                   |
| 34     | ADDR  | I <sup>2</sup> C Slave Address Selection. Connect a resistor to ground to select the last two address bits. Refer to I2C Slave Addressing section for selecting the ADDR resistor.                                                                                                                                                          |
| 35     | DL2   | Boost Low-Side Gate Drive Output. Connect to gate of Q <sub>b2</sub> external N-Channel FET.                                                                                                                                                                                                                                                |
| 36     | BST2  | Bootstrap Capacitor Pin for High-Side Driver of the LX2 Node. Connect a 0.1μF capacitor from BST2 to LX2.                                                                                                                                                                                                                                   |
| 37     | DH2   | Boost High-Side Gate Drive Output. Connect to gate of Qt2 external N-Channel FET.                                                                                                                                                                                                                                                           |
| 38     | LX2   | Boost-Side Switching Output Node. LX2 is Hi-Z when the buck-boost is disabled.                                                                                                                                                                                                                                                              |
| 39     | LX1   | Buck-Side Switching Output Node. LX1 is Hi-Z when the buck-boost is disabled.                                                                                                                                                                                                                                                               |
| 40     | DH1   | Buck High-Side Gate Drive Output. Connect to gate of Qt1 external N-Channel FET.                                                                                                                                                                                                                                                            |
| -      | EP    | Exposed Pad. EP must be connected to the ground plane of the PCB.                                                                                                                                                                                                                                                                           |

## **Functional Diagrams**

## **Functional Block Diagram**



## **Functional Diagrams (continued)**

## **Power-up Sequence**



## **IOS Sections**

## **Detailed Description**

The MAX25430 is a USB-PD charging and protection solution for multimedia hub, rear-seat entertainment module, and head-unit applications. Combined with either a microcontroller or a USB power delivery controller it is a two-chip solution for dedicated charging module applications. MAX25430 provides all the functionality for USB-PD car battery to V<sub>BUS</sub> regulation, configuration channel communication, BC1.2 Charge Detection, and USB 2.0 Hi-Speed protection. The devices integrate all the protection needed in an automotive application for a USB-PD application.

The MAX25430 offers the design engineer two options for firmware development. MAX25430B can operate with a SOC, USB Hub IC, or microcontroller whereas MAX25430A is designed to operate with a USB power delivery controller. The MAX25430 EVKIT offers a platform where the design engineer can begin early firmware development.

Recent advancements in the automotive infotainment market demand high-efficiency and low foot-print power delivery solutions. The push for lower BOM cost has driven USB power applications to integrate more features and responsibilities into a single IC. The proliferation of battery-powered portable devices has resulted in an increase in the number of USB ports in an automobile to charge the battery of the devices. In a USB Type-C solution where a dedicated microcontroller is used for detection and protocols, the use of multiple dedicated microcontrollers for each USB port increases the cost and size of the solution. This challenge is solved by using a single microcontroller as a USB Type-C Policy Manager (TCPM) that is operating as a master, and multiple USB Type-C port controllers operating as slaves. The TCPM and TCPC communicate with each other using I<sup>2</sup>C.

The MAX25430B is an advanced automotive integrated USB power delivery solution that combines the TCPC along with other USB features such as Type-C, Power Delivery (PD), BC1.2, Apple® and Samsung® charging port emulator. All MAX25430 devices implement Maxim's proprietary current-mode buck-boost H-bridge controller that can achieve a target USB output voltages with high-efficiency while operating with a wide range of input voltages. The buck-boost controller in MAX25430 has robust protection mechanisms such as overvoltage, undervoltage, overcurrent, short-to-ground, short-to-battery, overtemperature, and automotive ESD protection. The MAX25430 has internal gate drivers implemented to drive external power FETs to accommodate high-power USB requirements. The MAX25430 has an intelligent voltage adjustment circuit that can adjusts the output voltage of the buck-boost converter such that the voltage on the USB receptacle is within specifications regardless of the output current.

All MAX25430 devices have integrated data switches and CC switches that protect the upstream USB Transceiver and/ or PD Controller from high-voltage events on the cable or the receptacle. All devices also have an integrated VCONN switch to supply power on one of the unused CC pins in different configurations. The high-voltage DP/DM pins (HVDP/HVDM) and CC pins (HVCC1/HVCC2) are monitored and protected for overvoltage conditions such as ESD or short-to battery/V<sub>BUS</sub> events. With reference to the configuration requested by the TCPM, MAX25430B has the capability to source different currents on the HVCC pins for a Type-C interface and also supports Biphase Mark Coding (BMC) communication using integrated USB-PD analog front-end (AFE) circuits.

#### **Features**

- Integrated Buck-Boost DC-DC controller with drivers to drive 4 external MOSFETs in an H-Bridge configuration
  - 4.5V to 36V (40V Load Dump) Input Voltage allows operation in "cold-crank" and start/stop conditions
  - Common USB-PD VBUS voltage outputs up to 5.0A
    - MAX25430A and MAX25430B offer 5V, 9V, 15V and 20V fixed voltages
  - 3 Switching Frequency options for scalable efficiency, adjustable EMI interference avoidance and power optimization including 220kHz, 300kHz and 400kHz
  - · Forced-PWM at Light or No-Load conditions for reduced EMI through USB cable
  - Spread Spectrum option for EMI Reduction
  - SYNC Input and SYNC Output for frequency parking and multi-port applications
  - Reduced inrush current with Soft-Start
  - · Thermal Shutdown
- Integrated USB-PD VBUS Features
  - · Programmable VBUS Over-Current Protection Limits

# Automotive 100W USB-PD Buck-Boost Port Controller and Protector

- · Programmable VBUS Under-Voltage Protection Limits
- Programmable VBUS Over-Voltage Protection Limits
- Digital Voltage Scaling (DVS) for smooth, predictable voltage transitions
- Integrated USB VBUS Discharge
- Integrated Watchdog timer for guaranteed safe operation
- Integrated Output Voltage Adjustment for Cable Voltage Drop on Captive-Cable Applications
  - Programmable Voltage Gain Up to 3 Meters/Up to 500mΩ of cable resistance
- 1MHz I2C Slave Interface with ALERT pin
  - · TCPCI compliant register set
  - MAX25430 specific registers for alerts, advanced diagnostic and management
  - · Maskable alerts for application specific behavior
  - · Selectable I2C address for multi-port applications
- MAX25430A devices provide an integrated 2-input to 2-output USB Type-C CC1 & CC2 4Ω (typ.) switches for external USB-PD Controller
- MAX25430B devices provide a single-port Type-C DFP Port Controller (TCPC) compliant USB Power Delivery PHY for an external TCPM
  - · Designed to comply with Type-C, USB-PD and TCPC specifications
    - USB Type-C Revision 1.3
    - USB Power Delivery Revision 2.0, and Revision 3.0 Version 1.2
    - USB Inter-Block Specification Revision 2.0 Version 1.1
  - Implements Type-C Configuration Channel (CC) interface and USB-PD Physical layer functions to a Type-C Port Manager (TCPM) that handles PD Policy management
    - Type-C Cable plug orientation detection
    - Type-C Detection supporting default, 1.5A or 3.0A current capabilities
  - 10-bit SAR ADC for VBUS Voltage Monitoring
  - Programmable VBUS Alarm Thresholds
- Integrated 1W 450mΩ (typ.) VCONN switch and VCONN Over-Current Protection removing need for dedicated VCONN DC-DC and use of common voltage rail in the application
  - 3.0V to 5.5V input voltage support
  - · 1W threshold OCP protection
  - · Fast VCONN input Under-Voltage Protection
  - Intelligent soft-start and Auto-Retry for non-compliant VCONN loads
  - Integrated VCONN Discharge on HVCC1 and HVCC2 pins
  - · I2C Control saves two GPIOs on the USB-PD Controller
- Integrated Module Input Fuse Protection
  - · Programmable VIN Under-Voltage Protection Threshold
  - · Fast detection of fuse blow condition
  - · Quick alert reporting to I2C master for resolution
- Integrated Protection for Cable Shield-Short-to-Battery faults preventing cable, passenger device and car module damage.
  - · Fast detection of cable shield over-current
  - · Fast turn-off of external protection switch
  - · Safe dissipation of inrush energy
  - Fault reporting and auto-retry for fault removal
- Integrated Automotive Protection on VBUS output
  - Fixed 7.5A VBUS Circuit-Breaker Limit
  - · Automatic Short-to-GND Fault Detection and Diagnostic
- Supports USB BC1.2 Charging Downstream Port (CDP) Dedicated Charging Port (DCP), and High-Speed Passthrough Modes

# Automotive 100W USB-PD Buck-Boost Port Controller and Protector

- · USB D+/D- Protection and Host Charger Emulator
- Integrated HVDP/HVDM Apple® and Samsung® Charge Detection Termination Resistors
- Compatible with USB On-The-Go Specification and Apple CarPlay®
- Supports Chinese Telecommunication Industry Standard YD/T 1591-2009
- Integrated 1GHz 3dB BW Data Switches supporting USB 2.0 480Mbps/12Mbps/1.5Mbps communication
- · Auto-DCP mode compatible with Oppo® and OnePlus® devices.
- Apple® MFi R33 Overcurrent Compatible
- Integrated Robust High-Voltage Protection for the USB-PD or TCPM controller from events at the receptacle or captive cable
  - 24V (MAX) Over-Voltage Protection on HVCC1/HVCC2
  - 24V (MAX) USB 2.0 Over-Voltage Protection on HVD+/HVD-
  - · Automatic Fault Detection and Retry
  - Fault Indication via Active-Low Open-Drain ALERT Output (maskable)
  - · Short-to-Battery and Short-to-Vbus Protection
- Automotive Grade ESD Protection on USB HVD+, HVD-, HVCC1, HVCC2 and SHLD SNS pins
  - ±15kV Air/±8kV Contact IEC 61000-4-2
  - ±15kV Air/±8kV Contact ISO 10605

#### MAX25430A and MAX25430B Differences

## Table 1. Differences Between MAX25430A and MAX25430B Devices

| Function                                                 | MAX25430A       | MAX25430B |  |  |  |
|----------------------------------------------------------|-----------------|-----------|--|--|--|
| Startup                                                  | No Difference   |           |  |  |  |
| Buck-Boost and V <sub>BUS</sub> Power                    | No Difference   |           |  |  |  |
| CC Protection Switches                                   | No Diff         | erence    |  |  |  |
| USB Data Switches & Charge Detection                     | No Diff         | erence    |  |  |  |
| Cable Shield Short-to-Battery Protection (G-Suffix only) | No Diff         | erence    |  |  |  |
| VCONN                                                    | No Difference   |           |  |  |  |
| I <sup>2</sup> C                                         | No Difference   |           |  |  |  |
| Watchdog                                                 | No Difference   |           |  |  |  |
| Fault Reporting, Action and Recovery                     | No Diff         | erence    |  |  |  |
| Type-C Interface (Rp, VRd/VRa)                           | No              | Yes       |  |  |  |
| USB Power Delivery PHY (BMC Driver)                      | No              | Yes       |  |  |  |
| V <sub>DD_BMC</sub> Internal Supply                      | Off On (1.125V) |           |  |  |  |
| V <sub>BUS</sub> ADC & Alarms                            | No              | Yes       |  |  |  |

### **Document Conventions**

Whenever "MAX25430" is mentioned in this document, the corresponding description, figure or diagram applies to all MAX25430 devices.

Whenever "MAX25430A" is mentioned in this document, the corresponding description, figure or diagram only applies to MAX25430A devices.

Whenever "MAX25430B" is mentioned in this document, the corresponding description, figure or diagram only applies to MAX25430B devices.

Whenever "G-Suffix" is mentioned in this document, the corresponding description, figure or diagram only applies to MAX25430 devices with the G-Suffix.

#### References

Table 2 shows the references specifications, their locations and the common names they are referred to in this document.

### Table 2. References

| Referred to In This Document  | Title                                                                                                     | Location           |
|-------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------|
| The USB-PD Specification      | Universal Serial Bus Power Delivery Specification<br>Revision 3.0, Version 1.2<br>June 21, 2018           | http://www.usb.org |
| The USB Type-C™ Specification | Universal Serial Bus Type-C Cable and Connector Specification Release 1.3 July 14, 2017                   | http://www.usb.org |
| The TCPCI Specification       | Universal Serial Bus Type-C™ Port Controller Interface Specification Revision 2.0, Version 1.1 March 2020 | http://www.usb.org |
| The USB 2.0 Specification     | Universal Serial Bus Specification<br>Revision 2.0<br>April 27, 2000                                      | http://www.usb.org |
| The USB 3.x Specification     | Universal Serial Bus 3.2 Specification<br>Revision 1.0<br>September 22, 2017                              | http://www.usb.org |
| The USB BC1.2 Specification   | Battery Charging Specification<br>Revision 1.2<br>December 7, 2010                                        | http://www.usb.org |

## **Power-Up and Enabling**

When a valid voltage is applied to IN and HVEN is high, MAX25430 goes through its power-up sequence as described in the *Power-up Sequence* functional diagram.

The MAX25430 power-up sequence is done when  $\overline{ALERT}$  asserts low after HVEN went high with  $V_{IN}$  > UVLO. The  $V_{DD\_IO}$  input must be within a valid voltage to perform I<sup>2</sup>C communication with MAX25430 and provide a pullup voltage to the  $\overline{ALERT}$  pin.

#### **IN Supply Input**

IN is the input supply for MAX25430 and the external H-bridge buck-boost converter. The MAX25430 can operate with a  $V_{IN}$  voltage in the range of 4.5V to 36V and is load-dump tolerant up to 40V. A 1 $\mu$ F ceramic capacitor with appropriate voltage rating should be connected for decoupling from IN to GND. An additional 100nF closer to the IN pin is recommended for improved high-frequency decoupling for internal circuitry.

To prevent large input current tripping an upstream automotive fuse during high output power at low input voltage, the MAX25430 integrates a programmable input undervoltage lockout. When the input voltage is below the undervoltage lockout threshold, the buck-boost controller is turned off, which prevents high current being drawn at the input. The undervoltage lockout is set by the IN\_UV\_THRESH[3:0] register. This voltage can be programmed in the range of 4.5V to 8.5V in steps of 0.4V. The default setting for the undervoltage lockout threshold is 7.3V and can be changed on the fly after power-up via I<sup>2</sup>C. The UVLO threshold includes a blanking time of 150µs (typ.), which prevents the device from turning off during input voltage transients.

## **High Voltage Enable Input (HVEN)**

HVEN is used as the main enable to the device and initiates MAX25430 start-up and configuration. If HVEN is at a logic-low level, the device enters the Off mode, with low quiescent current level on IN. HVEN is compatible with inputs from 3.3V logic, up to automotive battery voltages.

## **BIAS Linear Regulator Output**

The device includes an internal 5V linear regulator (BIAS) that provides power to the internal circuit blocks. The IC powers

# Automotive 100W USB-PD Buck-Boost Port Controller and Protector

up once the voltage on BIAS crosses the undervoltage-lockout (UVLO) rising threshold and shuts down when BIAS falls below the UVLO falling threshold. Connect a 4.7µF ceramic capacitor from BIAS to GND for proper operation of the linear regulator. Refer to *PCB Layout Guidelines* for more information.

External loads, such as an MCU or PD Controller, can be connected to BIAS as a power supply as long as:

- The total BIAS current, including internal circuitry, is below 60mA. Make sure to account for the internal buck-boost drivers current consumption when the H-bridge is switching. The usable current for external loads varies depending on operating conditions.
- The power dissipated by the internal BIAS LDO does not cause MAX25430 to exceed the maximum Continuous Power Dissipation or Junction Temperature as specified in the Absolute Maximum Ratings section.

### **VDD USB Linear Regulator Output**

The MAX25430 integrates a 3.3V low-dropout linear regulator. The  $V_{DD\_USB}$  output is used as a clamping voltage during high-voltage events such as short-to-battery or ESD strikes on HVDP/HVDM pins. The  $V_{DD\_USB}$  output is also used to power the internal  $V_{BUS}$  10-bit ADC on MAX25430B devices. This regulator uses the 5V BIAS regulator as its input. Connect a 1 $\mu$ F ceramic capacitor from  $V_{DD\_USB}$  to GND for proper operation of the linear regulator. Refer to  $\underline{USB\ PCB}$  Layout Guidelines for more information.

MAX25430 includes an output undervoltage comparator that sets the read-only VDD\_USB\_UV status bit when the regulator output goes below  $V_{DD}$  USB UV = 2.7V (typ).

An output overvoltage comparator is also included, which sets the read-only SHIELDING status bit when the regulator output goes above  $V_{DD\ USB\ OV}$  = 4.0V (typ).

The  $V_{DD\ USB}$  3.3V LDO cannot be used to power external loads.

## **V<sub>DD BMC</sub>** Linear Regulator Output (MAX25430B only)

The MAX25430B integrates a 1.125V (typ.) regulated voltage reference required for BMC communication. Connect a  $1\mu F$  ceramic capacitor from  $V_{DD\_BMC}$  to GND for proper operation of the linear regulator. Refer to  $\underline{\textit{USB PCB Layout Guidelines}}$  for more information. Connect the pin directly to GND on MAX25430A devices.

## V<sub>DD</sub> IO Input

The  $V_{DD\_IO}$  pin must be connected to the external 1.8V, 3.3V or 5.0V  $V_{DD}$  rail used for I<sup>2</sup>C communication by the I<sup>2</sup>C Master (MCU, HUB or PD-Controller).

V<sub>DD IO</sub> is used as the pullup voltage for SCL, SDA and ALERT pin.

 $I^2C$  communication can begin as soon as the power-up sequence is done (i.e.  $\overline{ALERT}$  asserts low after HVEN goes high with  $V_{IN} > U_{VLO}$ ) and the  $V_{DD}$  IO input is within a valid voltage.

In an application where neither 1.8V, 3.3V or 5.0V external supplies are available,  $V_{DD\_IO}$  pin can be tied to  $V_{DD\_USB}$  or BIAS directly. It is recommended to place a 10nF ceramic capacitor from  $V_{DD\_IO}$  pin to GND to provide local decoupling. The  $V_{DD\_IO}$  input voltage can withstand a maximum voltage of 6V.

#### **VCONN Supply Input**

The device requires an external supply on the VCONN input to provide the required power for the VCONN switch. The input voltage range for the VCONN input is 3.0V to 5.5V but in the actual application, the input voltage will be either 3.3V or 5.0V. Refer to the <u>VCONN Switch</u> section for more information on this feature.

#### **Buck-Boost Controller**

The MAX25430 integrates a buck-boost controller and drivers that provide power from the car battery to V<sub>BUS</sub>. The buck-boost controller operates for input voltage ranges from 4.5V to 36V, and is 40V load-dump tolerant.



Figure 1. Buck-Boost Block Diagram

The integrated buck-boost controller operates in either a buck or a boost depending on the input and output voltage. The buck-boost will transition seamlessly between these modes to maintain a constant output voltage. This seamless four-switch buck-boost transition method ensures  $V_{BUS}$  does not droop during  $V_{IN}$  transients and helps achieve excellent

efficiency, load regulation, and line regulation. The architecture consists of a peak current-mode control loop that senses the inductor current using an external current-sense resistor on the input side ( $R_{CS1}$ ). The slope compensation value can be adjusted in steps of 100mV by the SLP[2:0] register from 100mV to 800mV so as to prevent sub-harmonic oscillations. The switching frequency is also set by writing to the FSW[1:0] register. Three switching frequency options 220kHz, 300kHz and 400kHz are available in the device. To alleviate EMI problems the IC integrates a programmable spread spectrum on the switching frequency oscillator. The SS\_SEL[1:0] register is used to set the desired amount of spread spectrum. The spread spectrum can be programmed to be  $\pm 3\%$ ,  $\pm 6\%$  and  $\pm 9\%$  of the set switching frequency. The output voltage is fed back to the controller using an internal resistor divider on the OUT pin. The buck-boost control-loop is compensated externally using an RC network on the COMP pin. An output current-sense resistor ( $R_{CS2}$ ) between CSP2 and OUT provides programmable overcurrent protection ( $V_{BUS}$   $I_{LIM}$ ,  $V_{BUS}$  OCP), as well as protection from runaway currents ( $V_{OC2}$ ), short-to-battery, short-to-ground conditions and excessive negative currents. A third and optional current sense resistor ( $R_{CS3}$ ) can be placed between OUT and CSN2 to provide USB cable/voltage drop compensation in order to maintain a constant  $V_{BUS}$  voltage at the user port across output current variations.

## **Enabling VBUS**

Before enabling V<sub>BUS</sub>, ensure the I<sup>2</sup>C Master performs the following initial configuration after power-up:

- 1. The V<sub>BUS</sub> overcurrent limit has been set accordingly. Always use a higher threshold than the maximum operating output current. Refer to <u>VBUS Overcurrent Detection</u>.
- 2. The cable compensation gain has been selected to offset any PCB trace/connector and/or cable drop. Refer to the Cable Compensation.
- 3. The slope compensation peak ramp voltage is correctly set per the system requirements. Refer to <u>Slope Compensation</u>.
- 4. The switching frequency and desired spread spectrum settings are correctly set per the system requirements. Refer to *Switching Frequency and Spread Spectrum*.
- 5. The SYNC pin direction is selected. By default, the SYNC pin acts as an input. Refer to <u>Synchronization Input/Output</u>
- 6. The V<sub>BUS</sub> undervoltage and overvoltage thresholds and masks are correctly configured for the application. By default, the 12.5% UV/OV thresholds are selected. Refer to the <u>VBUS\_THRESH</u> register description.
- 7. No fault has been reported by the MAX25430 through the SHIELDING bit or dedicated V<sub>BUS</sub> Fault flags. Refer to Fault Table (Maxim Auto-Shield).
- 8. V<sub>BUS</sub> needs to be at vSafe0V first before being enabled. Make sure VSAFE0V bit in the EXTENDED\_STATUS[7:0] register reads logic '1'.
- 9. If a V<sub>BUS</sub> pre-bias condition exists, the I2C Master needs to attempt a Force Discharge first using MAX25430 integrated force discharge functionality. MAX25430 will issue an I<sup>2</sup>C error if V<sub>BUS</sub> is not at vSafe0V prior to being enabled. Refer to the *VBUS Discharge* and *Fault Table (Maxim Auto-Shield)*.

To comply with the USB-IF TCPCI specification MAX25430 will only source  $V_{BUS}$  when the proper command is received from the I<sup>2</sup>C Master. In order to enable  $V_{BUS}$ :

- 1. First, write 0x77 (SourceVbusDefaultVoltage) to the COMMAND[7:0] register. MAX25430 will then soft-start to vSafe5V (5.15V typ). Once at vSafe5V, only then can the I<sup>2</sup>C Master request for non-5V outputs.
- 2. Select the desired non-default output voltage by writing to the VOUT\_SEL[1:0] register.
- 3. Write 0x88 (SourceVbusHighVoltage) to the COMMAND[7:0] register. MAX25430 will then transition to the non-default voltage with a USB-PD compliant slew rate.

For more information on specific commands and actions to be performed with MAX25430 to comply with USB Type-C and USB power delivery, contact Maxim Integrated.

#### Soft-Start

The buck-boost output is enabled by the I<sup>2</sup>C master by writing to the COMMAND register. When enabled, the controller will soft-start by gradually ramping up the output voltage from vSafe0V to vSafe5V (5.15V typ.). This soft-start feature reduces inrush current during startup. Soft-start is guaranteed into compliant USB loads. Only after the voltage reaches vSafe5V can the buck-boost output voltage be adjusted to other voltage options by the I<sup>2</sup>C master. The typical soft-start time is 6.5ms.

### **Switching Frequency and Spread Spectrum**

The MAX25430 provides a programmable switching frequency and spread spectrum via I<sup>2</sup>C. The internal oscillator frequency is set by the FSW[1:0] register. The switching frequency can be programmed to 220kHz, 300kHz or 400kHz.

The spread spectrum can be enabled and adjusted by writing to the SS\_SEL[1:0] register. The spread spectrum can be programmed to  $\pm 3\%$ ,  $\pm 6\%$ ,  $\pm 9\%$  centered on f<sub>SW</sub>. The default oscillator frequency at power-up is 400kHz with no spread spectrum.

The table below shows the variation of the switching frequency for each spread spectrum setting.

Table 3. Spread-Spectrum Settings vs Switching Frequency

| <b>f</b> | Spread-Spectrum Modulation Frequency |            |            |  |  |  |  |  |
|----------|--------------------------------------|------------|------------|--|--|--|--|--|
| †SW      | 3% Setting                           | 6% Setting | 9% Setting |  |  |  |  |  |
| 220kHz   | ±0.67kHz                             | ±1.33kHz   | ±2.0kHz    |  |  |  |  |  |
| 300kHz   | ±0.91kHz                             | ±1.82kHz   | ±2.73kHz   |  |  |  |  |  |
| 400kHz   | ±1.21kHz                             | ±2.42kHz   | ±3.64kHz   |  |  |  |  |  |

### Synchronization Input/Output (SYNC)

MAX25430 integrates a clock synchronization input/output to be used in two-port applications or with other power supplies in the module. The benefits of the synchronization between two switching power supplies are two-fold:

- Reduced input capacitance requirement due to 180-degree out-of-phase current demands which leave time for the input capacitors to recharge between each cycle.
- Reduced EMI due to less input current ripple. This translates to a smaller inductor required for the module input EMI filter

Both the reduced input capacitance requirement and reduced input current ripple help reduce significantly system cost.

The SYNC pin can be configured via I2C as either an input or an output through the SYNC\_DIR register. SYNC\_DIR is a one-bit register which is set by default to logic '1'. In this case, the SYNC pin on the MAX25430 is expecting an external input signal to synchronize its oscillator to the input on the SYNC pin. If there is no input on this pin, the buck-boost operates with the internal oscillator. Connect SYNC to GND and configure it as an input if not used.

The SYNC\_DIR register can be set to logic '0' by the I<sup>2</sup>C Master. In this case, the SYNC pin acts as an output and it generates a fixed 50% duty cycle pulse at the Master's switching frequency that is phase shifted by 180 degrees, as shown below. Note only Buck operation is shown. The SYNC feature also supports Boost and Buck/Boost operation.

The internal spread spectrum is disabled if SYNC is configured as an input and synchronized to an external clock.

When configured as an output, the SYNC signal will include the spread spectrum modulation for the Slave to synchronize to.



Figure 2. SYNC Operation Diagram

## **Input Current Limit**

MAX25430 features a peak input current limit. The device will limit the input current if the sensed voltage drop across the input current-sense resistor ( $V_{CSP1}$ - $V_{CSN1}$ ) is above the fixed  $V_{OC1}$  threshold (50mV typ.). The current threshold can be selected with the input current-sense resistor value  $R_{CS1}$ . Refer to the "Current-Sense Resistors Selection" section.

An input overcurrent event will set the IN\_OC status bit to logic '1', which is read only, and will stay set as long as the overcurrent condition is present.

MAX25430 will report the event to the VNDR\_ALERT bit in the ALERT\_H register if the IN\_OC\_MASK is unmasked. ALERT pin will assert low if IN\_OC\_MASK and MSK\_VNDR\_ALRT bits are unmasked during an overcurrent event.

## **V<sub>BUS</sub>** Overcurrent Detection

The MAX25430 allows configuration of the  $V_{BUS}$  DC overcurrent threshold by the VOUT\_ILIM[1:0] bits of the PWR\_OUT\_CONTROL register. The R<sub>CS2</sub> external current sense resistor is used to sense the buck-boost output current waveform. The output current information is then averaged and compared to an I<sup>2</sup>C programmable threshold. The MAX25430 does not actually limit the output current, instead, if the output current exceeds the programmed threshold for more than 16 ms, the MAX25430 will turn off its output to protect itself and the sink. This allows compatibility with the MFi Overcurrent Specification introduced in the R30 revision in 2018.

Refer to the <u>Fault Table (Maxim Auto-Shield)</u> for more information on action, reporting and recovery upon a V<sub>BUS</sub> I<sub>LIM</sub> fault.

 $\underline{\text{Table 4}}$  shows the three discrete DC overcurrent detection thresholds available on MAX25430 and the corresponding port current range recommended for each setting. Refer to Typical Operating Characteristics for distribution of the  $V_{BUS}$   $I_{LIM}$  threshold.

| VOUT_ILIM[1:0] | Overcurrent threshold setting (with $R_{CS2} = 2.5 m\Omega$ ) | Recommended Port Current Rating |
|----------------|---------------------------------------------------------------|---------------------------------|
| 00             | 3.3A                                                          | I <sub>OUT</sub> ≤ 2.4A         |
| 01             | 4.3A                                                          | 2.4A < I <sub>OUT</sub> ≤ 3.0A  |
| 10, 11         | 6.0A                                                          | 3.0A < I <sub>OUT</sub> ≤ 5.0A  |

An additional current-limit detection is sensed when IOUT reaches as high as 7.5A (typ.) which will immediately cause the buck-boost controller to turn off.

Refer to Fault Table (Maxim Auto-Shield) for more information on action, reporting and recovery upon a V<sub>BUS</sub> OCP Fault.

## **V<sub>BUS</sub>** Short-to-GND Comparator

The buck-boost output is protected against a short-to-ground condition. A short-to-ground event is detected when OUT goes below 2.0V (typ.) while  $V_{BUS}$  is being sourced. In this case the buck-boost controller is turned off immediately. Refer to Fault Action A in the *Fault Types* table.

#### Integrated V<sub>OUT</sub> Pulldown

While the buck-boost is disabled, an active pulldown of  $16k\Omega$  (typ.) is switched on to keep  $V_{BUS}$  at vSafe0V.

#### **Cable Compensation**

The Infotainment Head-Unit contains the electronics and is located in the dashboard. The USB port is a passive implementation located in the center console connected via 3m of cable. To charge mobile devices, the USB current capability could be as high as 5A. Stringent USB port supply voltage limits increase the need for compensation as the voltage drop is not acceptable. The voltage drop compensation is implemented by measuring the current and feeding back the current information to the internal feedback block of the converter. In this implementation, the load regulation of the power supply is effectively changed to compensate a voltage drop on a power line.



Figure 3. Cable Compensation Benefit

The MAX25430 compensates voltage drops for up to  $500m\Omega$  from parasitic resistance present from the OUT pin to the user cable, including but not limited to the USB captive cable, PCB trace and in-line connectors. The cable compensation is designed for the following V<sub>BUS</sub> voltage and current configurations: 5V, 9V, 15V and 20V at up to 5A. The gain of the cable compensation circuit can be adjusted via I<sup>2</sup>C by changing the values in GAIN[5:0] in the cable comp control register CABLE\_COMP\_CONTROL. The R<sub>CS3</sub> external current-sense resistor is required when using the cable compensation feature.

#### **Thermal Shutdown**

The thermal shutdown protection limits the temperature the device is allowed to reach before forced shutdown. If the die temperature exceeds  $165^{\circ}$ C, the device will shut down and will need to cool down. Once the device has cooled down by  $15^{\circ}$ C the device is automatically enabled again (as long as HVEN is still high and  $V_{IN}$  is above UVLO). The thermal overload protects the device in the event of overheating. For continuous operation, do not exceed the absolute maximum junction temperature of  $150^{\circ}$ C. For more information regarding actions and recovery steps taken upon a

# Automotive 100W USB-PD Buck-Boost Port Controller and Protector

thermal shutdown fault, refer to *Fault Table (Maxim Auto-Shield)* and *Fault Types* sections.

## **USB Type-C and Power Delivery**



Figure 4. USB Type-C Functional Block Diagram

Detailed functional breakdown of functional block diagrams and operation is provided in the following sections.

## **Configuration Channel (CC1 and CC2)**

To maintain the USB host/device relationship, Type-C requires a configuration channel (CC). It is through the CC lines that current capabilities are advertised and detected, as well as how the host detects the cable orientation, which is required for USB 3.0 and active cables. In the USB Type-C solution, two pins on the connector, CC1 and CC2, are used to establish and manage the source-to-sink connection.

Functionally, the configuration channel (CC) is used to serve the following purposes:

- Detect attach of USB ports, e.g. a source to a sink
- Resolve cable orientation and twist connections to establish USB data bus routing
- Establish data roles between two attached ports
- Discover and configure V<sub>BUS</sub>: USB Type-C Current modes or USB power delivery
- Configure VCONN

# Automotive 100W USB-PD Buck-Boost Port Controller and Protector

· Discover and configure optional Alternate and Accessory modes

In a Type-C application, the CC lines utilize combinations of pullups and pulldowns to detect Type-C device attachment, advertise the current capabilities of the source, and detect the type and orientation of the cable and the device. There are three possible pull-ups (Rp) which represent the three source current capabilities – Default, 1.5A, and 3A. There are two possible device pulldown resistors (Ra and Rd) to provide device and cable information to the host. This configuration allows for simultaneous advertisement and detection. The Type-C specification also allows for dynamic Rp changes without any resets.

### **CC Pass-Through Switches**

The Type-C block includes the CC-to-HVCC Pass-Through switches that provide a protected communication path between the USB-PD controller and handheld device. Refer to *CC Passthrough Switch* section for more information.

#### **VCONN Switch**

While there are two HVCC pins that must be monitored on the host receptacle, there is only one CC wire running through the Type-C cable. This is how orientation can be determined. This leaves the second HVCC pin available for other uses. The Type-C specification allows the unused HVCC pin to operate as VCONN, a low power source intended to power active cables which may include authentication ICs or super-speed muxes.

MAX25430 includes complete support for VCONN power control and protection. When a power source within the acceptable operating voltage is connected to the VCONN pin, MAX25430 can connect the voltage source to the appropriate HVCC pin. Back-to-back VCONN FETs provide overvoltage and overcurrent protection to the VCONN source in addition to controlling the application of VCONN per the Type-C specification.

The advantage of MAX25430 is the ability to provide VCONN power from a low-power system supply to a wide-range of E-marked cables (i.e. using the same supply used to power the USB-PD Controller or MCU), essentially reducing the current budget needed for supplying VCONN and hence reducing the cost and solution size.

However, certain VCONN loads draw currents that exceed the Type-C specification of 1W maximum, shortly after VCONN is sourced. This causes unwanted inrush currents and droops on the system supply, ultimately causing a module reset.

To overcome this limitation while being able to provide Type-C required 1W VCONN, MAX25430 implements a dual-threshold overcurrent protection with specific debounce timers and a Fast UV comparator on the VCONN pin. The first overcurrent threshold (OCP Low) is programmable to either 250mA or 360mA (typ.) with a debounce of 400µs, which allows exceeding the 1W limit momentarily and during startup of the VCONN load circuitry. The second OCP threshold (OCP High) threshold is fixed and set to 700mA typ. and has a debounce of 5µs which protects the system supply from non-compliant VCONN loads and/or short circuits. A Short-to-Ground diagnostic circuitry is also implemented in order to detect if a short to ground condition is present before closing the VCONN switch and avoid collapsing the upstream supply.

## **Enabling VCONN**

- 1. Program the VCONN OCP LOW setting by writing to the VCONN\_OCP\_SEL bit. Use 250mA for a 5V supply and 360mA for a 3.3V supply.
- 2. Program the VCONN UV setting by writing to the VCONN\_IN\_UV\_THRESH bit. UV settings of 4.65V and 3.05V are recommended for 5V supply and 3.3V respectively.
- 3. Make sure the VCONN supply is enabled and above the VCONN UV programmed threshold. Read the VCONN\_IN\_UV status bit to verify. For 3.3V operation, the I<sup>2</sup>C Master will need to clear this register since the default VCONN UV threshold is 4.65V.
- 4. Unmask Fault and Status bits as desired.
- 5. Select the HVCC channel where VCONN is needed by setting the Cable polarity bit PLUG\_ORNT in the TCPC\_CONTROL register.
- 6. Set the VCONN \_EN bit to logic '1' to enable VCONN in the POWER\_CONTROL register.
- 7. If VCONN has successfully started up, the MAX25430 will set the POWER\_STATUS.VCONN\_PRESENT bit to indicate VCONN is being sourced.
- 8. Monitor the OCP and UV fault flags.

9. To disable VCONN, set VCONN\_EN to logic '0'.

#### **VCONN Startup**

Once the VCONN input is within its operating range and after VCONN is enabled on a HVCC Channel, the diagnostic current is enabled on the corresponding channel and the short-to-ground comparator is active and monitoring HVCC. If HVCC is above the short to ground threshold (typically 0.5V), the VCONN switch is soft-started and the diagnostic current turned off after 500µs. MAX25430 will indicate VCONN has soft-started successfully by setting POWER\_STATUS.VCONN\_PRESENT to logic '1'.

After VCONN is enabled on a HVCC channel, the IC monitors for additional faults related to VCONN operation.

#### **VCONN Short-to-Ground Detection (STG Detection)**

Every time VCONN starts or re-starts, MAX25430 checks for a short to ground condition. An actual hot short-to-ground condition will usually trip the VCONN UV fault or VCONN OCP High first. If a short-to-ground condition is maintained, the VCONN switch will not soft-start.

When a VCONN short-to-ground (STG) condition is detected, the 30mA diagnostic current (typ.) is enabled for 8ms (typ.). If HVCC rises above the short-to-ground threshold during the 8ms, the VCONN switch is soft-started normally. If the HVCC voltage does not go above the short-to-ground threshold by the end of the 8ms, the MAX25430 disables the diagnostic current source, then waits for 16ms before re-enabling it again and repeating the cycle until either the short-to-ground condition is removed or VCONN is disabled via I<sup>2</sup>C. The short-to-ground retry time is fixed at 16ms and cannot be changed.

### **VCONN Reverse Overvoltage (Reverse OV)**

On the first VCONN Reverse OV fault, the VCONN switch is immediately turned off, the diagnostic current is enabled on the corresponding channel and the short-to-ground comparator is active and monitoring HVCC.

MAX25430 reports the fault by setting the VNDR\_ALRT.SHIELDING status bit on the first fault and as long as the fault condition is present. Once the fault clears, the VCONN switch will attempt to re-start autonomously after the time set in the RETRY\_TMR register, as long as the VCONN \_EN bit is still set to logic '1'.

#### **VCONN Auto-Retry**

Due to the fact that the VCONN supply is a shared supply, asynchronous system loads can happen while sourcing VCONN. For this reason, a VCONN Auto-Retry feature is implemented to minimize the software interaction when sourcing VCONN with a shared supply.

If a VCONN load tries to draw an excessive amount of current for more than the debounce time, the VCONN switch will automatically open to avoid drooping the upstream power supply, then will retry automatically. After three consecutive faults, the ALERT pin will assert indicating the I<sup>2</sup>C Master to take action if needed.

The auto-retry feature is only active for the VCONN OCP and VCONN UV faults.

#### **VCONN Overcurrent Protection (OCP Low/High)**

On the first VCONN OCP fault and after the debounce time, the VCONN switch is immediately turned off, the diagnostic current is enabled on the corresponding channel and the short-to-ground comparator is active and monitoring HVCC.

If another OCP fault is detected, the fault process repeats again. After three consecutive faults, the VCONN\_OCP\_FAULT bit will be latched and the retry timer will start (default 16ms). Once the timer expires, the SHIELDING bit is set and the process repeats again with the fault counter restarting. Note that only the I<sup>2</sup>C Master can clear the VCONN\_OCP\_FAULT bit.

Upon the VCONN\_OCP\_FAULT bit being set, the I<sup>2</sup>C Master can take action to clear the bit, then disable VCONN. The I<sup>2</sup>C Master can proceed without powering the non-compliant E-marked cable until a new cable is detected.

#### VCONN Undervoltage (UV)

On the first UV fault, the VCONN switch is immediately turned off, the diagnostic current is enabled on the corresponding channel and the short-to-ground comparator is active and monitoring HVCC. If the fault is no longer present the VCONN switch will be soft-started normally as described in the VCONN Startup section above.

However, if another UV fault is detected, the fault auto-retry is engaged and the fault process repeats again. After three

# Automotive 100W USB-PD Buck-Boost Port Controller and Protector

consecutive faults, the VCONN\_IN\_UV status bit is set and the retry timer will start (default 16ms). Once the timer expires, the process repeats again with the auto-retry fault counter restarting at 0.

Upon the VCONN\_OCP\_FAULT bit being set, the I<sup>2</sup>C Master can take action to clear the bit, then disable VCONN. The I<sup>2</sup>C Master can proceed without powering the non-compliant E-marked cable until a new cable is detected.

MAX25430 reports the fault by setting the VCONN\_IN\_UV status bit on the third fault and as long as the fault condition is present.

### **VCONN Automatic Discharge**

To comply with the Type-C specification, the corresponding HVCC pin will be discharged for 1ms every time VCONN is disabled.

#### **Legacy Devices**

The Type-C specification ensures inter-operability with Type-A/Type-B devices by defining requirements for legacy adapters. As a DFP, relevant adapters will connect from the Type-C receptacle to either a Type-B plug or to a Type-A receptacle, which can then be used with any legacy Type-A cable. A compliant legacy adapter of this type must include an Rd termination inside the adapter. In this case, MAX25430 will detect a Type-C attachment whenever the adapter is connected, regardless of whether a portable device is connected. The portable device will see the DFP as a BC1.2 port (when configured as such). Refer to <u>BC1.2 Charge Detection</u> section for additional information.

## Port Controller and Power Delivery (MAX25430B only)

## Port Controller Interface (TCPCI) (MAX25430B only)

MAX25430B devices implement a Type-C Port Controller Interface (TCPCI) as defined in the USB Type-C Port Controller Interface Rev. 2.0 Ver. 1.1.

TCPCI is the interface between a USB Type-C Port Manager (TCPM) and a USB Type-C Port Controller (TCPC).

The goal of the TCPCI is to provide a defined interface between a TCPC and a TCPM to standardize and simplify USB Type-C Port Manager implementations.

The TCPC is a functional block which encapsulates  $V_{BUS}$  and VCONN power controls, USB Type-C CC logic, the USB PD BMC physical layer and protocol layer other than the message creation.

Contact Maxim Integrated for more information on how to program the TCPM to work with MAX25430B.

#### **BMC Transmitter (MAX25430B only)**

MAX25430B supports USB-PD message transmission and reception (Tx/Rx) through the BMC interface (Bi-Phase Mark Coding) on the HVCC channels. The BMC communication is used by the source and sink to exchange USB-PD messages. The BMC communication is single ended and occurs between two port partners (a source and a sink) after a Type-C attachment has been successfully made. The CC line that is going through the USB Cable is used by the two port partners to communicate using BMC.

The BMC transmitter driver overdrives the DC bias voltage on the HVCC pin that is set for device attachment while transmitting. The BMC transmitter driver will return to a Hi-Z state when not transmitting.

Note: MAX25430B meets the BMC eye diagram specifications as defined in the USB Power Delivery Specification. MAX25430B's BMC driver is referenced to the SHLD\_SNS pin and therefore, BMC communication will not be affected by the IR drop caused by the external Shield Short-to-Battery FET, if used.

For more information on the BMC Protocol and Signaling, refer to the USB Power Delivery Specification Revision 3.0, Version 1.2.

#### Sink Tx Ok (MAX25430B Only)

When a PD contract is established, the sink shall ignore Rp current advertisement as USB-PD takes precedence over Type-C.

After a PD Contract, the TCPM can change the Rp advertisement of the TCPC to signal Sink Tx Ok. Rp advertisement is therefore used as a low level signaling feature. This feature was added in USB-PD Revision 3.0.

## V<sub>BUS</sub> 10-bit ADC (MAX25430B only)

The ADC is only available on the MAX25430B variant.

Topology: SAR
Resolution: 10-bit
Sampling: Continuous

Operation:

The ADC sampling is disabled at POR. To enable sampling, write logic '0' to bit D6 (VBUS\_VOLT\_MON\_EN) of the POWER\_CONTROL register 0x1C. To stop ADC sampling, write logic '1' to bit D6 of the POWER\_CONTROL register 0x1C.

| ADDR                                       | REGISTER NAME | POR  | D7 | D6                                      | D5                            | D4                                              | D3 | D2                           | D1                          | D0              |
|--------------------------------------------|---------------|------|----|-----------------------------------------|-------------------------------|-------------------------------------------------|----|------------------------------|-----------------------------|-----------------|
| 0x1C                                       | POWER_CONTROL | 0x60 |    | VBUS<br>VOLTAGE<br>MONITORING<br>ENABLE | DISABLE<br>VOLTAGE<br>ALARVIS | AUTO<br>DISCHARGE<br>ON<br>DISCONNECT<br>ENABLE |    | FORCE<br>DISCHARGE<br>ENABLE | VCONN<br>POWER<br>SUPPORTED | VCONN<br>ENABLE |
| Note: Register Access Read/Write Read Only |               |      |    |                                         |                               |                                                 |    |                              |                             |                 |

Figure 5. POWER\_CONTROL Register for ADC Control

The conversion result after each sample is stored in registers VBUS\_VOLTAGE\_L and VBUS\_VOLTAGE\_H and can be accessed via an I2C read transaction. MAX25430B maintains synchronization of the 10-bit result between the VBUS\_VOLTAGE\_L and VBUS\_VOLTAGE\_H registers by latching the VBUS\_VOLTAGE\_H value at the time of the VBUS\_VOLTAGE\_L is read. Therefore, an I2C Read Word transaction starting at VBUS\_VOLTAGE\_L address is recommended. Refer to the <u>I2C Interface</u> section for more information on the Read Word transaction.

| ADDR                                       | REGISTER NAME  | POR  | D7        | D6        | D5        | D4        | D3        | D2        | D1        | D0        |
|--------------------------------------------|----------------|------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| 0x70                                       | VBUS_VOLTAGE_L | 0x00 | ADC<br>d7 | ADC<br>d6 | ADC<br>d5 | ADC<br>d4 | ADC<br>d3 | ADC<br>d2 | ADC<br>d1 | ADC<br>d0 |
| 0x71                                       | VBUS_VOLTAGE_H | 0x00 |           |           |           |           |           |           | ADC<br>d9 | ADC<br>d8 |
|                                            |                |      |           |           |           |           |           |           |           |           |
| Note: Register Access Read/Write Read Only |                |      |           |           |           |           |           |           |           |           |

Figure 6. VBUS\_VOLTAGE Register for ADC Result

A 10-bit value for the ADC conversion result is obtained by combining bits D[1:0] of the VBUS\_VOLTAGE\_H register with bits D[7:0] of the VBUS\_VOLTAGE\_L register.

ADC Result = (UInt16)((VBUS VOLTAGE H & 0x03) \* 256) + VBUS VOLTAGE L)

To convert the ADC Result to the measured VBUS Voltage, multiply it by 0.025.

#### V<sub>BUS</sub> Alarms (MAX25430B only)

The 10-bit ADC conversion results are compared with the alarms thresholds set by the TCPM. Those Alarms are used to alert the TCPM during USB-PD  $V_{BUS}$  voltage transitions. To enable  $V_{BUS}$  alarms, write a logic '0' to  $V_{BUS}$  VOLT\_MON\_EN bit in the POWER\_CONTROL register.

MAX25430B  $V_{BUS}$  alarms are compliant with the USB-PD specification. Contact Maxim Integrated for more information on how to program the  $V_{BUS}$  alarms.

#### vSafe0V Comparator

To comply with the Type-C specification, MAX25430 implements a vSafe0V comparator to indicate when  $V_{BUS}$  (sensed on the OUT pin) is below the vSafe0V threshold. Unlike the  $V_{BUS}$  discharge stop threshold, the vSafe0V threshold is fixed to 0.75V falling, with a 50mV hysteresis (typical).

The I<sup>2</sup>C master can check the status of the vSafe0V comparator by reading the VSAFE0V bit in the EXTENDED\_STATUS[7:0] register located in the TCPCI compliant register section.

A logic '1' of this bit signifies  $V_{BUS}$  is at or below vSafe0V threshold. A logic '0' signifies VBUS is above the vSafe0V threshold. This status bit is read-only and non-latched.

Whenever the VSAFE0V bit changes and the MSK\_VSAFE0V is set to '1' (unmasked), the EXTENDED\_STATUS alert bit will be set.

The vSafe0V status is valid only when the  $V_{BUS}$  Detection Enabled bit (VBUS\_DET\_EN) located in the POWER\_STATUS[7:0] register becomes a '1'. The VBUS\_DET\_EN bit is read-only and indicates the MAX25430 is

# Automotive 100W USB-PD Buck-Boost Port Controller and Protector

monitoring for V<sub>BUS</sub> Present and vSafe0V thresholds.

## **V<sub>BUS</sub>** Present Comparator

In order to enable the  $V_{BUS}$  Present comparator, the TCPM must send the EnableVbusDetect command (0x33) to the COMMAND register.

Whenever the VBUS\_DET\_EN read-only bit becomes logic '1' , MAX25430 the  $V_{BUS}$  Present comparator is active and monitoring the OUT pin. If the voltage sensed on OUT goes above 4V (typ.), the MAX25430 will set the VBUS\_PRESENT bit in the POWER\_STATUS register to Alert the TCPM that  $V_{BUS}$  is present on the Type-C connector.

To disable the comparator, the TCPM must send the DisableVbusDetect command (0x22). Note that the EnableVbusDetect and DisableVbusDetect commands will also enable and disable the vSafe0V comparator, respectively.

## **V<sub>BUS</sub>** Discharge

When  $V_{BUS}$  is disabled, the residual charge stored in the buck-boost output capacitance must be removed to comply with the Type-C specification. The MAX25430 has an internal discharge path that when activated, discharges  $V_{BUS}$  to a set threshold. Figure 7 shows the discharge internal circuitry used for both Force- and Auto-Discharge Features. The  $V_{BUS}$  Force and Auto-Discharge functions are compliant with the USB-PD and TCPCI specifications.



Figure 7. VBUS Discharge Block Diagram

#### **V<sub>BUS</sub>** Force Discharge

Whenever the FORC\_DISCH\_EN bit D2 in the POWER\_CONTROL register is set from logic '0' to '1', the  $125\Omega$  discharge R<sub>DIS</sub> is switched on and the discharge monitoring starts. MAX25430 will automatically disable the Force Discharge circuit (without clearing FORC\_DISCH\_EN bit) once the voltage on V<sub>OUT</sub> has reached the value indicated by the 10-bit VBUS\_STOP\_DISCH\_THRESHOLD register.

If  $V_{OUT}$  does not reach the programmed Stop threshold (default 0.8V) within 650ms, the discharge stops to avoid possible overheating and flags the FORCE\_DISCH\_FAIL\_bit. Which, if un-masked, sets the FAULT\_STAT bit in the ALERT\_H register. If FAULT\_STAT is un-masked, ALERT will be asserted. A typical use case of the  $V_{BUS}$  force discharge is after a device disconnect when using a PD-Controller with MAX25430A or a hard reset when using either MAX25430A or MAX25430B.

Refer to the TCPCI specification for more information on the V<sub>BLIS</sub> Force Discharge function.

#### **V<sub>BUS</sub>** Auto Discharge

The  $V_{BUS}$  Auto-Discharge Function (MAX25430B devices only) is enabled by setting the AUTO\_DISCH\_DISC\_EN bit D4 to 1 after a device attach. When the MAX25430 detects a device disconnect, the  $125\Omega$  discharge resistor  $R_{DIS}$  will be switched on automatically and the discharge monitoring will start. If  $V_{OUT}$  does not reach the programmed Stop threshold (default 0.8V) within 650ms, the discharge stops to avoid possible overheating and flags the AUTO\_DISCH\_FAIL bit. Which, if un-masked, sets the FAULT\_STAT bit in the ALERT\_H register. If FAULT\_STAT is un-masked, ALERT will be asserted.

Refer to the TCPCI specification for more information on the V<sub>BUS</sub> Auto-Discharge function.

| ADDR                                       | REGISTER NAME | POR  | D7 | D6                                      | D5                           | D4                                              | D3 | D2                           | D1                          | D0              |
|--------------------------------------------|---------------|------|----|-----------------------------------------|------------------------------|-------------------------------------------------|----|------------------------------|-----------------------------|-----------------|
| 0x1C                                       | POWER_CONTROL | 0x60 |    | VBUS<br>VOLTAGE<br>MONITORING<br>ENABLE | DISABLE<br>VOLTAGE<br>ALARWS | AUTO<br>DISCHARGE<br>ON<br>DISCONNECT<br>ENABLE |    | FORCE<br>DISCHARGE<br>ENABLE | VCONN<br>POWER<br>SUPPORTED | VCONN<br>ENABLE |
| Note: Register Access Read/Write Read Only |               |      |    |                                         |                              |                                                 |    |                              |                             |                 |

Figure 8. POWER\_CONTROL Register for V<sub>BUS</sub> Discharge

Both MAX25430A and MAX25430B devices incorporate a threshold comparator to determine when the voltage on VBUS has reached vSafe0V. The state of the vSafe0V comparator is continuously indicated by Bit D0 of the EXTENDED\_STATUS register (0x20). Bit D0 is set to logic '1' when VSAFE0V is true and cleared to logic '0' when the voltage of VBUS is above the vSafe0V threshold. Refer to <u>vSafe0V Comparator</u> for more information.

The blue curve below shows a  $V_{BUS}$  discharge reaching the programmed stop threshold before the 650ms timeout and is therefore successful, no error flag is set. The red curve shows a discharge that did not reach the stop threshold on time and therefore is flagged as fail on either the FORCE\_DISCH\_FAIL or AUTO\_DISCH\_FAIL depending on the type of discharge used.



Figure 9. VBUS Discharge Timing Diagram

Note: t<sub>SAFE0V</sub> maximum value is defined in the USB-PD specification.

**Table 5. Discharge Times for Different Output Voltages** 

| V <sub>BUS</sub> | Typical Discharge Time to vSafe0V (Capacitance: 3x68μF + 5x10μF = 254μF) |
|------------------|--------------------------------------------------------------------------|
| vSafe5V          | 50ms                                                                     |
| 9.0V             | 75ms                                                                     |
| 15.0V            | 120ms                                                                    |
| 20.0V            | 150ms                                                                    |

### **BC1.2 Charge Detection**



Figure 10. Data Switch and Charge-Detection Block Diagram

iPhone and iPad are registered trademarks of Apple Inc.

### **USB Host Adapter Emulator**

The MAX25430 integrates the latest USB-IF Battery Charging Specification Revision 1.2 CDP and DCP circuitry, as well as 1.0A and 2.4A resistor bias options for Apple-compliant devices. Legacy Samsung Galaxy 1.2V divider and China YD/T1591-2009 compatibility is also provided by the Auto-DCP modes.

**Table 6. Data Switch Mode Truth Table** 

|      | DEVICE INPUTS          | SA               | SB          | Data Switch Mode            |
|------|------------------------|------------------|-------------|-----------------------------|
| HVEN | AUTO_CDP_DCP_MODE[1:0] | JA.              | 36          | Data Switch Wode            |
| 0    | X                      | 0                | 0           | Off                         |
|      | 00                     | 1                | 0           | Hi-Speed Pass-Through (SDP) |
| 1    | 01                     | On if<br>CDP = 0 | On if CDP=1 | Auto-CDP                    |
|      | 10                     | 0                | 1           | Auto-DCP/Apple 2.4A         |
|      | 11                     | 0                | 1           | Auto-DCP/Apple 1.0A         |

### **USB On-The-Go and Dual-Role Applications**

The MAX25430 is fully compatible with USB On-The-Go (OTG) and dual-role applications. A negotiated role swap (HNP or Apple CarPlay) requires no software interaction with the IC. When there is no negotiation before the SoC enters peripheral mode, the MAX25430 must be in Hi-Speed pass-through (SDP mode) before and during the role swap. The MAX25430 devices default to SDP mode on startup. This configuration allows a role swap immediately on startup without microcontroller interaction. The I<sup>2</sup>C Master can change the Data Switch mode anytime by writing to the AUTO\_CDP\_DCP\_MODE[1:0] register.

#### **Protection**

In an Automotive USB Type-C with Power Delivery application, several threats to the module can be encountered.

In case of a Short-to-V<sub>BUS</sub> event on CC connector pins, the integrated VCONN switch must protect the upstream supply against overvoltage. The CC switches must also clamp and dissipate the energy to protect the upstream PD Controller from pin damage.

In case of a short-to-ground condition, the shared 3.3V or 5.0V supply used for VCONN shall not brownout or be damaged.

For applications with a USB 2.0 data path, the upstream USB host D+/D+ pins have a typical 6V absolute maximum rating and therefore will not survive to any Short-to-Battery, Short-to-VBUS or Automotive ESD event.

Short-to-Battery (18V) can happen during module assembly, repair, end-user (dropping the end of cable in the cigarette lighter).

Short-to-V<sub>BUS</sub> (20V Power Delivery, up to 24V) is very common for USB Type-C ports and can happen upon device removal due to mechanical twisting, debris or insertion of a non-PD compliant source into the port.

MAX25430 will protect the module against all these threats.



Figure 11. USB Power Delivery Protection Block Diagram

#### **USB 2.0 Data Switches**

The D+ and D- pins are the protected side of the USB data switches and connect directly to the low-voltage upstream USB PHY or captive cable. No external circuitry is used on either data pin.

The HVD+ and HVD- pins should be routed to the downstream Type-C connector or captive cable. No external circuitry is required on either pin. HVD+ pin and HVD- pin are tolerant to automotive high-ESD and up to 24V voltage transients.

### **CC Passthrough Switches**

The CC1 and CC2 pins are the protected side of the CC switches and either connect directly to the upstream USB-PD controller for MAX25430A devices or internally to the TCPC block for MAX25430B devices. No external circuitry is needed on either CC pin. The HVCC1 and HVCC2 pins connect directly to the downstream USB Type-C port connector or captive cable. No external circuitry is needed on either HVCC pin. HVCC1 and HVCC2 are tolerant to automotive high-ESD and up to 24V voltage transients.

### **Shield Short-to-Battery**

MAX25430 devices with a G-Suffix integrate USB Shield Short-to-Battery protection. USB Shield Short-to-Battery can occur when a customer's portable device cable is connected to the downstream receptacle, and the far end of this cable falls into the cigarette lighter receptacle and contacts the 12V center terminal. This condition results in a damaging amount of current flow, with insufficient response time by the cigarette lighter fuse. The MAX25430 is designed to sense this Shield Short-to-Battery condition with the SENSE pin and control an external NFET with the GDRV output pin.

Patent "Systems and methods to cable shield fault detection and protection" Appl. No.: 63/017,630.



Figure 12. Shield Short-to-Battery Functional Diagram



Figure 13. Simplified Shield Short-To-Battery Event Diagram

The diagram above illustrates the protection circuit for the shield short-to-battery protection with a legacy USB cable attachment in place. When the cable shield contacts with  $V_{BAT}$ , a large surge current flows through the FET's  $R_{DS(ON)}$  and  $R_S$  to ground. This surge current develops a voltage across it and is sensed through the SHLD\_SNS pin. When the sense voltage satisfies one of the criteria for a fault condition, shield short-to-battery fault handling is engaged to protect the system. Once the fault condition is removed, the GDRV pin will go high to turn the FET on.

#### **Principle of Operation**

The MAX25430 continuously monitors for a Type-C device attach and will control GDRV based on attach/detach events and timer circuitry.

When a type-C connection is not present, MAX25430 protects against shield short-to-battery by leaving GDRV = 0. In this state, the USB Shield and all other USB Type-C grounds are floating, however a weak pulldown from SHLD\_SNS is always active. This pulldown enables an Rd attachment to be detected, while not providing a low-resistance path to ground.

When a valid Type-C attach is present, GDRV remains high for as long as the connection is present. A valid type-C connection may be to a native USB Type-C device, a Type-C to legacy adapter/cable, or an Apple lightning device. MAX25430 protects against damaging surge currents by using four unique detection methods:

- 1. Threshold Detection: Surge current exceeds a fixed threshold for several microseconds.
- 2. Slope Detection: Surge current exceeds a fixed, upper slew-rate limit.
- 3. Inrush Detection: Surge current is detected that is from an external source, not from V<sub>BUS</sub>.
- 4. Panic Threshold Detection: Surge current exceeds a fixed threshold (higher than threshold-detection level) with no debounce time.

Any of these protection mechanisms can trigger the shield short-to-battery fault handling described in the <u>Fault Table (Maxim Auto-Shield)</u>. Threshold and panic detection are always available, but slope and inrush protection require the use of the  $20m\Omega$  cable compensation sense resistor (R<sub>CS3</sub>). Threshold, slope and inrush protection are automatically disabled when any of the following are true:

- An attached USB device draws more than 500mA
- An attached USB device initiates a BC1.2 handshake
- USB-PD communication is present

When a shield short-to-battery event is detected, GDRV is driven low until 1ms after the fault condition has cleared.

#### **GDRV Truth Table**

<u>Table 7</u> below shows the state of the GDRV pin with respect to the level detected on HVCC1 and HVCC2. This table applies to all MAX25430 devices. For MAX25430A, it is assumed a PD Controller is present upstream.

**Table 7. GDRV Truth Table** 

| V <sub>IN</sub> > UVLO | HVEN | HVCC1 State | HVCC2 State | GDRV State |
|------------------------|------|-------------|-------------|------------|
| No                     | -    | -           | -           |            |
|                        | Low  | -           | -           |            |
|                        |      | Open        | Open        | Low        |
|                        |      | Open        | Ra          |            |
|                        |      | Ra          | Open        |            |
| Yes                    |      | Open        | Open Rd     |            |
| res                    | High | Rd          | Open        |            |
|                        |      | Rd          | Ra          | High*      |
|                        |      | Ra          | Rd          | підіі      |
|                        |      | Ra          | Ra          |            |
|                        |      | Rd          | Rd          |            |

<sup>\*</sup>If no Shield Short-To-Battery fault has been detected

### **Fault Detection and Diagnostics**

The MAX25430 features advanced fault reporting and management mechanisms to protect the system from various events that are not within normal operating conditions. The MAX25430 is designed to eliminate false fault reporting by using internal deglitch and fault blanking timers. This ensures the SHIELDING bit is not incorrectly asserted during normal operation, such as starting into heavy capacitive loads. To report the fault to the ALERT pin, set the corresponding mask bit. The table below describes the different faults, reporting mechanisms, debounce values, action and recovery type. Each action and recovery type is defined in the *Fault Type* table.

**Table 8. Fault Table (Maxim Auto-Shield)** 

| NAME                                         | EVENT                                                                                                                          | REPORTING                                                                      | DEBOUNCE<br>PRIOR TO<br>ACTION | FAULT<br>ACTION | FAULT<br>RECOVERY |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------|-----------------|-------------------|
| Thermal<br>Shutdown                          | IC temperature exceeds the thermal shutdown threshold                                                                          | SHIELDING<br>VNDR_ALRT <sup>a</sup>                                            | 100µs                          | А               | А                 |
| HVCC<br>Overvoltage                          | HVCC1 or HVCC2 exceeds the V <sub>OV_HVCC</sub> threshold                                                                      | SHIELDING<br>VNDR_ALRT <sup>a</sup>                                            | Immediate                      | Α               | А                 |
| HVD<br>Overvoltage                           | HVDP or HVDM exceeds the V <sub>OV_D</sub> threshold                                                                           | SHIELDING<br>VNDR_ALRT <sup>a</sup>                                            | Immediate                      | А               | А                 |
| V <sub>DD_USB</sub><br>Overvoltage           | V <sub>DD_USB</sub> exceeds the V <sub>DD_USB_OV</sub> threshold                                                               | SHIELDING<br>VNDR_ALRT <sup>a</sup>                                            | 2.5µs                          | А               | А                 |
| V <sub>DD_USB</sub><br>Undervoltage          | V <sub>DD_USB</sub> falls below the V <sub>DD_USB_UV</sub> threshold                                                           | VDD_USB_UV<br>VNDR_ALRT <sup>b</sup>                                           | Immediate                      | С               | С                 |
| V <sub>BUS</sub> I <sub>LIM</sub>            | V <sub>BUS</sub> current exceeds the threshold set in the VOUT_ILIM[1:0] register                                              | SHIELDING<br>VNDR_ALRT <sup>a</sup>                                            | 16ms                           | А               | А                 |
| V <sub>BUS</sub> OCP                         | V <sub>BUS</sub> current exceeds the I <sub>OUT_OCP</sub> threshold                                                            | SHIELDING<br>VNDR_ALRT <sup>a</sup><br>VBUS_OCP_FAULT <sup>9</sup>             | Immediate                      | А               | А                 |
| V <sub>BUS</sub><br>Overvoltage              | V <sub>BUS</sub> exceeds the threshold set in the VBUS_OV_THRESH[2:0] register, except during V <sub>BUS</sub> transitions     | SHIELDING<br>VNDR_ALRT <sup>a</sup><br>VBUS_OVP_FAULT <sup>h</sup>             | Immediate                      | Α               | А                 |
| V <sub>BUS</sub><br>Undervoltage             | V <sub>BUS</sub> falls below the threshold set in the VBUS_UV_THRESH[2:0] register, except during V <sub>BUS</sub> transitions | VBUS_UV<br>VNDR_ALRT <sup>©</sup>                                              | 16ms                           | С               | С                 |
| V <sub>BUS</sub> Short-<br>to-Ground         | V <sub>BUS</sub> falls below 2V (typical)                                                                                      | SHIELDING<br>VNDR_ALRT <sup>a</sup>                                            | Immediate                      | Α               | А                 |
| V <sub>BUS</sub> Pre-<br>Bias<br>Overvoltage | COMMAND.SourceVbusDefaultVoltage is received but V <sub>BUS</sub> is above the vSafe0V threshold                               | I2C_ERR                                                                        | 10µs                           | С               | С                 |
| VCONN<br>OCP Low                             | VCONN current exceeds the I <sub>VCONN_OCP_L</sub> threshold                                                                   | SHIELDING <sup>d</sup> VNDR_ALRT <sup>a,d</sup> VCONN_OCP_FAULT <sup>d,i</sup> | 400µs                          | В               | В                 |
| VCONN<br>OCP High                            | VCONN current exceeds the I <sub>VCONN_OCP_H</sub> threshold                                                                   | SHIELDING <sup>d</sup> VNDR_ALRT <sup>a,d</sup> VCONN_OCP_FAULT <sup>d,i</sup> | 5µs                            | В               | В                 |
| VCONN<br>Undervoltage                        | VCONN pin falls below the VCONN_FAST_UV threshold                                                                              | VCONN_IN_UV VNDR_ALRTe 2.5µs                                                   |                                | В               | В                 |
| VCONN<br>Reverse OV                          | HVCC to VCONN pin voltage exceeds the reverse overvoltage threshold (100mV typ.)                                               | SHIELDING<br>VNDR_ALRT <sup>a</sup>                                            | 2.5µs                          | D               | В                 |

**Table 8. Fault Table (Maxim Auto-Shield) (continued)** 

| VCONN<br>Short-to-<br>Ground       | HVCC is below the short-to-ground threshold (0.5V (typ.) for more than 8ms) prior VCONN switch soft-start                                                                                    | VCONN_PRESENT<br>stays at 0         | 30µs      | Disable VCONN and take Action D except Retry Time is 16ms | В |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------|-----------------------------------------------------------|---|
| IN<br>Undervoltage                 | V <sub>IN</sub> (main IC supply) falls below the threshold set in the IN_UV_THRESH[3:0] register                                                                                             | SHIELDING<br>VNDR_ALRT <sup>a</sup> | 100µs     | А                                                         | А |
| Shield Short-<br>to-Battery        | A Shield Short-to-Battery fault has been detected. (G-Suffix devices only) Refer to the Shield Short-to-Battery section.                                                                     | SHIELDING<br>VNDR_ALRT <sup>a</sup> | Immediate | A and<br>Turn off<br>SHIELD FET                           | A |
| Buck-Boost<br>Input<br>Overcurrent | The differential voltage across the input current sense resistor exceeds the $V_{OC1}$ threshold (16.6A typ. for $R_{CS1} = 3m\Omega$ )                                                      | IN_OC<br>VNDR_ALRT <sup>f</sup>     | 16ms      | С                                                         | С |
| Buck-Boost<br>Output<br>Runaway    | V <sub>BUS</sub> is below 50% of the target regulation voltage or the differential voltage across the output current sense resistor is above the V <sub>OC2</sub> threshold (output runaway) | SHIELDING<br>VNDR_ALRT <sup>a</sup> | Immediate | А                                                         | А |

Note a: if SHIELDING\_MASK = '1'

Note b: if VDD\_USB\_UV\_MASK = '1'

Note c: if VBUS\_UV\_MASK = '1'

Note d: On the third consecutive fault

Note e: if VCONN\_IN\_UV\_MASK = '1'

Note f: if IN\_OC\_MASK = '1'

Note g: if VBUS\_OCP\_DET\_EN = '0'
Note h: if VBUS\_OVP\_DET\_EN = '0'
Note i: if VCONN\_OCP\_DET\_EN = '0'

## **Table 9. Fault Types**

| Fault<br>Type | Action <sup>1</sup>                                                                                                                                                                                                                                                                    | Recovery                                                                                                                                                                                                |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A             | -Assert ALERT <sup>2</sup> -Disable DC-DC, Discharge to vSafe0V -Open Data Switches -Open CC Passthrough Switches -Discharge HVCC1 and HVCC2 pins -Open VCONN Switch for RETRY_TMR setting -Reset BC1.2 State Machine                                                                  | -DC-DC can be re-enabled by the I2C Master via the COMMAND register -Close Data Switches -Close CC Passthrough Switches -Close VCONN Switch based on TCPC POWER_CONTROL[0] and TCPC_CONTROL[0] settings |
| В             | First and second fault: -Open CC Passthrough Switches -Open VCONN Switch -Start VCONN Short to Ground Detect Sequence -Start VCONN Retry Sequence  Third Fault: Same as first two faults except: -Open VCONN Switch for the time set in RETRY_TMR bit field -Assert ALERT <sup>2</sup> | -Close CC Passthrough switches -Close VCONN Switch depending on TCPC POWER_CONTROL[0] and TCPC_CONTROL[0] settings                                                                                      |
| С             | -Assert ALERT <sup>2</sup>                                                                                                                                                                                                                                                             | None                                                                                                                                                                                                    |
| D             | -Open CC Passthrough Switches<br>-Open VCONN Switch for the time set in<br>RETRY_TMR bit field<br>-Assert ALERT <sup>2</sup>                                                                                                                                                           | -Close CC Passthrough switches -Close VCONN Switch depending on TCPC POWER_CONTROL[0] and TCPC_CONTROL[0] settings                                                                                      |

Note 1: Faults do not reset the TCPC State Machine nor disable Rp current sources.

Note 2: if MSK\_VNDR\_ALRT=1

### I<sup>2</sup>C, Control, and Diagnostics

#### I<sub>2</sub>C Diagnostics and Events Handling

Contact Maxim Integrated for more information on how to program I<sup>2</sup>C Diagnostics and Events Handling.

### **Mask Registers and Nested Alerts**

- The registers in this section provide the masks that may be set for the ALERT registers. A masked register will still indicate in the ALERT register but will not set the ALERT pin low. POWER\_STATUS\_MASK, FAULT\_STATUS\_MASK, EXTENDED\_STATUS\_MASK and ALERT\_EXTENDED\_MASK registers are nested alerts.
- A POWER\_STATUS change has to be unmasked in both the POWER\_STATUS\_MASK and the ALERT MASK L.MSK PWR STAT to assert the ALERT pin.
- A FAULT\_STATUS change has to be unmasked in both the FAULT\_STATUS\_MASK and the ALERT MASK H.MSK FAULT STAT to assert the ALERT pin.
- An EXTENDED\_STATUS change has to be unmasked in both the EXTENDED\_STATUS\_MASK and the ALERT MASK H.MSK EXTND STAT to assert the ALERT pin.
- An ALERT\_EXTENDED change has to be unmasked in both the ALERT\_EXTENDED\_MASK and the ALERT\_MASK\_H.MSK\_ALRT\_EXTND to assert the ALERT pin.

<u>Figure 14</u> and <u>Figure 15</u> describe the Alerts, <u>corresponding masks</u> and links between them. A Level 1 Alert will require to have one <u>mask</u> bit unmasked to assert the <u>ALERT</u> pin. A Level 2 Alert will require to have two mask bits unmasked to assert the <u>ALERT</u> pin.



Figure 14. Nested Alerts Diagram - ALERT\_H



Figure 15. Nested Alerts Diagram - ALERT\_L

#### I<sup>2</sup>C Interface

The MAX25430 is an I2C Slave device and requires an I<sup>2</sup>C Master to communicate with its internal registers. It can accept SCL clock rates up to 1MHz, and its 7-bit device address can be set to 0x50, 0x51, 0x52, or 0x53 via the ADDR input pin.

The Master, a PD Controller, SoC or microcontroller, generates SCL and always initiates data transfer on the bus. The MAX25430's SCL line operates as an input only. A pull-up resistor greater than 500  $\Omega$  is required on SCL if the Master has an open-drain SCL output.

The MAX25430's SDA line operates as both an input and an open-drain output. A pullup resistor greater than  $500\Omega$  is required on the SDA line.

These resistors should be placed close to the MAX25430 SCL and SDA pins to minimize the effects of  $I^2C$  bus capacitance. Maxim recommends using a value of  $4.7k\Omega$  for both resistors in most cases. Series resistors in line with SCL and SDA are optional. The SCL and SDA inputs suppress noise spikes to assure proper device operation even on a noisy bus.

The MAX25430 I<sup>2</sup>C Slave logic is powered by the voltage applied to VDD\_IO (1.8V to 5.0V), allowing the MAX25430's logic levels to be matched with those of the I<sup>2</sup>C Master. Note that I<sup>2</sup>C communications is possible even if the buck-boost is not switching (ie. when V<sub>BUS</sub> is off).



Figure 16. Typical I<sup>2</sup>C Application Diagram

### Interrupt Output (ALERT Pin)

 $\overline{\text{ALERT}}$  is an active-low, open-drain output that asserts to notify the I<sup>2</sup>C Master of an interrupt. A pull-up to V<sub>DD\_IO</sub> is required for proper operation. Note that certain bits require their corresponding mask bit to be set for the  $\overline{\text{ALERT}}$  pin to be asserted, as the mask bits act as AND gates.

### I<sup>2</sup>C Slave Addressing (ADDR Pin)

Once the device is enabled, the I<sup>2</sup>C slave address is set and latched based on the ADDR pin. The address is defined as the 7 most significant bits (MSBs) followed by the R/W bit. Set the R/W bit to 1 to configure the devices to read mode. Set the R/W bit to 0 to configure the device to write mode. The address is the first byte of information sent to the devices after the START Condition.

Table 10. I<sup>2</sup>C Slave Addresses

| ADDR Pin      | A6 | A5 | A4 | А3 | A2 | <b>A</b> 1 | A0 | 7-BIT ADDRESS | WRITE | READ |
|---------------|----|----|----|----|----|------------|----|---------------|-------|------|
| GND           | 1  | 0  | 1  | 0  | 0  | 0          | 0  | 0x50          | 0xA0  | 0xA1 |
| 8870Ω to GND  | 1  | 0  | 1  | 0  | 0  | 0          | 1  | 0x51          | 0xA2  | 0xA3 |
| 15800Ω to GND | 1  | 0  | 1  | 0  | 0  | 1          | 0  | 0x52          | 0xA4  | 0xA5 |
| BIAS          | 1  | 0  | 1  | 0  | 0  | 1          | 1  | 0x53          | 0xA6  | 0xA7 |

#### I<sup>2</sup>C Protocol

Data is transferred MSB first with each data bit present on SDA sampled on every SCL clock pulse while the SDA line is stable. A byte of data on SDA contains 8 bits, MSB first, that can represent but is not limited to a register address or data written to the device. Additionally, SDA should never change while the SCL is high. There are two exceptions to this rule, the START Condition, and STOP Condition.

### **START Condition**

Every  $I^2C$  transaction between a Master device and Slave device begins with the Master sending a START Condition. The  $I^2C$  master generates a START Condition by first detecting when the  $I^2C$  bus is idle, and then asserting the SDA signal low while allowing SCL to remain pulled high.

#### **STOP Condition**

An I<sup>2</sup>C STOP Condition is created whenever an I<sup>2</sup>C Master produces a rising edge on SDA while SCL remains high. This terminates any transaction with a slave device and frees up the I<sup>2</sup>C bus. SDA and SCL idle high when the I<sup>2</sup>C bus is not busy. The bus remains active if a REPEATED START (RS) condition is generated instead of a STOP condition.



Figure 17. START and STOP Conditions

#### **REPEATED START Condition**

An I<sup>2</sup>C REPEATED START Condition is created when an I<sup>2</sup>C Master produces a second START during a transaction with a Slave device. Repeated Starts are needed to signal the Slave device that the Master desires a change in data direction during a transaction. The REPEATED START is sent after the Acknowledge bit (ACK).



Figure 18. REPEATED START Condition

#### **Acknowledge**

The acknowledge bit (ACK) is a clocked 9th bit that the device uses to handshake receipt each byte of data. The device pulls down SDA during the master-generated 9th clock pulse. The SDA line must remain stable and low during the high period of the acknowledge clock pulse. Monitoring ACK allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the I<sup>2</sup>C Master can reattempt communication.

### **Clock Stretching**

In general, the clock signal generation for the I<sup>2</sup>C bus is the responsibility of the master device. The I<sup>2</sup>C specification

allows slow slave devices to alter the clock signal by holding down the clock line. The process in which a slave device holds down the clock line is typically called clock stretching. The MAX25430 does not use any form of clock stretching to hold down the clock line.

#### **General Call Adresss**

The MAX25430 does not implement the I<sup>2</sup>C specifications "general call address". If the MAX25430 sees the general call address (0b0000 0000) it will not issue an acknowledge.

#### I<sup>2</sup>C Transactions

The MAX25430 can respond to several types of I<sup>2</sup>C transactions, as described below.

#### **Read Byte**

The Master Read Byte transaction begins with the master sending a START Condition. This is followed by a 7-bit address and R/W bit = 0, indicating a master write operation. If this address matches the MAX25430 device address, the device will acknowledge (ACK) by holding the SDA line low for one SCL clock. The master then sends the byte address, which serves as a pointer to the MAX25430 device register where data will be read. The MAX25430 again acknowledges the byte sent. Then, the master sends a REPEATED START condition, alerting the MAX25430 device that the next byte will again be an address. The master device clocks in the MAX25430 address, this time appended with a logic '1'. This signals the MAX25430 that the master wants to read the data from the register address previously sent. The MAX25430 again ACKs the byte sent. On the rising of the next SCL clock, the slave begins sending the desired data byte to the master. The master will then signal the MAX25430 that the previous byte was the final byte needed by not acknowledging (NACK), followed by a STOP Condition, indicating the end of the Read Byte transaction.

When the I<sup>2</sup>C Master desires to read data from two or more MAX25430 registers that are not contiguously located, sequential Read Byte transactions must be used. For instance, two bytes of data can be read from the MAX25430, one at register address 0x1E and the other at register address 0x20, however the I<sup>2</sup>C bus is released (STOP Condition) between read operations. The MAX25430 will acknowledge its address and data bytes sent by the Master. It expects the Master to NACK the last data byte prior to sending a STOP Condition.



Figure 19. Read Byte

#### Write Byte

The Master Write Byte transaction begins with the master sending a START Condition. This is followed by a 7-bit address and R/W bit = 0, indicating a master write operation. If this address matches the MAX25430 device address, it will acknowledge (ACK) by holding the SDA line low for one SCL clock. The master then sends the register address, which serves as a pointer to the MAX25430 register where data will be written. The MAX25430 again acknowledges the byte sent. Then the master sends the data byte and waits for the MAX25430 to ACK the data byte. Finally, the I<sup>2</sup>C Master terminates the transaction by sending a STOP Condition.

When it is desired to write data to two or more non-contiguous MAX25430 registers, sequential Master Write transactions should be used. The MAX25430 will acknowledge its address and data bytes sent by the Master. A Master STOP Condition terminates each write.



Figure 20. Write Byte

#### **Read Word**

The Master Read Word transaction follows the same sequence as the Master Read Byte except that two data bytes are received from the MAX25430, a low-address data byte (DATA n) followed by a high-address data byte (DATA n+1). This is accomplished by ACKing the first data byte received from the Slave device, and then NACKing the second data byte, followed by sending a STOP Condition. Note that the MAX25430 automatically increments the register pointer to the next address. Reading ALERT\_L and ALERT\_H registers in a single operation is an example of using the Read Word transaction.



Figure 21. Read Word

#### **Write Word**

The Master Write Word transaction is similar to a Master Write Byte except that data is written to two sequential MAX25430 registers in one operation. The transaction begins exactly as a Master Write Byte transaction; namely a START Condition, the Slave Address followed by a write bit then Register Address. However, two data bytes are then sent, a low-address data byte (DATA n) followed by a high-address data byte (DATA n+1). The MAX25430 will acknowledge each byte received, and automatically increment the register address pointer between the low and high data bytes. Finally, the Master sends a STOP Condition to complete the transaction. Note that the low and high data bytes follow the same bit order as the previous bytes (Slave and Register address) which is MSB first (D7 to D0). Once the data is received, the I<sup>2</sup>C Master will need to flip the bit order and concatenate to obtain a 16-bit word with LSB first.



Figure 22. Write Word

#### **Read Block**

The Master Read Block transaction is a powerful function, enabling the I<sup>2</sup>C Master to read from 1 to 255 bytes of data from contiguous MAX25430 registers in one operation. Note that I<sup>2</sup>C Read operations from the MAX25430B's TCPC Receive Buffer require this type of I<sup>2</sup>C transaction for proper operation.



Figure 23. Read Block

The Master Read Block transaction begins as any I<sup>2</sup>C Read operation, first the Master sends a START Condition, followed by the MAX25430's 7-bit device address plus the R/W bit = 0. The MAX25430 will ACK its address, then the Master sends the register address for the beginning of the contiguous block where data is to be read from. The MAX25430 will again ACK the received data. Next the Master sends a REPEATED START Condition, informing the MAX25430 that the next byte sent will be an address. The I<sup>2</sup>C Master then sends the MAX25430's 7-bit device address plus the R/W bit = 1, configuring the MAX25430 I<sup>2</sup>C for Slave read operation. The MAX25430 again acknowledges its address and prepares to deliver data from its registers.

The Master can now read up to 255 bytes of data from the MAX25430 by continuing to clock the SCL signal. The MAX25430 will output data on SDA, one byte for each 8 SCL clocks, and expect that the Master ACK the data sent on the 9th SCL clock. The MAX25430 will automatically increment the register address pointer between successive bytes.

When the desired number of bytes from the MAX25430 has been sent, the Master must send a NACK followed by a STOP Condition to terminate the transaction.

#### Write Block

The MAX25430 also supports I<sup>2</sup>C block data writes for up to 255 contiguous registers. The MAX25430B's Transmit Buffer requires this type of I<sup>2</sup>C transaction for proper operation.



Figure 24. Write Block

The Master Write Block transaction begins by sending a START Condition, followed by the MAX25430's 7-bit device address plus the R/W bit = 0. The MAX25430 will ACK its address, then the Master sends the register address for the beginning of the contiguous block where data will be written. The MAX25430 will again ACK the received data.

The Master can now write up to 255 bytes of data to the MAX25430 by continuing to clock the SCL signal. The MAX25430 will store data from SDA, one byte for each 8 SCL clocks, and will ACK the data sent on the 9th SCL clock. The MAX25430 will automatically increment the register address pointer between successive bytes. When the desired number of bytes from the MAX25430 has been sent, the Master sends a STOP Condition to terminate the transaction.

### MAX25430

# Automotive 100W USB-PD Buck-Boost Port Controller and Protector

#### Watchdog

MAX25430 implements a programmable watchdog timer to give the design engineer the ability to monitor the  $I^2C$  interface for lack of communication from the  $I^2C$  Master. The watchdog provides a fail-safe mechanism in case the TCPM software stack or PD Controller firmware hangs in a state where, for instance, a voltage is sourced on  $V_{BUS}$  when the sink is no longer attached.

The watchdog timer functionality is enabled by setting TCPC\_CONTROL.EN\_WD\_TMR to logic '1'. The watchdog timer starts when any of the unmasked interrupts in the Alert register are set or when the ALERT pin is asserted. The watchdog timer is cleared on any I<sup>2</sup>C access by the I<sup>2</sup>C Master (either Read or Write). If the ALERT pin is still asserted after this I2C access, the watchdog timer will reinitialize and start monitoring again until all of the Alerts are cleared or until the ALERT pin is de-asserted.

When the Watchdog is enabled and the  $I^2C$  Master is unable to clear the interrupt within the programmed time set in WATCHDOG\_SETUP.WD\_TIMEOUT[1:0], it will cause the watchdog timer to expire. When the Watchdog timer expires, MAX25430 will immediately disconnect the CC terminations by setting ROLE\_CONTROL bits 3...0 to 1111b, discharge  $V_{BUS}$  to  $V_{Safe}$  and then set FAULT\_STATUS.I2C\_ERR bit. The MAX25430 will remove the  $V_{BUS}$  discharge circuit when  $V_{BUS}$  is below  $V_{Safe}$ 0V and it will not re-apply the discharge circuit if  $V_{BUS}$  rises above  $V_{Safe}$ 0V. Stop discharge in this case is an edge-triggered event.

Any further changes on V<sub>BUS</sub> need to be initiated by the I<sup>2</sup>C master when its communication link with the MAX25430 is restored.

### **Register Map**

### **Summary Table**

The following register map summary table displays all the registers for the MAX25430 product family. Bit descriptions that show "MAX25430B only" are only applicable to MAX25430B devices. If using MAX25430A devices, "MAX25430B only" bits should be ignored and left to their reset values. Row "Reset" in Register Details contains MAX25430B reset values while row "Reset A" contains MAX25430A reset values.

Registers starting from address 0x00 to address 0x79 are compliant to the Type-C Port Controller Interface Specification Revision 2.0, Version 1.1. Refer to the specification for additional information on how to use those registers.

Register starting from address 0x80 to address 0x8B are vendor-defined by Maxim Integrated.

For more information on the MAX25430 register set and for instructions on how to program the interface, contact Maxim Integrated.

| ADDRESS    | NAME                        | MSB                        |                                 |                                   |                                  |                                   |                                 |                        | LSB                        |
|------------|-----------------------------|----------------------------|---------------------------------|-----------------------------------|----------------------------------|-----------------------------------|---------------------------------|------------------------|----------------------------|
| USB Type-0 | C and USB-PD Registers      |                            |                                 | •                                 | •                                | •                                 | •                               | •                      |                            |
| 0x00       | VENDOR_ID_L[7:0]            |                            |                                 |                                   | VENDO                            | R_ID[7:0]                         |                                 |                        |                            |
| 0x01       | VENDOR_ID_H[7:0]            |                            | VENDOR_ID[15:8]                 |                                   |                                  |                                   |                                 |                        |                            |
| 0x02       | PRODUCT_ID_L[7:0]           |                            |                                 |                                   | PRODUC                           | T_ID[7:0]                         |                                 |                        |                            |
| 0x03       | PRODUCT_ID_H[7:0]           |                            |                                 |                                   | PRODUC                           | T_ID[15:8]                        |                                 |                        |                            |
| 0x04       | DEVICE_ID_L[7:0]            |                            |                                 |                                   | DEVICE                           | _ID[7:0]                          |                                 |                        |                            |
| 0x05       | DEVICE_ID_H[7:0]            |                            |                                 |                                   | DEVICE                           | _ID[15:8]                         |                                 |                        |                            |
| 0x06       | USBTYPEC_REV_L[7:0]         |                            |                                 |                                   | TYPEC_                           | REV[7:0]                          |                                 |                        |                            |
| 0x08       | USBPD_REV_VER_L[7:0]        |                            |                                 |                                   | PD_VE                            | ER[7:0]                           |                                 |                        |                            |
| 0x09       | USBPD_REV_VER_H[7:0]        |                            |                                 |                                   | PD_RI                            | EV[7:0]                           |                                 |                        |                            |
| 0x0A       | PD_INTERFACE_REV_<br>L[7:0] |                            |                                 |                                   | IBS_VI                           | ER[7:0]                           |                                 |                        |                            |
| 0x0B       | PD_INTERFACE_REV_<br>H[7:0] |                            |                                 |                                   | IBS_R                            | EV[7:0]                           |                                 |                        |                            |
| 0x10       | ALERT_L[7:0]                | VBUS_A<br>LARM_H<br>I      | TX_SOP<br>_MSG_S<br>UCC         | TX_SOP<br>_MSG_D<br>ISCRD         | TX_SOP<br>_MSG_F<br>AIL          | RX_HAR<br>D_RST                   | RX_SOP<br>_MSG_S<br>TAT         | PWR_ST<br>AT           | HVCC_S<br>TAT              |
| 0x11       | ALERT_H[7:0]                | VNDR_A<br>LRT              | ALRT_E<br>XTND                  | EXTND_<br>STAT                    | BEG_SO<br>P_MSG_<br>STAT         | VBUS_S<br>NK_DIS<br>C_DET         | RX_BUF<br>F_OVRF<br>L           | FAULT_<br>STAT         | VBUS_A<br>LARM_L<br>O      |
| 0x12       | ALERT_MASK_L[7:0]           | MSK_VB<br>US_V_A<br>LRM_HI | MSK_TX<br>_SOP_M<br>SG_SUC<br>C | MSK_TX<br>_SOP_M<br>SG_DIS<br>CRD | MSK_TX<br>_SOP_M<br>SG_FAIL      | MSK_RX<br>_HARD_<br>RST           | MSK_RX<br>_SOP_M<br>SG_STA<br>T | MSK_P<br>WR_STA<br>T   | MSK_HV<br>CC_STA<br>T      |
| 0x13       | ALERT_MASK_H[7:0]           | MSK_VN<br>DR_ALR<br>T      | MSK_AL<br>RT_EXT<br>ND          | MSK_EX<br>TND_ST<br>AT            | MSK_BE<br>G_SOP_<br>MSG_ST<br>AT | MSK_VB<br>US_SNK<br>_DISC_<br>DET | MSK_RX<br>_BUFF_<br>OVRFL       | MSK_FA<br>ULT_ST<br>AT | MSK_VB<br>US_V_A<br>LRM_LO |

| ADDRESS | NAME                             | MSB                                |                            |                                           |                             |                                       |                            |                                 | LSB                       |
|---------|----------------------------------|------------------------------------|----------------------------|-------------------------------------------|-----------------------------|---------------------------------------|----------------------------|---------------------------------|---------------------------|
| 0x14    | POWER_STATUS_MA<br>SK[7:0]       | MSK_DE<br>BG_ACC<br>_CONN_<br>STAT | MSK_INI<br>T_STAT          | MSK_SR<br>C_NON_<br>DEF_VO<br>LT_STA<br>T | MSK_SR<br>C_VBUS<br>_STAT   | MSK_VB<br>US_DET<br>_STAT             | MSK_VB<br>US_PRS<br>N_STAT | MSK_VC<br>ONN_PR<br>SN_STA<br>T | MSK_SN<br>K_VBUS<br>_STAT |
| 0x15    | FAULT_STATUS_MAS<br>K[7:0]       | MSK_All<br>_REG_R<br>ST            | MSK_FO<br>RCD_OF<br>F_VBUS | MSK_AU<br>TO_DIS<br>CH_FAIL               | MSK_FO<br>RC_DIS<br>CH_FAIL | MSK_VB<br>US_OCP                      | MSK_VB<br>US_OVP           | MSK_VC<br>ONN_O<br>CP           | MSK_I2<br>C_ERR           |
| 0x16    | EXTENDED_STATUS_<br>MASK[7:0]    | _                                  | _                          | _                                         | _                           | _                                     | _                          | _                               | MSK_VS<br>AFE0V           |
| 0x17    | ALERT_EXTENDED_M<br>ASK[7:0]     | _                                  | _                          | _                                         | _                           | _                                     | MSK_TM<br>R_EXP            | MSK_SR<br>C_FST_<br>RSWP        | MSK_SN<br>K_FST_<br>RSWP  |
| 0x18    | CONFIG_STANDARD_<br>OUTPUT[7:0]  | HI_IMPD<br>_OUT                    | DBG_AC<br>C_CON<br>N       | AUDIO_<br>ACC_CO<br>NN                    | ACTV_C<br>ABL_CO<br>NN      | MUX_CN                                | ITRL[1:0]                  | CONN_P<br>RSNT                  | CONN_<br>ORIENT           |
| 0x19    | TCPC_CONTROL[7:0]                | EN_SMB<br>_PEC                     | EN_LK4<br>CONN_A<br>LRT    | EN_WD_<br>TMR                             | DBG_AC<br>C_CNTR<br>L       |                                       | STRCH[1:                   | BIST_T<br>M                     | PLUG_O<br>RNT             |
| 0x1A    | ROLE_CONTROL[7:0]                | _                                  | DRP                        | RP_V                                      | AL[1:0]                     | HVCC                                  | 2[1:0]                     | HVCC                            | 21[1:0]                   |
| 0x1B    | FAULT_CONTROL[7:0]               | _                                  | _                          | _                                         | FRC_OF<br>F_VBUS<br>_DIS    | VBUS_D<br>ISCH_FL<br>T_DET_<br>TMR_EN | VBUS_O<br>CP_DET<br>_EN    | VBUS_O<br>VP_DET<br>_EN         | VCONN_<br>OCP_DE<br>T_EN  |
| 0x1C    | POWER_CONTROL[7: 0]              | FAST_R<br>SWP_E<br>N               | VBUS_V<br>OLT_MO<br>N_EN   | VOLT_A<br>LRMS_E<br>N                     | AUTO_D<br>ISCH_DI<br>SC_EN  | BLED_DI<br>SCH_EN                     | FORC_D<br>ISCH_E<br>N      | VCONN_<br>PWR_S<br>UPP          | EN_VCO<br>NN              |
| 0x1D    | HVCC_STATUS[7:0]                 | -                                  | _                          | LOOKIN<br>G4CON<br>N                      | CONN_<br>RSLT               | HVCC2_S                               | TATE[1:0]                  | HVCC1_S                         | TATE[1:0]                 |
| 0x1E    | POWER_STATUS[7:0]                | DBG_AC<br>C_STAT                   | INIT_ST<br>AT              | SRC_NO<br>N_DEF_<br>VOLT                  | SRC_VB<br>US                | VBUS_D<br>ET_EN                       | VBUS_P<br>RESENT           | VCONN_<br>PRESEN<br>T           | *SNK_V<br>BUS             |
| 0x1F    | FAULT_STATUS[7:0]                | ALL_RE<br>G_RST                    | FORCD_<br>OFF_VB<br>US     | *AUTO_<br>DISCH_<br>FAIL                  | FORCE_<br>DISCH_<br>FAIL    | VBUS_O<br>CP_FAU<br>LT                | VBUS_O<br>VP_FAU<br>LT     | VCONN_<br>OCP_FA<br>ULT         | I2C_ER<br>R               |
| 0x20    | EXTENDED_STATUS[7 :0]            | _                                  | _                          | _                                         | _                           | _                                     | _                          | _                               | VSAFE0<br>V               |
| 0x21    | ALERT_EXTENDED[7: 0]             | _                                  | _                          | _                                         | _                           | _                                     | TMR_EX                     | SRC_FS<br>T_RSWP                | SNK_FS<br>T_RSWP          |
| 0x23    | COMMAND[7:0]                     | COMMAND[7:0]                       |                            |                                           |                             |                                       |                            |                                 |                           |
| 0x24    | DEVICE_CAPABILITIE<br>S_1_L[7:0] | PWR                                | _ROLE_CA                   | P[2:0]                                    | SOP_DB<br>G_CAP             | SRC_VC<br>ONN_CA<br>P                 | SNK_VB<br>US_CAP           | SRC_HI<br>_VBUS_<br>CAP         | SRC_VB<br>US_CAP          |
| 0x25    | DEVICE_CAPABILITIE<br>S_1_H[7:0] | VBUS_H<br>I_VOLT_<br>TRGT_C<br>AP  | VBUS_O<br>CP_RPT<br>_CAP   | VBUS_O<br>VP_RPT<br>_CAP                  | BLEED_<br>DISCH_<br>CAP     | FORCE_<br>DISCH_<br>CAP               | VBUS_M<br>EAS_AL<br>RM_CAP |                                 | S_SUP_CA<br>1:0]          |

| ADDRESS    | NAME                                         | MSB                              |                                       |                          |                      | 1                  |                          |                          | LSB                       |
|------------|----------------------------------------------|----------------------------------|---------------------------------------|--------------------------|----------------------|--------------------|--------------------------|--------------------------|---------------------------|
| ADDRESS    |                                              | SNK DI                           | STP_DIS                               |                          |                      |                    |                          |                          | VCONN                     |
| 0x26       | DEVICE_CAPABILITIE S_2_L[7:0]                | SC_DET<br>_CAP                   | CH_THR<br>_CAP                        |                          | OLT_ALRM<br>CAP[1:0] | VCONN_PWR_CAP[2:0] |                          |                          | OCP_CA<br>P               |
| 0x27       | DEVICE_CAPABILITIE<br>S_2_H[7:0]             | _                                | _                                     | GENERI<br>C_TMR_<br>CAP  | LONG_<br>MSG_C<br>AP | SMB_PE<br>C_CAP    | SRC_FR<br>S_CAP          | SNK_FR<br>S_CAP          | WDOG_<br>TMR_CA<br>P      |
| 0x28       | STANDARD_INPUT_C<br>APABILITIES[7:0]         | _                                | _                                     | -                        |                      | S_INP_CA<br>1:0]   | VBUS_E<br>XT_OVP<br>_CAP | VBUS_E<br>XT_OCP<br>_CAP | FRC_OF<br>F_VBUS<br>_CAP  |
| 0x29       | STANDARD_OUTPUT_CAPABILITIES[7:0]            | VBUS_S<br>NK_DIS_<br>DET_CA<br>P | DBG_AC<br>C_CAP                       | VBUS_P<br>RESENT<br>_CAP | AUD_AC<br>C_CAP      | ACT_CB<br>L_CAP    | MUX_C<br>ONFG_C<br>AP    | CONN_P<br>RESENT<br>_CAP | CONN_<br>ORIENT<br>_CAP   |
| 0x2A       | CONFIG_EXTENDED1[7:0]                        | _                                | _                                     | _                        | _                    | _                  | _                        | FRS_BI<br>DIR            | SRC_FR<br>S_IN            |
| 0x2E       | MESSAGE_HEADER_I<br>NFO[7:0]                 | _                                | _                                     | _                        | CBL_PL<br>G          | DATA_R<br>OLE      | USB_F                    | PD[1:0]                  | PWR_R<br>OLE              |
| 0x2F       | RECEIVE_DETECT[7:0]                          | _                                | EN_CBL<br>_RST                        | EN_HRD<br>_RST           | EN_SOP<br>_DBG2      | EN_SOP<br>_DBG1    | EN_SOP<br>2              | EN_SOP<br>1              | EN_SOP                    |
| 0x30       | RECEIVE_BUFFER[7:0]                          | RECEIVE_BUFFER[7:0]              |                                       |                          |                      |                    |                          |                          |                           |
| 0x50       | TRANSMIT[7:0]                                | _                                | *RETRY_COUNTER - *TX_SOP_MESSAGE[2:0] |                          |                      |                    |                          | GE[2:0]                  |                           |
| 0x51       | TRANSMIT_BUFFER[7: 0]                        |                                  |                                       | Т                        | RANSMIT_             | BUFFER[7:          | 0]                       |                          |                           |
| 0x70       | VBUS_VOLTAGE_L[7:0]                          |                                  |                                       |                          | VBUS_VO              | LTAGE[7:0]         |                          |                          |                           |
| 0x71       | VBUS_VOLTAGE_H[7: 0]                         | _                                | _                                     | _                        | _                    | _                  | ACTOR[1:                 |                          | DLTAGE[9:<br>B]           |
| 0x74       | VBUS_STOP_DISCHA<br>RGE_THRESHOLD_L[7<br>:0] |                                  |                                       | VBUS_S                   | TOP_DISC             | H_THRESH           | OLD[7:0]                 |                          |                           |
| 0x75       | VBUS_STOP_DISCHA<br>RGE_THRESHOLD_H[<br>7:0] | _                                | _                                     | _                        | _                    | _                  | _                        |                          | OP_DISC<br>SHOLD[9:8<br>] |
| 0x76       | VBUS_VOLTAGE_ALA<br>RM_HI_CFG_L[7:0]         |                                  | •                                     | VE                       | BUS_ALARN            | и_HI_CFG[7         | 7:0]                     |                          |                           |
| 0x77       | VBUS_VOLTAGE_ALA<br>RM_HI_CFG_H[7:0]         | _                                | _                                     | _                        | _                    | _                  | _                        |                          | ARM_HI_<br>[9:8]          |
| 0x78       | VBUS_VOLTAGE_ALA<br>RM_LO_CFG_L[7:0]         |                                  |                                       | *VE                      | BUS_ALARN            | л_LO_CFG           | 7:0]                     |                          |                           |
| 0x79       | VBUS_VOLTAGE_ALA<br>RM_LO_CFG_H[7:0]         | _                                | _                                     | _                        | _                    | _                  | _                        |                          | ARM_LO_<br>[9:8]          |
| Power, Pro | tection and Legacy USB I                     | Registers                        |                                       |                          |                      |                    |                          |                          |                           |
| 0x80       | PWR_OUT_CONTROL[7:0]                         | _                                | _                                     | VOUT_I                   | LIM[1:0]             | _                  | _                        | VOUT_                    | SEL[1:0]                  |
| 0x81       | CABLE_COMP_CONT<br>ROL[7:0]                  | _                                | _                                     |                          |                      | GAIN               | N[5:0]                   |                          |                           |

| ADDRESS | NAME                             | MSB                    |          |         |                       |                          |                   |                         | LSB              |
|---------|----------------------------------|------------------------|----------|---------|-----------------------|--------------------------|-------------------|-------------------------|------------------|
| 0x82    | RESERVED[7:0]                    | _                      | _        | _       | _                     | _                        | -                 | _                       | RESERV<br>ED     |
| 0x83    | BUCK_BOOST_SETUP [7:0]           |                        | SLP[2:0] |         | FSW                   | /[1:0]                   | SYNC_D<br>IR      | SS_SE                   | EL[1:0]          |
| 0x84    | WATCHDOG_SETUP[7 :0]             | -                      | _        | -       | _                     | _                        | I                 | WD_TIME                 | EOUT[1:0]        |
| 0x85    | AUTO_SHIELD_SETUP<br>[7:0]       | _                      | _        | _       | _                     | _                        | _                 | RETRY_                  | TMR[1:0]         |
| 0x86    | AUTO CDP DCP SET UP[7:0]         | _                      | _        | _       | _                     | _                        | -                 | AUTO_CI<br>MOD          |                  |
| 0x87    | IN_THRESH[7:0]                   | -                      | _        | -       | _                     |                          | IN_UV_THRESH[3:0] |                         |                  |
| 0x88    | VCONN_THRESH[7:0]                | -                      | -        | -       | VCONN_<br>OCP_SE<br>L | -                        | VCONN_            | VCONN_IN_UV_THRESH[2:0] |                  |
| 0x89    | VBUS_THRESH[7:0]                 | _                      | VBUS_    | OV_THRE | SH[2:0]               | -                        | VBUS_             | _UV_THRES               | SH[2:0]          |
| 0x8A    | AUTO_SHIELD_STATU<br>S_MASK[7:0] | SHIELDI<br>NG_MA<br>SK | _        | _       | _                     | VCONN_<br>IN_UV_<br>MASK | IN_OC_<br>MASK    | VDD_US<br>B_UV_M<br>ASK | VBUS_U<br>V_MASK |
| 0x8B    | AUTO_SHIELD_STATU<br>S[7:0]      | SHIELDI<br>NG          | _        | _       | _                     | VCONN_<br>IN_UV          | IN_OC             | VDD_US<br>B_UV          | VBUS_U<br>V      |

### **Register Details**

### VENDOR ID L (0x0)

Lower 8-bits of VID

| LOWEL 0-DIES O | -bits of VID   |   |   |   |   |   |   |   |  |
|----------------|----------------|---|---|---|---|---|---|---|--|
| BIT            | 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
| Field          | VENDOR_ID[7:0] |   |   |   |   |   |   |   |  |
| Reset          | 0x6A           |   |   |   |   |   |   |   |  |
| Access<br>Type | Read Only      |   |   |   |   |   |   |   |  |
| Reset A        | 0x6A           |   |   |   |   |   |   |   |  |

| BITFIELD  | BITS | DESCRIPTION               | DECODE                        |  |
|-----------|------|---------------------------|-------------------------------|--|
| VENDOR_ID | 7:0  | Lower 8-bits of Maxim VID | Always reads 0x6A in MAX25430 |  |

### VENDOR\_ID\_H (0x1)

A Vendor ID, or VID, is used to identify the TCPC vendor. The VID is a unique 16-bit unsigned integer assigned by USB-IF.

| <u> </u>       |   |                 |  |  |  |  |  |  |  |
|----------------|---|-----------------|--|--|--|--|--|--|--|
| BIT            | 7 | 7 6 5 4 3 2 1 0 |  |  |  |  |  |  |  |
| Field          |   | VENDOR_ID[15:8] |  |  |  |  |  |  |  |
| Reset          |   | 0x0B            |  |  |  |  |  |  |  |
| Access<br>Type |   | Read Only       |  |  |  |  |  |  |  |
| Reset A        |   | 0x0B            |  |  |  |  |  |  |  |

| BITFIELD  | BITS | DESCRIPTION               | DECODE                        |
|-----------|------|---------------------------|-------------------------------|
| VENDOR_ID | 7:0  | Upper 8-bits of Maxim VID | Always reads 0x0B in MAX25430 |

### PRODUCT ID L (0x2)

Lower 8-bits of PID

| BIT            | 7 | 7 6 5 4 3 2 1 0 |  |    |    |  |  |  |
|----------------|---|-----------------|--|----|----|--|--|--|
| Field          |   | PRODUCT_ID[7:0] |  |    |    |  |  |  |
| Reset          |   | 0x00            |  |    |    |  |  |  |
| Access<br>Type |   | Read Only       |  |    |    |  |  |  |
| Reset A        |   |                 |  | 0x | 00 |  |  |  |

| BITFIELD       | BITS | DESCRIPTION                  | DECODE                        |
|----------------|------|------------------------------|-------------------------------|
| PRODUCT_I<br>D | 7:0  | Lower 8-bits of MAX25430 PID | Always reads 0x00 in MAX25430 |

### PRODUCT ID H (0x3)

The Product ID, or PID, is used to identify the product.

|                | _,, | , or i ib, is asea to identify the product. |  |    |    |  |  |  |  |
|----------------|-----|---------------------------------------------|--|----|----|--|--|--|--|
| BIT            | 7   | 7 6 5 4 3 2 1 0                             |  |    |    |  |  |  |  |
| Field          |     | PRODUCT_ID[15:8]                            |  |    |    |  |  |  |  |
| Reset          |     | 0x00                                        |  |    |    |  |  |  |  |
| Access<br>Type |     | Read Only                                   |  |    |    |  |  |  |  |
| Reset A        |     |                                             |  | 0x | 00 |  |  |  |  |

| BITFIELD       | BITS | DESCRIPTION                  | DECODE                        |
|----------------|------|------------------------------|-------------------------------|
| PRODUCT_I<br>D | 7:0  | Upper 8-bits of MAX25430 PID | Always reads 0x00 in MAX25430 |

### DEVICE\_ID\_L (0x4)

Lower 8-bits of the DEVICE ID register.

| BIT            | 7 | 7 6 5 4 3 2 1 0 |  |  |  |  |  |  |  |
|----------------|---|-----------------|--|--|--|--|--|--|--|
| Field          |   | DEVICE_ID[7:0]  |  |  |  |  |  |  |  |
| Reset          |   |                 |  |  |  |  |  |  |  |
| Access<br>Type |   | Read Only       |  |  |  |  |  |  |  |
| Reset A        |   | 0x00            |  |  |  |  |  |  |  |
|                | 1 |                 |  |  |  |  |  |  |  |

| BITFIELD  | BITS | DESCRIPTION                          | DECODE             |
|-----------|------|--------------------------------------|--------------------|
| DEVICE_ID | 7:0  | Lower 8-bits of MAX25430's Device ID | See Ordering Table |

### DEVICE\_ID\_H (0x5)

Upper 8-bits of the DEVICE\_ID register. The Device ID is used to identify the MAX25430 variant. See ordering table at the end of the datasheet.

| BIT            | 7    | 6               | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|------|-----------------|---|---|---|---|---|---|
| Field          |      | DEVICE_ID[15:8] |   |   |   |   |   |   |
| Reset          |      |                 |   |   |   |   |   |   |
| Access<br>Type |      | Read Only       |   |   |   |   |   |   |
| Reset A        | 0x00 |                 |   |   |   |   |   |   |

| BITFIELD  | BITS | DESCRIPTION                          | DECODE             |
|-----------|------|--------------------------------------|--------------------|
| DEVICE_ID | 7:0  | Upper 8-bits of MAX25430's Device ID | See Ordering Table |

### **USBTYPEC REV L (0x6)**

This register refers to USB Type-C Cable and Connector Specification Revision, USB Type-C represented by a unique 16-bit unsigned register. The format is packed binary coded decimal.

| BIT            | 7 | 7 6 5 4 3 2 1 0 |  |  |  |  |  |  |
|----------------|---|-----------------|--|--|--|--|--|--|
| Field          |   | TYPEC_REV[7:0]  |  |  |  |  |  |  |
| Reset          |   | 0x13            |  |  |  |  |  |  |
| Access<br>Type |   | Read Only       |  |  |  |  |  |  |
| Reset A        |   | 0x13            |  |  |  |  |  |  |

| BITFIELD  | BITS | DESCRIPTION                       | DECODE                        |
|-----------|------|-----------------------------------|-------------------------------|
| TYPEC_REV | 7:0  | USB TYPE-C Revision = Release 1.3 | Always reads 0x13 in MAX25430 |

### USBPD REV VER L (0x8)

USBPD REV VER[15:8]: Lower 8-bits

| BIT            | 7 | 6           | 5 | 4  | 3  | 2 | 1 | 0 |  |  |
|----------------|---|-------------|---|----|----|---|---|---|--|--|
| Field          |   | PD_VER[7:0] |   |    |    |   |   |   |  |  |
| Reset          |   | 0x12        |   |    |    |   |   |   |  |  |
| Access<br>Type |   | Read Only   |   |    |    |   |   |   |  |  |
| Reset A        |   |             |   | 0x | 12 |   |   |   |  |  |

| BITFIELD | BITS | DESCRIPTION          | DECODE                        |
|----------|------|----------------------|-------------------------------|
| PD_VER   | 7:0  | USB-PD Version = 1.2 | Always reads 0x12 in MAX25430 |

### USBPD REV VER H (0x9)

This register refers to USB PD Specification Revision and Version, USB PD represented by a unique 16-bit unsigned integer. The format is packed binary coded decimal.

| BIT            | 7 | 7 6 5 4 3 2 1 0 |  |  |  |  |  |  |  |  |
|----------------|---|-----------------|--|--|--|--|--|--|--|--|
| Field          |   | PD_REV[7:0]     |  |  |  |  |  |  |  |  |
| Reset          |   | 0x30            |  |  |  |  |  |  |  |  |
| Access<br>Type |   | Read Only       |  |  |  |  |  |  |  |  |
| Reset A        |   | 0x30            |  |  |  |  |  |  |  |  |

| BITFIELD | BITS | DESCRIPTION           | DECODE                        |
|----------|------|-----------------------|-------------------------------|
| PD_REV   | 7:0  | USB-PD Revision = 3.0 | Always reads 0x30 in MAX25430 |

### PD INTERFACE REV L (0xA)

PD\_INTERFACE\_REV[7:0]: Lower 8-bits

| BIT            | 7 | 6            | 5 | 4    | 3      | 2 | 1 | 0 |  |  |
|----------------|---|--------------|---|------|--------|---|---|---|--|--|
| Field          |   | IBS_VER[7:0] |   |      |        |   |   |   |  |  |
| Reset          |   | 0x11         |   |      |        |   |   |   |  |  |
| Access<br>Type |   |              |   | Read | l Only |   |   |   |  |  |
| Reset A        |   | 0x11         |   |      |        |   |   |   |  |  |
|                |   |              |   |      |        |   |   |   |  |  |

| BITFIELD | BITS | DESCRIPTION                                            | DECODE                        |
|----------|------|--------------------------------------------------------|-------------------------------|
| IBS_VER  | 7:0  | USB-PD Inter-Block Specification Version = Version 1.1 | Always reads 0x11 in MAX25430 |

#### PD INTERFACE REV H (0xB)

The USB-Port Controller Specification Revision register refers to this Specification Revision and Version represented by a unique 16-bit unsigned integer. The format is packed binary coded decimal.

| BIT            | 7 | 6            | 5 | 4  | 3  | 2 | 1 | 0 |  |
|----------------|---|--------------|---|----|----|---|---|---|--|
| Field          |   | IBS_REV[7:0] |   |    |    |   |   |   |  |
| Reset          |   | 0x20         |   |    |    |   |   |   |  |
| Access<br>Type |   | Read Only    |   |    |    |   |   |   |  |
| Reset A        |   |              |   | 0x | 20 |   |   |   |  |

| BITFIELD | BITS | DESCRIPTION                                     | DECODE                        |
|----------|------|-------------------------------------------------|-------------------------------|
| IBS_REV  | 7:0  | USB-PD Inter-Block Specification = Revision 2.0 | Always reads 0x20 in MAX25430 |

#### **ALERT L (0x10)**

Lower 8-bits of ALERT Register. The following description applies to both ALERT L and ALERT H registers:

This register is set by MAX25430 and cleared by TCPM. This register is used to communicate a status change from the MAX25430 to the TCPM. After an event or condition occurs, MAX25430 sets the corresponding bit in the ALERT register. MAX25430 will keep the bit associated with the ALERT asserted until the TCPM writes a 1 to clear it. MAX25430 indicates an alert status change has occurred by presenting a logical 1 in the corresponding alert bit position in this register and asserting the ALERT pin. The TCPM clears the ALERT bit by writing a logical 1 to the respective ALERT bit position. The TCPM can clear any number of ALERT bits in a single write by setting multiple bits to logical 1 and the rest of the bits in the register to logical 0. The TCPM writing a logical 0 to any ALERT bit has no effect, and therefore does not cause those ALERT bits to be set or cleared. The ALERT pin remains asserted until all ALERT bits are cleared by the TCPM. If the TCPM writes a logical 1 to a bit that is already logical 0, MAX25430 will not change the value of that bit.

| BIT            | 7                         | 6                         | 5                         | 4                         | 3                         | 2                         | 1                         | 0                         |
|----------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|
| Field          | VBUS_ALA<br>RM_HI         | TX_SOP_M<br>SG_SUCC       | TX_SOP_M<br>SG_DISCR<br>D | TX_SOP_M<br>SG_FAIL       | RX_HARD_<br>RST           | RX_SOP_M<br>SG_STAT       | PWR_STAT                  | HVCC_STA<br>T             |
| Reset          | 0b0                       |
| Access<br>Type | Write 1 to<br>Clear, Read |
| Reset A        | 0b0                       |

| BITFIELD          | BITS | DESCRIPTION                               | DECODE                                          |  |  |
|-------------------|------|-------------------------------------------|-------------------------------------------------|--|--|
| VBUS_ALAR<br>M_HI | 7    | VBUS Voltage Alarm Hi<br>(MAX25430B only) | 0: Cleared 1: A high-voltage alarm has occurred |  |  |

| BITFIELD              | BITS | DESCRIPTION                                       | DECODE                                                                                                                                                                                                                                |  |  |
|-----------------------|------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| TX_SOP_MS<br>G_SUCC   | 6    | Transmit SOP* Message Successful (MAX25430B only) | O: Cleared     1: Reset or SOP* message transmission     successful. GoodCRC response received on SOP*     message transmission. Transmit SOP* message     buffer registers are empty.                                                |  |  |
| TX_SOP_MS<br>G_DISCRD | 5    | Transmit SOP* Message Discarded (MAX25430B only)  | 0: Cleared 1: Reset or SOP* message transmission not sent due to an incoming receive message. Transmit SOP* message buffer registers are empty.                                                                                       |  |  |
| TX_SOP_MS<br>G_FAIL   | 4    | Transmit SOP* Message Failed (MAX25430B only)     | 0: Cleared 1: SOP* message transmission not successful, no GoodCRC response received on SOP* message transmission. Transmit SOP* message buffer registers are empty.                                                                  |  |  |
| RX_HARD_R<br>ST       | 3    | Received Hard Reset<br>(MAX25430B only)           | 0: Cleared<br>1: Received Hard Reset message                                                                                                                                                                                          |  |  |
| RX_SOP_M<br>SG_STAT   | 2    | Received SOP* Message Status (MAX25430B only)     | 0: Cleared 1: RECEIVE_BUFFER register changed. READABLE_BYTE_COUNT being set to 0 does not set this bit.                                                                                                                              |  |  |
| PWR_STAT              | 1    | Power Status                                      | 0: Cleared<br>1: Power Status changed                                                                                                                                                                                                 |  |  |
| HVCC_STAT             | 0    | HVCC Status<br>(MAX25430B only)                   | 0: Cleared 1: HVCC Status changed  Set when ROLE_CONTROL.HVCC1[10] or ROLE_CONTROL.HVCC2[10] has changed. MAX25430B does not assert this bit when HVCC_STATUS.LOOKING4CONN changes state if TCPC_CONTROL.EN_LK4CONN_ALRT is set to 0. |  |  |

### **ALERT H (0x11)**

Upper 8-bits of ALERT Register.

Writing a 1 to ALERT.RX\_BUFF\_OVRFL does not clear it unless the TCPM also writes a 1 to ALERT.RX\_SOP\_MSG\_STAT. The ALERT.RX\_BUFF\_OVRFL is always asserted if the SOP\* buffer registers are full, and those registers can only be cleared by writing a 1 to ALERT.RX\_SOP\_MSG\_STAT.

| BIT            | 7                         | 6              | 5                         | 4                    | 3                     | 2                         | 1                         | 0                         |
|----------------|---------------------------|----------------|---------------------------|----------------------|-----------------------|---------------------------|---------------------------|---------------------------|
| Field          | VNDR_ALR<br>T             | ALRT_EXT<br>ND | EXTND_ST<br>AT            | BEG_SOP_<br>MSG_STAT | VBUS_SNK<br>_DISC_DET | RX_BUFF_<br>OVRFL         | FAULT_ST<br>AT            | VBUS_ALA<br>RM_LO         |
| Reset          | 0b0                       | 0b0            | 0b0                       | 0b0                  | 0b0                   | 0b0                       | 0b0                       | 0b0                       |
| Access<br>Type | Write 1 to<br>Clear, Read | Read Only      | Write 1 to<br>Clear, Read | Read Only            | Read Only             | Write 1 to<br>Clear, Read | Write 1 to<br>Clear, Read | Write 1 to<br>Clear, Read |
| Reset A        | 0b0                       | 0b0            | 0b0                       | 0b0                  | 0b0                   | 0b0                       | 0b0                       | 0b0                       |

| BITFIELD              | BITS | DESCRIPTION                                    | DECODE                                                                                                                                                                                                     |
|-----------------------|------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VNDR_ALRT             | 7    | Vendor Defined Alert                           | O: Cleared  1: A vendor defined alert has been detected. Defined in the VENDOR_DEFINED registers starting at address 0x80.  This bit can be cleared, regardless of the current status of the alert source. |
| ALRT_EXTN<br>D        | 6    | Alert Extended (Reserved)                      | Always reads 0 in MAX25430 (Extended Alerts not supported)                                                                                                                                                 |
| EXTND_STA<br>T        | 5    | Extended Status                                | 0: Cleared<br>1: Extended Status changed                                                                                                                                                                   |
| BEG_SOP_<br>MSG_STAT  | 4    | Beginning SOP* Message Status (MAX25430B only) | Always reads 0 in MAX25430 (Extended messaging not supported)                                                                                                                                              |
| VBUS_SNK_<br>DISC_DET | 3    | VBUS Sink Disconnect Detected (MAX25430B only) | Always reads 0 in MAX25430 (Source-only)                                                                                                                                                                   |
| RX_BUFF_O<br>VRFL     | 2    | Rx Buffer Overflow<br>(MAX25430B only)         | O: TCPC Rx buffer is functioning properly 1: TCPC Rx buffer has overflowed. Future GoodCRC shall not be sent.  This bit is cleared when the TCPM writes a 1 to it and a 1 to ALERT.RX_SOP_MSG_STAT.        |
| FAULT_STA<br>T        | 1    | Fault Status                                   | 0: No fault 1: A fault has occurred. Read the FAULT_STATUS register                                                                                                                                        |
| VBUS_ALAR<br>M_LO     | 0    | VBUS Voltage Alarm Lo<br>(MAX25430B only)      | 0: Cleared 1: A low-voltage alarm has occurred                                                                                                                                                             |

### ALERT MASK L (0x12)

Lower 8-bits of the 16-bit ALERT\_MASK register.

This is an event interrupt mask register. It is masked and unmasked by the TCPM. The ALERT\_MASK\_L register is cleared by the TCPM. This register shall be initialized by the TCPM upon power on or Hard Reset. The assertion of the ALERT pin is prevented when the corresponding bit in this register is set to zero by the TCPM. Setting any bits in this register has no effect on the ALERT\_L register.

| BIT            | 7                          | 6                           | 5                             | 4                           | 3                   | 2                           | 1                   | 0                   |
|----------------|----------------------------|-----------------------------|-------------------------------|-----------------------------|---------------------|-----------------------------|---------------------|---------------------|
| Field          | MSK_VBUS<br>_V_ALRM_<br>HI | MSK_TX_S<br>OP_MSG_S<br>UCC | MSK_TX_S<br>OP_MSG_<br>DISCRD | MSK_TX_S<br>OP_MSG_F<br>AIL | MSK_RX_H<br>ARD_RST | MSK_RX_S<br>OP_MSG_S<br>TAT | MSK_PWR<br>_STAT    | MSK_HVC<br>C_STAT   |
| Reset          | 0b1                        | 0b1                         | 0b1                           | 0b1                         | 0b1                 | 0b1                         | 0b1                 | 0b1                 |
| Access<br>Type | Write,<br>Read, Ext        | Write,<br>Read, Ext         | Write,<br>Read, Ext           | Write,<br>Read, Ext         | Write,<br>Read, Ext | Write,<br>Read, Ext         | Write,<br>Read, Ext | Write,<br>Read, Ext |
| Reset A        | 0b0                        | 0b0                         | 0b0                           | 0b0                         | 0b0                 | 0b0                         | 0b0                 | 0b0                 |

| BITFIELD                    | BITS | DESCRIPTION                                                      | DECODE                                    |
|-----------------------------|------|------------------------------------------------------------------|-------------------------------------------|
| MSK_VBUS_<br>V_ALRM_HI      | 7    | VBUS Voltage Alarm Hi Interrupt Mask (MAX25430B only)            | 0: Interrupt masked 1: Interrupt unmasked |
| MSK_TX_SO<br>P_MSG_SU<br>CC | 6    | Transmit SOP* Message Successful Interrupt Mask (MAX25430B only) | 0: Interrupt masked 1: Interrupt unmasked |

| BITFIELD                      | BITS | DESCRIPTION                                                              | DECODE                                       |
|-------------------------------|------|--------------------------------------------------------------------------|----------------------------------------------|
| MSK_TX_SO<br>P_MSG_DIS<br>CRD | 5    | Transmit SOP* Message Discarded Interrupt<br>Mask<br>(MAX25430B only)    | 0: Interrupt masked<br>1: Interrupt unmasked |
| MSK_TX_SO<br>P_MSG_FAI<br>L   | 4    | Transmit SOP* Message Failed Interrupt<br>Mask<br>(MAX25430B only)       | 0: Interrupt masked<br>1: Interrupt unmasked |
| MSK_RX_HA<br>RD_RST           | 3    | Received Hard Reset Message Status<br>Interrupt Mask<br>(MAX25430B only) | 0: Interrupt masked<br>1: Interrupt unmasked |
| MSK_RX_S<br>OP_MSG_S<br>TAT   | 2    | Receive SOP* Message Status Interrupt<br>Mask<br>(MAX25430B only)        | 0: Interrupt masked<br>1: Interrupt unmasked |
| MSK_PWR_<br>STAT              | 1    | Power Status Interrupt Mask                                              | 0: Interrupt masked 1: Interrupt unmasked    |
| MSK_HVCC<br>_STAT             | 0    | CC Status Interrupt Mask<br>(MAX25430B only)                             | 0: Interrupt masked 1: Interrupt unmasked    |

### ALERT MASK H (0x13)

Upper 8-bits of the 16-bit ALERT\_MASK register.

This is an event interrupt mask register. It is masked and unmasked by the TCPM. The ALERT\_MASK\_H register is cleared by the TCPM. This register shall be initialized by the TCPM upon power on or Hard Reset. The assertion of the ALERT pin is prevented when the corresponding bit in this register is set to zero by the TCPM. Setting any bits in this register has no effect on ALERT\_H register.

| BIT            | 7                   | 6                   | 5                   | 4                            | 3                             | 2                         | 1                   | 0                          |
|----------------|---------------------|---------------------|---------------------|------------------------------|-------------------------------|---------------------------|---------------------|----------------------------|
| Field          | MSK_VND<br>R_ALRT   | MSK_ALRT<br>_EXTND  | MSK_EXTN<br>D_STAT  | MSK_BEG_<br>SOP_MSG_<br>STAT | MSK_VBUS<br>_SNK_DIS<br>C_DET | MSK_RX_B<br>UFF_OVRF<br>L | MSK_FAUL<br>T_STAT  | MSK_VBUS<br>_V_ALRM_<br>LO |
| Reset          | 0b1                 | 0b1                 | 0b1                 | 0b1                          | 0b1                           | 0b1                       | 0b1                 | 0b1                        |
| Access<br>Type | Write,<br>Read, Ext | Write,<br>Read, Ext | Write,<br>Read, Ext | Write,<br>Read, Ext          | Write,<br>Read, Ext           | Write,<br>Read, Ext       | Write,<br>Read, Ext | Write,<br>Read, Ext        |
| Reset A        | 0b1                 | 0b0                 | 0b0                 | 0b0                          | 0b0                           | 0b0                       | 0b1                 | 0b0                        |

| BITFIELD                      | BITS | DESCRIPTION                                                   | DECODE                                                                   |
|-------------------------------|------|---------------------------------------------------------------|--------------------------------------------------------------------------|
| MSK_VNDR<br>_ALRT             | 7    | Vendor Defined Alert Interrupt Mask                           | 0: Interrupt masked 1: Interrupt unmasked                                |
| MSK_ALRT_<br>EXTND            | 6    | Alert Extended Interrupt Mask (Reserved)                      | Writes are not applicable in MAX25430 (Alert Extended not supported)     |
| MSK_EXTN<br>D_STAT            | 5    | Extended Status Interrupt Mask                                | 0: Interrupt masked 1: Interrupt unmasked                                |
| MSK_BEG_S<br>OP_MSG_S<br>TAT  | 4    | Beginning SOP* Message Status Interrupt<br>Mask<br>(Reserved) | Writes are not applicable in MAX25430 (Extended messaging not supported) |
| MSK_VBUS_<br>SNK_DISC_<br>DET | 3    | VBUS Sink Disconnect Detected Interrupt<br>Mask<br>(Reserved) | Writes are not applicable in MAX25430 (Source-only)                      |
| MSK_RX_BU<br>FF_OVRFL         | 2    | Rx Buffer Overflow Interrupt Mask (MAX25430B only)            | 0: Interrupt masked 1: Interrupt unmasked                                |
| MSK_FAULT<br>_STAT            | 1    | Fault Status Interrupt Mask                                   | 0: Interrupt masked<br>1: Interrupt unmasked                             |

| BITFIELD               | BITS | DESCRIPTION                                           | DECODE                                    |
|------------------------|------|-------------------------------------------------------|-------------------------------------------|
| MSK_VBUS_<br>V_ALRM_LO | 0    | VBUS Voltage Alarm Lo Interrupt Mask (MAX25430B only) | 0: Interrupt masked 1: Interrupt unmasked |

#### **POWER STATUS MASK (0x14)**

This is an event interrupt mask. It is masked and unmasked by the TCPM. This register allows individual masking of power events. The POWER\_STATUS\_MASK register is cleared by the TCPM. This register shall be initialized by the TCPM upon power on or Hard Reset. The assertion of the ALERT pin is prevented when the corresponding bit is set to zero by the TCPM. Setting any bits in this register has no effect on the POWER\_STATUS register.

|                | To by the Form. County any blom the region had no enection that To VVLIX_DIVITION region. |                   |                                       |                           |                           |                            |                             |                           |
|----------------|-------------------------------------------------------------------------------------------|-------------------|---------------------------------------|---------------------------|---------------------------|----------------------------|-----------------------------|---------------------------|
| BIT            | 7                                                                                         | 6                 | 5                                     | 4                         | 3                         | 2                          | 1                           | 0                         |
| Field          | MSK_DEB<br>G_ACC_CO<br>NN_STAT                                                            | MSK_INIT_<br>STAT | MSK_SRC_<br>NON_DEF_<br>VOLT_STA<br>T | MSK_SRC_<br>VBUS_STA<br>T | MSK_VBUS<br>_DET_STA<br>T | MSK_VBUS<br>_PRSN_ST<br>AT | MSK_VCO<br>NN_PRSN_<br>STAT | MSK_SNK_<br>VBUS_STA<br>T |
| Reset          | 0b1                                                                                       | 0b1               | 0b1                                   | 0b1                       | 0b1                       | 0b1                        | 0b1                         | 0b1                       |
| Access<br>Type | Write, Read                                                                               | Write, Read       | Write, Read                           | Write, Read               | Write, Read               | Write, Read                | Write, Read                 | Write, Read               |
| Reset A        | 0b1                                                                                       | 0b1               | 0b1                                   | 0b1                       | 0b1                       | 0b1                        | 0b1                         | 0b1                       |

| BITFIELD                          | BITS | DESCRIPTION                                        | DECODE                                                               |
|-----------------------------------|------|----------------------------------------------------|----------------------------------------------------------------------|
| MSK_DEBG<br>_ACC_CON<br>N_STAT    | 7    | Debug Accessory Connected Status Interrupt<br>Mask | 0: Interrupt masked<br>1: Interrupt unmasked                         |
| MSK_INIT_S<br>TAT                 | 6    | MAX25430 Initialization Status Interrupt Mask      | 0: Interrupt masked 1: Interrupt unmasked                            |
| MSK_SRC_<br>NON_DEF_V<br>OLT_STAT | 5    | Sourcing High Voltage Status Interrupt Mask        | 0: Interrupt masked<br>1: Interrupt unmasked                         |
| MSK_SRC_V<br>BUS_STAT             | 4    | Sourcing VBUS Status Interrupt Mask                | 0: Interrupt masked 1: Interrupt unmasked                            |
| MSK_VBUS_<br>DET_STAT             | 3    | VBUS Detection Status Interrupt Mask               | 0: Interrupt masked 1: Interrupt unmasked                            |
| MSK_VBUS_<br>PRSN_STAT            | 2    | VBUS Present Status Interrupt Mask                 | 0: Interrupt masked 1: Interrupt unmasked                            |
| MSK_VCON<br>N_PRSN_ST<br>AT       | 1    | VCONN Present Status Interrupt Mask                | 0: Interrupt masked<br>1: Interrupt unmasked                         |
| MSK_SNK_V<br>BUS_STAT             | 0    | Sinking VBUS Status Interrupt Mask (Reserved)      | Writes are not applicable in MAX25430 (Force Off VBUS not supported) |

### **FAULT STATUS MASK (0x15)**

This is an event interrupt mask. It is masked and unmasked by the TCPM. This register allows individual masking of fault events. The FAULT\_STATUS\_MASK Register is cleared by the TCPM. The FAULT\_STATUS\_MASK Register shall be initialized upon power on or Hard Reset.

The assertion of the ALERT pin is prevented when the corresponding bit is set to zero by the TCPM. Setting any bits in this register has no effect on the FAULT STATUS register.

| BIT            | 7                   | 6                          | 5                           | 4                           | 3                | 2                | 1                 | 0               |
|----------------|---------------------|----------------------------|-----------------------------|-----------------------------|------------------|------------------|-------------------|-----------------|
| Field          | MSK_AII_R<br>EG_RST | MSK_FOR<br>CD_OFF_V<br>BUS | MSK_AUTO<br>_DISCH_FA<br>IL | MSK_FOR<br>C_DISCH_<br>FAIL | MSK_VBUS<br>_OCP | MSK_VBUS<br>_OVP | MSK_VCO<br>NN_OCP | MSK_I2C_E<br>RR |
| Reset          | 0b1                 | 0b1                        | 0b1                         | 0b1                         | 0b1              | 0b1              | 0b1               | 0b1             |
| Access<br>Type | Write, Read         | Write, Read                | Write, Read                 | Write, Read                 | Write, Read      | Write, Read      | Write, Read       | Write, Read     |
| Reset A        | 0b1                 | 0b1                        | 0b1                         | 0b1                         | 0b1              | 0b1              | 0b1               | 0b1             |

| BITFIELD                    | BITS | DESCRIPTION                                                 | DECODE                                                               |
|-----------------------------|------|-------------------------------------------------------------|----------------------------------------------------------------------|
| MSK_AII_RE<br>G_RST         | 7    | All Registers Reset To Default Interrupt Mask               | O: Interrupt masked     I: Interrupt unmasked                        |
| MSK_FORC<br>D_OFF_VBU<br>S  | 6    | Force Off VBUS Interrupt Status Mask (Reserved)             | Writes are not applicable in MAX25430 (Force Off VBUS not supported) |
| MSK_AUTO_<br>DISCH_FAIL     | 5    | Auto Discharge Failed Interrupt Mask (MAX25430B only)       | O: Interrupt masked     I: Interrupt unmasked                        |
| MSK_FORC<br>_DISCH_FAI<br>L | 4    | Force Discharge Failed Interrupt Mask                       | 0: Interrupt masked<br>1: Interrupt unmasked                         |
| MSK_VBUS_<br>OCP            | 3    | VBUS Over Current Protection Fault Interrupt<br>Status Mask | O: Interrupt masked     I: Interrupt unmasked                        |
| MSK_VBUS_<br>OVP            | 2    | VBUS Over Voltage Protection Fault Interrupt<br>Status Mask | O: Interrupt masked     I: Interrupt unmasked                        |
| MSK_VCON<br>N_OCP           | 1    | Vconn Over Current Fault Interrupt Status<br>Mask           | 0: Interrupt masked 1: Interrupt unmasked                            |
| MSK_I2C_E<br>RR             | 0    | I2C Interface Error Interrupt Status Mask                   | 0: Interrupt masked<br>1: Interrupt unmasked                         |

### **EXTENDED STATUS MASK (0x16)**

This is an event interrupt mask. It is masked and unmasked by the TCPM. The EXTENDED\_STATUS\_MASK register is cleared by the TCPM. This register shall be initialized upon power on or Hard Reset. The assertion of the ALERT pin is prevented when the corresponding bit is set to zero by the TCPM. Setting any bits in this register has no effect on the EXTENDED\_STATUS register.

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0               |
|----------------|---|---|---|---|---|---|---|-----------------|
| Field          | _ | _ | _ | _ | _ | _ | _ | MSK_VSAF<br>E0V |
| Reset          | - | - | - | _ | - | - | - | 0b1             |
| Access<br>Type | _ | _ | - | - | _ | - | - | Write, Read     |
| Reset A        | _ | _ | _ | _ | _ | _ | _ | 0b1             |

| BITFIELD        | BITS | DESCRIPTION                   | DECODE                                       |
|-----------------|------|-------------------------------|----------------------------------------------|
| MSK_VSAFE<br>0V | 0    | vSafe0V Status Interrupt Mask | 0: Interrupt masked<br>1: Interrupt unmasked |

### **ALERT EXTENDED MASK (0x17)**

This register is not applicable to MAX25430.

| BIT            | 7 | 6 | 5 | 4 | 3 | 2               | 1                    | 0                    |
|----------------|---|---|---|---|---|-----------------|----------------------|----------------------|
| Field          | _ | _ | - | _ | _ | MSK_TMR_<br>EXP | MSK_SRC_<br>FST_RSWP | MSK_SNK_<br>FST_RSWP |
| Reset          | - | - | - | - | - | 0b1             | 0b1                  | 0b1                  |
| Access<br>Type | _ | _ | - | _ | - | Write, Read     | Write, Read          | Write, Read          |
| Reset A        | _ | _ | _ | _ | _ | 0b1             | 0b1                  | 0b1                  |

| BITFIELD             | BITS | DESCRIPTION                                     | DECODE                                                               |
|----------------------|------|-------------------------------------------------|----------------------------------------------------------------------|
| MSK_TMR_<br>EXP      | 2    | Timer Expired Interrupt Mask (Reserved)         | Writes are not applicable in MAX25430 (Generic Timer not supported)  |
| MSK_SRC_F<br>ST_RSWP | 1    | Source Fast Role Swap Interrupt Mask (Reserved) | Writes are not applicable in MAX25430 (Fast Role Swap not supported) |
| MSK_SNK_F<br>ST_RSWP | 0    | Sink Fast Role Swap Interrupt Mask (Reserved)   | Writes are not applicable in MAX25430 (Source-only)                  |

### **CONFIG\_STANDARD\_OUTPUT (0x18)**

### CONFIGURE STANDARD OUTPUT[7:0]:

This read/write register is used to configure the Standard Outputs or read the status of the Standard Outputs and is optional normative per the TCPCI specification. Since the MAX25430 does not support any Standard Outputs, this register is only used by the TCPM to read reset values, if needed.

| BIT            | 7               | 6                | 5                  | 4                  | 3              | 2    | 1              | 0               |
|----------------|-----------------|------------------|--------------------|--------------------|----------------|------|----------------|-----------------|
| Field          | HI_IMPD_O<br>UT | DBG_ACC_<br>CONN | AUDIO_AC<br>C_CONN | ACTV_CAB<br>L_CONN | MUX_CNTRL[1:0] |      | CONN_PR<br>SNT | CONN_ORI<br>ENT |
| Reset          | 0b0             | 0b1              | 0b1                | 0b0                | 0b             | 0b00 |                | 0b0             |
| Access<br>Type | Write, Read     | Write, Read      | Write, Read        | Write, Read        | Write, Read    |      | Write, Read    | Write, Read     |
| Reset A        | 0b0             | 0b1              | 0b1                | 0b0                | 0b             | 00   | 0b0            | 0b0             |

|                    | •    | 1                                                                |                                                                                                 |  |  |
|--------------------|------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--|--|
| BITFIELD           | BITS | DESCRIPTION                                                      | DECODE                                                                                          |  |  |
| HI_IMPD_O<br>UT    | 7    | "High Impedance Output" Output Pin Control (Reserved)            | Writes are not applicable in MAX25430 ("High Impedance Output" Pin not implemented)             |  |  |
| DBG_ACC_<br>CONN   | 6    | "Debug Accessory Connected#" Output Pin<br>Control<br>(Reserved) | 0: A Debug Accessory is connected 1: No Debug Accessory is connected (default)                  |  |  |
| AUDIO_ACC<br>_CONN | 5    | "Audio Accessory Connected#" Output Pin<br>Control<br>(Reserved) | Writes are not applicable in MAX25430 ("Audio Accessory Connected#" Output Pin not implemented) |  |  |
| ACTV_CABL<br>_CONN | 4    | "Active Cable Connected" Output Pin Control (Reserved)           | Writes are not applicable in MAX25430 ("Active Cable Connected" Output Pin not implemented)     |  |  |
| MUX_CNTR<br>L      | 3:2  | "MUX Control" Output Pin Control (Reserved)                      | Writes are not applicable in MAX25430 ("MUX Control" Output Pin not implemented)                |  |  |
| CONN_PRS<br>NT     | 1    | "Connection Present" Output Pin Control (Reserved)               | Writes are not applicable in MAX25430 ("Connection Present" Output Pin not implemented)         |  |  |
| CONN_ORIE          | 0    | "Connector Orientation" Output Pin Control (Reserved)            | Writes are not applicable in MAX25430 ("Connector Orientation" Output Pin not implemented)      |  |  |

### TCPC\_CONTROL (0x19)

After the TCPC has set the power on reset default values, this register is set and cleared only by the TCPM. The TCPM writes to this register to set the Plug Orientation.

| BIT            | 7              | 6                   | 5             | 4                 | 3                          | 2    | 1           | 0             |
|----------------|----------------|---------------------|---------------|-------------------|----------------------------|------|-------------|---------------|
| Field          | EN_SMB_P<br>EC | EN_LK4CO<br>NN_ALRT | EN_WD_T<br>MR | DBG_ACC_<br>CNTRL | I2C_CLK_STRCH[1:0] BIST_TI |      | BIST_TM     | PLUG_ORN<br>T |
| Reset          | 0b0            | 0b0                 | 0b0           | 0b0               | 0b                         | 0b00 |             | 0b0           |
| Access<br>Type | Read Only      | Write, Read         | Write, Read   | Write, Read       | Read Only                  |      | Write, Read | Write, Read   |
| Reset A        | 0b0            | 0b0                 | 0b0           | 0b0               | 0b                         | 00   | 0b0         | 0b0           |

| BITFIELD            | BITS | DESCRIPTION                                                                                                                                                                                                                             | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EN_SMB_PE<br>C      | 7    | Enable SMBus PEC (Reserved)                                                                                                                                                                                                             | Writes are ignored and always reads 0 in MAX25430 (SMBus PEC not supported)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| EN_LK4CON<br>N_ALRT | 6    | Enable Looking4Connection Alert (MAX25430B only)                                                                                                                                                                                        | 0: Disable ALERT_L.HVCC_STAT assertion when HVCC_STATUS.LOOKING4CONN changes (default) 1: Enable ALERT_L.HVCC_STAT assertion when HVCC_STATUS.LOOKING4CONN changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| EN_WD_TM<br>R       | 5    | Enable Watchdog Timer                                                                                                                                                                                                                   | O: Watchdog Timer is disabled (default)     : Watchdog Timer is enabled     See Watchdog Timer section for more information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| DBG_ACC_<br>CNTRL   | 4    | Debug Accessory Control<br>(MAX25430B only)                                                                                                                                                                                             | Disabled (power on default)     Controlled by TCPM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| I2C_CLK_ST<br>RCH   | 3:2  | I2C Clock Stretching Control (Reserved)                                                                                                                                                                                                 | Writes are ignored and always reads 0 in MAX25430 (I2C Clock Stretching not supported)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| BIST_TM             | 1    | BIST Test Mode (MAX25430B)  Setting this bit to 1 is intended to be used only when a USB compliance tester is using USB BIST Test Data to test the PHY layer of the TCPC. The TCPM should clear this bit when a disconnect is detected. | 0: Normal Operation. Incoming messages enabled by RECEIVE_DETECT passed to TCPM via Alert.  1: BIST Test Mode. Incoming messages enabled by RECEIVE_DETECT result in GoodCRC response but may not be passed to the TCPM via Alert. TCPC may temporarily store incoming messages in the Receive Message Buffer, but this may or may not result in a Receive SOP* Message Status or a Rx Buffer Overflow alert.  The TCPM can mask or ignore received message alerts when this bit is set to 1 since the TCPC may or may not assert the alert. The TCPM may also treat received messages in this mode in the same way as received messages during normal operation. |

| BITFIELD      | BITS | DESCRIPTION      | DECODE                                                                                                                                                                                                                                                                                                                     |
|---------------|------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLUG_ORN<br>T | 0    | Plug Orientation | O: When VCONN is enabled, apply it to the CC2 pin.  MAX25430B only: MAX25430B monitors the CC1 pin for BMC communications if PD message delivery is enabled.  1: When VCONN is enabled, apply it to the CC1 pin.  MAX25430B only: MAX25430B monitors the CC2 pin for BMC communications if PD message delivery is enabled. |

### **ROLE CONTROL (0x1A)**

After the TCPC has set the power on reset default values, this register is set and cleared only by the TCPM. The TCPM

writes to this register to configure the CC pull up (Rp) current sources.

| BIT            | 7 | 6         | 5           | 4 | 3           | 2 | 1          | 0    |
|----------------|---|-----------|-------------|---|-------------|---|------------|------|
| Field          | _ | DRP       | RP_VAL[1:0] |   | HVCC2[1:0]  |   | HVCC1[1:0] |      |
| Reset          | _ | 0b0       | 0b00        |   | 0b01        |   | 0b01       |      |
| Access<br>Type | _ | Read Only | Write, Read |   | Write, Read |   | Write,     | Read |
| Reset A        | - | 0b0       | 0b11        |   | 0b11 0b11   |   | 0b         | 11   |

| BITFIELD | BITS | DESCRIPTION                          | DECODE                                                                        |
|----------|------|--------------------------------------|-------------------------------------------------------------------------------|
| DRP      | 6    | DRP (Reserved)                       | Writes are ignored and always reads 0 in MAX25430 (DRP not supported)         |
| RP_VAL   | 5:4  | Rp Value Setting<br>(MAX25430B only) | 00: Rp default<br>01: Rp 1.5A<br>10: Rp 3.0A<br>11: Reserved                  |
| HVCC2    | 3:2  | HVCC2 Control<br>(MAX25430B only)    | 00: Reserved<br>01: Rp<br>10: Reserved<br>11: Open (Disconnect or don't care) |
| HVCC1    | 1:0  | HVCC1 Control<br>(MAX25430B only)    | 00: Reserved<br>01: Rp<br>10: Reserved<br>11: Open (Disconnect or don't care) |

### FAULT\_CONTROL (0x1B)

After the TCPC has set the power on reset default values, this register is set and cleared only by the TCPM. The TCPM writes to FAULT CONTROL to enable/disable the reporting of certain faults.

| BIT            | 7 | 6 | 5 | 4                    | 3                                     | 2                   | 1                   | 0                        |
|----------------|---|---|---|----------------------|---------------------------------------|---------------------|---------------------|--------------------------|
| Field          | _ | I | _ | FRC_OFF_<br>VBUS_DIS | VBUS_DIS<br>CH_FLT_D<br>ET_TMR_E<br>N | VBUS_OCP<br>_DET_EN | VBUS_OVP<br>_DET_EN | VCONN_O<br>CP_DET_E<br>N |
| Reset          | _ | _ | _ | 0b0                  | 0b0                                   | 0b0                 | 0b0                 | 0b0                      |
| Access<br>Type | _ | _ | _ | Read Only            | Write, Read                           | Write, Read         | Write, Read         | Write, Read              |
| Reset A        | _ | _ | _ | 0b0                  | 0b0                                   | 0b0                 | 0b0                 | 0b0                      |

| BITFIELD                          | BITS | DESCRIPTION                                     | DECODE                                                                                                                                                                                           |
|-----------------------------------|------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FRC_OFF_V<br>BUS_DIS              | 4    | Force Off VBUS (Reserved)                       | Writes are ignored and always reads 0b in MAX25430 (Force Off Vbus control not supported)                                                                                                        |
| VBUS_DISC<br>H_FLT_DET<br>_TMR_EN | 3    | VBUS Discharge Fault Detection Timer            | 0: VBUS Discharge Fault Detection Timer enabled 1: VBUS Discharge Fault Detection Timer disabled This enables the timers for both FAULT_STATUS.AUTO_DISCH_FAIL and FAULT_STATUS.FORCE_DISCH_FAIL |
| VBUS_OCP_<br>DET_EN               | 2    | Internal OCP VBUS Over Current Protection Fault | Fault detection circuit enabled     Fault detection circuit disabled                                                                                                                             |
| VBUS_OVP_<br>DET_EN               | 1    | Internal OVP VBUS Over Voltage Protection Fault | O: Internal OVP circuit enabled     I: Internal OVP circuit disabled                                                                                                                             |
| VCONN_OC<br>P_DET_EN              | 0    | VCONN Over Current Fault                        | Fault detection circuit enabled     Fault detection circuit disabled                                                                                                                             |

### POWER\_CONTROL (0x1C)

After the TCPC has set the power on reset default values, this register is set and cleared by the TCPM.

|                | tor the for a fine out the perior of feed actually raided, the register to est and election by the for in. |                      |                   |                            |                   |                   |                    |                      |
|----------------|------------------------------------------------------------------------------------------------------------|----------------------|-------------------|----------------------------|-------------------|-------------------|--------------------|----------------------|
| BIT            | 7                                                                                                          | 6                    | 5                 | 4                          | 3                 | 2                 | 1                  | 0                    |
| Field          | FAST_RSW<br>P_EN                                                                                           | VBUS_VOL<br>T_MON_EN | VOLT_ALR<br>MS_EN | AUTO_DIS<br>CH_DISC_<br>EN | BLED_DIS<br>CH_EN | FORC_DIS<br>CH_EN | VCONN_P<br>WR_SUPP | EN_VCON<br>N         |
| Reset          | 0b0                                                                                                        | 0b1                  | 0b1               | 0b0                        | 0b0               | 0b0               | 0b0                | 0b0                  |
| Access<br>Type | Read Only                                                                                                  | Write, Read          | Write, Read       | Write, Read                | Read Only         | Write, Read       | Write, Read        | Write,<br>Read, Dual |
| Reset A        | 0b0                                                                                                        | 0b1                  | 0b1               | 0b0                        | 0b0               | 0b0               | 0b0                | 0b0                  |

| BITFIELD               | BITS | DESCRIPTION                                   | DECODE                                                                                                                                                                             |  |  |
|------------------------|------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| FAST_RSW<br>P_EN       | 7    | Fast Role Swap Enable (Reserved)              | Writes are ignored and always reads 0 in MAX25430 (Fast Role Swap not supported)                                                                                                   |  |  |
| VBUS_VOLT<br>_MON_EN   | 6    | VBUS_VOLTAGE Monitor:<br>(MAX25430B only)     | O: Enables VBUS Voltage Monitoring (ADC)     Disables VBUS Voltage Monitoring (default)                                                                                            |  |  |
| VOLT_ALRM<br>S_EN      | 5    | Disable Voltage Alarms<br>(MAX25430B only)    | O: Enables Voltage Alarms Power status reporting     1: Disables Voltage Alarms Power status reporting (default)                                                                   |  |  |
| AUTO_DISC<br>H_DISC_EN | 4    | Auto Discharge Disconnect<br>(MAX25430B only) | 0: MAX25430B does not automatically discharge VBUS based on VBUS voltage (default) 1: MAX25430B automatically discharges VBUS                                                      |  |  |
| BLED_DISC<br>H_EN      | 3    | Enable Bleed Discharge (Reserved)             | Writes are ignored and always reads 0 in MAX25430 (Bleed Discharge not supported)                                                                                                  |  |  |
| FORC_DISC<br>H_EN      | 2    | Force Discharge                               | 0: Disable VBUS Force Discharge (default) 1: Enable VBUS Force Discharge                                                                                                           |  |  |
| VCONN_PW<br>R_SUPP     | 1    | VCONN Power Supported                         | 0: Deliver at least 1W on VCONN 1: Deliver at least the power indicated in DEVICE_CAPABILITIES.VCONNPowerSupported Writing to this register has no affect in MAX25430 (always 1W). |  |  |

| BITFIELD | BITS | DESCRIPTION  | DECODE                                                                                                                                                  |
|----------|------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| EN_VCONN | 0    | Enable VCONN | 0: Disable VCONN Source (default) 1: Enable VCONN Source to CC  The MAX25430 autonomously disables VCONN by clearing EN_VCONN when SHIELDING is active. |

### **HVCC\_STATUS (0x1D)**

This register is set and cleared by the TCPC. The TCPC will update this register within 50µs (max.) of a change on the HVCC1 or HVCC2 wires, after debounce.

| BIT            | 7 | 6 | 5                | 4             | 3                          | 2 | 1         | 0    |
|----------------|---|---|------------------|---------------|----------------------------|---|-----------|------|
| Field          | _ | _ | LOOKING4<br>CONN | CONN_RSL<br>T | HVCC2_STATE[1:0] HVCC1_STA |   | TATE[1:0] |      |
| Reset          | _ | _ | 0b0              | 0b0           | 0b00 0b00                  |   | 00        |      |
| Access<br>Type | _ | - | Read Only        | Read Only     | Read Only R                |   | Read      | Only |
| Reset A        | _ | _ | 0b0              | 0b0           | 0b11 0b11                  |   | 11        |      |

| BITFIELD         | BITS | DESCRIPTION                            | DECODE                                                                                                                                                                    |
|------------------|------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LOOKING4C<br>ONN | 5    | Looking4Connection<br>(MAX25430B only) | 0: MAX25430B is not actively looking for a connection 1: MAX25430B is looking for a connection  A transition from 1 to 0 indicates a potential connection has been found. |
| CONN_RSLT        | 4    | ConnectResult (Reserved)               | Always reads 0 in MAX25430 (Source Only)                                                                                                                                  |
| HVCC2_STA<br>TE  | 3:2  | HVCC2 State<br>(MAX25430B only)        | 00: SRC.Open (Open, Rp) 01: SRC.Ra (below maximum vRa) 10: SRC.Rd (within the vRd range) 11: Reserved                                                                     |
| HVCC1_STA<br>TE  | 1:0  | HVCC1 State<br>(MAX25430B only)        | 00: SRC.Open (Open, Rp) 01: SRC.Ra (below maximum vRa) 10: SRC.Rd (within the vRd range) 11: Reserved                                                                     |

### POWER\_STATUS (0x1E)

This register is set and cleared by the TCPC. The TCPM reads this register upon detecting an ALERT and reading the ALERT.PowerStatus bit set to 1. The TCPC indicates the current Power Status in this register.

| BIT            | 7                | 6         | 5                    | 4         | 3               | 2                | 1                 | 0             |
|----------------|------------------|-----------|----------------------|-----------|-----------------|------------------|-------------------|---------------|
| Field          | DBG_ACC_<br>STAT | INIT_STAT | SRC_NON_<br>DEF_VOLT | SRC_VBUS  | VBUS_DET<br>_EN | VBUS_PRE<br>SENT | VCONN_P<br>RESENT | *SNK_VBU<br>S |
| Reset          | 0b0              | 0b0       | 0b0                  | 0b0       | 0b1             | 0b0              | 0b0               | 0b0           |
| Access<br>Type | Read Only        | Read Only | Read Only            | Read Only | Read Only       | Read Only        | Read Only         | Read Only     |
| Reset A        | 0b0              | 0b0       | 0b0                  | 0b0       | 0b1             | 0b0              | 0b0               | 0b0           |

| BITFIELD         | BITS | DESCRIPTION            | DECODE                                                                 |  |  |
|------------------|------|------------------------|------------------------------------------------------------------------|--|--|
| DBG_ACC_S<br>TAT | 7    | Debug Accessory Status | 0: No Debug Accessory connected (default) 1: Debug Accessory connected |  |  |

| BITFIELD             | BITS | DESCRIPTION                      | DECODE                                                                                                                                                                                                                                                                                                     |  |
|----------------------|------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| INIT_STAT            | 6    | MAX25430 Initialization Status   | 0: The MAX25430 has completed initialization and all registers are valid 1: The MAX25430 is still performing internal initialization and the only registers that are guaranteed to return the correct values are 0x000x0B                                                                                  |  |
| SRC_NON_<br>DEF_VOLT | 5    | Sourcing Nondefault VBUS Voltage | O: Sourcing vSafe5V Voltage on VBUS 1: Sourcing Nondefault Voltage on VBUS This bit is asserted as long as MAX25430 is sourcing nondefault voltage over VBUS (i.e. not vSafe5V) as a response to TCPM sending the SourceVbusNondefaultVoltage command. This bit is not valid if POWER_STATUS.SRC_VBUS = 0. |  |
| SRC_VBUS             | 4    | Sourcing VBUS                    | 0: MAX25430 is not sourcing VBUS 1: MAX25430 is sourcing VBUS                                                                                                                                                                                                                                              |  |
| VBUS_DET_<br>EN      | 3    | VBUS Detection Enabled           | 0: VBUS Detection Disabled 1: VBUS Detection Enabled (default)                                                                                                                                                                                                                                             |  |
| VBUS_PRES<br>ENT     | 2    | VBUS Present Status              | 0: VBUS is not present (below 4V) 1: VBUS is present (4V or above)                                                                                                                                                                                                                                         |  |
| VCONN_PR<br>ESENT    | 1    | VCONN Present Status             | 0: VCONN is not present 1: This bit is asserted whenever VCONN is present on HVCC1 or HVCC2                                                                                                                                                                                                                |  |
| *SNK_VBUS            | 0    | Sinking VBUS Status (Reserved)   | Always reads 0 in MAX25430 (Source Only)                                                                                                                                                                                                                                                                   |  |

## FAULT\_STATUS (0x1F)

This register is set by TCPC and cleared by TCPM. The TCPM reads this register upon detecting an ALERT and reading the ALERT. Fault bit set to 1. The TCPC indicates the current fault status in this register.

| BIT            | 7                         | 6                         | 5                         | 4                         | 3                         | 2                         | 1                         | 0                         |
|----------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|
| Field          | ALL_REG_<br>RST           | FORCD_OF<br>F_VBUS        | *AUTO_DIS<br>CH_FAIL      | FORCE_DI<br>SCH_FAIL      | VBUS_OCP<br>_FAULT        | VBUS_OVP<br>_FAULT        | VCONN_O<br>CP_FAULT       | I2C_ERR                   |
| Reset          | 0b1                       | 0b0                       |
| Access<br>Type | Write 1 to<br>Clear, Read |
| Reset A        | 0b1                       | 0b0                       |

| BITFIELD           | BITS | DESCRIPTION                    | DECODE                                                                                                                                                                                                                                                                             |
|--------------------|------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALL_REG_R<br>ST    | 7    | All Registers Reset To Default | O: Registers have not been reset to their default values  1: All Registers have been initialized to their default values  This bit is asserted when the TCPC resets all registers to their default value. This happens at initial power up or if an unexpected power reset occurs. |
| FORCD_OF<br>F_VBUS | 6    | Force Off VBUS (Reserved)      | Writes are ignored and always reads 0 in MAX25430 (Force Off VBUS not supported)                                                                                                                                                                                                   |

| BITFIELD             | BITS | DESCRIPTION                                 | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|----------------------|------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| *AUTO_DIS<br>CH_FAIL | 5    | VBUS Auto Discharge Failed (MAX25430B only) | No Fault     VBUS Auto Discharge commanded by the TCPM failed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| FORCE_DIS<br>CH_FAIL | 4    | VBUS Force Discharge Failed                 | No Fault     Strain of the strain of th |  |  |
| VBUS_OCP_<br>FAULT   | 3    | VBUS Overcurrent Protection Fault           | 0: No Fault 1: VBUS Overcurrent Fault latched                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| VBUS_OVP_<br>FAULT   | 2    | VBUS Overvoltage Protection Fault           | 0: No Fault<br>1: VBUS Overvoltage Fault latched                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| VCONN_OC<br>P_FAULT  | 1    | VCONN Over Current Protection Fault         | No Fault detected     Over current VCONN protection fault latched                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| I2C_ERR              | 0    | I2C Interface Error                         | O: No Error 1: An I2C error has occurred  The following conditions will cause MAX25430 to assert this bit:  The TCPM writes to the TRANSMIT register when the TRANSMIT_BUFFER is empty. (MAX25430B only)  The watchdog timer has expired  The TCPM writes an invalid COMMAND  The TCPM tells the MAX25430B to turn on VBUS and a Pre-bias exists on VBUS that cannot be discharged.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |

## **EXTENDED STATUS (0x20)**

This register is set and cleared by the TCPC. The TCPM reads this register upon detecting an ALERT and reading the ALERT.ExtendedStatus bit set to 1.

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0         |
|----------------|---|---|---|---|---|---|---|-----------|
| Field          | - | - | - | _ | - | - | - | VSAFE0V   |
| Reset          | _ | _ | _ | _ | _ | - | _ | 0b0       |
| Access<br>Type | _ | _ | _ | ı | _ | _ | _ | Read Only |
| Reset A        | - | _ | - | _ | - | - | - | 0b0       |

| BITFIELD | BITS | DESCRIPTION    | DECODE                                                                                                                                                                                                   |
|----------|------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VSAFE0V  | 0    | vSafe0V Status | 0: VBUS is above vSafe0V 1: VBUS is at or below vSafe0V  MAX25430 will report Vbus is at or below vSafe0V when the OUT pin is below 0.8V (typ.). This bit is not valid when POWER_STATUS.VBUS_DET_EN = 0 |

## **ALERT\_EXTENDED (0x21)**

This register is not applicable to MAX25430.

| BIT            | 7 | 6 | 5 | 4 | 3 | 2         | 1                | 0                |
|----------------|---|---|---|---|---|-----------|------------------|------------------|
| Field          | _ | _ | - | _ | - | TMR_EXP   | SRC_FST_<br>RSWP | SNK_FST_<br>RSWP |
| Reset          | _ | - | _ | - | _ | 0b0       | 0b0              | 0b0              |
| Access<br>Type | _ | _ | - | _ | - | Read Only | Read Only        | Read Only        |
| Reset A        | _ | _ | _ | _ | _ | 0b0       | 0b0              | 0b0              |

| BITFIELD         | BITS | DESCRIPTION                         | DECODE                                                               |
|------------------|------|-------------------------------------|----------------------------------------------------------------------|
| TMR_EXP          | 2    | Generic Timer Expired (Reserved)    | Writes are ignored and always reads 0 (Generic timer not supported)  |
| SRC_FST_R<br>SWP | 1    | Source Fast Role Swap<br>(Reserved) | Writes are ignored and always reads 0 (Fast Role Swap not supported) |
| SNK_FST_R<br>SWP | 0    | Sink Fast Role Swap<br>(Reserved)   | Writes are ignored and always reads 0 (Source-only)                  |

#### COMMAND (0x23)

The COMMAND register is issued and written by the TCPM. The COMMAND register is cleared by the MAX25430 after being acted upon. The TCPM shall issue COMMAND. Look4Connection to enable the MAX25430B to restart Connection Detection. An example of this is when a potential connection as a Source occurred but was further debounced by the TCPM to find the Sink disconnected. In this case the TCPM state machine will go back to its Unattached. Src state. This would result in ROLE\_CONTROL staying the same.

The TCPM shall issue COMMAND.SourceVbusNondefaultVoltage to enable the MAX25430 to transition the VBUS source to a Non-Default voltage level. The target voltage for COMMAND.SourceVbusNondefaultVoltage is set in the PWR\_OUT\_CONTROL.VOUT\_SEL[2..0]. The steps of transitioning to source a nondefault voltage over VBUS shall be as follow:

- 1. MAX25430 supplies vSafe5V over VBUS
- 2. TCPM writes to PWR OUT CONTROL. VOUT SEL[2..0] to set the voltage target level
- 3. TCPM issues COMMAND.SourceVbusNondefaultVoltage (only for Default to Non-Default transitions)
- 4. MAX25430 starts the operation of transitioning to the target voltage level.

If the TCPM has a new target voltage level for COMMAND.SourceVbusNondefaultVoltage, it shall repeat Step 2, only. The TCPM is not required to go back to vSafe5V and then to a different voltage. It may go directly to the new voltage by writing new values to PWR\_OUT\_CONTROL.VOUT\_SEL[2..0]. The TCPM shall not perform Step 3 for Non-Default to Non-Default voltage transitions. Doing so will trigger an I2C error flag by the MAX25430.

| BIT            | 7    | 6                | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|------|------------------|---|---|---|---|---|---|--|--|
| Field          |      | COMMAND[7:0]     |   |   |   |   |   |   |  |  |
| Reset          |      | 0x00             |   |   |   |   |   |   |  |  |
| Access<br>Type |      | Write, Read, Ext |   |   |   |   |   |   |  |  |
| Reset A        | 0x00 |                  |   |   |   |   |   |   |  |  |

| BITFIELD | BITS | DESCRIPTION        | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| COMMAND  | 7:0  | Supported Commands | 0x11: Reserved 0x22: DisableVbusDetect 0x33: EnableVbusDetect 0x66: DisableSourceVbus 0x77: SourceVbusDefaultVoltage 0x88: SourceVbusNondefaultVoltage 0x99: Look4Connection (MAX25430B only) 0xAA: RxOneMore (MAX25430B only) 0xCC: Reserved 0xDD: ResetTransmitBuffer (MAX25430B only) 0xEE: ResetReceiveBuffer (MAX25430B only) 0xFF: Reserved  When COMMAND 0x77 is written to enable sourcing default voltage over VBUS, MAX25430 will automatically enable VBUS detection by setting POWER_STATUS.VBUS_DET_EN = 1 |

## DEVICE\_CAPABILITIES\_1\_L (0x24)

This register is in the nonvolatile memory of the TCPC. This register describes features supported by the TCPC.

|                |                   |       | , |                 |                   | onton ou ouppe   |                     |                  |
|----------------|-------------------|-------|---|-----------------|-------------------|------------------|---------------------|------------------|
| BIT            | 7                 | 6     | 5 | 4               | 3                 | 2                | 1                   | 0                |
| Field          | PWR_ROLE_CAP[2:0] |       |   | SOP_DBG_<br>CAP | SRC_VCO<br>NN_CAP | SNK_VBUS<br>_CAP | SRC_HI_V<br>BUS_CAP | SRC_VBUS<br>_CAP |
| Reset          |                   | 0b001 |   | 0b1             | 0b1               | 0b0              | 0b1                 | 0b1              |
| Access<br>Type | Read Only         |       |   | Read Only       | Read Only         | Read Only        | Read Only           | Read Only        |
| Reset A        | 0b111             |       |   | 0b0             | 0b1               | 0b0              | 0b1                 | 0b1              |

| BITFIELD            | BITS | DESCRIPTION                                   | DECODE                                                                                             |  |  |
|---------------------|------|-----------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|
| PWR_ROLE<br>_CAP    | 7:5  | Power Roles Supported (MAX25430B only)        | 001: Source only. Rp 3.0A, 1.5A, and default indicated in DEVICE_CAPABILITIES_1_H.SRC_RES_SUP_C AP |  |  |
| SOP_DBG_<br>CAP     | 4    | SOP'_DBG/SOP"_DBG Support<br>(MAX25430B only) | 1: All SOP* messages are supported                                                                 |  |  |
| SRC_VCON<br>N_CAP   | 3    | Source VCONN Capability                       | 1: MAX25430 is capable of sourcing VCONN through its switch                                        |  |  |
| SNK_VBUS_<br>CAP    | 2    | Sink VBUS Capability                          | 0: MAX25430 is not capable of controlling the sink path to the system load (Source only).          |  |  |
| SRC_HI_VB<br>US_CAP | 1    | Source Nondefault VBUS Capability             | 1: MAX25430 is capable of sourcing Nondefault voltages on VBUS.                                    |  |  |
| SRC_VBUS_<br>CAP    | 0    | Source VBUS Capability                        | 1: MAX25430 is capable of controlling the source path to VBUS                                      |  |  |

## **DEVICE CAPABILITIES 1 H (0x25)**

This register is in the nonvolatile memory of the TCPC. This register describes features supported by the TCPC.

| BIT            | 7                             | 6                    | 5                    | 4                   | 3                   | 2                          | 1                    | 0  |
|----------------|-------------------------------|----------------------|----------------------|---------------------|---------------------|----------------------------|----------------------|----|
| Field          | VBUS_HI_V<br>OLT_TRGT<br>_CAP | VBUS_OCP<br>_RPT_CAP | VBUS_OVP<br>_RPT_CAP | BLEED_DIS<br>CH_CAP | FORCE_DI<br>SCH_CAP | VBUS_MEA<br>S_ALRM_C<br>AP | SRC_RES_SUP_CAP[1:0] |    |
| Reset          | 0b0                           | 0b1                  | 0b1                  | 0b0                 | 0b1                 | 0b1                        | 0b                   | 10 |
| Access<br>Type | Read Only                     | Read Only            | Read Only            | Read Only           | Read Only           | Read Only                  | Read Only            |    |
| Reset A        | 0b0                           | 0b1                  | 0b1                  | 0b0                 | 0b1                 | 0b0                        | 0b11                 |    |

| BITFIELD                      | BITS | DESCRIPTION                                | DECODE                                                                                                              |
|-------------------------------|------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| VBUS_HI_V<br>OLT_TRGT_<br>CAP | 7    | VBUS High Voltage Target Capability        | 0: VBUS_HV_TARGET register not supported The VBUS_HV_TARGET register can also be refered as VBUS_NONDEFAULT_TARGET. |
| VBUS_OCP_<br>RPT_CAP          | 6    | VBUS OCP Reporting Capability              | 1: Supported                                                                                                        |
| VBUS_OVP_<br>RPT_CAP          | 5    | VBUS OVP Reporting Capability              | 1: Supported                                                                                                        |
| BLEED_DIS<br>CH_CAP           | 4    | Bleed Discharge Capability                 | 0: Not supported                                                                                                    |
| FORCE_DIS<br>CH_CAP           | 3    | Force Discharge Capability                 | 1: Supported                                                                                                        |
| VBUS_MEA<br>S_ALRM_CA<br>P    | 2    | VBUS Measurement and Alarm Capabilities    | 1: Supported                                                                                                        |
| SRC_RES_S<br>UP_CAP           | 1:0  | Source Resistor Supported (MAX25430B only) | 10: Rp 3.0A, 1.5A, and default                                                                                      |

## **DEVICE CAPABILITIES 2 L (0x26)**

This register is in the nonvolatile memory of the TCPC. This register describes features supported by the TCPC.

|                |                      |                           |      |                     | . december reaction supported by the Fer C. |                   |   |           |
|----------------|----------------------|---------------------------|------|---------------------|---------------------------------------------|-------------------|---|-----------|
| BIT            | 7                    | 6                         | 5    | 4                   | 3                                           | 2                 | 1 | 0         |
| Field          | SNK_DISC<br>_DET_CAP | STP_DISC<br>H_THR_CA<br>P |      | _ALRM_LSB<br>P[1:0] | vco                                         | VCONN_O<br>CP_CAP |   |           |
| Reset          | 0b0                  | 0b1                       | 0b   | 00                  | 0b000                                       |                   |   | 0b1       |
| Access<br>Type | Read Only            | Read Only                 | Read | Read Only           |                                             | Read Only         |   | Read Only |
| Reset A        | 0b0                  | 0b1                       | 0b   | 11                  | 0b000                                       |                   |   | 0b1       |

| BITFIELD                       | BITS | DESCRIPTION                              | DECODE                                                                                                                                                           |
|--------------------------------|------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SNK_DISC_<br>DET_CAP           | 7    | Sink Disconnect Detection Capability     | 0: VBUS_SINK_DISCONNECT_THRESHOLD not supported (Source only)                                                                                                    |
| STP_DISCH<br>_THR_CAP          | 6    | VBUS Stop Discharge Threshold Capability | 1: VBUS_STOP_DISCHARGE_THRESHOLD supported                                                                                                                       |
| VBUS_VOLT<br>_ALRM_LSB<br>_CAP | 5:4  | VBUS Voltage Alarm LSB Capability        | 00: MAX25430B has 25mV LSB for its voltage alarm and uses all 10 bits in VBUS_VOLTAGE_ALARM_HI_CFG and VBUS_VOLTAGE_ALARM_LO_CFG. 11: Not supported on MAX25430A |
| VCONN_PW<br>R_CAP              | 3:1  | VCONN Power Supported                    | 000: 1W                                                                                                                                                          |

| BITFIELD          | BITS | DESCRIPTION                        | DECODE       |  |  |
|-------------------|------|------------------------------------|--------------|--|--|
| VCONN_OC<br>P_CAP | 0    | VCONN Overcurrent Fault Capability | 1: Supported |  |  |

## **DEVICE\_CAPABILITIES\_2\_H (0x27)**

This register is in the nonvolatile memory of the TCPC. This register describes features supported by the TCPC.

| The register is in the nerveigne memor |   |   | of the For G. This register december reatures supported by the For G. |                  |                 |                 |                 |                  |  |
|----------------------------------------|---|---|-----------------------------------------------------------------------|------------------|-----------------|-----------------|-----------------|------------------|--|
| BIT                                    | 7 | 6 | 5                                                                     | 4                | 3               | 2               | 1               | 0                |  |
| Field                                  | _ | _ | GENERIC_<br>TMR_CAP                                                   | LONG_MS<br>G_CAP | SMB_PEC_<br>CAP | SRC_FRS_<br>CAP | SNK_FRS_<br>CAP | WDOG_TM<br>R_CAP |  |
| Reset                                  | _ | _ | 0b0                                                                   | 0b0              | 0b0             | 0b0             | 0b0             | 0b1              |  |
| Access<br>Type                         | - | - | Read Only                                                             | Read Only        | Read Only       | Read Only       | Read Only       | Read Only        |  |
| Reset A                                | _ | _ | 0b0                                                                   | 0b0              | 0b0             | 0b0             | 0b0             | 0b1              |  |

| BITFIELD            | BITS | DESCRIPTION               | DECODE                                                                                                    |
|---------------------|------|---------------------------|-----------------------------------------------------------------------------------------------------------|
| GENERIC_T<br>MR_CAP | 5    | Generic Timer Capability  | 0: Not supported                                                                                          |
| LONG_MSG<br>_CAP    | 4    | Long Message Capability   | 0: Long Messages (264 bytes) not supported. MAX25430 supports up to 30 bytes content of the SOP* message. |
| SMB_PEC_C<br>AP     | 3    | SMBus PEC Capability      | 0: Not supported                                                                                          |
| SRC_FRS_C<br>AP     | 2    | Source FR Swap Capability | 0: Not supported                                                                                          |
| SNK_FRS_C<br>AP     | 1    | Sink FR Swap Capability   | 0: Not supported                                                                                          |
| WDOG_TMR<br>_CAP    | 0    | Watchdog Timer Capability | 1: Supported                                                                                              |

## **STANDARD INPUT CAPABILITIES (0x28)**

Standard Inputs are not supported on MAX25430

| Standard inputs are not supported on MAX23430. |   |   |   |                      |     |                      |                      |                      |
|------------------------------------------------|---|---|---|----------------------|-----|----------------------|----------------------|----------------------|
| BIT                                            | 7 | 6 | 5 | 4                    | 3   | 2                    | 1                    | 0                    |
| Field                                          | _ | _ | _ | SRC_FRS_INP_CAP[1:0] |     | VBUS_EXT<br>_OVP_CAP | VBUS_EXT<br>_OCP_CAP | FRC_OFF_<br>VBUS_CAP |
| Reset                                          | _ | _ | - | 0b                   | 000 | 0b0                  | 0b0                  | 0b0                  |
| Access<br>Type                                 | - | - | - | Read Only            |     | Read Only            | Read Only            | Read Only            |
| Reset A                                        | _ | _ | - | 0b                   | 00  | 0b0                  | 0b0                  | 0b0                  |

| BITFIELD             | BITS | DESCRIPTION                                               | DECODE            |
|----------------------|------|-----------------------------------------------------------|-------------------|
| SRC_FRS_I<br>NP_CAP  | 4:3  | Source Fast Role Swap Standard Input Capability           | 00: Not supported |
| VBUS_EXT_<br>OVP_CAP | 2    | VBUS External Overvoltage Fault Standard Input Capability | 0: Not supported  |
| VBUS_EXT_<br>OCP_CAP | 1    | VBUS External Overcurrent Fault Standard Input Capability | 0: Not supported  |
| FRC_OFF_V<br>BUS_CAP | 0    | Force Off VBUS Standard Input Capability                  | 0: Not supported  |

### STANDARD OUTPUT CAPABILITIES (0x29)

Standard Outputs are not supported on MAX25430

| BIT            | 7                            | 6               | 5                    | 4               | 3               | 2                 | 1                        | 0                   |
|----------------|------------------------------|-----------------|----------------------|-----------------|-----------------|-------------------|--------------------------|---------------------|
| Field          | VBUS_SNK<br>_DIS_DET_<br>CAP | DBG_ACC_<br>CAP | VBUS_PRE<br>SENT_CAP | AUD_ACC_<br>CAP | ACT_CBL_<br>CAP | MUX_CON<br>FG_CAP | CONN_PR<br>ESENT_CA<br>P | CONN_ORI<br>ENT_CAP |
| Reset          | 0b0                          | 0b0             | 0b0                  | 0b0             | 0b0             | 0b0               | 0b0                      | 0b0                 |
| Access<br>Type | Read Only                    | Read Only       | Read Only            | Read Only       | Read Only       | Read Only         | Read Only                | Read Only           |
| Reset A        | 0b0                          | 0b0             | 0b0                  | 0b0             | 0b0             | 0b0               | 0b0                      | 0b0                 |

| BITFIELD                     | BITS | DESCRIPTION                                               | DECODE           |
|------------------------------|------|-----------------------------------------------------------|------------------|
| VBUS_SNK_<br>DIS_DET_C<br>AP | 7    | VBUS Sink Disconnect Detect Standard<br>Output Capability | 0: Not supported |
| DBG_ACC_<br>CAP              | 6    | Debug Accessory Standard Output Capability                | 0: Not supported |
| VBUS_PRES<br>ENT_CAP         | 5    | VBUS Present Monitor Standard Output Capability           | 0: Not supported |
| AUD_ACC_C<br>AP              | 4    | Audio Adapter Accessory Standard Output Capability        | 0: Not supported |
| ACT_CBL_C<br>AP              | 3    | Active Cable Indicator Standard Output Capability         | 0: Not supported |
| MUX_CONF<br>G_CAP            | 2    | MUX Configuration Control Standard Output Capability      | 0: Not supported |
| CONN_PRE<br>SENT_CAP         | 1    | Connection Present Standard Output Capability             | 0: Not supported |
| CONN_ORIE<br>NT_CAP          | 0    | Connector Orientation Standard Output Capability          | 0: Not supported |

## **CONFIG\_EXTENDED1 (0x2A)**

This register is not applicable to MAX25430.

| This register is not applicable to MAX25450. |   |   |   |   |   |   |                     |                |  |
|----------------------------------------------|---|---|---|---|---|---|---------------------|----------------|--|
| BIT                                          | 7 | 6 | 5 | 4 | 3 | 2 | 1                   | 0              |  |
| Field                                        | _ | _ | - | _ | _ | _ | FRS_BIDIR           | SRC_FRS_I<br>N |  |
| Reset                                        | _ | _ | - | _ | - | _ | 0b0                 | 0b0            |  |
| Access<br>Type                               | _ | _ | - | _ | - | - | Write,<br>Read, Ext | Read Only      |  |
| Reset A                                      | _ | _ | _ | _ | _ | _ | 0b0                 | 0b0            |  |

| BITFIELD       | BITS | DESCRIPTION                                 | DECODE                                                                               |
|----------------|------|---------------------------------------------|--------------------------------------------------------------------------------------|
| FRS_BIDIR      | 1    | Fast Role Swap Bidirectional Pin (Reserved) | Writes to this bit are ignored and will assert FAULT_STATUS.I2C_ERR. Always reads 0. |
| SRC_FRS_I<br>N | 0    | Standard Input Source FR Swap (Reserved)    | Writes are ignored and always reads 0 (Standard Input Source FR Swap not supported)  |

## MESSAGE\_HEADER\_INFO (0x2E)

The TCPC sets this register at power on. The TCPM may overwrite this register after TCPC initialization is complete. On attach and after implementing the tCCDebounce delay (defined in the USB Type-C Specification), the TCPM shall

update this register first before writing to the RECEIVE\_DETECT register.

The TCPC reads from this register to generate the Message header for the GoodCRC.

| BIT            | 7 | 6 | 5 | 4           | 3             | 2      | 1       | 0            |
|----------------|---|---|---|-------------|---------------|--------|---------|--------------|
| Field          | _ | _ | _ | CBL_PLG     | DATA_ROL<br>E | USB_F  | PD[1:0] | PWR_ROL<br>E |
| Reset          | _ | _ | _ | 0b0         | 0b1           | 0b     | 10      | 0b1          |
| Access<br>Type | _ | _ | _ | Write, Read | Write, Read   | Write, | Read    | Write, Read  |
| Reset A        | _ | - | - | 0b0         | 0b1           | 0b     | 10      | 0b1          |

| BITFIELD  | BITS | DESCRIPTION                                    | DECODE                                                                                   |
|-----------|------|------------------------------------------------|------------------------------------------------------------------------------------------|
| CBL_PLG   | 4    | Cable Plug<br>(MAX25430B only)                 | O: Message originated from Source, Sink, or DRP     Hessage originated from a Cable Plug |
| DATA_ROLE | 3    | Data Role<br>(MAX25430B only)                  | 0: UFP<br>1: DFP                                                                         |
| USB_PD    | 2:1  | USB PD Specification Revision (MAX25430B only) | 00: Revision 1.0<br>01: Revision 2.0<br>10: Revision 3.0<br>11: Reserved                 |
| PWR_ROLE  | 0    | Power Role<br>(MAX25430B only)                 | 0: Sink<br>1: Source                                                                     |

### **RECEIVE DETECT (0x2F)**

Set by TCPM, cleared by TCPM (and/or TCPC in some instances).

The TCPM notifies the TCPC of the message type and/or signaling types to be detected. The TCPM should not set any bits in this register until it is able to respond. The TCPC responds to the enabled message type with a GoodCRC if it is a SOP\* message, except in the case of a GoodCRC message.

| BIT            | 7 | 6              | 5              | 4               | 3               | 2           | 1           | 0           |
|----------------|---|----------------|----------------|-----------------|-----------------|-------------|-------------|-------------|
| Field          | _ | EN_CBL_R<br>ST | EN_HRD_R<br>ST | EN_SOP_D<br>BG2 | EN_SOP_D<br>BG1 | EN_SOP2     | EN_SOP1     | EN_SOP      |
| Reset          | _ | 0b0            | 0b0            | 0b0             | 0b0             | 0b0         | 0b0         | 0b0         |
| Access<br>Type | _ | Write, Read    | Write, Read    | Write, Read     | Write, Read     | Write, Read | Write, Read | Write, Read |
| Reset A        | _ | 0b0            | 0b0            | 0b0             | 0b0             | 0b0         | 0b0         | 0b0         |

| BITFIELD        | BITS | DESCRIPTION                                   | DECODE                                                                                 |
|-----------------|------|-----------------------------------------------|----------------------------------------------------------------------------------------|
| EN_CBL_RS<br>T  | 6    | Enable Cable Reset detection (MAX25430B only) | Cable Reset detection disabled (default)     Cable Reset detection enabled             |
| EN_HRD_RS<br>T  | 5    | Enable Hard Reset detection (MAX25430B only)  | Hard Reset detection disabled (default)     Hard Reset detection enabled               |
| EN_SOP_DB<br>G2 | 4    | Enable SOP_DBG" message (MAX25430 only)       | 0: SOP_DBG" message detection disabled (default) 1: SOP_DBG" message detection enabled |
| EN_SOP_DB<br>G1 | 3    | Enable SOP_DBG' message<br>(MAX25430B only)   | 0: SOP_DBG' message detection disabled (default) 1: SOP_DBG' message detection enabled |
| EN_SOP2         | 2    | Enable SOP" message<br>(MAX25430B only)       | SOP" message detection disabled (default)     SOP" message detection enabled           |

| BITFIELD | BITS | DESCRIPTION                             | DECODE                                                                       |
|----------|------|-----------------------------------------|------------------------------------------------------------------------------|
| EN_SOP1  | 1    | Enable SOP' message<br>(MAX25430B only) | SOP' message detection disabled (default)     SOP' message detection enabled |
| EN_SOP   | 0    | Enable SOP message<br>(MAX25430B only)  | SOP message detection disabled (default)     SOP message detection enabled   |

#### **RECEIVE BUFFER (0x30)**

The RECEIVE BUFFER combines three registers into one:

- -READABLE BYTE COUNT
- -RX\_BUF\_FRAME\_TYPE
- -RX BUF BYTE x.

These registers are accessed one after the other by reading successively the RECEIVE\_BUFFER. These registers indicate the status of the received SOP\* message buffer. These registers shall be read by the TCPM when MAX25430B indicates a SOP\* message was received in the Alert Status registers.

The TCPM first reads the RECEIVE\_BUFFER which indicates the READABLE\_BYTE\_COUNT to determine the number of bytes in the RX\_BUFFER\_BYTE\_x. The TCPM then reads again RECEIVE\_BUFFER which indicates the RX\_BUF\_FRAME\_TYPE to determine the type of message. The TCPM will then read RECEIVE\_BUFFER which indicates the content of the USB PD message in RX\_BUF\_BYTE\_x.

| BIT            | 7    | 6                   | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|------|---------------------|---|---|---|---|---|---|--|
| Field          |      | RECEIVE_BUFFER[7:0] |   |   |   |   |   |   |  |
| Reset          |      | 0x00                |   |   |   |   |   |   |  |
| Access<br>Type |      | Read, Ext           |   |   |   |   |   |   |  |
| Reset A        | 0x00 |                     |   |   |   |   |   |   |  |

| BITFIELD           | BITS | DESCRIPTION                        | DECODE                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------|------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RECEIVE_B<br>UFFER | 7:0  | Receive Buffer<br>(MAX25430B only) | READABLE_BYTE_COUNT[7:0]: Indicates the number of bytes in the RX_BUF_BYTE_x registers plus one (for the RX_BUF_FRAME_TYPE).  RX_BUF_FRAME_TYPE[2:0]: Received SOP* Message 0x00: Received SOP 0x01: Received SOP' 0x02: Received SOP' 0x02: Received SOP_DBG' 0x04: Received SOP_DBG' 0x05: Received Cable Reset All others are reserved.  RX_BUF_BYTE_x[7:0]: Content of the USB PD message. |

### TRANSMIT (0x50)

The TCPM writes to this register to transmit a SOP\* message where the SOP\* message payload (i.e. the header bytes and the data bytes) was written into the TCPC's internal transmit buffer using the TRANSMIT\_BUFFER register. The TCPC transmits the aggregate of data written to the TRANSMIT\_BUFFER since the pointer was last reset either due to the TCPM writing to the TRANSMIT register or the TCPM writing to COMMAND.ResetTransmitBuffer (0xDD). The entire register shall be written at once and then sent. The TCPC clears the TRANSMIT register

I2C\_WRITE\_BYTE\_COUNT and its internal transmit buffer after executing the transmission regardless of the outcome (either successful, failed or discarded).

| (5.0.0         | or outdoord, randa or undourded. |   |             |             |   |                      |             |   |  |
|----------------|----------------------------------|---|-------------|-------------|---|----------------------|-------------|---|--|
| BIT            | 7                                | 6 | 5           | 4           | 3 | 2                    | 1           | 0 |  |
| Field          | _                                | - | *RETRY_CC   | OUNTER[1:0] | _ | *TX_SOP_MESSAGE[2:0] |             |   |  |
| Reset          | -                                | _ | 0x0         |             | - | 0x0                  |             |   |  |
| Access<br>Type | _                                | _ | Write, Read |             | _ |                      | Write, Read |   |  |
| Reset A        | _                                | _ | 0x00        |             | _ |                      | 0x0         |   |  |

| BITFIELD            | BITS | DESCRIPTION                               | DECODE                                                                                                                                                                                             |
|---------------------|------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *RETRY_CO<br>UNTER  | 5:4  | Retry Counter<br>(MAX25430B only)         | 0x0: No message retry is required 0x1: Automatically retry message transmission once 0x2: Automatically retry message transmission twice 0x3: Automatically retry message transmission three times |
| *TX_SOP_M<br>ESSAGE | 2:0  | Transmit SOP* Message<br>(MAX25430B only) | 0x0: Transmit SOP 0x1: Transmit SOP' 0x2: Transmit SOP" 0x3: Transmit SOP_DBG' 0x4: Transmit SOP_DBG" 0x5: Transmit Hard Reset 0x6: Transmit Cable Reset 0x7: Transmit BIST Carrier Mode 2         |

#### **TRANSMIT BUFFER (0x51)**

The TRANSMIT\_BUFFER holds the I2C\_WRITE\_BYTE\_COUNT and the portion of the SOP\* USB PD message payload (including the header and/or the data bytes) most recently written by the TCPM in TX\_BUF\_BYTE\_x. TX\_BUF\_BYTE\_x is "hidden" and can only be accessed by writing to register address 51h.

The TRANSMIT\_BUFFER is capable of holding 30 byte SOP\* message. The TCPM can write up to 30 bytes to the TX\_BUF\_BYTE\_x in one burst.

The TCPC automatically increments the TX\_BUF\_BYTE\_x offset as TCPM writes to TX\_BUF\_BYTE\_x. The TCPM can re-write to TX\_BUF\_BYTE\_x beginning at offset 1 by writing to COMMAND.ResetTransmitBuffer.

The TCPM shall write as many bytes in the buffer as defined in the I2C\_WRITE\_BYTE\_COUNT in one I2C write transaction. If the I2C\_WRITE\_BYTE\_COUNT is different than the number of bytes written in the buffer, the TCPC asserts FAULT\_STATUS.I2C\_ERR and ignores the write (i.e. no change in the TX\_BUF\_BYTE\_x content and the offset).

| BIT            | 7    | 6                    | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|------|----------------------|---|---|---|---|---|---|--|
| Field          |      | TRANSMIT_BUFFER[7:0] |   |   |   |   |   |   |  |
| Reset          | 0x00 |                      |   |   |   |   |   |   |  |
| Access<br>Type |      | Write Only           |   |   |   |   |   |   |  |
| Reset A        |      | 0x00                 |   |   |   |   |   |   |  |

| BITFIELD            | BITS | DESCRIPTION                      | DECODE                                                                                                                     |
|---------------------|------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| TRANSMIT_<br>BUFFER | 7:0  | Transmit Buffer (MAX25430B only) | I2C_WRITE_BYTE_COUNT[7:0] The number of bytes the TCPM intends to write to the TX_BUF_BYTE_x in the given I2C transaction. |
|                     |      |                                  | TX_BUF_BYTE_x[7:0]: Transmit Buffer Bytes.                                                                                 |

## VBUS\_VOLTAGE\_L (0x70)

VBUS VOLTAGE[7:0] - Lower 8-bits

| BIT            | 7         | 6                 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|-----------|-------------------|---|---|---|---|---|---|
| Field          |           | VBUS_VOLTAGE[7:0] |   |   |   |   |   |   |
| Reset          | 0x00      |                   |   |   |   |   |   |   |
| Access<br>Type | Read Only |                   |   |   |   |   |   |   |
| Reset A        | 0x00      |                   |   |   |   |   |   |   |

| BITFIELD         | BITS | DESCRIPTION                                                              | DECODE                                                                                                            |
|------------------|------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| VBUS_VOLT<br>AGE | 7:0  | VBUS voltage measurement from 10-bit ADC (Lower 8 bits) (MAX25430B only) | Bits [7:0] of the 10-bit VBUS ADC measurement result with 25mV LSB. Valid when POWER_CONTROL.VBUS_VOLT_MON_EN = 1 |

## **VBUS VOLTAGE H (0x71)**

The TCPM may read this register to determine the measured VBUS voltage. The TCPC maintains synchronization between the upper and lower 8 bits of the register.

| BIT            | 7 | 6 | 5                                            | 4 | 3                   | 2  | 1        | 0          |
|----------------|---|---|----------------------------------------------|---|---------------------|----|----------|------------|
| Field          | _ | _ | <ul><li>– SCALE_FACTOR[1:0] VBUS_V</li></ul> |   | SCALE_FACTOR[1:0]   |    | VBUS_VOI | -TAGE[9:8] |
| Reset          | _ | _ | _                                            | _ | 0b00 0b00           |    | 00       |            |
| Access<br>Type | _ | _ | _                                            | _ | Read Only Read Only |    | Only     |            |
| Reset A        | _ | _ | _                                            | _ | 0b                  | 00 | 0b       | 00         |

| BITFIELD         | BITS | DESCRIPTION                                                              | DECODE                                                                                                             |
|------------------|------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| SCALE_FAC<br>TOR | 3:2  | Scale Factor (MAX25430B only)                                            | 00: VBUS measurement not scaled                                                                                    |
| VBUS_VOLT<br>AGE | 1:0  | VBUS voltage measurement from 10-bit ADC (Upper 2 bits) (MAX25430B only) | Bits [9:8] of the 10-bit VBUS ADC measurement result with 25mV LSB. Valid when POWER_CONTROL.VBUS_VOLT_MON_EN = 1. |

## VBUS STOP DISCHARGE THRESHOLD L (0x74)

Lower 8 bits of the 10-bit VBUS\_STOP\_DISCHARGE\_THRESHOLD register.

| Lower 8 bits of | of the 10-bit VBUS_STOP_DISCHARGE_THRESHOLD register. |                                |   |   |   |   |   |   |
|-----------------|-------------------------------------------------------|--------------------------------|---|---|---|---|---|---|
| BIT             | 7                                                     | 6                              | 5 | 4 | 3 | 2 | 1 | 0 |
| Field           |                                                       | VBUS_STOP_DISCH_THRESHOLD[7:0] |   |   |   |   |   |   |
| Reset           | 0x20                                                  |                                |   |   |   |   |   |   |
| Access<br>Type  |                                                       | Write, Read                    |   |   |   |   |   |   |
| Reset A         | 0x20                                                  |                                |   |   |   |   |   |   |

| BITFIELD                          | BITS | DESCRIPTION                                  | DECODE                                                                                                                                    |
|-----------------------------------|------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
|                                   |      |                                              | Bits [7:0] of the 10-bit VBUS Stop Discharge Threshold.                                                                                   |
| VBUS_STOP<br>_DISCH_TH<br>RESHOLD | 7:0  | VBUS Stop Discharge Threshold (Lower 8 bits) | 0x000 to 0x020: 0.8V (Default) 0x021 to 0x3FF: (Value * 0.1V)/4 Bit 1 and Bit 0 are always ignored. Bit 2 is the LSB and equals to 100mV. |
|                                   |      |                                              | Examples:<br>0x000 = 0.8V<br>0x021 = 0.9V<br>0x022 = 1.0V                                                                                 |

## VBUS STOP DISCHARGE THRESHOLD H (0x75)

Upper 2 bits of the 10-bit VBUS STOP DISCHARGE THRESHOLD register.

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1                                  | 0 |
|----------------|---|---|---|---|---|---|------------------------------------|---|
| Field          | _ | _ | _ | _ | _ | _ | VBUS_STOP_DISCH_TH<br>RESHOLD[9:8] |   |
| Reset          | _ | _ | _ | _ | _ | _ | 0b00                               |   |
| Access<br>Type | _ | _ | - | - | - | - | Write, Read                        |   |
| Reset A        | _ | - | - | _ | - | - | 0b00                               |   |

| BITFIELD                          | BITS | DESCRIPTION                                  | DECODE                                                    |  |  |  |
|-----------------------------------|------|----------------------------------------------|-----------------------------------------------------------|--|--|--|
| VBUS_STOP<br>_DISCH_TH<br>RESHOLD | 1:0  | VBUS Stop Discharge Threshold (Upper 2 bits) | Bits [9:8] of the 10-bit VBUS Stop Discharge<br>Threshold |  |  |  |

### VBUS VOLTAGE ALARM HI CFG L (0x76)

Lower 8 bits of the 10-bit VBUS ALARM HI CFG register.

| BIT            | 7           | 6                      | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|-------------|------------------------|---|---|---|---|---|---|
| Field          |             | VBUS_ALARM_HI_CFG[7:0] |   |   |   |   |   |   |
| Reset          | 0x00        |                        |   |   |   |   |   |   |
| Access<br>Type | Write, Read |                        |   |   |   |   |   |   |
| Reset A        | 0x00        |                        |   |   |   |   |   |   |

| BITFIELD              | BITS | DESCRIPTION                                       | DECODE                                                                   |
|-----------------------|------|---------------------------------------------------|--------------------------------------------------------------------------|
| VBUS_ALAR<br>M_HI_CFG | 7:0  | VBUS Alarm High Voltage trip point (Lower 8 bits) | Bits [7:0] of the 10-bit VBUS Alarm High Voltage threshold with 25mV LSB |

## VBUS VOLTAGE ALARM HI CFG H (0x77)

Upper 2 bits of the 10-bit VBUS\_ALARM\_HI\_CFG register. This registers define the level triggered alarm thresholds.

The TCPM writes to VBUS\_VOLTAGE\_ALARM\_HI\_CFG to set the high voltage alarm level. The TCPC sets ALERT\_L.VBUS\_ALARM\_HI to logic '1' when VBUS drops below the high voltage alarm level.

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1                       | 0 |
|----------------|---|---|---|---|---|---|-------------------------|---|
| Field          | _ | _ | _ | _ | _ | _ | VBUS_ALARM_HI_CFG[9 :8] |   |
| Reset          | _ | _ | _ | _ | _ | _ | 0b00                    |   |
| Access<br>Type | _ | _ | _ | _ | _ | _ | Write, Read             |   |
| Reset A        | _ | _ | _ | _ | _ | _ | 0b00                    |   |

| BITFIELD              | BITS | DESCRIPTION                                       | DECODE                                                                   |
|-----------------------|------|---------------------------------------------------|--------------------------------------------------------------------------|
| VBUS_ALAR<br>M_HI_CFG | 1:0  | VBUS Alarm High Voltage trip point (Upper 2 bits) | Bits [9:8] of the 10-bit VBUS Alarm High Voltage threshold with 25mV LSB |

### VBUS VOLTAGE ALARM LO CFG L (0x78)

Lower 8 bits of the 10-bit VBUS\_ALARM\_LO\_CFG register.

|                |   |                         |   | J |   |   |   |   |
|----------------|---|-------------------------|---|---|---|---|---|---|
| BIT            | 7 | 6                       | 5 | 4 | 3 | 2 | 1 | 0 |
| Field          |   | *VBUS_ALARM_LO_CFG[7:0] |   |   |   |   |   |   |
| Reset          |   | 0x00                    |   |   |   |   |   |   |
| Access<br>Type |   | Write, Read             |   |   |   |   |   |   |
| Reset A        |   | 0x00                    |   |   |   |   |   |   |

| BITFIELD                   | BITS | DESCRIPTION                                | DECODE                                                                  |  |  |
|----------------------------|------|--------------------------------------------|-------------------------------------------------------------------------|--|--|
| *VBUS_ALA<br>RM_LO_CF<br>G | 7:0  | VBUS Low Voltage trip point (Lower 8 bits) | Bits [7:0] of the 10-bit VBUS Alarm Low Voltage threshold with 25mV LSB |  |  |

## **VBUS VOLTAGE ALARM LO CFG H (0x79)**

Upper 2 bits of the 10-bit VBUS\_ALARM\_LO\_CFG register. This registers define the level triggered alarm thresholds.

The TCPM writes to VBUS\_VOLTAGE\_ALARM\_LO\_CFG to set the low voltage alarm level. The TCPC sets ALERT\_H.VBUS\_ALARM\_LO to logic '1' when VBUS drops below the low voltage alarm level.

| BIT            | 7 | 6 | 5 | 4 | 3 | 2                            | 1           | 0  |
|----------------|---|---|---|---|---|------------------------------|-------------|----|
| Field          | _ | _ | 1 | _ | _ | _ VBUS_ALARM_LO_CFG[<br>9:8] |             |    |
| Reset          | _ | _ | - | _ | _ | _                            | 0b          | 00 |
| Access<br>Type | _ | _ | - | _ | _ | _                            | Write, Read |    |
| Reset A        | _ | _ | ı | _ | - | _                            | 0b          | 00 |

| BITFIELD              | BITS | DESCRIPTION                                      | DECODE                                                                  |  |  |
|-----------------------|------|--------------------------------------------------|-------------------------------------------------------------------------|--|--|
| VBUS_ALAR<br>M_LO_CFG | 1:0  | VBUS Alarm Low Voltage trip point (Upper 2 bits) | Bits [9:8] of the 10-bit VBUS Alarm Low Voltage threshold with 25mV LSB |  |  |

## PWR OUT CONTROL (0x80)

| BIT            | 7 | 6 | 5              | 4 | 3 | 2 | 1      | 0          |
|----------------|---|---|----------------|---|---|---|--------|------------|
| Field          | _ | = | VOUT_ILIM[1:0] |   | = | - | VOUT_  | SEL[1:0]   |
| Reset          | _ | _ | 0x0            |   | _ | _ | 0:     | <b>k</b> 0 |
| Access<br>Type | _ | _ | Write, Read    |   | _ | _ | Write, | Read       |
| Reset A        | _ | _ | 0x0            |   | _ | _ | 0:     | <b>κ</b> 0 |

| BITFIELD  | BITS | DESCRIPTION                            | DECODE                                               |
|-----------|------|----------------------------------------|------------------------------------------------------|
| VOUT_ILIM | 5:4  | VBUS Overcurrent Threshold (VBUS ILIM) | 0x0: 3A (default)<br>0x1: 4A<br>0x2 and 0x3: 6A      |
| VOUT_SEL  | 1:0  | VBUS Output Voltage Selection          | 0x0: 5V (default)<br>0x1: 9V<br>0x2: 15V<br>0x3: 20V |

## CABLE\_COMP\_CONTROL (0x81)

| BIT            | 7 | 6 | 5           | 4         | 3 | 2 | 1 | 0 |
|----------------|---|---|-------------|-----------|---|---|---|---|
| Field          | _ | - |             | GAIN[5:0] |   |   |   |   |
| Reset          | _ | _ |             | 0x00      |   |   |   |   |
| Access<br>Type | _ | _ | Write, Read |           |   |   |   |   |
| Reset A        | _ | _ | 0x00        |           |   |   |   |   |

| BITFIELD | BITS | DESCRIPTION             | DECODE                                                                                        |
|----------|------|-------------------------|-----------------------------------------------------------------------------------------------|
| GAIN     | 5:0  | Cable Compensation Gain | Multiply the decimal value by 8 to get the gain in $m\Omega$ .<br>Maximum Gain = 0x3F = 0d63. |

## RESERVED (0x82)

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0           |
|----------------|---|---|---|---|---|---|---|-------------|
| Field          | _ | _ | - | _ | _ | _ | _ | RESERVED    |
| Reset          | - | - | - | _ | - | - | _ | 0b0         |
| Access<br>Type | _ | _ | - | _ | _ | _ | _ | Write, Read |
| Reset A        | - | _ | _ | _ | _ | _ | _ | 0b0         |

| BITFIELD | BITS | DESCRIPTION |
|----------|------|-------------|
| RESERVED | 0    | Reserved    |

## BUCK\_BOOST\_SETUP (0x83)

| BIT            | 7           | 6 | 5           | 4 | 3           | 2               | 1    | 0 |
|----------------|-------------|---|-------------|---|-------------|-----------------|------|---|
| Field          | SLP[2:0]    |   | FSW[1:0]    |   | SYNC_DIR    | OIR SS_SEL[1:0] |      |   |
| Reset          | 0b011       |   | 0b10        |   | 0b1 0b00    |                 | 00   |   |
| Access<br>Type | Write, Read |   | Write, Read |   | Write, Read | Write,          | Read |   |
| Reset A        | 0b011       |   | 0b10        |   | 0b1         | 0b              | 00   |   |

| BITFIELD | BITS | DESCRIPTION                          | DECODE                                                                                                                         |
|----------|------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| SLP      | 7:5  | Slope Compensation Peak Ramp Voltage | 000: 100 mV<br>001: 200 mV<br>010: 300 mV<br>011: 400 mV (Default)<br>100: 500 mV<br>101: 600 mV<br>110: 700 mV<br>111: 800 mV |
| FSW      | 4:3  | DC/DC Convertor Switching Frequency  | 00: 220 kHz<br>01: 300 kHz<br>10: 400 kHz (default)<br>11: Reserved                                                            |
| SYNC_DIR | 2    | SYNC Pin Direction                   | 0: Output<br>1: Input (default)                                                                                                |
| SS_SEL   | 1:0  | Spread Spectrum Selection            | 00: Disabled (default) 01: +/- 3% Spread Spectrum 10: +/- 6% Spread Spectrum 11: +/- 9% Spread Spectrum                        |

## WATCHDOG\_SETUP (0x84)

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1               | 0 |
|----------------|---|---|---|---|---|---|-----------------|---|
| Field          | - | - | - | _ | _ | - | WD_TIMEOUT[1:0] |   |
| Reset          | _ | _ | _ | _ | _ | _ | 0b00            |   |
| Access<br>Type | _ | - | - | - | _ | _ | Write, Read     |   |
| Reset A        | - | - | - | ı | - | - | 0b00            |   |

| BITFIELD       | BITS | DESCRIPTION                  | DECODE                                                           |  |
|----------------|------|------------------------------|------------------------------------------------------------------|--|
| WD_TIMEO<br>UT | 1:0  | watchdog Timer Timeout Value | 00: 1 second (default) 01: 2 seconds 10: 4 seconds 11: 5 seconds |  |

## **AUTO SHIELD SETUP (0x85)**

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1              | 0 |
|----------------|---|---|---|---|---|---|----------------|---|
| Field          | _ | - | - | _ | ı | - | RETRY_TMR[1:0] |   |
| Reset          | _ | _ | - | _ | - | _ | - 0b11         |   |
| Access<br>Type | _ | _ | - | _ | - | _ | Write, Read    |   |
| Reset A        | _ | - | - | - | - | _ | - 0b11         |   |

| BITFIELD      | BITS | DESCRIPTION       | DECODE                                                                                                                         |
|---------------|------|-------------------|--------------------------------------------------------------------------------------------------------------------------------|
| RETRY_TM<br>R | 1:0  | Retry Timer Value | 00 = 2.0s<br>01 = 1.0s<br>10 = 0.5s<br>11 = 16ms (default)<br>Determines the length of the RETRY timer after a fault condition |

## AUTO CDP DCP SETUP (0x86)

| BIT            | 7 | 6 | 5 | 4 | 3 | 2 | 1                          | 0 |
|----------------|---|---|---|---|---|---|----------------------------|---|
| Field          | _ | _ | ı | ı | _ | _ | AUTO_CDP_DCP_MODE[<br>1:0] |   |
| Reset          | _ | _ | _ | _ | _ | _ | 0b00                       |   |
| Access<br>Type | _ | _ | - | - | _ | - | Write, Read                |   |
| Reset A        | _ | _ | - | _ | _ | _ | 0b00                       |   |

| BITFIELD              | BITS | DESCRIPTION                           | DECODE                                                                                                 |
|-----------------------|------|---------------------------------------|--------------------------------------------------------------------------------------------------------|
| AUTO_CDP_<br>DCP_MODE | 1:0  | BC1.2 Charge Detection Mode Selection | 00: High Speed Pass Through (default) 01: Auto-CDP 10: Auto-DCP / Apple 2.4A 11: Auto-DCP / Apple 1.0A |

## IN\_THRESH (0x87)

| BIT            | 7 | 6 | 5 | 4 | 3                 | 2 | 1 | 0 |
|----------------|---|---|---|---|-------------------|---|---|---|
| Field          | _ | _ | _ | _ | IN_UV_THRESH[3:0] |   |   |   |
| Reset          | _ | - | - | _ | 0x7               |   |   |   |
| Access<br>Type | _ | _ | _ | _ | Write, Read       |   |   |   |
| Reset A        | _ | _ | _ | _ | 0x7               |   |   |   |

| BITFIELD         | BITS | DESCRIPTION                                            | DECODE                                                                                                                                                                                                                                                                 |
|------------------|------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IN_UV_THR<br>ESH | 3:0  | Input Supply (V <sub>IN</sub> ) Undervoltage Threshold | 0x0: 4.5 V<br>0x1: 4.9 V<br>0x2: 5.3 V<br>0x3: 5.7 V<br>0x4: 6.1 V<br>0x5: 6.5 V<br>0x6: 6.9 V<br>0x7: 7.3 V (Default)<br>0x8: 7.7 V<br>0x9: 8.1 V<br>0xA: 8.5 V<br>0xB: Reserved<br>0xC: Reserved<br>0xC: Reserved<br>0xE: Reserved<br>0xF: Reserved<br>0xF: Reserved |

## VCONN THRESH (0x88)

| BIT            | 7 | 6 | 5 | 4                 | 3 | 2                       | 1 | 0 |
|----------------|---|---|---|-------------------|---|-------------------------|---|---|
| Field          | _ | - | _ | VCONN_O<br>CP_SEL | ı | VCONN_IN_UV_THRESH[2:0] |   |   |
| Reset          | _ | - | _ | 0x0               | - | 0x7                     |   |   |
| Access<br>Type | _ | ı | - | Write, Read       | ı | Write, Read             |   |   |
| Reset A        | _ | - | _ | 0x0               | - | 0x7                     |   |   |

| BITFIELD               | BITS | DESCRIPTION                     | DECODE                                                                                                                 |
|------------------------|------|---------------------------------|------------------------------------------------------------------------------------------------------------------------|
| VCONN_OC<br>P_SEL      | 4    | VCONN Overcurrent Threshold Low | 0: I <sub>VCONN_OCP_L1</sub> = 250 mA typ. (default)<br>1: I <sub>VCONN_OCP_L2</sub> = 360 mA typ.                     |
| VCONN_IN_<br>UV_THRESH | 2:0  | VCONN Undervoltage Threshold    | 0x0: 2.75V<br>0x1: 2.85V<br>0x2: 2.95V<br>0x3: 3.05V<br>0x4: 4.35V<br>0x5: 4.45V<br>0x6: 4.55V<br>0x7: 4.65V (default) |

## VBUS\_THRESH (0x89)

| BIT            | 7 | 6    | 5                   | 4 | 3 | 2                   | 1           | 0 |
|----------------|---|------|---------------------|---|---|---------------------|-------------|---|
| Field          | _ | VBUS | VBUS_OV_THRESH[2:0] |   |   | VBUS_UV_THRESH[2:0] |             |   |
| Reset          | _ |      | 0x3                 |   |   | 0x3                 |             |   |
| Access<br>Type | _ |      | Write, Read         |   |   |                     | Write, Read |   |
| Reset A        | _ | 0x3  |                     |   | _ |                     | 0x3         |   |

| BITFIELD           | BITS | DESCRIPTION                       | DECODE                                                                                                                                |
|--------------------|------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| VBUS_OV_T<br>HRESH | 6:4  | VBUS Overvoltage Fault Threshold  | 0x0: +8.75%<br>0x1: +10.00%<br>0x2: +11.25%<br>0x3: +12.50% (default)<br>0x4: +13.75%<br>0x5: +15.00%<br>0x6: +16.25%<br>0x7: +17.50% |
| VBUS_UV_T<br>HRESH | 2:0  | VBUS Undervoltage Fault Threshold | 0x0: -8.75%<br>0x1: -10.00%<br>0x2: -11.25%<br>0x3: -12.50% (default)<br>0x4: -13.75%<br>0x5: -15.00%<br>0x6: -16.25%<br>0x7: -17.50% |

## AUTO SHIELD STATUS MASK (0x8A)

A Read-Write register that configures which of the conditions in the AUTO\_SHIELD\_STATUS register will assert VNDR\_ALRT.

| BIT            | 7                  | 6 | 5 | 4 | 3                    | 2              | 1                   | 0                |
|----------------|--------------------|---|---|---|----------------------|----------------|---------------------|------------------|
| Field          | SHIELDING<br>_MASK | - | _ | - | VCONN_IN<br>_UV_MASK | IN_OC_MA<br>SK | VDD_USB_<br>UV_MASK | VBUS_UV_<br>MASK |
| Reset          | 0b1                | - | _ | _ | 0b0                  | 0b0            | 0b0                 | 0b0              |
| Access<br>Type | Write, Read        | ı | - | ı | Write, Read          | Write, Read    | Write, Read         | Write, Read      |
| Reset A        | 0b1                | - | - | - | 0b0                  | 0b0            | 0b0                 | 0b0              |

| BITFIELD           | BITS | DESCRIPTION    | DECODE                                                        |
|--------------------|------|----------------|---------------------------------------------------------------|
| SHIELDING_<br>MASK | 7    | Shielding Mask | Not included in VNDR_ALRT     Included in VNDR_ALRT (default) |

| BITFIELD             | BITS | DESCRIPTION                   | DECODE                                                        |
|----------------------|------|-------------------------------|---------------------------------------------------------------|
| VCONN_IN_<br>UV_MASK | 3    | VCONN Undervoltage Mask       | Not included in VNDR_ALRT (default)     Included in VNDR_ALRT |
| IN_OC_MAS<br>K       | 2    | Input Supply Overcurrent Mask | Not included in VNDR_ALRT (default)     Included in VNDR_ALRT |
| VDD_USB_U<br>V_MASK  | 1    | VDD_USB Undervoltage Mask     | Not included in VNDR_ALRT (default)     Included in VNDR_ALRT |
| VBUS_UV_M<br>ASK     | 0    | VBUS Undervoltage Mask        | Not included in VNDR_ALRT (default)     Included in VNDR_ALRT |

## **AUTO SHIELD STATUS (0x8B)**

A read only register that indicates a number of status conditions. Each individual status bit can assert an interrupt via VNDR\_ALRT by setting the corresponding bit in the AUTO\_SHIELD\_STATUS\_MASK register. The VNDR\_ALRT is asserted on the rising-edge of the SHIELDING status (when included), and on any change for any other status (VCONN\_IN\_UV, IN\_OC, VDD\_USB\_UV, and VBUS\_UV).

| BIT            | 7         | 6 | 5 | 4 | 3               | 2         | 1         | 0         |
|----------------|-----------|---|---|---|-----------------|-----------|-----------|-----------|
| Field          | SHIELDING | _ | - | - | VCONN_IN<br>_UV | IN_OC     | _ UV      |           |
| Reset          | 0b0       | _ | - | _ | 0b0             | 0b0       | 0b0       | 0b0       |
| Access<br>Type | Read Only | _ | - | ı | Read Only       | Read Only | Read Only | Read Only |
| Reset A        | 0b0       | _ | _ | _ | 0b0             | 0b0       | 0b0       | 0b0       |

| BITFIELD        | BITS | DESCRIPTION                        | DECODE                                              |
|-----------------|------|------------------------------------|-----------------------------------------------------|
| SHIELDING       | 7    | Shielding Status                   | 0: No Fault 1: Fault detected Refer to Fault Table. |
| VCONN_IN_<br>UV | 3    | VCONN Undervoltage Fault           | 0: No Fault 1: Undervoltage detected                |
| IN_OC           | 2    | Buck-Boost Input Overcurrent Fault | 0: No Fault<br>1: Overcurrent detected              |
| VDD_USB_U<br>V  | 1    | VDD_USB Undervoltage Fault         | 0: No Fault<br>1: Undervoltage detected             |
| VBUS_UV         | 0    | VBUS Undervoltage Fault            | 0: No Fault<br>1: Undervoltage detected             |

## **Applications Information**

## TCPC Functionality (MAX25430B only)

The MAX25430B devices incorporate a USB-IF compliant CC PHY capable of encoding/decoding Bi-phase Mark Coded (BMC) messages. Cyclic Redundancy Checking (CRC) is automatically appended to all outgoing messages and checked on all incoming messages.

The MAX25430B's TCPC hardware permits the simple integration with an external MCU, running a TCPM stack, to create a complete USB Type-C Power Delivery Source.



Figure 25. TCPM to TCPC Interface through I2C

### **Receiving USB-PD messages**

The MAX25430B TCPC logic facilitates the reception and decoding of USB-PD messages, by incorporating a Type-C Physical Interface (PHY), and I2C accessible registers. The TCPM need only respond to interrupts, due to changes in status, and then reading from or writing to the appropriate register. The generation and decoding of PD Cyclic-Redundancy-Checking bits is automatically handled by the TCPC logic. Upon receiving a valid USB-PD message, the MAX25430 TCPC logic will assert the ALERT pin low to indicate a change in status. Changes in status are latched in the ALERT\_L and ALERT\_H registers located at addresses 0x10 and 0x11 respectively. The TCPM must read the ALERT\_L

and ALERT\_H registers to determine the type of status change.



Figure 26. Status Registers

For example, the TCPM detects that the MAX25430 ALERT pin has been asserted low. The TCPM would then perform an I<sup>2</sup>C Read Word transaction on the ALERT\_L and ALERT\_H registers.

I<sup>2</sup>C Read Word from Register 0x10:

0x04, 0x00

Table 11. Reading the RX SOP MESSAGE

| REGISTER | ADDRESS | D7                      | D6                           | D5                           | D4                                | D3                                | D2                    | D1                                      | D0                           |
|----------|---------|-------------------------|------------------------------|------------------------------|-----------------------------------|-----------------------------------|-----------------------|-----------------------------------------|------------------------------|
| ALERT_L  | 0x10    | VBUS V<br>ALARM<br>HIGH | TX SOP<br>MESSAGE<br>SUCCESS | TX SOP<br>MESSAGE<br>DISCARD | TX SOP<br>MESSAGE<br>FAIL         | RX<br>HARD<br>RESET               | RX SOP<br>MESSAGE     | POWER<br>STATUS                         | HVCC<br>STATUS               |
|          |         | 0                       | 0                            | 0                            | 0                                 | 0                                 | 1                     | POWER<br>STATUS<br>0<br>FAULT<br>STATUS | 0                            |
| ALERT_H  | 0x11    | VENDOR<br>ALERT         | ALERT<br>EXTENDED            | EXTEND<br>STATUS             | BEGIN<br>SOP<br>MESSAGE<br>STATUS | VBUS<br>SINK<br>DISCHAR<br>DETECT | RX<br>BUFFER<br>OVRFL | _                                       | VBUS<br>VOLT<br>ALARM<br>LOW |
|          |         | 0                       | 0                            | 0                            | 0                                 | 0                                 | 0                     | 0                                       | 0                            |

Bit D2 in ALERT\_L is set, indicating that a message has been received in the RX BUFFER.

Next, the message must be extracted from the MAX25430 RX\_BUFFER and decoded.

The message content is stored in the RX\_BUFFER, 32 contiguous bytes starting at address 0x30. The RX\_BUFFER must be read with an  $I^2C$  Read Block transaction (Refer to <u>I2C Interface</u>), or the TCPC logic will generate an  $I^2C$  error.



Figure 27. Receive Buffer

Continuing with the example, the message data is extracted from the RX\_BUFFER, as seen below.

## I<sup>2</sup>C Read Block from Registers 0x30 – 0x4F:

0x03, 0x00, 0x47, 0x0C, 0x16, 0x87, 0x57, 0xF7, 0xEF, 0xD6,

0x2C, 0x40, 0x26, 0x28, 0x03, 0x9B, 0x00, 0x00, 0x00, 0x00,

0x44, 0xD3, 0x15, 0xEA, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,

0x00, 0x00

Since we cannot know how many relevant bytes are in the message before the I<sup>2</sup>C transaction, all the bytes in the RX BUFFER are read. The first byte indicates that there are three bytes significant to this message. The second byte is the SOP message type, the third and fourth bytes form the message header 0x0C47.

Note: the TCPC does not erase previous information from the buffer and therefore the TCPM must parse the relevant bytes to decode the message.



Figure 28. Message Header - "Get\_Source\_cap"

Decoding the header word indicates the PD Sink is requesting that the Source Capabilities be sent.

Now that the message has been decoded, the ALERT pin interrupt can be cleared, so that MAX25430B TCPC State Machine can continue to service PD messages.

Table 12. Writing 1 to Clear the RX SOP MESSAGE

| REGISTER | ADDRESS | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |
|----------|---------|----|----|----|----|----|----|----|----|--|
|----------|---------|----|----|----|----|----|----|----|----|--|

| ALERT_L | 0x10 | V <sub>BUS</sub> V<br>ALARM<br>HIGH | TX SOP<br>MESSAGE<br>SUCCESS | TX SOP<br>MESSAGE<br>DISCARD | TX SOP<br>MESSAGE<br>FAIL         | RX<br>HARD<br>RESET                           | RX SOP<br>MESSAGE     | POWER<br>STATUS | HVCC<br>STATUS                           |
|---------|------|-------------------------------------|------------------------------|------------------------------|-----------------------------------|-----------------------------------------------|-----------------------|-----------------|------------------------------------------|
|         |      | 0                                   | 0                            | 0                            | 0                                 | 0                                             | 1                     | 0               | 0                                        |
| ALERT_H | 0x11 | VENDOR<br>ALERT                     | ALERT<br>EXTENDED            | EXTEND<br>STATUS             | BEGIN<br>SOP<br>MESSAGE<br>STATUS | V <sub>BUS</sub><br>SINK<br>DISCHAR<br>DETECT | RX<br>BUFFER<br>OVRFL | FAULT<br>STATUS | V <sub>BUS</sub><br>VOLT<br>ALARM<br>LOW |
|         |      | 0                                   | 0                            | 0                            | 0                                 | 0                                             | 0                     | 0               | 0                                        |

I<sup>2</sup>C Write Word to Register 0x10:

0x04, 0x00

The TCPM clears the ALERT\_L register by writing a logic '1' to bit D2. ALERT returns high.

#### Sending USB-PD messages

The MAX25430B TCPC logic simplifies the TCPM code required to transmit USB-PD messages. Sending PD messages is a two-stage process, employing the TX\_BUFFER (31 contiguous byte-wide registers), and the TRANSMIT Register.

First, the TX\_BUFFER is loaded with an encoded PD message (Control or Data), and then a command byte is written the TRANSMIT Register (0x50) to trigger the MAX25430 TCPC transmit process.



Figure 29. Transmit Buffer

The PD message contents must be written to TX\_BUFFER in a single I<sup>2</sup>C transaction, therefore an I2C Write Block transaction (Refer to <u>I2C Interface</u>) should be used, or the TCPC logic will generate an I<sup>2</sup>C error and the message will not be sent.

To illustrate the proper TCPM coding approach, let's continue with the MAX25430B's response to the PD Sink's Get Source Capabilities example.

The TCPM needs to encode and load the requested Source Capabilities message, Header plus Data Objects, into the TX BUFFER.

Number of bytes: 0x12 (18 bytes)

Message Header: 0x4361 (Source Capabilities with 4 data objects) = 2 bytes

Data Object 1: 0x000190F0 (5.00V @2.4A) = 4 bytes

Data Object 2: 0x0002D12C (9.00V @3A) = 4 bytes

Data Object 3: 0x0004B12C (15.00V @3A) = 4 bytes

Data Object 4: 0x0006412C (20.00V @3A) = 4 bytes

The figures below show the corresponding Message Header and Data Object 1 decoding.



Figure 30. Message Header - "Source\_Capabilities"



Figure 31. Data Object 1 - 5V/2.4A Fixed PDO

The assembled message packet is then loaded into the TX\_BUFFER.



Figure 32. Transmit Buffer - "Source\_Capabilities"

#### I<sup>2</sup>C Write Block to TX BUFFER 0x51:

0x12, 0x61, 0x43, 0xF0, 0x90, 0x01, 0x00, 0x2C, 0xD1, 0x02,

0x00, 0x2C, 0xB1, 0x04, 0x00, 0x2C, 0x41, 0x06, 0x00

Finally, the message is released to the MAX25430B's TCPC logic by writing 0x30 to the TRANSMIT Register. Then the entire packet will be appended with the proper CRC, BMC encoded, and transmitted via the corresponding HVCC pin.

## I<sup>2</sup>C Write Byte to TRANSMIT 0x50:

0x30

The MAX25430B's TCPC logic will now assert ALERT low and update the ALERT\_L register with the message status. The TCPM must service this interrupt to ensure that MAX25430B's TCPC logic can continue to handle USB-PD messages.

### I<sup>2</sup>C Read Word from Register 0x10:

#### 0x40, 0x00

| REGISTER ADDRESS | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|------------------|----|----|----|----|----|----|----|----|
|------------------|----|----|----|----|----|----|----|----|

| ALERT_L | 0x10 | V <sub>BUS</sub> V<br>ALARM<br>HIGH | TX SOP<br>MESSAGE<br>SUCCESS | TX SOP<br>MESSAGE<br>DISCARD | TX SOP<br>MESSAGE<br>FAIL         | RX<br>HARD<br>RESET                           | RX SOP<br>MESSAGE     | POWER<br>STATUS | HVCC<br>STATUS                           |
|---------|------|-------------------------------------|------------------------------|------------------------------|-----------------------------------|-----------------------------------------------|-----------------------|-----------------|------------------------------------------|
|         |      | 0                                   | 1                            | 0                            | 0                                 | 0                                             | 0                     | 0               | 0                                        |
| ALERT_H | 0x11 | VENDOR<br>ALERT                     | ALERT<br>EXTENDED            | EXTEND<br>STATUS             | BEGIN<br>SOP<br>MESSAGE<br>STATUS | V <sub>BUS</sub><br>SINK<br>DISCHAR<br>DETECT | RX<br>BUFFER<br>OVRFL | FAULT<br>STATUS | V <sub>BUS</sub><br>VOLT<br>ALARM<br>LOW |
|         |      | 0                                   | 0                            | 0                            | 0                                 | 0                                             | 0                     | 0               | 0                                        |

The TCPM reads the ALERT\_L and ALERT\_H registers and sees that bit D6 is set in ALERT\_L, indicating that the previously sent message was successful.

Lastly, the TX\_SOP\_MESSAGE\_SUCCESS bit in the ALERT\_L register needs to be cleared by the TCPM. This is done by writing logic '1' to bit D6.

<u>I<sup>2</sup>C Write Word to Register 0x10:</u>

0x40, 0x00

#### **Additional Resources**

Contact Maxim Integrated for more information on how to program the TCPM.

## **Buck-Boost Component Selection**

#### **Inductor Selection**

Design of inductor is a compromise between the size, efficiency, control bandwidth, and stability of the converter. For a buck-boost application, selecting the right value of inductor becomes even more critical due to the presence of right-half-plane (RHP) zero in boost and buck-boost mode. A bigger inductance value would reduce RMS current loss in MOSFETs and core/winding losses in the inductor. On the other hand, it slows the control loop and reduces the frequency of the RHP zero that can cause stability concerns.

Start the inductor selection based on the inductor current ripple as a percentage of the maximum inductor current in buck mode using the equations below. Choose the highest inductance between LBUCK and LBOOST. Minimum duty cycle in buck or boost will yield the highest inductor current ripple.

$$L_{\text{BUCK}} > \frac{\left(V_{\text{IN\_MAX}} - V_{\text{OUT\_MIN}}\right) \cdot D_{\text{BUCK\_MIN}}}{f_{\text{SW}} \cdot \Delta I_L} \text{ (eq. 1)}$$

$$L_{\text{BOOST}} > \frac{V_{\text{IN\_MIN}} \cdot D_{\text{BOOST\_MAX}}}{f_{\text{SW}} \cdot \Delta I_L \cdot V_{\text{IN\_MIN}}} \text{ (eq. 2)}$$

$$\Delta I_L = I_{\text{OUT\_MAX}} \cdot \text{LIR (eq. 3)}$$

$$D_{\text{BUCK\_MIN}} = \frac{V_{\text{OUT\_MIN}}}{V_{\text{IN\_MAX}} \cdot \eta_{\text{BUCK}}} \text{ (eq. 4)}$$

$$D_{\text{BOOST\_MAX}} = 1 - \frac{V_{\text{IN\_MIN}} \cdot \eta_{\text{BOOST}}}{V_{\text{OUT\_MAX}}} \text{ (eq. 5)}$$

 $L_{BUCK}$ ,  $L_{BOOST}$ : minimum inductance needed in buck mode and boost mode, respectively, in H.  $f_{SW}$ : switching frequency in Hz.

 $V_{IN\ MIN}$ ,  $V_{IN\ MAX}$ : minimum and maximum voltage seen at the power stage input, respectively.

I<sub>OUT MAX</sub>: maximum DC output current supported in the application.

LIR : desired peak-to-peak inductor current ripple ratio. Ratio of  $\Delta_{IL}/I_{OUT\ MAX}$ .

D<sub>BUCK MIN</sub>, D<sub>BOOST MAX</sub>: minimum and maximum duty cycle in Buck and Boost mode, respectively.

ηΒυCK, ηΒOOST: efficiency at maximum load in buck mode and boost mode, respectively.

V<sub>OUT MIN</sub>: lowest output voltage seen in the application. For fixed PDO applications, use 5.15V (Vsafe5V).

V<sub>OUT</sub> MAX: highest output voltage seen in the application. 5.15V, 9V, 15V or 20V for fixed PDOs applications.

Select the final value of inductance considering the ripple in both regions of operation, inductor derating and RHP zero. Once the final value of inductance is selected, calculate the peak inductor current and choose an inductor with saturation current approximately 20% more than the peak inductor current. Low DCR helps achieve higher efficiency by reducing inductor conduction loss during high output power with low input voltage.

#### Example

 $P_{OUT\_MAX} = 100W \ ; \ V_{IN\_MIN} = 6V \ ; \ V_{IN\_MAX} = 18V \ ; \ V_{OUT\_MIN} = 5.15V \ ; \ V_{OUT\_MAX} = 20V \ ; \ f_{SW} = 400kHz \ ; \ I_{OUT\_MAX} = 5A \ ; \ \eta_{BUCK} = \eta_{BOOST} = 95\% \ ; \ LIR \ is \ chosen \ to \ be 55\% \ to \ keep \ the \ inductor \ small.$ 

For this example, L<sub>BUCK</sub> > 3.5 uH and L<sub>BOOST</sub> > 3.9 uH. Therefore, an inductor with a value of 4.7μH will be selected.

Inductor saturation current must be considered when choosing the inductor.

The high input current seen during low  $V_{IN}$ /High  $P_{OUT}$  conditions has an impact on the current saturation rating of the inductor and therefore its size. MAX25430 advantage is its flexibility with regards to output power thanks to its scalable peak input current limit. When selecting the input current sense resistor value ( $R_{CS1}$ ), consider the output power, inductor saturation current, minimum input voltage seen at the power stage but also the minimum  $V_{BUS}$  voltage to meet at the user port. When the peak input current reaches the  $I_{OC1}$  threshold defined by  $R_{CS1}$ , the controller will automatically enter

cycle-by-cycle input current limit which may cause  $V_{BUS}$  to droop below the minimum specification at the port. Cable compensation will not increase  $V_{BUS}$  in this condition as the input current (and therefore the input power) is limited.

Once the input sense resistor value is selected, the inductor saturation current rating ( $I_{SAT}$ ) value can be chosen. The  $I_{SAT}$  value must be higher than the input peak  $I_{LIM}$  threshold by some safe margin to avoid saturating the core.

$$I_{SAT} > I_{OC1\_MAX}$$

$$I_{SAT} > \frac{V_{OC1\_MAX}}{R_{CS1}}$$

#### Example

 $R_{\text{CS1}}$  = 3m $\Omega$  and  $V_{\text{OC1\_MAX}}$  = 60mV yields  $I_{\text{OC1\_MAX}}$  = 20A, therefore:

$$I_{SAT} > 20A$$

## **Input Capacitor Design**

The input capacitor reduces peak currents drawn from the power source and minimizes noise and voltage ripple on the input caused by the circuit switching. In buck mode, input current is discontinuous with maximum ripple. The RMS current is shown in the following equation:

$$I_{\text{RMS}} = \frac{I_{\text{OUT\_MAX}} \cdot \sqrt{V_{\text{OUT}} \cdot \left(V_{\text{IN}} - V_{\text{OUT}}\right)}}{V_{\text{IN}}} \text{ (eq. 6)}$$

The maximum input RMS current occurs at  $V_{IN}$  = 2 x  $V_{OUT}$ . Substituting  $V_{IN}$  previously, the equation then becomes:

$$I_{\text{RMS\_MAX}} = \frac{I_{\text{OUT\_MAX}}}{2} \text{ (eq. 7)}$$

The input voltage ripple in buck mode is given by:

$$\Delta V_{IN} = \frac{\left(1 - D_{BUCK}\right) \cdot I_{OUT} \cdot D_{BUCK}}{f_{SW} \cdot C_{IN}} \text{ (eq. 8)}$$

It is recommended to keep the input voltage ripple below 1% of the input voltage to limit noise that could be conducted through the battery harness.

Maximum input voltage ripple occurs in buck mode at a duty cycle of 0.5 and at max output current. Select a higher value for the final capacitor or bank of capacitors to account for DC Bias and tolerance derating.

Use the following equation to determine the input capacitance needed to meet the input voltage ripple requirement:

$$C_{\text{IN}} > \frac{0.25 \cdot I_{\text{OUT\_MAX}}}{f_{\text{SW}} \cdot \Delta V_{\text{IN\_MAX}} \cdot \left(1 - \left(C_{\text{IN\_TOL}} + C_{\text{IN\_DCBIAS}}\right)\right)} \text{ (eq. 9)}$$

#### Example

 $f_{SW} = 400 kHz$ ;  $I_{OUT\_MAX} = 5A$ ;  $D_{BUCK} = 0.5$ ;  $C_{IN\_TOL} = 10\%$ ;  $C_{IN\_DCBIAS} = 10\%$ ;  $\Delta V_{IN\_MAX} = 12V * 0.01 = 0.12V$  For this example,  $C_{IN} > 27 \mu F$ .

Select the input capacitor that can handle the given RMS current at the operating frequency. Ceramic capacitors come with extremely low ESR and help reduce the peak-to-peak ripple voltage at the input voltage. Good quality electrolytic capacitors are also available with low ESR, which give higher capacitance at low cost.

Electrolytic (bulk) input capacitors help reduce input voltage drop during large load transients. ESR in bulk capacitors help dampen line transients. A good combination of electrolytic and ceramic capacitors can help achieve the target specifications and minimize cost.

Place a high-frequency decoupling ceramic capacitor to filter high di/dt and reduce EMI caused by Qt1 turn on. Choose a small package, such as 0402, with low ESL.

Choose a voltage rating of 50V for applications where a 40V load dump can be seen at the input.

#### **Output Capacitor Design**

Output capacitance is selected to satisfy the output load-transient requirements. During a load step, the output current changes almost instantaneously whereas the inductor is slow to react. During this transition time, the load-charge requirements are supplied by the output capacitor, which causes an undershoot/overshoot in the output voltage. Select a capacitor based on the maximum allowable overshoot/undershoot on the output voltage. Typically, the worst-case response from a load transient is in boost mode. Use the following equations to contain the undershoot within the given specifications in boost mode:

$$C_{\text{OUT}} \ge \frac{L \cdot \Delta I_{\text{L\_STEP}}^2}{2 \cdot V_{\text{IN\_MIN}} \cdot D_{\text{BOOST\_MAX}} \cdot V_{\text{UNDER}}} + \frac{\left(\Delta I_{\text{L\_STEP}} \cdot t_{\text{DELAY}}\right)}{V_{\text{UNDER}}} \text{ (eq. 10)}$$

where  $t_{DELAY}$  = Time delay for the next control pulse after a load step. For fixed-PWM mode,  $t_{DELAY}$  is the turn-off time in buck/boost mode.

Select the output capacitance to handle load transients in deep boost mode.  $t_{DELAY}$  is the delay for the PWM modulator to react after a load step. In PWM mode, the worst-case delay would be (1-D) x  $t_{SW}$  when the load step occurs right after a turn-on cycle. With the previous example values:

Once the output capacitance is selected, the output voltage undershoot/overshoot can be calculated for buck region of operation using the following equations:

$$V_{\text{UNDER\_BUCK}} = \frac{L \cdot \Delta I_{\text{L\_STEP}}^{2}}{2 \cdot (V_{\text{IN}} - V_{\text{OUT}}) \cdot D_{\text{BUCK\_MAX}} \cdot C_{\text{OUT}}} \text{ (eq. 11)}$$

$$V_{\text{OVER\_BUCK}} = \frac{L \cdot \Delta I_{\text{L\_STEP}}^{2}}{2 \cdot V_{\text{OUT}} \cdot C_{\text{OUT}}} \text{ (eq. 12)}$$

Select  $C_{OUT}$  to ensure low output voltage undershoot and ripple during a USB-PD load transient at low  $V_{IN}$ . VBUS load transients requirements may vary depending on the application. Contact Maxim for assistance with optimizing  $C_{OUT}$  for your application.

#### **Output Voltage Setting**

 $V_{OUT}$  target is selected using VOUT\_SEL[1..0] register. Use the COMMAND[7..0] register to enable the buck-boost and request a new target  $V_{OUT}$  voltage. Refer to the register map for details.

#### **Current-Sense Resistors Selection**

The MAX25430 devices use three external current-sense resistors to provide current information to several functions. The input current-sense resistor  $R_{CS1}$  is used for inductor current control and setting the input cycle-by-cycle peak current limit. The output current-sense resistor  $R_{CS2}$  is used for output over-current faults, namely  $V_{BUS}$  DC  $I_{LIM}$ ,  $V_{BUS}$  OCP, runaway and negative peak current limit. The  $R_{CS3}$  current-sense resistor is used for the cable compensation and is optional. Refer to the cable compensation section for more information.

Select an input current-sense resistor based on the maximum input current for the application (typically at maximum output power and minimum input voltage). The differential voltage across  $R_{CS1}$  for input current-limit threshold is 50mV. Calculate the peak input current using this equation:

$$I_{\text{IN\_PEAK}} = \frac{V_{\text{OUT\_MAX}} \cdot I_{\text{OUT\_MAX}}}{V_{\text{IN\_MIN}}} + \frac{V_{\text{IN\_MIN}} \cdot \left(1 - \frac{V_{\text{IN\_MIN}}}{V_{\text{OUT\_MAX}}}\right)}{2 \cdot L \cdot f_{\text{SW}}} \text{ (eq. 13)}$$

Calculate the input current-sense resistor ( $R_{CS1}$ ) by setting the peak current limit slightly higher than the peak input current ( $I_{IN\ PEAK}$ ) calculated above.

It is highly recommended that designs use an  $R_{CS2}$  resistor with an exact value of 2.5m $\Omega$ . Since the  $V_{BUS}$  DC  $I_{LIM}$  is selected digitally (there are a discrete number of levels), changing this value also changes the possible current-limit thresholds. The overcurrent threshold values in the register will need to be scaled accordingly.

#### **Slope Compensation**

Slope compensation is required for current-mode control due to its inherent instability. A properly designed current-mode control with slope compensation removes the instability and provides noise immunity from current-sense signals. The MAX25430 offers a simple way to set the slope compensation peak ramp voltage ( $V_{SLOPE\_PK}$ ) by programming the SLP[2:0] register through I<sup>2</sup>C from 100mV to 800mV in 100mV increments. Once  $V_{SLOPE\_PK}$  is calculated, select the next value available in the SLP[2:0] register.

The steps to calculate V<sub>SLOPE PK</sub> are the following.

Design the slope compensation to lower the quality factor of the double pole at half the switching frequency of current-mode control. Choose the quality factor to be at or below 0.6 for the entire range of input and output voltages. The quality factor is given by the following equation:

$$Q_P = \frac{1}{\pi \cdot (m_C \cdot D' - 0.5)}$$
 (eq. 14)

where m<sub>C</sub>, the compensation ramp factor, is given by:

$$m_C = 1 + \frac{S_e}{S_n}$$
 (eq. 15)

The compensation ramp slope, Se, is:

$$S_{e} = \frac{V_{\text{SLOPE\_PK}}}{T_{\text{SW}}} = V_{\text{SLOPE\_PK}} * f_{\text{SW}} \text{ (eq. 16)}$$

And the inductor rising slope, S<sub>n</sub>, is:

$$S_n = \frac{(V_{\text{IN}} - V_{\text{OUT}}) \cdot G_{\text{CS}}}{I} \text{ (eq. 17)}$$

 $S_e$  = Slope of the external ramp, in V/s.

 $S_n$  = Rising slope (upslope) of inductor current, in V/s.

 $V_{SLOPE\_PK}$  = The slope compensation peak ramp voltage for a theoretical 100% duty cycle, in V.

f<sub>SW</sub> = switching frequency, in Hz

D' = 1 - Duty Cycle

### **Example**

Due to the several possible output voltages, an optimum SLP[2:0] setting needs to be calculated for each fixed output voltages supported. Verify Qp does not exceed the design target across the input voltage range. From the previous example, and with a maximum Qp target of 0.6, we can calculate the optimum SLP[2:0] for Vout = 5.15V.

Using equation 14, Qp = 0.4 yields mc = 1.82. With equation 17, we find  $S_n$  = 1.89.10<sup>5</sup> V/s. Then, equation 15 gives us Se = 1.54.10<sup>5</sup> V/s. Finally, re-arranging equation 16, we find  $V_{SLOPE\ PK}$  = 385mV.

Set SLP[2:0] to achieve the desired peak-to-peak voltage for the external compensation as calculated above.

Select Set SLP[2:0] = 0b011 for  $V_{SLOPE\ PK}$  = 400mV.

Repeat the steps above for each output voltage supported.

#### **Error-Amplifier Compensation Design**

The MAX25430 uses an internal transconductance amplifier with its output terminal available to the user for external frequency compensation, as shown in Figure 33.



Figure 33. External compensation network

The controller uses a peak current-mode-controlled architecture to regulate the output voltage by forcing the required current through the external inductor. The external current-sense resistor senses the inductor current information. The current-mode control splits the double pole in the feedback loop caused by the inductor and output capacitor into two single poles. One of the poles is moved to a high frequency outside the typical bandwidth of the converter, making it a single-pole system. This makes compensation easy with only Type II required to compensate the loop. In boost mode, an extra right-half plane (RHP) zero is introduced by the power stage to add extra phase delay in the control loop. To avoid any significant effect of the RHP zero on the converter stability, the compensation is designed such that the bandwidth is approximately 1/4 of the worst-case RHP zero frequency.

The design of external compensation requires some iterations to reach an optimized design. Care must be taken while designing the compensation for working in 'deep' boost mode and heavy load (V<sub>IN MIN</sub>) as RHP zero frequency reduces.

A convenient way to design compensation for both buck and boost modes is to design the compensation at minimum input voltage and heavy load (deep boost mode). At this operating point, RHP zero is at its lowest frequency. Design the compensation to achieve a bandwidth close to 1/4 of the RHP zero frequency in deep boost mode. Verify the gain and phase margin with the designed compensation in buck mode. The closed-loop gain of the converter is a combination of the power-stage gain of the converter and error-amplifier gain.

The following equation demonstrates the current-mode-controlled boost power-stage transfer function:

$$\frac{\widehat{V_O}}{\widehat{V_C}} = \frac{R_L \cdot (1 - D)}{2 \cdot G_{CS}} \cdot \frac{\left(1 + \frac{S}{\omega_{ESR}} \middle| \left(1 - \frac{S}{\omega_{RHP}}\right)\right)}{\left(1 + \frac{S}{\omega_{P\_BOOST}}\right) \cdot F_H(s)}$$
(eq. 18)

where:

 $G_{CS}$ : current-sense gain = 23\*R<sub>CS1</sub>

$$\omega_{P\_BOOST} = \frac{2}{R_L \cdot C_{OUT}} \text{ (eq. 19)}$$

$$\omega_{ESR} = \frac{1}{R_C \cdot C_{OUT}} \text{ (eq. 20)}$$

$$\omega_{RHP} = \frac{R_L \cdot (1 - D)^2}{L} \text{ (eq. 21)}$$

$$F_H(S) = 1 + \frac{S}{\omega_N \cdot Q_P} + \left(\frac{S}{\omega_N}\right)^2 \text{ (eq. 22)}$$

$$Q_P = \frac{1}{\pi \cdot (m_C \cdot D^* - 0.5)} \text{ (eq. 23)}$$

$$\omega_N = \frac{\pi}{T_{SW}} \text{ (eq. 24)}$$

Error-amplifier transfer function:

$$H_{EA}(S) = g_{M} \cdot R_{DC} \cdot \frac{\left(1 + \frac{S}{\omega_{Z\_COMP}}\right)}{\left(1 + \frac{S}{\omega_{P1\_COMP}}\right) \cdot \left(1 + \frac{S}{\omega_{P2\_COMP}}\right)} \text{ (eq. 25)}$$

$$\omega_{Z\_COMP} = \frac{1}{R_{ZERO} \cdot C_{ZERO}} \text{ (eq. 26)}$$

$$\omega_{P1\_COMP} = \frac{1}{R_{DC} \cdot C_{ZERO}} \text{ (eq. 27)}$$

$$\omega_{P2\_COMP} = \frac{1}{R_{ZERO} \cdot \left(\frac{C_{POLE} \cdot C_{ZERO}}{C_{POLE} + C_{ZERO}}\right)} \cong \frac{1}{R_{ZERO} \cdot C_{POLE}} \text{ if } C_{POLE} \ll C_{ZERO} \text{ (eq. 28)}$$

Closed loop gain = Power stage gain x EA gain

#### Example

Start the compensator design by calculating the critical frequencies for the boost power stage at the minimum input voltage and maximum load.

$$f_{\text{PBOOST}} = \frac{2}{2\pi \cdot R_L \cdot C_{\text{OUT}}} \text{ (eq. 29)}$$
$$f_{\text{ESR}} = \frac{1}{2\pi \cdot R_C \cdot C_{\text{OUT}}} \text{ (eq. 30)}$$

For a converter operating in boost mode, the inductor selection determines the RHP frequency and hence the stability of converter in deep boost mode. Calculate the RHP zero frequency in deep boost mode using the calculated inductor value.

$$f_{\text{RHP}} = \frac{R_L \cdot (1 - D_{\text{BOOST\_MAX}})}{2\pi \cdot I} \text{ (eq. 31)}$$

Where:

 $R_L$ : output Load in  $\Omega$ .  $R_L = \frac{V_{\text{OUT}}}{I_{\text{OUT}}}$ 

 $C_{OUT}$ : output capacitance in F, choosen to be 214 $\mu$ F  $R_C$ : output capacitor ESR in  $\Omega$ , chosen to be  $3.5 \text{m}\Omega$ 

 $D_{BOOST\ MAX}$ : maximum duty cycle in boost mode calculated earlier

L: inductance value calculated earlier, in H

Using above values, we find  $f_{PBOOST}$  = 372Hz,  $f_{ESR}$  = 213kHz, and  $f_{RHP}$  = 9.2kHz.

With RHP zero at 9.2kHz, the loop cutoff frequency for a stable operation must be less than 1/4 of the RHP zero frequency in deep boost mode.

Therefore, a target bandwidth for the closed-loop converter close to 1.8kHz is selected. The zero of the error amplifier must be placed well below the bandwidth to give enough phase boost at the crossover frequency. Typically, the zero is

## MAX25430

## Automotive 100W USB-PD Buck-Boost Port Controller and Protector

placed close to the low-frequency pole. In such a case, resistor ( $R_{ZERO}$ ) of the compensation can be calculated using the equation below:

$$R_{\rm ZERO} = 2\pi \cdot f_{\rm BW\_BOOST} \cdot \frac{G_{\rm CS} \cdot C_{\rm OUT}}{g_m \cdot (1 - D_{\rm BOOST\ MAX})} \cdot \frac{(R_{\rm BOT} + R_{\rm TOP})}{R_{\rm TOP}} \text{ (eq. 32)}$$

Where:

 $f_{BW}$  BOOST: desired converter bandwidth in boost mode

 $g_m$ : error-amplifier transconductance, in A/V

 $R_{TOP}$ ,  $R_{BOT}$ : top and bottom internal feedback network resistances, in  $\Omega$ 

$$R_{BOT} = \frac{R_{TOP} = 96k\Omega}{\frac{R_{TOP}}{\frac{V_{OUT} MAX}{1.25V} - 1}} \text{ (eq. 33)}$$

Choosing  $f_{BW}$  BOOST = 1.8kHz yields  $R_{ZERO}$  = 11k $\Omega$ 

And with  $f_{ZCOMP} = 1.2kHz$ ,

$$C_{\text{ZERO}} = \frac{1}{R_{\text{ZERO}} \cdot 2\pi \cdot f_{\text{ZCOMP}}} \text{ (eq. 34)}$$

Therefore,  $C_{ZERO} = 12nF$ .

C<sub>POLE</sub> decides the location of high-frequency pole. Select the high-frequency pole location higher than the bandwidth in buck mode so that it does not affect the phase margin and helps attenuate any high-frequency noises.

For  $f_{P2COMP} = 140kHz$ ,

$$C_{\text{POLE}} = \frac{1}{R_{\text{ZERO}} \cdot 2\pi \cdot f_{P2\text{COMP}}} \text{ (eq. 35)}$$

Which yields  $C_{POLE} = 100pF$ .

For this example, the following component values would be selected:  $R_{ZERO}$  = 11k $\Omega$ ,  $C_{ZERO}$  = 12nF, and  $C_{POLE}$  = 100pF.

#### **External MOSFET Selection**

Four external MOSFETs are required for the H-bridge buck-boost architecture supported by the MAX25430, as shown in the Typical Application Circuit. During the buck-mode of operation, Qt2 remains on and Qb2 remains off. Qt1 and Qb1 switch to regulate the output voltage. During the boost mode, Qt1 remains on, Qb1 remains off, and Qt2 and Qb2 switch to regulate the output voltage. In the buck-boost region, all four switches are used to control the output voltage. The MOSFETs must be selected based on certain critical parameters such as on-resistance, breakdown voltage, output capacitance, and input capacitances. A low R<sub>DSON</sub> reduces the conduction losses in the MOSFET and a small gate/output capacitance reduces switching losses. Typically, a lower R<sub>DSON</sub> MOSFET would have higher gate charge for the same breakdown voltage. Hence, a compromise must be made depending on conditions to which the MOSFET is subjected.

The MAX25430 comes with a 5V gate drive with a high current capability to support switching of 4 MOSFETs at high frequency. In the buck-boost region, the device switches between pure buck and boost modes to reduce the gate-drive current and increases the efficiency.

#### **Boost Cap and Diode Selection**

A bootstrap circuit is used to drive the floating gates of high-side switches Qt1 and Qt2. Boost cap provides the gate charge to the high side FET during the high-side turn-on and is recharged when the bottom switch turns on. Hence, the capacitance value of the boost capacitor must be selected such that the voltage drop during the discharge is under acceptable limits. Choosing a very large capacitor value slows down the charging of the capacitor, and it might not completely charge in the minimum off-time of the top switch.

Select the boost diode based on the average gate-drive current and blocking voltage for the diode. The maximum blocking voltage for the diode must be high enough to block the maximum drain-to-source voltage for the FET. A fast reverse-recovery diode would prevent any current being sourced into the bias supply from drain-to-source voltage. For the MAX25430 devices, the gate drive is powered by the BIAS regulator, which is 5V (typ).

Since the boost capacitor provides gate charge to the top switch, the value of the boost capacitance needed for less than a  $\Delta V_{BOOST}$  ripple on boost capacitor can be written as:

$$C_{\text{BOOST}} \ge \frac{Q_G}{\Delta V_{\text{BOOST}}}$$
 (eq. 36)

Average gate-drive current through the diode can be calculated as:

$$I_G = Q_G \cdot f_{SW}$$
 (eq. 37)

where  $Q_G$  = total gate charge of the top MOSFET.

## **Shield Short-to-Battery**

The Shield Short-to-Battery protection circuit requires that the total ground-path resistance from USB ground to system ground is approximately  $13m\Omega$ . This is required to achieve the correct threshold detection values and avoid false detection or surge currents larger than desired.

In applications where  $R_S$  is required for low-side current sensing by the TCPM, an N-CH FET with  $V_{DS}$  = 40V (min) should be chosen such that  $R_{DS(ON)}$  +  $R_S$  = 13m $\Omega$  ( $V_{GS}$  = 4.5V). If  $R_S$  is not required, choose a FET such that  $R_{DS(ON)}$  = 13m $\Omega$ . The 1nF shield capacitor must be rated for 50V (min).

A single NVTFS5C471NLTAG can be used as an N-Channel FET meeting the requirements with no R<sub>S</sub> resistor.

#### **USB Cable Compensation**

The figure below shows a DC model of the voltage-correction function of MAX25430.



Figure 34. DC Voltage Adjustment Model

Without voltage adjustment ( $V_{ADJ} = 0$ , GAIN[5:0] = 0), the voltage seen by the device at the end of the captive cable ( $V_{DUT}$ ) will decrease linearly as load current increases. To compensate for this, the output voltage target of the buckboost controller should increase linearly with load current (see Figure 35).

The increase in V<sub>OUT</sub> over load current is called V<sub>ADJ</sub>, such that:

$$V_{ADJ} = R_{COMP} \cdot I_{OUT}$$
 (eq. 38)

And R<sub>COMP</sub> is the slope of V<sub>OUT</sub> over the load current:

$$R_{COMP} = GAIN[5:0] \cdot R_{COMP\_LSB} \cdot \frac{R_{CS3}}{20m\Omega}$$
 (eq. 39)

Where:

 $R_{COMP\ LSB}$  is the gain setting LSB and is equal to  $8m\Omega$ , typically.

The  $R_{COMP}$  adjustment discrete values available on MAX25430 can be selected with the GAIN[5:0] register and are based on a  $20m\Omega$  sense resistor. Use equation 41 to select the appropriate setting based on the calculated  $R_{COMP}$  value.

The R<sub>COMP</sub> value must be calculated to take into account all series element and voltage drops in the charging path, including ground return. User cable can be of different length and type, and therefore should not be included in the calculations.

For  $V_{DUT} = V_{OUT\_NO\_LOAD}$ ;  $0 \le I_{OUT} \le 5A$ ,  $R_{COMP}$  must equal the sum of the system resistances. Calculate the minimum  $R_{COMP}$  for the system so that  $V_{DUT}$  stays constant:

$$R_{COMP}$$
 SYS =  $R_{LR} + R_{CS3} + R_{PCB} + R_{CABLE}$  VBUS +  $R_{CABLE}$  GND (eq. 40)

Where:

*R*<sub>CABLE\_VBUS</sub> and *R*<sub>CABLE\_GND</sub> are the VBUS and GND resistance of the USB captive cable, respectively (including the effect from the cable shield, if it conducts current)

 $R_{LR}$  is the converter's load regulation expressed in m $\Omega$  (2m $\Omega$  typ.)

RPCB is the resistance of any additional VBUS parasitics (PCB trace, ferrite, and the connector).

For G-Suffix devices, *R<sub>SHIELD</sub>* is the series resistance of the Shield Short to Battery Protection external FET and any PCB GND trace parasitics.

Find the setting for GAIN[5:0] using the minimum R<sub>COMP</sub>:

$$GAIN[5:0] = ceiling\left(\frac{R_{COMP\_SYS}}{R_{COMP\_LSB}}\right) \text{ (eq. 41)}$$

The nominal DUT voltage can then be estimated at any load current by:

$$V_{DUT} = V_{OUT}$$
 NO LOAD +  $I_{OUT}(R_{COMP} LSB \cdot GAIN[5:0] - R_{COMP} SYS)$  (eq. 42)

These equations presume a  $20m\Omega$  sense resistor, which is recommended. Use equation 39 to scale for other resistance values.

The nominal cable resistance (with tolerance) for both  $V_{BUS}$  and GND should be determined from the cable manufacturer. In addition, be sure to include the resistance from the connector at the end of the captive cable. Determine the desired operating temperature range for the application, and consider the change in resistance over temperature. Contact Maxim for assistance with optimizing the cable compensation for your application.

#### Example

With R<sub>LR</sub> =  $2m\Omega$ , R<sub>CS3</sub> =  $20m\Omega$ , R<sub>PCB</sub> =  $40m\Omega$ , R<sub>CABLE</sub> =  $150m\Omega$ , R<sub>SHIELD</sub> =  $13m\Omega$ , the total system resistance is then R<sub>COMP\_SYS</sub> =  $2 + 20 + 40 + 150 + 13 = 225m\Omega$ .

In this application, the voltage drop at the far end of the captive cable is 675mV when the load current is 3A. Therefore, cable compensation is required to comply with the USB and Apple specifications.

The desired GAIN[5:0] register setting is then ceiling(225/8) = 29 = 0x1D, which sets the adjustment level to  $232m\Omega$ .



Figure 35. Increase in OUT vs. USB Current

### **Capacitors on CC lines**

To comply with the USB-PD specification, a cReceiver capacitance must be present on each CC lines to ground when the BMC driver is not transmitting. Maxim recommends using 270pF ceramic capacitors to meet this requirement.

On MAX25430A, the capacitors can be placed on either CC or HVCC side. On MAX25430B, the capacitors should be placed on the HVCC side. Refer to the Application Diagrams at end of datasheet.

Table 13. cReceiver Specification from USB-PD

|           | Min | Max | Unit |
|-----------|-----|-----|------|
| cReceiver | 200 | 600 | pF   |

## Table 14. cReceiver Capacitance Breakdown

|                                                  | Min | Max | Unit |
|--------------------------------------------------|-----|-----|------|
| MAX25430 device capacitance on HVCC pins at 25°C | 120 | 150 | pF   |
| External capacitor X7R 10% Tolerance             | 243 | 297 | pF   |
| Total                                            | 363 | 447 | pF   |

### **VCONN** voltage drop budgeting

Care must be taken when designing a VCONN source. Resistance in the VCONN switch, PCB traces and connector will impact the voltage seen by the e-marked cable under load. This is even more important when using a 3.3V supply to provide VCONN power. Use the formula below to estimate the VCONN voltage drop from the power supply to the user's port (assuming no captive cable).

$$V_{\text{CONN\_DROP}} = I_{\text{VCONN}} \cdot (R_{\text{PCB1}} + R_{\text{ON}} + R_{\text{PCB2}} + R_{\text{CON}}) = I_{\text{VCONN}} \cdot R_{\text{VCONN\_TOTAL}} \text{ (eq. 43)}$$

With:

*R*<sub>PCB1</sub>: the PCB trace resistance from the VCONN source (DC/DC or LDO)

R<sub>ON</sub>: the MAX25430 VCONN switch resistance

RPCB2: the PCB trace resistance from the HVCC pin of MAX25430 to the Type-C Receptacle

R<sub>CON</sub>: the contact resistance of the Type-C Receptacle CC pin

The Type-C specification requires the source to provide at least 3.0V under 1W of power at the receptacle for ports including the SSTX/SSRX signals (USB 3.0 or higher) but also for VCONN-Powered USB Devices (VPD) such as applications with remote LED lightning in a captive cable. For other applications, where charging above 3A is needed, the VCONN power required is 100mW at 3.0V.

**Table 15. VCONN Requirements** 

|       | Port Features  |     | VCONN Paguiramenta |  |  |
|-------|----------------|-----|--------------------|--|--|
| D+/D- | SSTX/SSRX, VPD | >3A | VCONN Requirements |  |  |
| No    | No             | No  | Not required       |  |  |
| Yes   | No             | No  | Not required       |  |  |
| Yes   | Yes            | No  | 1W                 |  |  |
| No    | No             | Yes | 100mW              |  |  |
| Yes   | No             | Yes | 100mW              |  |  |
| Yes   | Yes            | Yes | 1W                 |  |  |

For a given VCONN power and voltage to meet at the port, the required current is calculated:

$$I_{VCONN\_PMIN} = \frac{P_{MIN}}{V_{DUT\_MIN}} = \frac{1W}{3.0V} = 0.33A \text{ (eq. 44)}$$

The minimum VCONN supply voltage needed to guarantee V<sub>DUT MIN</sub> at P<sub>MIN</sub> at the receptacle is:

#### Example

$$R_{PCB1} = 10m\Omega$$
;  $R_{ON\_MAX} = 600m\Omega$ ;  $R_{PCB2} = 20m$ ;  $R_{CON} = 40m$ 

$$VCC_{MIN} = 3.22V$$

For a 3.3V supply with a 2% output voltage tolerance, the lowest voltage supplied is:

$$VCC_{LOW} = VCC_{TYP} \cdot (1 - VCC_{TOL}) = 3.3 \cdot (1 - 0.02) = 3.234V > VCC_{MIN}$$
 (eq. 46)

#### **Future-Proofing Your Design for PPS**

Maxim recommends placing component footprints for a Type-2 compensation network from the NC pin to AGND to insure PCB design retro-compatibility with future USB-PD PPS pin-to-pin compatible products. Those products will require an external current loop compensation network connected to the existing MAX25430's NC pin.

The component footprints can be placed on the same or opposite PCB side as the IC. Connect the NC pin to GND through a 0R resistor when using MAX25430.

Additionally, the  $R_{CS3}$  external current sense resistor will be required for future USB-PD PPS pin-to-pin compatible products.



Figure 36. NC Pin Future Components

#### **PCB Layout Guidelines**

#### **Buck-Boost PCB Layout Guidelines**

Careful PCB layout is critical to achieve low switching power losses and clean, stable operation. Use a multilayer board whenever possible for better noise immunity and thermals.

Follow the guidelines below for a good PCB layout:

- 1) Arrange the high-power components in a compact layout away from the sensitive signals such as the current-sense and gate-drive signals, etc., to avoid stray noise pickup.
- 2) Place the input capacitor and the input current-sense resistor close to the input MOSFETs (Qt1 and Qb1) to make a small input current AC loop. High-frequency AC currents flow in this loop in buck mode <u>Figure 37</u> and a small loop helps with the EMI and noise performance. Add high-frequency decoupling caps to improve the high-frequency performance.
- 3) Place the output capacitor and the output current-sense resistor close to the output MOSFETs (Qt2 and Qb2) to make a small output-current AC loop. High-frequency AC currents flow in this loop in boost mode <u>Figure 37</u> and a small loop helps with the EMI and noise performance. Add high-frequency decoupling caps to improve the high-frequency performance.
- 4) The switching nodes (LX1 and LX2) carry high-frequency, high-current switching signals. Make LX1 and LX2 areas small to reduce parasitic inductance in the switching nodes. Since high currents flow through these nodes, a compromise must be made between thermal dissipation and noise mitigation.
- 5) Use a Kelvin sense connection for the current-sense resistors and route the sense traces close to each other to ensure a balanced measurement of the differential signal. Route these traces away from other noisy traces.
- 6) Use short and thick traces for gate connection to avoid any gate ringing.
- 7) Using internal PCB layers as a ground plane helps to improve EMI performance. A solid ground plane immediately below the top layer act as a shield against radiated noise. Have multiple vias spread around the board, especially near the ground connections, to have better overall ground connection.
- 8) Connect the PGND and AGND pins directly to the exposed pad under the IC. This ensures the shortest connection path between AGND and PGND.
- 9) Solder the exposed pad to a large copper-plane area under the device. To effectively use this copper area as a heat exchanger between the PCB and ambient, expose the copper area on the top and bottom side. Add several small vias or one large via on the copper pad for efficient heat transfer.
- 10) Place the BIAS ceramic capacitor as close as possible to the BIAS pin. The BIAS pin carries significant transients and supplies everything in the IC. Low inductance from the pin to the capacitor and low inductance to the GND return plane is key. Pay extra care in reducing parasitic inductance to reduce EMI. As the AGND pin is located after the IN and COMP pins, a trade-off must be made. Always give more importance to the BIAS capacitor placement over the IN-pin decoupling capacitor and compensation network as it helps filter out high di/dt switching currents.

- 11) Place the compensation network components close to the COMP pin. Minimize trace inductance and provide a short ground return path using several vias to the ground plane underneath. Place the compensation network components away from the power stage in order to prevent high frequency switching noise to couple into the feedback loop.
- 12) Place the bootstrap capacitors close to the respective BST and LX pins to minimize inductance.
- 13) Leave the option the place series gate and BST resistors on the PCB to mitigate possible EMI issues at a later design stage.
- 14) Place the 100nF and 1uF ceramic capacitor close to the IN pin with a short path to the ground layer underneath. Place the 100nF capacitor closer to the pin.
- 15) Place vias as close to the AGND pins as possible to provide a low impedance path to the ground plane underneath



Figure 37. Recommended Buck-Boost PCB Layout

#### **USB PCB Layout Guidelines**

- 1) Place the VDD\_USB ceramic capacitor close to the respective pin and with a low impedance to ground. Use vias to the ground plane underneath. The VDD\_USB capacitor helps provide low impedance AC return path to ground during OV transients or ESD events on the USB data protection switches.
- 2) Place the VCONN ceramic capacitor close to the respective pin and with a low impedance to ground. Use vias to the ground plane underneath. The VCONN capacitor helps provide a low impedance AC return path to ground on the respective HVCC pin during a VCONN Short-to-VBUS event. The VCONN capacitor also helps minimize droop on the upstream supply during high inrush current events such as capacitive load switching or a hot short-to-ground event.
- 3) Keep the HVCC traces large and short to minimize VCONN voltage drop from the MAX25430 to the Type-C receptacle.

## MAX25430

# Automotive 100W USB-PD Buck-Boost Port Controller and Protector

- 4) Refer to <u>USB Eye Diagram</u> section for recommendations when MAX25430 is used in the USB Hi-Speed signal path.
- 5) On MAX25430B devices, place the VDD\_BMC ceramic capacitor close to the respective pin with a low impedance to ground. Use vias to the ground plane underneath.

#### Shield Short-to-Battery PCB Layout Guidelines

The FET and resistor  $R_S$  (if used) should be placed as close as possible to the Type-C connector and the FET must be connected to the connector with a plane. Where either the FET or  $R_S$  connects to system ground, there should be several vias placed for a low-impedance path to ground. If  $R_S$  is not used in the application, connect the source of the Shield FET directly to the system ground. The 1nF capacitor from SHIELD\_SNS to ground should also be placed closely to the Type-C connector.



Figure 38. Recommended Shield Short-to-Battery Component Layout

#### **USB Eye Diagram**

USB Hi-Speed mode requires careful PCB layout with  $90\Omega$  controlled differential impedance, with matched traces of equal length and with no stubs or test points. MAX25430 includes high-bandwidth USB data switches (>1GHz). This means data-line tuning is generally not required.



Figure 39. Near-Eye Diagram (with No MAX25430)



Figure 40. Untuned Near-Eye Diagram (with MAX25430)

#### **ESD Protection**

The MAX25430 requires no external ESD protection. All Maxim devices incorporate ESD protection structures to protect against electrostatic discharges encountered during handling and assembly. After an ESD event, the MAX25430 continues to work without latch-up, while competing solutions can latch-up and require the power to be cycled. When used with the configuration shown in the Typical Application Circuit, the MAX25430 is characterized for protection to the following limits:

- 1.  $\pm 15$ kV IEC 61000-4-2 (150pF, 330 $\Omega$ ) Air Gap
- 2.  $\pm 8kV$  IEC 61000-4-2 (150pF, 330 $\Omega$ ) Contact
- 3. ±15kV ISO 10605 (330pF, 2kΩ) Air Gap
- 4. ±8kV ISO 10605 (330pF, 2kΩ) Contact

Note: All application-level ESD testing is performed on the standard evaluation kit.

### **ESD Test Conditions**

ESD performance depends on a variety of conditions. Contact Maxim for test setup, test methodology, and test results.

#### **Human Body ESD**

<u>Figure 41</u> shows the Human Body Model, and <u>Figure 42</u> shows the current waveform it generates when discharged into a low impedance. This model consists of a 100pF capacitor charged to the ESD voltage of interest, which is then discharged into the device through a  $1.5k\Omega$  resistor.



Figure 41. Human Body ESD Test Model



Figure 42. Human Body Current Waveform

#### IEC 61000-4-2 ESD

The IEC 61000-4-2 standard covers ESD testing and performance of finished equipment. MAX25430 helps users design equipment that meets Level 4 of IEC 61000-4-2. The main difference between tests done using the Human Body Model and IEC 61000-4-2 is a higher peak current in IEC 61000-4-2. Because the series resistance is lower in the IEC 61000-4-2 ESD test model Figure 43, the ESD withstand-voltage measured to this standard is generally lower than that measured using the Human Body Model. Figure 44 shows the current waveform for the 8kV, IEC 61000-4-2 Level 4 ESD Contact Discharge test. The Air Gap Discharge test involves approaching the device with a charged probe. The Contact Discharge method connects the probe to the device before the probe is energized.



Figure 43. IEC 61000-4-2 ESD Test Model



Figure 44. IEC 61000-4-2 Current Waveform

## **Typical Application Circuits**

### **MAX25430A Application Diagram**

The figure below shows MAX25430AATLF/V+ with an external USB-PD Controller in a 100W Single-Port Application operating at 400kHz.



## **Typical Application Circuits (continued)**

## **MAX25430B Application Diagram**

The figure below shows MAX25430BATLG/V+ with an external TCPM in a 100W Single-Port USB-PD Application operating at 400kHz .



## **Ordering Information**

| PART NUMBER       | TEMP<br>RANGE         | USB-PD<br>ARCHITECTURE             | VOLTAGE<br>CONTROL<br>METHOD | MAX VBUS<br>VOLTAGE | CABLE SHIELD<br>SHORT TO<br>BATTERY<br>PROTECTION | DEVICE<br>ID | PIN-<br>PACKAGE   |
|-------------------|-----------------------|------------------------------------|------------------------------|---------------------|---------------------------------------------------|--------------|-------------------|
| MAX25430AATLF/V+  | -40°C<br>to<br>+125°C | USB-PD<br>Controller<br>Protection | I2C                          | 20V                 | No                                                | 0x0A00       |                   |
| MAX25430AATLG/V+* |                       | USB-PD<br>Controller<br>Protection | I2C                          | 20V                 | Yes                                               | 0x0A00       | 40-Pin<br>TQFN-EP |
| MAX25430BATLF/V+* |                       | Integrated <sup>1</sup>            | I2C                          | 20V                 | No                                                | 0x0200       |                   |
| MAX25430BATLG/V+* |                       | Integrated <sup>1</sup>            | I2C                          | 20V                 | Yes                                               | 0x0200       |                   |

### For variants with different options contact factory.

/V+ Denotes Automotive Qualified Parts

For Tape and Reel versions add the suffix 'T' to the end of the part number (i.e. MAX25430AATLG/V+T)

- + Denotes a lead (Pb) free/RoHS compliant package
- \* Future product contact factory for availability

1 Variant with integrated USB-PD BMC analog front-end (TCPC) for use with an external I2C Master which contains the USB-PD FW stack (TCPM)



## MAX25430

# Automotive 100W USB-PD Buck-Boost Port Controller and Protector

## **Revision History**

| REVISION NUMBER | REVISION DATE | DESCRIPTION     | PAGES<br>CHANGED |
|-----------------|---------------|-----------------|------------------|
| 0               | 7/20          | Initial release | _                |

For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.