

# MAX32650-MAX32652 ERRATA SHEET

### Revision A1 Errata

The errata listed below describe situations where components of this revision perform differently than expected or differently than described in the data sheet. Analog Devices may, at its own discretion, take future steps to correct these errata when the opportunity to redesign the product presents itself. Prior to that, Analog Devices has determined the following potential workarounds that customers may want to consider when addressing one of the situations described below.

This errata sheet only applies to components of this revision. These components are branded on the topside of the package with a six-digit code in the form yywwRR, where yy and ww are two-digit numbers representing the year and work week of manufacture, respectively, and RR is the revision of the component. To obtain an errata sheet on other die revisions, visit the Maxim website at <a href="https://www.maximintegrated.com/errata">www.maximintegrated.com/errata</a>.

# 1) DATA WRITES TO GCR\_MEMCKCN[31:6] ARE MISALIGNED

### Description:

Data written to GCR MEMCKCN[31:6] is unintentionally shifted three positions to the left.

#### Workaround:

Shift the 32 bits of the intended data three positions to the right before the write operation. Bits GCR\_MEMCKCN[15:3] are reserved for future use, and shifting data through these bits does not affect device operation. After the write operation, an OR operation must be used to program the Program Flash Wait State bits, GCR\_MEMCKCN[2:0], to the desired nonzero value.

The following example puts System RAM 5 and 6 in light sleep mode and sets the Program Flash Wait States to 3:

GCR MEMCKCN =  $(0x006000000 >> 3) \mid 0x3$ ;

### 2) GCR MEMCKCN[5:3] MIRROR GCR MEMCKCN[2:0]

# **Description:**

GCR\_MEMCKCN[5:3] maintain their reset value of 000b unless explicitly changed. Reads of these bits, however, returns the value of GCR\_MEMCKCN[2:0] instead.

## Workaround:

None required. GCR\_MEMCKCN[5:3] are RFU.

# 3) SMART DMA CANNOT OPERATE AS INTENDED IF RESET OCCURS DURING SDMA LOW-POWER OPERATION

### **Description:**

The SDMA can become unresponsive if a system reset occurs while the SDMA is in its low-power mode. The only way to recover from this situation is to perform a power-on reset of the device.

### Workaround:

Characterize the system operation to determine the most likely circumstances under which a system reset can occur, and avoid placing the SDMA in its low power mode during those periods.

# 4) I<sup>2</sup>S IN SLAVE MODE CAN RECORD INCORRECT DATA IF A PARTIAL WORD IS RECEIVED DURING LEFT CHANNEL RECEPTION

# **Description:**

While in slave mode, receipt of a partial/truncated word in the left data channel loads incorrect data into the I<sup>2</sup>S Rx FIFO.

### Workaround:

- 1) Do not enable the I<sup>2</sup>S peripheral while the I<sup>2</sup>S master is transmitting.
- 2) Ensure that the I<sup>2</sup>S master begins all transmissions with a complete word.

# 5) SYSTEM CANNOT OPERATE AS INTENDED WHEN USING THE 32kHz CRYSTAL OR INTERNAL 7MCLK CLOCK AND THE DEVICE IS RESET

# **Description:**

The device does not operate as expected if the RSTN pin is asserted or a watchdog timer occurs while the 32kHz crystal or internal 7MCLK clock is selected as the system clock source.

### Workaround:

Use the internal high frequency oscillator as the system clock source and select a large divisor if low-speed/low-power operation is required.

## 6) HYP\_CK AND HYP\_CKN DRIVE STRENGTH IS FIXED AT 1x

# **Description:**

The drive strength of the HYP\_CK and HYP\_CKN pins is fixed at the 1x setting regardless of the control bits.

## Workaround:

None. Ensure the interface to the HYP\_CK and HYP\_CKN pins is compatible with the relevant electrical specifications in the data sheet.

# 7) DEVICE DOES NOT EXIT BACKGROUND MODE IF SYSTEM CLOCK FREQUENCY IS FASTER THAN THE LPCLK FREQUENCY

## **Description:**

The device does not exit Background mode if the system clock frequency is faster than the LPCLK frequency.

### Workaround:

The software workaround for this erratum has been implemented in the appropriate Analog Devicessupplied API.

# 8) HYP CS1 SIGNAL IS NOT DRIVEN INACTIVE WHILE THE HYPERBUS IS IDLE

### **Description**

The output driver on the HYP\_CS1 pin is disabled when the hyperbus is idle. Devices connected to the HYP\_CS1 signal are not guaranteed to enter their deselected state.

#### Workaround:

Configure the GPIO associated with the HYP\_CS1 pin to input mode with the internal strong/normal pull-up enabled. This pulls the HYP\_CS1 signal to its inactive state while the hyperbus is idle.

### 9) VDDA NOT SUPPORTED AS ADC REFERNCE

## **Description:**

The V<sub>DDA</sub> supply is not available as an internal reference for the ADC.

#### Workaround:

None. Ignore descriptions that mention  $V_{DDA}$  as a reference for the ADC.

## 10) VDDIO AND VDDIOH POWER MONITORS DISABLED

### **Description:**

The V<sub>DDIO</sub> and V<sub>DDIOH</sub> power monitors are disabled by default. Writes to LP\_CTRL[24:23] have no effect.

#### Workaround:

None.

# 11) DEVICE DOES NOT OPERATE AS EXPECTED IF CERTAIN GPIO PORT 2 PINS CHANGE STATE WHILE OPERATING FROM FLASH MEMORY

## **Description:**

The device will execute incorrect instructions if the state of certain GPIO port 2 pins change while executing code from internal flash memory. The change of state can be caused by an external signal driven into the pin, or software changing the GPIO port registers associated with the affected pins. The affected pins are:

P2[7]

P2[8]

P2[14]

P2[15]

P2[16]

P2[24]

P2[28]

#### Workaround:

- 1) Do not use the affected pins and leave them unconnected while executing code from flash memory. Configure the GPIO with the strong pull-up connected to the external supply. Do not change the state of the corresponding bits in the GPIO2\_OUT register from their default value. Alternately the pin can be connected to a static external signal if that signal remains at V<sub>DDIO</sub> while executing code from flash memory.
- Copy the desired code into SRAM and ensure the device only executes code located SRAM by disabling interrupts. The affected port pins can be used as inputs or outputs without restrictions. Before resuming code execution from flash, ensure the signal on the device pin remains at a static V<sub>DDIO</sub>.

# 12) SPI MODE 1 AND MODE 3 OPERATION MAY BE AFFECTED WHEN QSPIn\_CLK\_CFG.SCALE = 0

## **Description:**

The following settings are invalid when operation the SPI is operating in mode 1 or mode 3: (13390) SCALE = 0, CLOCKHI = 0, CLOCKLO = 0 SCALE = 0, CLOCKHI = 1, CLOCKLO = 1

#### Workaround:

Do not use the invalid settings. The operating speeds generated by all other field combinations are valid.

# 13) SPIXF BUS IDLE FEATURE CANNOT BE DISABLED

### **Description:**

The SPIXF bus idle feature cannot be disabled. (14358)

### Workaround:

Set the SPIXF\_BUS\_IDLE.busidle to 0x1 to approximate the operation of the SPIXF when the bus idle feature is disabled. This will have minimal effect on sequential code execution.

# 14) UART RECEIVER REQUIRES ONE EXTRA BIT TIME BETWEEN STOP AND START BITS

### **Description:**

The UART requires an external transmitter to send at least one more stop bit than specified in the UART\_CTRL0.stop field.

### Workaround:

There are two workarounds:

- Configure the transmitter to send at least one additional stop bit than specified in the UART\_CTRL0.stop field.
- 2) Ensure the transmitter generates at least one idle bit time between byte transmissions.

# 15) DO NOT USE UART Tx AND Rx FUNCTIONALITY SIMULTANEOUSLY

### **Description:**

The peripheral does not operate as expected if both the receive and transmit functions are used simultaneously.

### Workaround:

None. Assign the transmit and receive functionality to different peripherals if full-duplex operation is required.

# 16) UART TRANSMITTER GENERATES SPURIOUS PULSE WHEN USING 7.3728MHz CLOCK SOURCE

## **Description:**

The UART generates a negative pulse two PCLK periods wide on the UART\_TX line one bit period before the falling edge of the start bit. (10689).

## Workaround:

There are two workarounds:

- 1) Use PCLK as the clock source when transmitting.
- 2) Ensure the external receiver will reject the spurious pulse.

# 17) I<sup>2</sup>S/SPIMSS AND SPI0 SHARE THE SPI0 IRQ HANDLER

### Description:

Interrupt sources from both the I<sup>2</sup>S/SPIMSS and SPI0 peripherals call the same SPI0\_IRQHandler.

#### Workaround:

If using both I<sup>2</sup>S/SPIMSS and SPI0 simultaneously, software must interrogate both the I<sup>2</sup>S and SPI0 interrupt flags to determine which peripheral caused the interrupt. Both peripherals can generate interrupts.

# 18) I<sup>2</sup>S SIGNAL INCORRECTLY TRANSMITTED ON P0.22 WHEN I<sup>2</sup>S IS ENABLED AND SPI0 IS DISABLED

# **Description:**

The I2S\_LRCLK signal is incorrectly transmitted on P0.22 under the following conditions:

- P0.22 is configured as SPI0\_SS0 (AF1).
- P2.5 is configured as I2S\_LRCLK (AF1).
- I<sup>2</sup>S is enabled in master mode.
- SPI0 is disabled.

### Workaround:

To prevent the I2S LRCLK signal from being transmitted on P0.22, configure P0.22 as GPIO.

# **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                  | PAGES<br>CHANGED |
|--------------------|------------------|------------------------------|------------------|
| 0                  | 5/18             | Initial release              | _                |
| 1                  | 8/19             | Added errata 9, 10, and 11   | 3                |
| 2                  | 12/20            | Added errata 12 and 13       | 4                |
| 3                  | 6/21             | Added errata 14 and 15       | 4                |
| 4                  | 4/22             | Added erratum 16, 17, and 18 | 4, 5             |

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is

granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

© 2022 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. One Analog Way, Wilmington, MA 01887 U.S.A. | Tel: 781.329.4700 | © 2022 Analog Devices, Inc. All rights reserved.