

## MAX32660 ERRATA SHEET

## **Revision A1 Errata**

The errata listed below describe situations where components of this revision perform differently than expected or differently than described in the data sheet. Analog Devices may, at its own discretion, take future steps to correct these errata when the opportunity to redesign the product presents itself. Prior to that, Analog Devices has determined the following potential workarounds that customers may want to consider when addressing one of the situations described below.

This errata sheet only applies to components of this revision. These components are branded on the topside of the package with a six-digit code in the form yywwRR, where yy and ww are two-digit numbers representing the year and work week of manufacture, respectively, and RR is the revision of the component. To obtain an errata sheet on other die revisions, visit the Maxim website at www.maximintegrated.com/errata.

# 1) I<sup>2</sup>S IN SLAVE MODE CAN RECORD INCORRECT DATA IF A PARTIAL WORD IS RECEIVED DURING LEFT CHANNEL RECEPTION

## **Description:**

While in slave mode, receipt of a partial/truncated word in the left data channel loads incorrect data into the I<sup>2</sup>S RX\_FIFO.

#### Workaround:

- 1) Do not enable the I<sup>2</sup>S peripheral while the I<sup>2</sup>S master is transmitting.
- 2) Ensure that the I<sup>2</sup>S master begins all transmissions with a complete word.

## 2) I<sup>2</sup>S DOES NOT OPERATE AS EXPECTED IF SPIMSSn\_DMA. tx\_fifo\_lvl IS SET TO 0b000

#### **Description:**

Transmit data may be corrupted if the I<sup>2</sup>S transmit FIFO is allowed to empty during a transaction.

### Workaround:

The workaround for this erratum is incorporated in the relevant Analog Devices-supplied API. No user action is required when using the Analog Devices-supplied API.

In the case the user wants to implement their own API, the workaround is to set the SPIMSSn\_DMA. tx\_fifo\_lvl to a value other than 0b000.

## 3) I<sup>2</sup>S PAUSE BIT MUST REMAIN SET A MINIMUM OF TWO LRCLK PERIODS

#### **Description:**

Software writes to the SPIMSSn\_I2S\_CTRL.i2s\_pause bit require at least two LRCLK periods to be recognized.

#### Workaround:

Ensure software delays a minimum of two LRCLK periods between changes to SPIMSSn\_I2S\_CTRL. i2s\_pause.

1 Analog Devices

## MAX32660 REV A1 ERRATA

## 4) SPI MASTER DOES NOT OPERATE AS EXPECTED IF SPI TX FIFO EMPTY FLAG IS USED

### **Description:**

Transmit data may be corrupted if the TX\_FIFO is allowed to empty during a transaction.

#### Workaround:

The workaround for this erratum is incorporated in the relevant Analog Devices-supplied API. No user action is required when using the Analog Devices-supplied API.

In the case the user wants to implement their own API, the workaround is to use the programmable TX\_FIFO threshold interrupt instead of the TX\_FIFO empty interrupt.

## 5) DISABLING THE I<sup>2</sup>C PERIPHERAL DURING A TRANSACTION ERRONEOUSLY SETS THE STOPI BIT

## **Description:**

Disabling the I<sup>2</sup>C peripheral during a transaction erroneously sets I2Cn\_INTFL0.stopi.

#### Workaround:

The workaround for this erratum is incorporated in the relevant Analog Devices-supplied API. No user action is required when using the Analog Devices-supplied API.

In the case the user wants to implement their own API, the I2Cn\_INTFL0.stopi should always be cleared before enabling the I<sup>2</sup>C peripheral.

#### 6) UART TX\_FIFO DOES NOT GENERATE AN INTERRUPT IF EMPTY

## **Description:**

UARTn\_CTRL1.tx\_fifo\_lvlo = 0 does not cause an interrupt when the TX\_FIFO becomes empty (ME11-162).

#### Workaround:

Set UARTn CTRL1.tx fifo Ivlo > 0 to cause an interrupt before the TX FIFO becomes empty.

## 7) QSPI IN SLAVE MODE DOES NOT OPERATE CORRECTLY, SCK FALL TIME IS SLOW

#### **Description:**

SSEL must transition after SCK is already low. This is only an issue in designs with slow falling transitions on SCK (ME11-164).

#### Workaround:

Ensure the SPI master has sufficient drive capability to pull SCK low before SSEL goes low.

## 8) SOME GPIO DO NOT ISOLATE WHEN $V_{DD} = 0$

### **Description:**

The voltage on P0.[4-7, 9] must be equal to or less than VDD + 0.3V. (MBU424)

#### Workaround:

None.

2 Analog Devices

## MAX32660 REV A1 ERRATA

## **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                            | PAGES<br>CHANGED |
|--------------------|------------------|----------------------------------------|------------------|
| 0                  | 6/18             | Initial release                        | _                |
| 1                  | 2/19             | Added errata 6–8                       | 2                |
| 2                  | 8/21             | Added errata 9–11                      | 3                |
| 3                  | 3/22             | Removed errata 8–11; added errata 8, 9 | 2, 3             |
| 4                  | 4/22             | Removed erratum 8                      | 2                |

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

© 2022 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. One Analog Way, Wilmington, MA 01887 U.S.A. | Tel: 781.329.4700 | © 2022 Analog Devices, Inc. All rights reserved.

3 Analog Devices