

**MAX32675** 

Click here to ask an associate for production status of specific part numbers.

### Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End for Industrial and Medical Sensors

#### **General Description**

The MAX32675 is a highly integrated, mixed-signal, ultralow-power microcontroller for industrial applications and is especially suitable for 4-20mA loop-powered sensors and transmitters. It is based on an ultra-low-power Arm® Cortex®- M4 with Floating Point Unit (FPU) and includes 384KB of flash and 160KB of SRAM. Error correction coding (ECC), capable of single error correction, double error detection (SEC-DED), is implemented over the entire flash, SRAM, and cache to ensure ultra-reliable code execution for demanding applications. An analog front-end (AFE) provides two 12-channel delta-sigma ( $\Delta$ - $\Sigma$ ) ADCs with features and specifications optimized for precision sensor measurement. Each  $\Delta$ - $\Sigma$  ADC can digitize external analog signals as well as system temperature. A PGA with gains of 1x to 128x precedes each ADC. ADC outputs can be optionally converted on the fly from integer to singleprecision floating-point format. A 12-bit DAC is also included. The device also provides robust security features such as an AES Engine, TRNG, and secure boot.

#### **Applications**

- 4-20mA Industrial Sensors and Transmitters
- Industrial Pressure, Temperature, Flow, and Level Sensors/Transmitters
- Medical Pressure, Temperature, and Flow Sensors

#### **Benefits and Features**

- Low-Power, High-Performance for Industrial Applications
  - 100MHz Arm Cortex-M4 with FPU
  - 384KB Internal Flash
  - 160KB SRAM
    - 128kB ECC Enabled
  - 44.1µA/MHz ACTIVE Mode at 0.9V up to 12MHz Coremark<sup>®</sup>
  - 64.5µA/MHz ACTIVE Mode at 1.1V up to 100MHz Coremark
  - 2.84µA Full Memory Retention Current in BACKUP Mode at V<sub>DDIO</sub> = 3.3V
  - Ultra-Low-Power Analog Peripherals
- Smart Integration Reduces BOM, Cost, and PCB Size
  - Two Δ-Σ ADCs
  - 12 Channels, Assignable to Either ADC
    - · Flexible Resolution and Sample Rates
      - · 24 Bits at 0.4ksps
      - · 16 Bits at 4ksps
  - 12-Bit DAC
  - · On-Die Temperature Sensor
  - · Digital Peripherals
    - SPI (M/S)
    - Up to Two I<sup>2</sup>C
    - · Up to Two UARTs
    - · Up to 23 GPIOs
  - Timers
    - · Up to Five 32-Bit Timers
    - · Two Windowed Watchdog Timers
  - 8-Channel Standard DMA Controller
  - One I<sup>2</sup>S Slave for Digital Audio Interface
- Robust Security and Reliability
  - TRNG Compliant to SP800-90B
  - Secure Nonvolatile Key Storage and AES-128/192/ 256
  - Secure Bootloader to Protect IP/Firmware
  - Wide, -40°C to +105°C Operating Temperature Range

Arm and Cortex are registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. CoreMark is a registered trademark of EEMBC. Motorola is a trademark of Motorola Trademark Holdings, LLC.

Ordering Information appears at end of data sheet.

19-101222; Rev 1; 1/22

### **Simplified Block Diagram**



### **TABLE OF CONTENTS**

| General Description                                    | 1  |
|--------------------------------------------------------|----|
| Applications                                           | 1  |
| Benefits and Features                                  | 1  |
| Simplified Block Diagram                               | 2  |
| Absolute Maximum Ratings                               | 7  |
| Package Information                                    | 7  |
| 68 TQFN                                                |    |
| Electrical Characteristics                             | 7  |
| Electrical Characteristics—16-/24-Bit Δ-Σ ADC with PGA | 17 |
| Electrical Characteristics—12-Bit DAC                  | 26 |
| Electrical Characteristics—Internal Voltage Reference  | 27 |
| Electrical Characteristics—SPI                         | 28 |
| Electrical Characteristics—I <sup>2</sup> C            | 29 |
| Electrical Characteristics—I <sup>2</sup> S            |    |
| Pin Configuration                                      | 34 |
| 68 TQFN                                                | 34 |
| Pin Description                                        | 34 |
| Functional Diagrams                                    | 41 |
| Power Supply Operational Modes                         | 41 |
| Detailed Description                                   | 42 |
| Arm Cortex-M4 Processor with FPU Engine                | 42 |
| Memory                                                 | 42 |
| Internal Flash Memory                                  | 42 |
| Internal SRAM                                          | 42 |
| Clocking Scheme                                        | 42 |
| General-Purpose I/O and Special Function Pins          | 43 |
| Power Management                                       | 44 |
| Power Management Unit (PMU)                            | 44 |
| ACTIVE Mode                                            | 44 |
| SLEEP Mode                                             | 44 |
| DEEPSLEEP Mode                                         | 44 |
| BACKUP Mode                                            |    |
| STORAGE Mode                                           | 45 |
| Standard DMA Controller                                | 45 |
| Windowed Watchdog Timer (WDT)                          | 45 |
| 32-Bit Timer/Counter/PWM (TMR, LPTMR)                  | 46 |
| Serial Peripherals                                     | 46 |
| I <sup>2</sup> C Interface (I2C)                       | 46 |
| Serial Peripheral Interface (SPI)                      | 47 |

#### TABLE OF CONTENTS (CONTINUED)

| · · · · · · · · · · · · · · · · · · ·                                                       |    |
|---------------------------------------------------------------------------------------------|----|
| I <sup>2</sup> S Interface (I2S)                                                            | 47 |
| UART                                                                                        | 47 |
| 16-/24-Bit $\Delta$ - $\Sigma$ Analog-to-Digital Converter with Programmable Gain Amplifier | 48 |
| 12-Bit Digital-to-Analog Converter                                                          | 49 |
| Security                                                                                    | 49 |
| AES                                                                                         | 49 |
| True Random Number Generator (TRNG)                                                         | 49 |
| CRC Module                                                                                  | 49 |
| Bootloader                                                                                  | 49 |
| Secure Boot                                                                                 | 50 |
| Debug and Development Interface (SWD)                                                       | 50 |
| Applications Information                                                                    | 51 |
| Bypass Capacitors                                                                           | 51 |
| Bootloader Activation                                                                       | 51 |
| Ordering Information                                                                        | 51 |
| Revision History                                                                            | 52 |

### MAX32675

## Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End for Industrial and Medical Sensors

| LIST OF FIGURES                           |    |
|-------------------------------------------|----|
| Figure 1. SPI Master Mode Timing Diagram  |    |
| Figure 2. SPI Slave Mode Timing Diagram   | 32 |
| Figure 3. I <sup>2</sup> C Timing Diagram |    |

Figure 4. I2S Timing Diagram33Figure 5. Power Supply Operation Modes41Figure 6. Clocking Scheme Diagram43

### MAX32675

Table 1. BACKUP Mode RAM Retention . .

Table 2. Timer Configuration Options . . . .

## Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End for Industrial and Medical Sensors

45

46

|  | L | ı | 2 | • | ı | •    | U | ' | _ | ı | I . | F | 1 | E | 5 | L | - |  | 3 |  |  |  |  |  |  |   |  |      |  |  |  |  |  |  |  |  |
|--|---|---|---|---|---|------|---|---|---|---|-----|---|---|---|---|---|---|--|---|--|--|--|--|--|--|---|--|------|--|--|--|--|--|--|--|--|
|  |   |   |   |   |   |      |   |   |   |   |     |   |   |   |   |   |   |  |   |  |  |  |  |  |  | - |  | <br> |  |  |  |  |  |  |  |  |
|  |   |   |   |   |   | <br> |   |   |   |   |     |   |   |   |   |   |   |  |   |  |  |  |  |  |  |   |  | <br> |  |  |  |  |  |  |  |  |

Table 4. SPI Configuration Options.47Table 5. UART Configuration Options.48Table 6. Bootloader Activation Summary.51

#### **Absolute Maximum Ratings**

| (All voltages with respect to V <sub>SS</sub> , unless otherwise noted.) | V <sub>SS</sub> , V <sub>SSA</sub> |
|--------------------------------------------------------------------------|------------------------------------|
| V <sub>CORE</sub> 0.3V to +1.21V                                         | Output Curren                      |
| V <sub>DD18</sub> 0.3V to +1.98V                                         | Output Curren                      |
| AIN[0-11]0.3V to V <sub>DDA</sub> + 0.3V                                 | Continuous P                       |
| V <sub>DDIO</sub> , V <sub>DDA</sub> 0.3V to +3.63V                      | board) T <sub>A</sub>              |
| HFXIN, HFXOUT0.3V to V <sub>DDIO</sub> + 0.3V                            | +70°C)                             |
| RSTN, GPIO, ADC0 RDY, ADC1 RDY0.3V to V <sub>DDIO</sub> + 0.3V           | Operating Ter                      |
| REF1P, REF1N, REF0P, REF0N, VREG1, CAP1N, CAP1P,                         | Storage Temp                       |
| CAPON, CAPOP, DAC12_OUT0.3V to V <sub>DDA</sub> + 0.3V                   | Soldering Ten                      |
| Total Current into All GPIO Combined (sink)                              | · ·                                |

| V <sub>SS</sub> , V <sub>SSA</sub>      | 100mA            |
|-----------------------------------------|------------------|
| Output Current (sink) by Any GPIO Pin   | 25mA             |
| Output Current (source) by Any GPIO Pin | 25mA             |
| Continuous Package Power Dissipation    |                  |
| board) $T_A = +70^{\circ}C$ ) (derate   | 45.21mW/°C above |
| +70°C)                                  | 3616.64mW        |
| Operating Temperature Range             | 40°C to +105°C   |
| Storage Temperature Range               | 65°C to +150°C   |
| Soldering Temperature (reflow)          | +260°C           |
|                                         |                  |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **Package Information**

#### **68 TQFN**

| Package Code                           | T6888MK+2      |
|----------------------------------------|----------------|
| Outline Number                         | <u>21-0510</u> |
| Land Pattern Number                    | <u>90-0354</u> |
| Thermal Resistance, Four-Layer Board:  |                |
| Junction to Ambient (θ <sub>JA</sub> ) | 22.12°C/W      |
| Junction to Case (θ <sub>JC</sub> )    | 0.7°C/W        |

For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

#### **Electrical Characteristics**

(Limits are 100% tested at  $T_A$  = +25°C and  $T_A$  = +105°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested. Specifications to the minimum operating temperature are guaranteed by design and are not production tested.)

| PARAMETER                    | SYMBOL            | CONDITIONS                                                                             | MIN   | TYP | MAX   | UNITS |
|------------------------------|-------------------|----------------------------------------------------------------------------------------|-------|-----|-------|-------|
| POWER / BOTH SINGLE          | -SUPPLY AND       | MULTISUPPLY OPERATION                                                                  |       |     |       |       |
| Supply Voltage, Digital      | V <sub>DDIO</sub> | The V <sub>DDIO</sub> device pin must be connected to the V <sub>DDA</sub> device pin. | 2.7   | 3.3 | 3.63  | V     |
|                              | V <sub>DD18</sub> |                                                                                        | 1.71  | 1.8 | 1.98  |       |
|                              |                   | OVR = [00]                                                                             | 0.855 | 0.9 | 0.945 |       |
| Supply Voltage, Core         | V <sub>CORE</sub> | OVR = [01]                                                                             | 0.95  | 1.0 | 1.05  | V     |
|                              |                   | Default OVR = [10]                                                                     | 1.045 | 1.1 | 1.155 |       |
| Supply Voltage, Analog       | V <sub>DDA</sub>  | The V <sub>DDIO</sub> device pin must be connected to the V <sub>DDA</sub> device pin. | 2.7   | 3.3 | 3.63  | V     |
| Power-Fail Reset             |                   | Monitors V <sub>DDIO</sub>                                                             | 1.55  |     | 2.4   |       |
| Voltage                      | V <sub>RST</sub>  | Monitors V <sub>CORE</sub> during multisupply operation                                | 0.76  |     | 0.86  | V     |
| Power On Poset (POP)         |                   | Monitors V <sub>DDIO</sub>                                                             |       | 1.4 |       |       |
| Power-On-Reset (POR) Voltage | V <sub>POR</sub>  | Monitors V <sub>CORE</sub> during multisupply operation                                |       | 0.6 |       | V     |

#### **Electrical Characteristics (continued)**

(Limits are 100% tested at  $T_A$  = +25°C and  $T_A$  = +105°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested. Specifications to the minimum operating temperature are guaranteed by design and are not production tested.)

| PARAMETER                        | SYMBOL                | COND                                                                                                    | ITIONS                                                                                    | MIN | TYP  | MAX | UNITS           |
|----------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----|------|-----|-----------------|
| POWER / SINGLE-SUPI              | PLY OPERATION         | (V <sub>DDIO</sub> ONLY)                                                                                |                                                                                           | •   |      |     | •               |
|                                  |                       | Dynamic, IPO<br>enabled, total<br>current into V <sub>DDIO</sub>                                        | OVR = [10],<br>internal regulator<br>set to 1.1V,<br>fSYS_CLK(MAX) =<br>100MHz            |     | 64.5 |     |                 |
|                                  |                       | pin, V <sub>DDIO</sub> = 3.3V,<br>CPU in ACTIVE<br>mode, executing<br>Coremark, ECC<br>disabled, inputs | OVR = [01],<br>internal regulator<br>set to 1.0V,<br>f <sub>SYS</sub> CLK(MAX) =<br>50MHz |     | 62.5 |     |                 |
|                                  |                       | tied to V <sub>SS</sub> or V <sub>DDIO</sub> , outputs source/sink 0mA                                  | OVR = [00],<br>internal regulator<br>set to 0.9V,<br>fsys_CLK(MAX) =<br>12MHz             |     | 59.5 |     | / / / / / / / / |
| V <sub>DDIO</sub> Current ACTIVE | IDD_DACTS             | Dynamic, IPO enabled, total current into V <sub>DDIO</sub>                                              | OVR = [10],<br>internal regulator<br>set to 1.1V,<br>fsys_CLK(MAX) =<br>100MHz            |     | 49.4 |     | - μA/MHz        |
| Mode                             |                       | pin, V <sub>DDIO</sub> = 3.3V,<br>CPU in ACTIVE<br>mode, executing<br>While(1), ECC<br>disabled, inputs | OVR = [01],<br>internal regulator<br>set to 1.0V,<br>fSYS_CLK(MAX) =<br>50MHz             |     | 47   |     |                 |
|                                  |                       | tied to V <sub>SS</sub> or V <sub>DDIO</sub> , outputs source/sink 0mA                                  | OVR = [00],<br>internal regulator<br>set to 0.9V,<br>f <sub>SYS</sub> CLK(MAX) =<br>12MHz |     | 44.1 |     |                 |
|                                  |                       | Fixed, IPO<br>enabled, total<br>current into V <sub>DDIO</sub>                                          | OVR = [10],<br>internal regulator<br>set to 1.1V                                          |     | 796  |     |                 |
|                                  | I <sub>DD_FACTS</sub> | pin, V <sub>DDIO</sub> = 3.3V,<br>CPU in ACTIVE<br>mode, 0MHz<br>execution, ECC                         | OVR = [01],<br>internal regulator<br>set to 1.0V                                          |     | 647  |     | μΑ              |
|                                  |                       | disabled, inputs tied to V <sub>SS</sub> or V <sub>DDIO</sub> , outputs source/sink 0mA                 | OVR = [00],<br>internal regulator<br>set to 0.9V                                          |     | 475  |     |                 |

#### **Electrical Characteristics (continued)**

(Limits are 100% tested at  $T_A$  = +25°C and  $T_A$  = +105°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested. Specifications to the minimum operating temperature are guaranteed by design and are not production tested.)

| PARAMETER                                          | SYMBOL                | COND                                                                                                                                | ITIONS                                                                                     | MIN TYP | MAX | UNITS  |
|----------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|---------|-----|--------|
|                                                    |                       | Dynamic, IPO enabled, total                                                                                                         | OVR = [10],<br>internal regulator<br>set to 1.1V                                           | 39.2    |     |        |
|                                                    |                       | current into V <sub>DDIO</sub><br>pin, V <sub>DDIO</sub> = 3.3V,<br>CPU in SLEEP<br>mode, ECC<br>disabled, standard<br>DMA with two | OVR = [01],<br>internal regulator<br>set to 1.0V,<br>f <sub>SYS</sub> CLK(MAX) =<br>50MHz  | 37.5    |     |        |
|                                                    |                       | channels active, inputs tied to V <sub>SS</sub> or V <sub>DDIO</sub> , outputs source/sink 0mA                                      | OVR = [00],<br>internal regulator<br>set to 0.9V,<br>f <sub>SYS</sub> CLK(MAX) =<br>12MHz  | 36.1    |     |        |
|                                                    | IDD_DSLPS             | Dynamic, IPO enabled, total current into V <sub>DDIO</sub>                                                                          | OVR = [10],<br>internal regulator<br>set to 1.1V,<br>f <sub>SYS</sub> CLK(MAX) =<br>100MHz | 21.1    |     | μA/MHz |
| V <sub>DDIO</sub> Current SLEEP<br>Mode            |                       | pin, V <sub>DDIO</sub> = 3.3V,<br>CPU in SLEEP<br>mode, ECC<br>disabled, DMA<br>disabled, inputs                                    | OVR = [01],<br>internal regulator<br>set to 1.0V,<br>fsys_clk(MAX) =<br>50MHz              | 19      |     |        |
|                                                    |                       | tied to V <sub>SS</sub> or V <sub>DDIO</sub> , outputs source/sink 0mA                                                              | OVR = [00],<br>internal regulator<br>set to 0.9V,<br>f <sub>SYS</sub> CLK(MAX) =<br>12MHz  | 17.2    |     |        |
|                                                    |                       | Fixed, IPO<br>enabled, total<br>current into V <sub>DDIO</sub>                                                                      | OVR = [10],<br>internal regulator<br>set to 1.1V                                           | 796     |     |        |
|                                                    | IDD_FSLPS             | pin, V <sub>DDIO</sub> = 3.3V,<br>CPU in SLEEP<br>mode, ECC<br>disabled, inputs                                                     | OVR = [01],<br>internal regulator<br>set to 1.0V                                           | 647     |     | μΑ     |
|                                                    |                       | tied to V <sub>SS</sub> or V <sub>DDIO</sub> , outputs source/sink 0mA                                                              | OVR = [00],<br>internal regulator<br>set to 0.9V                                           | 475     |     |        |
| V <sub>DDIO</sub> Fixed Current,<br>DEEPSLEEP Mode | I <sub>DD_FDSLS</sub> | Standby state with<br>full data retention<br>and 160KB SRAM<br>retained                                                             | V <sub>DDIO</sub> = 3.3V                                                                   | 4.0     |     | μА     |
| V <sub>DDIO</sub> Fixed Current,<br>BACKUP Mode    | I <sub>DD_FBKUS</sub> | V <sub>DDIO</sub> = 3.3V                                                                                                            | 0KB SRAM<br>retained, retention<br>regulator disabled                                      | 0.32    |     | μА     |

#### **Electrical Characteristics (continued)**

(Limits are 100% tested at  $T_A$  = +25°C and  $T_A$  = +105°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested. Specifications to the minimum operating temperature are guaranteed by design and are not production tested.)

| PARAMETER                                        | SYMBOL                 | CON                               | IDITIONS             | MIN                                                              | TYP   | MAX | UNITS |
|--------------------------------------------------|------------------------|-----------------------------------|----------------------|------------------------------------------------------------------|-------|-----|-------|
|                                                  |                        |                                   | 20KB SRAM retained   | 1.04 1.04 1.37 1.90 1.04 1.90 1.90 1.90 1.90 1.90 1.90 1.90 1.90 | 1.04  |     |       |
| V <sub>DDIO</sub> Fixed Current,                 | laa aaa                | \/ = 2 2\/                        | 40KB SRAM retained   |                                                                  | 1.37  |     |       |
| BACKUP Mode                                      | I <sub>DD_</sub> FBKUS | V <sub>DDIO</sub> = 3.3V          | 80KB SRAM retained   |                                                                  | 1.90  |     | μΑ    |
|                                                  |                        |                                   | 160KB SRAM retained  |                                                                  | 2.84  |     |       |
| V <sub>DDIO</sub> Fixed Current,<br>STORAGE Mode | I <sub>DD_FSTOS</sub>  | V <sub>DDIO</sub> = 3.3V          |                      |                                                                  | 0.362 |     | μА    |
| SLEEP Mode Resume<br>Time                        | t <sub>SLP_ONS</sub>   |                                   |                      |                                                                  | 2.1   |     | μs    |
| DEEPSLEEP Mode                                   | <b>4</b>               | fast_wk_en = 1                    |                      |                                                                  | 89    |     |       |
| Resume Time                                      | t <sub>DSL_ONS</sub>   | fast_wk_en = 0                    |                      |                                                                  | 129   |     | us    |
| BACKUP Mode Resume<br>Time                       | t <sub>BKU_ONS</sub>   | Includes system in execution time | itialization and ROM |                                                                  | 1.25  |     | ms    |
| STORAGE Mode<br>Resume Time                      | t <sub>STO_ONS</sub>   | Includes system in execution time | itialization and ROM |                                                                  | 1.5   |     | ms    |

#### **Electrical Characteristics (continued)**

(Limits are 100% tested at  $T_A$  = +25°C and  $T_A$  = +105°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested. Specifications to the minimum operating temperature are guaranteed by design and are not production tested.)

| PARAMETER                                 | SYMBOL      | COND                                                                                                                    | ITIONS                                                                            | MIN | TYP  | MAX | UNITS             |
|-------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----|------|-----|-------------------|
| POWER / MULTISUPPL                        | Y OPERATION |                                                                                                                         |                                                                                   |     |      |     |                   |
|                                           |             | Dynamic, IPO<br>enabled, total<br>current into V <sub>CORE</sub>                                                        | OVR = [10],<br>V <sub>CORE</sub> = 1.1V,<br>f <sub>SYS</sub> CLK(MAX) =<br>100MHz |     | 63.7 |     |                   |
|                                           |             | pin, CPU in<br>ACTIVE mode,<br>executing<br>Coremark, ECC                                                               | OVR = [01], V <sub>CORE</sub><br>= 1.0V,<br>f <sub>SYS</sub> CLK(MAX) =<br>50MHz  |     | 61.9 |     |                   |
|                                           |             | disabled, inputs tied to V <sub>SS</sub> or V <sub>DDIO</sub> , outputs source/sink 0mA                                 | OVR = [00], V <sub>CORE</sub><br>= 0.9V,<br>f <sub>SYS</sub> CLK(MAX) =<br>12MHz  |     | 59.4 |     | \( \text{NALL} \) |
|                                           | ICORE_DACTD | Dynamic, IPO<br>enabled, total<br>current into V <sub>CORE</sub>                                                        | OVR = [10], V <sub>CORE</sub><br>= 1.1V,<br>f <sub>SYS</sub> CLK(MAX) = 100MHz    |     | 48.9 |     | - μA/MHz          |
| V <sub>CORE</sub> Current,<br>ACTIVE Mode |             | pin, CPU in<br>ACTIVE mode,<br>executing While(1),<br>ECC disabled,                                                     | OVR = [01], V <sub>CORE</sub><br>= 1.0V,<br>f <sub>SYS</sub> CLK(MAX) =<br>50MHz  |     | 46.6 |     |                   |
|                                           |             | inputs tied to V <sub>SS</sub> or V <sub>DDIO</sub> , outputs source/sink 0mA                                           | OVR = [00], V <sub>CORE</sub><br>= 0.9V,<br>f <sub>SYS</sub> CLK(MAX) =<br>12MHz  |     | 44.5 |     |                   |
|                                           |             | Fixed, IPO enabled, total                                                                                               | OVR = [10],<br>V <sub>CORE</sub> = 1.1V                                           |     | 362  |     |                   |
|                                           |             | current into V <sub>CORE</sub> pin, CPU in ACTIVE mode.                                                                 | OVR = [01],<br>V <sub>CORE</sub> = 1.0V                                           |     | 217  |     |                   |
|                                           | ICORE_FACTD | OMHz execution,<br>ECC disabled,<br>inputs tied to V <sub>SS</sub><br>or V <sub>DDIO</sub> , outputs<br>source/sink 0mA | OVR = [00],<br>V <sub>CORE</sub> = 0.9V                                           | 109 |      |     | μΑ                |

#### **Electrical Characteristics (continued)**

(Limits are 100% tested at  $T_A$  = +25°C and  $T_A$  = +105°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested. Specifications to the minimum operating temperature are guaranteed by design and are not production tested.)

| PARAMETER                         | SYMBOL                | COND                                                                                                                                                                                                                  | ITIONS                                                                            | MIN | TYP  | MAX | UNITS    |
|-----------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----|------|-----|----------|
|                                   |                       | Dynamic, IPO<br>enabled, total<br>current into V <sub>DDIO</sub>                                                                                                                                                      | OVR = [10],<br>f <sub>SYS_CLK(MAX)</sub> =<br>100MHz                              |     | 0.51 |     |          |
|                                   |                       | pin, V <sub>DDIO</sub> = 3.3V,<br>CPU in ACTIVE<br>mode, executing<br>Coremark, ECC<br>disabled, inputs<br>tied to V <sub>SS</sub> or<br>V <sub>DDIO</sub> , outputs<br>source/sink 0mA                               | OVR = [01],<br>f <sub>SYS_CLK(MAX)</sub> =<br>50MHz                               |     | 0.51 |     |          |
|                                   | l                     |                                                                                                                                                                                                                       | OVR = [00],<br>f <sub>SYS</sub> CLK(MAX) =<br>12MHz                               |     | 0.51 |     |          |
|                                   | I <sub>DD_DACTD</sub> | Dynamic, IPO<br>enabled, total<br>current into V <sub>DDIO</sub>                                                                                                                                                      | OVR = [10],<br>f <sub>SYS_CLK(MAX)</sub> =<br>100MHz                              |     | 0.51 |     | - μA/MHz |
|                                   |                       | pin, V <sub>DDIO</sub> = 3.3V,<br>CPU in ACTIVE<br>mode, executing<br>While(1), ECC                                                                                                                                   | OVR = [01],<br>fsys clk(MAX) =<br>50MHz                                           |     | 0.51 |     |          |
| V <sub>DDIO</sub> Current, ACTIVE |                       | disabled, inputs tied to V <sub>SS</sub> or V <sub>DDIO</sub> , outputs source/sink 0mA                                                                                                                               | OVR = [00],<br>f <sub>SYS_CLK(MAX)</sub> =<br>12MHz                               |     | 0.51 |     |          |
| Mode                              |                       | enabled, total<br>current into V <sub>DDIO</sub><br>pin, V <sub>DDIO</sub> = 3.3V,                                                                                                                                    | OVR = [10],<br>V <sub>CORE</sub> = 1.1V                                           |     | 367  |     |          |
|                                   |                       |                                                                                                                                                                                                                       | OVR = [01],<br>V <sub>CORE</sub> = 1.0V                                           |     | 367  |     |          |
|                                   | I <sub>DD_FACTD</sub> | CPU in ACTIVE mode, 0MHz execution, ECC disabled, inputs tied to V <sub>SS</sub> or V <sub>DDIO</sub> , outputs source/sink 0mA                                                                                       | OVR = [00],<br>V <sub>CORE</sub> = 0.9V                                           |     | 307  |     | μΑ       |
|                                   | ICORE_DSLPD           | Dynamic, IPO enabled, total current into V <sub>CORE</sub> pin, CPU in SLEEP mode, ECC disabled, standard DMA with two channels active, inputs tied to V <sub>SS</sub> or V <sub>DDIO</sub> , outputs source/sink 0mA | OVR = [10],<br>V <sub>CORE</sub> = 1.1V,<br>f <sub>SYS</sub> CLK(MAX) =<br>100MHz |     | 39.2 |     | μΑ/MHz   |

#### **Electrical Characteristics (continued)**

(Limits are 100% tested at  $T_A$  = +25°C and  $T_A$  = +105°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested. Specifications to the minimum operating temperature are guaranteed by design and are not production tested.)

| PARAMETER                             | SYMBOL                                                                                  | COND                                                                                                                                                                                         | ITIONS                                                                            | MIN | TYP  | MAX            | UNITS  |
|---------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----|------|----------------|--------|
| V <sub>CORE</sub> Current, SLEEP Mode |                                                                                         | Dynamic, IPO<br>enabled, total<br>current into V <sub>CORE</sub><br>pin, CPU in SLEEP                                                                                                        | OVR = [01],<br>V <sub>CORE</sub> = 1.0V,<br>f <sub>SYS</sub> CLK(MAX) =<br>50MHz  |     | 37.5 |                |        |
|                                       | ICORE_DSLPD  ICORE_DSLPD  Dyna enabl currer pin, C mode disab                           | mode, ECC disabled, standard DMA with two channels active, inputs tied to V <sub>SS</sub> or V <sub>DDIO</sub> , outputs source/sink 0mA                                                     | OVR = [00],<br>V <sub>CORE</sub> = 0.9V,<br>fsys CLK(MAX) =<br>12MHz              |     | 37   |                |        |
|                                       |                                                                                         | Dynamic, IPO enabled, total current into V <sub>CORE</sub> pin, CPU in SLEEP mode, ECC disabled, DMA disabled, inputs tied to V <sub>SS</sub> or V <sub>DDIO</sub> , outputs source/sink 0mA | OVR = [10],<br>V <sub>CORE</sub> = 1.1V,<br>f <sub>SYS</sub> CLK(MAX) =<br>100MHz |     | 21.1 | μ <b>A</b> /MH | μA/MHz |
|                                       |                                                                                         |                                                                                                                                                                                              | OVR = [01],<br>V <sub>CORE</sub> = 1.0V,<br>f <sub>SYS</sub> CLK(MAX) =<br>50MHz  |     | 19.2 |                |        |
|                                       |                                                                                         |                                                                                                                                                                                              | OVR = [00],<br>V <sub>CORE</sub> = 0.9V,<br>SYS_CLK(MAX) =<br>12MHz               |     | 17.9 |                |        |
|                                       |                                                                                         | Fixed, IPO enabled, total                                                                                                                                                                    | OVR [10],<br>V <sub>CORE</sub> = 1.1V                                             |     | 362  |                |        |
| I <sub>CORE_FSLPD</sub>               | LOODE ESLAD                                                                             | current into V <sub>CORE</sub> pin, CPU in SLEEP mode, ECC                                                                                                                                   | OVR [01],<br>V <sub>CORE</sub> = 1.0V                                             |     | 217  |                | μA     |
|                                       | disabled, inputs tied to V <sub>SS</sub> or V <sub>DDIO</sub> , outputs source/sink 0mA | OVR [00],<br>V <sub>CORE</sub> = 0.9V                                                                                                                                                        |                                                                                   | 109 |      | par t          |        |

#### **Electrical Characteristics (continued)**

(Limits are 100% tested at  $T_A$  = +25°C and  $T_A$  = +105°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested. Specifications to the minimum operating temperature are guaranteed by design and are not production tested.)

| PARAMETER                             | SYMBOL                  | COND                                                                                                                                                                                                                                          | ITIONS                                                                            | MIN | TYP   | MAX  | UNITS    |
|---------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----|-------|------|----------|
| V <sub>DDIO</sub> Current, SLEEP Mode |                         | Dynamic, IPO enabled, total current into V <sub>DD</sub> pin, V <sub>DDIO</sub> = 3.3V, CPU in SLEEP mode, ECC disabled, standard DMA with two channels active, inputs tied to V <sub>SS</sub> or V <sub>DDIO</sub> , outputs source/sink 0mA | OVR = [10],<br>V <sub>CORE</sub> = 1.1V,<br>f <sub>SYS</sub> CLK(MAX) =<br>100MHz |     | 0.001 |      | · uA/MHz |
|                                       | 'DD_DSLPD               | Dynamic, IPO enabled, total current into V <sub>DDIO</sub> pin, V <sub>DDIO</sub> = 3.3V,                                                                                                                                                     | OVR = [01],<br>V <sub>CORE</sub> = 1.0V,<br>f <sub>SYS_CLK(MAX)</sub> =<br>50MHz  |     | 0.001 |      | μΑνίνιπΖ |
|                                       |                         | DMA with two channels active,                                                                                                                                                                                                                 | OVR = [00],<br>V <sub>CORE</sub> = 0.9V,<br>f <sub>SYS</sub> CLK(MAX) =<br>12MHz  |     | 0.001 |      |          |
|                                       |                         | Fixed, IPO enabled, total                                                                                                                                                                                                                     | OVR = [10],<br>V <sub>CORE</sub> = 1.1V                                           |     | 367   |      |          |
|                                       |                         | current into V <sub>DDIO</sub><br>pin, V <sub>DDIO</sub> = 3.3V,<br>CPU in SLEEP                                                                                                                                                              | OVR = [01],<br>V <sub>CORE</sub> = 1.0V                                           |     | 367   |      |          |
| IDD_FSLPD                             | IDD_FSLPD               | mode, ECC disabled, inputs tied to V <sub>SS</sub> or V <sub>DDIO</sub> , outputs source/sink 0mA                                                                                                                                             | OVR = [00],<br>V <sub>CORE</sub> = 0.9V                                           |     | 307   |      | μΑ       |
| V <sub>CORE</sub> Fixed Current,      | I <sub>CORE_FDSLP</sub> | $V_{DDIO}$ = 3.3V, $V_{COF}$                                                                                                                                                                                                                  | <sub>RE</sub> = 1.1V                                                              |     | 10    |      | μA       |
| DEEPSLEEP Mode                        | D                       | $V_{DDIO} = 3.3V, V_{CORE} = 0.855V$ 3.8                                                                                                                                                                                                      |                                                                                   |     |       | - μΑ |          |
| V <sub>DD</sub> Fixed Current,        | I <sub>DD_FDSLPD</sub>  | $V_{DDIO}$ = 3.3V, $V_{COF}$                                                                                                                                                                                                                  |                                                                                   |     | 0.34  |      | μA       |
| DEEPSLEEP Mode                        | -DD_FD3LFD              | $V_{DDIO}$ = 3.3V, $V_{COF}$                                                                                                                                                                                                                  | <sub>RE</sub> = 0.855V                                                            |     | 0.34  |      | μΑ       |

#### **Electrical Characteristics (continued)**

(Limits are 100% tested at  $T_A$  = +25°C and  $T_A$  = +105°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested. Specifications to the minimum operating temperature are guaranteed by design and are not production tested.)

| PARAMETER                        | SYMBOL      | COND                                       | ITIONS                                                  | MIN TYP | MAX | UNITS |
|----------------------------------|-------------|--------------------------------------------|---------------------------------------------------------|---------|-----|-------|
|                                  |             | 0KB SRAM retained, retention               | $V_{DDIO} = 3.3V$ ,<br>$V_{CORE} = 1.1V$                | 0.225   |     |       |
|                                  |             | regulator disabled                         | $V_{DDIO} = 3.3V$ ,<br>$V_{CORE} = 0.855V$              | 0.13    |     |       |
|                                  |             | 20KB SRAM                                  | $V_{DDIO} = 3.3V$ , $V_{CORE} = 1.1V$                   | 1.256   |     |       |
|                                  |             | retained                                   | $V_{DDIO} = 3.3V$ ,<br>$V_{CORE} = 0.855V$              | 0.507   |     |       |
| V <sub>CORE</sub> Fixed Current, |             | 40KB SRAM                                  | $V_{DDIO} = 3.3V$ , $V_{CORE} = 1.1V$                   | 2.243   |     |       |
| BACKUP Mode                      | CORE_FBKUD  | retained                                   | $V_{DDIO} = 3.3V$ ,<br>$V_{CORE} = 0.855V$              | 0.877   |     | μΑ    |
|                                  |             | 80KB SRAM                                  | V <sub>DDIO</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V   | 3.97    |     |       |
|                                  |             | retained                                   | $V_{DDIO} = 3.3V$ ,<br>$V_{CORE} = 0.855V$              | 1.49    |     |       |
|                                  |             | 160KB SRAM                                 | V <sub>DDIO</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V   | 7.22    |     |       |
|                                  |             | retained                                   | V <sub>DDIO</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V | 2.61    |     |       |
|                                  |             | 0KB SRAM retained, retention               | V <sub>DDIO</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V   | 0.34    |     |       |
|                                  |             | regulator disabled                         | V <sub>DDIO</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V | 0.34    |     |       |
|                                  |             | 20KB SRAM retained                         | V <sub>DDIO</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V   | 0.32    |     |       |
|                                  |             |                                            | V <sub>DDIO</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V | 0.32    |     |       |
| V <sub>DDIO</sub> Fixed Current, |             | 40KB SRAM                                  | V <sub>DDIO</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V   | 0.32    |     |       |
| BACKUP Mode                      | IDD_FBKUD   | retained                                   | V <sub>DDIO</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V | 0.108   |     | μA    |
|                                  |             | 80KB SRAM                                  | V <sub>DDIO</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V   | 0.32    |     |       |
|                                  |             | retained                                   | V <sub>DDIO</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V | 0.32    |     |       |
|                                  |             | 160KB SRAM                                 | V <sub>DDIO</sub> = 3.3V,<br>V <sub>CORE</sub> = 1.1V   | 0.32    |     |       |
|                                  |             | retained                                   | V <sub>DDIO</sub> = 3.3V,<br>V <sub>CORE</sub> = 0.855V | 0.32    |     |       |
| V <sub>CORE</sub> Fixed Current, | 1           | V <sub>DDIO</sub> = 3.3V, V <sub>COF</sub> | RE = 1.1V                                               | 0.226   |     | ,     |
| STORAGE Mode                     | ICORE_FSTOD |                                            | V <sub>DDIO</sub> = 3.3V, V <sub>CORE</sub> = 0.855V    |         |     | μA    |
| V <sub>DDIO</sub> Fixed Current, | lon sores   | $V_{DDIO}$ = 3.3V; $V_{COF}$               | RE = 1.1V                                               | 0.335   |     | ПΔ    |
| STORAGE Mode                     | טט־וא_עטי   | $V_{DDIO} = 3.3V; V_{CORE} = 0.855V$       |                                                         | 0.335   |     | μA    |

#### **Electrical Characteristics (continued)**

(Limits are 100% tested at  $T_A$  = +25°C and  $T_A$  = +105°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested. Specifications to the minimum operating temperature are guaranteed by design and are not production tested.)

| PARAMETER                                       | SYMBOL                 | CONDITIONS                                                     | MIN                        | TYP  | MAX                        | UNITS      |
|-------------------------------------------------|------------------------|----------------------------------------------------------------|----------------------------|------|----------------------------|------------|
| SLEEP Mode Resume<br>Time                       | t <sub>SLP_OND</sub>   |                                                                |                            | 2.1  |                            | μs         |
| DEEPSLEEP Mode                                  | 4                      | fast_wk_en = 1                                                 |                            | 81   |                            |            |
| Resume Time                                     | t <sub>DSL_OND</sub>   | fast_wk_en = 0                                                 |                            | 129  |                            | μs         |
| BACKUP Mode Resume<br>Time                      | t <sub>BKU_OND</sub>   | Includes system initialization and ROM execution time          |                            | 1.25 |                            | ms         |
| STORAGE Mode<br>Resume Time                     | tsto_ond               | Includes system initialization and ROM execution time          |                            | 1.5  |                            | ms         |
| GENERAL-PURPOSE I/O                             | )                      |                                                                |                            |      |                            | •          |
| Input Low Voltage for All GPIO, RSTN            | V <sub>IL_GPIO</sub>   | Pin configured as GPIO                                         |                            |      | 0.3 ×<br>V <sub>DDIO</sub> | V          |
| Input High Voltage for All GPIO, RSTN           | V <sub>IH_GPIO</sub>   | Pin configured as GPIO                                         | 0.7 ×<br>V <sub>DDIO</sub> |      |                            | V          |
| Output Low Voltage for                          |                        | V <sub>DDIO</sub> = 2.7V, I <sub>OL</sub> = 1mA, DS[1:0] = 00  |                            | 0.2  | 0.4                        |            |
| All GPIO Except P0.6,                           | V                      | V <sub>DDIO</sub> = 2.7V, I <sub>OL</sub> = 2mA, DS[1:0] = 10  |                            | 0.2  | 0.4                        | 0.4<br>0.4 |
| P0.7, P0.13, P0.18,                             | V <sub>OL_GPIO</sub>   | V <sub>DDIO</sub> = 2.7V, I <sub>OL</sub> = 4mA, DS[1:0] = 01  |                            | 0.2  | 0.4                        |            |
| P0.19                                           |                        | V <sub>DDIO</sub> = 2.7V, I <sub>OL</sub> = 6mA, DS[1:0] = 11  |                            | 0.2  | 0.4                        |            |
| Output Low Voltage for                          |                        | V <sub>DDIO</sub> = 2.7V, I <sub>OL</sub> = 2mA, DS = 0        |                            | 0.2  | 0.4                        | v          |
| GPIO P0.6, P0.7, P0.13, P0.18, P0.19            | V <sub>OL_I2C</sub>    | V <sub>DDIO</sub> = 2.7V, I <sub>OL</sub> = 10mA, DS = 1       |                            | 0.2  | 0.4                        |            |
|                                                 |                        | V <sub>DDIO</sub> = 2.7V, I <sub>OH</sub> = -1mA, DS[1:0] = 00 | V <sub>DDIO</sub> - 0.4    |      |                            |            |
| Output High Voltage for All GPIO Except P0.6,   | V <sub>OH_GPIO</sub>   | V <sub>DDIO</sub> = 2.7V, I <sub>OH</sub> = -2mA, DS[1:0] = 10 | V <sub>DDIO</sub> - 0.4    |      |                            | V          |
| P0.7, P0.13, P0.18,<br>P0.19                    |                        | V <sub>DDIO</sub> = 2.7V, I <sub>OH</sub> = -4mA, DS[1:0] = 01 | V <sub>DDIO</sub> - 0.4    |      |                            | V          |
|                                                 |                        | V <sub>DDIO</sub> = 2.7V, I <sub>OH</sub> = -6mA, DS[1:0] = 11 | V <sub>DDIO</sub> - 0.4    |      |                            |            |
| Output High Voltage for GPIO P0.6, P0.7, P0.13, | V <sub>OH_I2C</sub>    | V <sub>DDIO</sub> = 2.7V, I <sub>OH</sub> = -2mA, DS = 0       | V <sub>DDIO</sub> - 0.4    |      |                            | V          |
| P0.18, and P0.19                                | VOH_I2C                | V <sub>DDIO</sub> = 2.7V, I <sub>OH</sub> = -10mA, DS = 1      | V <sub>DDIO</sub> - 0.4    |      |                            | V          |
| Combined I <sub>OL</sub> , All GPIO             | I <sub>OL_TOTAL</sub>  |                                                                |                            |      | 100                        | mA         |
| Combined I <sub>OH</sub> , All GPIO             | I <sub>OH_</sub> TOTAL |                                                                | -100                       |      |                            | mA         |
| Input Hysteresis<br>(Schmitt)                   | V <sub>IHYS</sub>      |                                                                |                            | 300  |                            | mV         |
| Input/Output Pin<br>Capacitance for All Pins    | C <sub>IO</sub>        |                                                                |                            | 4    |                            | pF         |
| Input Leakage Current<br>Low                    | I <sub>IL</sub>        | V <sub>IN</sub> = 0V, internal pullup disabled                 | -500                       |      | +500                       | nA         |
| Input Leakage Current<br>High                   | I <sub>IH</sub>        | V <sub>IN</sub> = 3.6V, internal pulldown disabled             | -500                       |      | +500                       | nA         |

#### **Electrical Characteristics (continued)**

(Limits are 100% tested at  $T_A = +25^{\circ}$ C and  $T_A = +105^{\circ}$ C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested. Specifications to the minimum operating temperature are guaranteed by design and are not production tested.)

| PARAMETER                               | SYMBOL               | CONDITIONS                                                                                                                                                | MIN | TYP                       | MAX | UNITS   |
|-----------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|-----|---------|
| Input Pullup Resistor to                | D                    | Pullup to V <sub>DDIO</sub> = V <sub>RST</sub> , RSTN at V <sub>IH</sub>                                                                                  |     | 18.7                      |     | kΩ      |
| RSTN                                    | R <sub>PU_VDD</sub>  | Pullup to V <sub>DDIO</sub> = 3.63V, RSTN at V <sub>IH</sub>                                                                                              |     | 10.0                      |     |         |
| Input Pullup Resistor for               | D                    | Device pin configured as GPIO, pullup to $V_{DDIO} = V_{RST}$ , device pin at $V_{IH}$                                                                    |     | 18.7                      |     | kΩ      |
| All GPIO                                | R <sub>PU</sub>      | Device pin configured as GPIO, pullup to $V_{DDIO}$ = 3.63V, device pin at $V_{IH}$                                                                       |     | 10.0                      |     | K22     |
| Input Pulldown Resistor                 | R <sub>PD</sub>      | Device pin configured as GPIO, pulldown to V <sub>SS</sub> , V <sub>DDIO</sub> = V <sub>RST</sub> , device pin at V <sub>IL</sub>                         |     | 17.6                      |     | - kΩ    |
| for All GPIO                            | νPD                  | Device pin configured as GPIO, pulldown to $V_{SS}$ , $V_{DDIO}$ = 3.63V, device pin at $V_{IL}$                                                          |     | 8.8                       |     | K\$2    |
| CLOCKS                                  |                      |                                                                                                                                                           |     |                           |     |         |
| System Clock<br>Frequency               | fsys_clk             |                                                                                                                                                           |     |                           | 100 | MHz     |
| System Clock Period                     | tsys_clk             |                                                                                                                                                           | 1   | /f <sub>SYS_C</sub><br>LK |     | μs      |
| Internal Primary<br>Oscillator (IPO)    | f <sub>IPO</sub>     | Default OVR = [10]                                                                                                                                        |     | 100                       |     | MHz     |
| External RF Oscillator (ERFO)           | fERFO                | Required crystal characteristics: $C_L$ = 12pF, ESR $\leq$ 50 $\Omega$ , $C_0 \leq$ 7pF, temperature stability $\pm$ 20ppm, initial tolerance $\pm$ 20ppm | 16  |                           | 32  | MHz     |
| Internal Baud Rate<br>Oscillator (IBRO) | f <sub>IBRO</sub>    |                                                                                                                                                           |     | 7.3728                    |     | MHz     |
| Internal NanoRing<br>Oscillator (INRO)  | fINRO                | Measured at V <sub>DDIO</sub> = 2.7V                                                                                                                      |     | 70                        |     | kHz     |
| External Clock                          | fEXT_CLK             | External clock selected (P0.10)                                                                                                                           |     |                           | 25  | MHz     |
| FLASH MEMORY                            |                      |                                                                                                                                                           |     |                           |     |         |
| Flash Erase Time                        | t <sub>M_ERASE</sub> | Mass erase                                                                                                                                                |     | 30                        |     | me      |
| Fiasii Elase IIIIle                     | t <sub>P_ERASE</sub> | Page erase                                                                                                                                                |     | 30                        |     | ms      |
| Flash Programming<br>Time Per Word      | t <sub>PROG</sub>    | 32-bit programming mode,<br>f <sub>FLC_CLK</sub> = 1MHz                                                                                                   |     | 42                        |     | μs      |
| Flash Endurance                         |                      |                                                                                                                                                           | 10  |                           |     | kcycles |
| Data Retention                          | t <sub>RET</sub>     | T <sub>A</sub> = +125°C                                                                                                                                   | 10  |                           |     | years   |

#### Electrical Characteristics—16-/24-Bit Δ-Σ ADC with PGA

 $(V_{DDA} = +3.3V, REFP - REFN = V_{DDA}, T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.  $T_A = +25^{\circ}C$  for typical specifications, unless otherwise noted. Limits are 100% production tested at  $T_A = +25^{\circ}C$ . Limits over the operating temperature range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested.)

| PARAMETER                | SYMBOL | CONDITIONS | MIN | TYP                         | MAX | UNITS |
|--------------------------|--------|------------|-----|-----------------------------|-----|-------|
| ANALOG INPUTS            |        |            |     |                             |     |       |
| Full-Scale Input Voltage | FS     |            |     | ±V <sub>REF</sub> /<br>Gain |     |       |

#### Electrical Characteristics—16-/24-Bit Δ-Σ ADC with PGA (continued)

 $(V_{DDA} = +3.3V, REFP - REFN = V_{DDA}, T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.  $T_A = +25^{\circ}C$  for typical specifications, unless otherwise noted. Limits are 100% production tested at  $T_A = +25^{\circ}C$ . Limits over the operating temperature range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested.)

| PARAMETER                    | SYMBOL   | CONDITIONS                   | MIN                                                           | TYP      | MAX                                                           | UNITS |
|------------------------------|----------|------------------------------|---------------------------------------------------------------|----------|---------------------------------------------------------------|-------|
| Absolute Input Voltage       |          | Buffers disabled             | V <sub>SSA</sub> -<br>30mV                                    |          | V <sub>DDA</sub> +<br>30mV                                    | V     |
| Innut Valtage Dange          |          | Unipolar                     | 0                                                             |          | V <sub>REF</sub>                                              | V     |
| Input Voltage Range          |          | Bipolar                      | -V <sub>REF</sub>                                             |          | $V_{REF}$                                                     | V     |
|                              |          | AIN buffers/PGA disabled     | V <sub>SSA</sub>                                              |          | $V_{DDA}$                                                     |       |
|                              |          | Buffers enabled              | V <sub>SSA</sub> + 0.1                                        |          | V <sub>DDA</sub> -<br>0.1                                     |       |
| Common-Mode Voltage<br>Range | $V_{CM}$ | PGA gain = 1 to 16           | V <sub>SSA</sub> +<br>0.1 +<br>(V <sub>IN</sub> )(Ga<br>in)/2 |          | V <sub>DDA</sub> -<br>0.1 -<br>(V <sub>IN</sub> )(Ga<br>in)/2 | V     |
|                              |          | PGA gain = 32 to 128         | V <sub>SSA</sub> +<br>0.2 +<br>(V <sub>IN</sub> )(Ga<br>in)/2 |          | V <sub>DDA</sub> -<br>0.2 -<br>(V <sub>IN</sub> )(Ga<br>in)/2 |       |
|                              |          | Buffer disabled              |                                                               | ±1       |                                                               | μA/V  |
| Differential Input Current   |          | Buffer enabled               |                                                               | 0 to 50  |                                                               | nA    |
|                              |          | PGA enabled                  |                                                               | ±1       |                                                               | IIA   |
|                              |          | Buffer disabled              |                                                               | ±1       |                                                               | μA/V  |
| Absolute Input Current       |          | Buffer enabled               |                                                               | 20 to 80 |                                                               | nA    |
|                              |          | PGA enabled, -40°C to +105°C | -2                                                            |          | 2                                                             | IIA   |
| Input Capacitance            |          | Bypass mode                  |                                                               | 10       |                                                               | pF    |
| SYSTEM PERFORMANC            | E        |                              | ·                                                             |          |                                                               |       |
| Resolution                   |          |                              |                                                               | 24       |                                                               | bits  |

#### Electrical Characteristics—16-/24-Bit Δ-Σ ADC with PGA (continued)

 $(V_{DDA} = +3.3V, REFP - REFN = V_{DDA}, T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.  $T_A = +25^{\circ}C$  for typical specifications, unless otherwise noted. Limits are 100% production tested at  $T_A = +25^{\circ}C$ . Limits over the operating temperature range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested.)

| PARAMETER             | SYMBOL                                 | CONDITIONS                                                                                                                                             | MIN                                                                      | TYP                                                                                   | MAX | UNITS |
|-----------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|-------|
|                       |                                        | 50hZ/60Hz FIR filter, single-cycle conversions                                                                                                         |                                                                          | 1, 2, 4,<br>8, 16                                                                     |     |       |
|                       |                                        | 50Hz FIR filter, single-cycle conversions                                                                                                              |                                                                          | 1.3, 2.5,<br>5, 10,<br>20, 35.6                                                       |     |       |
|                       |                                        | 60Hz FIR filter, single-cycle conversions                                                                                                              |                                                                          | 1.3, 2.5,<br>5, 10,<br>20, 36.5                                                       |     |       |
|                       | SINC4 filter, single-cycle conversions |                                                                                                                                                        | 1, 2.5, 5,<br>10, 15,<br>30, 60,<br>120,<br>240,<br>480,<br>960,<br>1920 |                                                                                       |     |       |
| Data Rate             | ata Rate                               | SINC4 filter, continuous conversions                                                                                                                   |                                                                          | 4, 10,<br>20, 40,<br>60, 120,<br>240,<br>480,<br>960,<br>1920,<br>3840,<br>7680       |     | sps   |
|                       |                                        | SINC4 filter, duty cycle conversions                                                                                                                   |                                                                          | 0.25,<br>0.0625,<br>1.25,<br>2.5,<br>3.75,<br>7.7, 15,<br>30, 60,<br>120,<br>240, 480 |     |       |
| Data Rate Tolerance   |                                        | Determined by internal clock accuracy                                                                                                                  | -6                                                                       |                                                                                       | 6   | %     |
| Integral Nonlinearity |                                        | Differential input, reference buffer<br>enabled, PGA = 1, tested at 16sps,<br>measured at +25°C, V <sub>DDA</sub> = 3.3V                               | -12                                                                      | +2                                                                                    | +12 |       |
| (Note 2)              | INL                                    | Differential input, PGA = 2 - 16                                                                                                                       |                                                                          | 6                                                                                     |     | ppmFS |
|                       |                                        | Differential input, PGA = 32 - 64                                                                                                                      | 11                                                                       |                                                                                       |     |       |
|                       |                                        | Differential input, PGA = 128                                                                                                                          |                                                                          | 15                                                                                    |     |       |
| Offset Error          |                                        | Referred to modulator input. After self and system calibration; V <sub>REFP</sub> - V <sub>REFN</sub> = 2.5V, tested at 16sps, V <sub>DDA</sub> = 3.3V | -25                                                                      | ±0.5                                                                                  | +25 | μV    |
| Offset Error Drift    |                                        |                                                                                                                                                        |                                                                          | ±50                                                                                   |     | nV/°C |

#### Electrical Characteristics—16-/24-Bit Δ-Σ ADC with PGA (continued)

 $(V_{DDA} = +3.3V, REFP - REFN = V_{DDA}, T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.  $T_A = +25^{\circ}C$  for typical specifications, unless otherwise noted. Limits are 100% production tested at  $T_A = +25^{\circ}C$ . Limits over the operating temperature range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested.)

| PARAMETER                              | SYMBOL  | CONDITIONS                                                            | MIN .                     | TYP MAX                            | UNITS             |
|----------------------------------------|---------|-----------------------------------------------------------------------|---------------------------|------------------------------------|-------------------|
| PGA Gain Settings                      |         |                                                                       | 33                        | , 2, 4,<br>3, 16,<br>2, 64,<br>128 |                   |
| Digital Gain Settings                  |         |                                                                       |                           | 2, 4                               |                   |
| PGA Gain Error (Note 1)                |         | No calibration                                                        | :                         | ±0.3                               | - %               |
| 1 G/t Gaill Elloi ( <u>Note 1</u> )    |         | Gain = 1, after calibration                                           | -0.012                    | +0.012                             | /0                |
| PGA Gain Drift                         |         |                                                                       |                           | 32                                 | ppmFS/<br>°C      |
| Input Noise                            | $V_{n}$ | FIR50Hz/60Hz, 16.8sps, PGA = 128                                      |                           | 208                                | nV <sub>RMS</sub> |
| Noise-Free Resolution                  | NFR     | FIR50Hz/60Hz, 16.8sps, PGA = 1                                        |                           | 17.3                               | bits              |
|                                        |         | 50Hz/60Hz FIR filter, 50Hz ±1%, 16sps conversion, GBD                 |                           | 88                                 |                   |
|                                        |         | 50Hz/60Hz FIR filter, 60Hz ±1%, 16sps single-cycle conversion, GBD    |                           | 88                                 |                   |
| Normal-Mode Rejection                  | NIMD    | 50Hz FIR filter, 50Hz ±1%, 35.6sps single-cycle conversion, GBD       |                           | 49                                 | 40                |
| (Internal Clock)                       | NMR     | 60Hz FIR filter, 60Hz ±1%, 35.6sps single-cycle conversion, GBD       |                           | 55.6                               | – dB              |
|                                        |         | SINC4 filter, 50Hz ±1%, 10sps single-cycle conversion, GBD            |                           | 88                                 |                   |
|                                        |         | SINC4 filter 60Hz ±1%, 10sps single-cycle conversion, GBD             |                           | 91                                 |                   |
|                                        |         | 50Hz/60Hz FIR filter, 50Hz or 60Hz ±1%, 16sps single-cycle conversion |                           | 91                                 |                   |
|                                        |         | 50Hz FIR filter, 50Hz ±1%, 35.6sps single-cycle conversion            | 49.4                      |                                    | 1                 |
| Normal-Mode Rejection (External Clock) | NMR     | 60Hz FIR filter, 60Hz ±1%, 35.6sps single-cycle conversion            |                           | 55.6                               | dB                |
|                                        |         | SINC4 filter, 50Hz ±1%, 10sps single-cycle conversion                 | ,                         | 92.4                               |                   |
|                                        |         | SINC4 filter, 60Hz ±1%, 10sps single-cycle conversion                 | ,                         | 92.6                               |                   |
| Common-Mode<br>Rejection               | CMR     | DC rejection, any PGA gain                                            |                           | 100                                | dB                |
| Common-Mode<br>Rejection               | CMR60   | 50Hz/60Hz rejection, PGA enabled                                      | 104                       |                                    |                   |
| Power Supply Rejection                 | PSRRA   |                                                                       |                           | 94                                 | dB                |
| REFERENCE INPUTS                       |         |                                                                       |                           |                                    |                   |
| Reference Voltage<br>Range             |         | Reference buffer(s) disabled                                          | V <sub>SSA</sub> -<br>30m | V <sub>DDA</sub> +<br>30m          | V                 |
|                                        |         | Reference buffer(s) enabled                                           | V <sub>SSA</sub> + 0.1    | V <sub>DDA</sub> -<br>0.1          | V                 |

#### Electrical Characteristics—16-/24-Bit $\Delta$ - $\Sigma$ ADC with PGA (continued)

 $(V_{DDA} = +3.3V, REFP - REFN = V_{DDA}, T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.  $T_A = +25^{\circ}C$  for typical specifications, unless otherwise noted. Limits are 100% production tested at  $T_A = +25^{\circ}C$ . Limits over the operating temperature range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested.)

| PARAMETER                                     | SYMBOL         | CONDITIONS                                                                         | MIN  | TYP                                                                                                                  | MAX                       | UNITS  |
|-----------------------------------------------|----------------|------------------------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------|---------------------------|--------|
| Reference Voltage Input                       |                | V <sub>REF</sub> = V <sub>REFP</sub> - V <sub>REFN</sub>                           | 0.75 | 2.5                                                                                                                  | $V_{DDA}$                 | V      |
| Reference Input Current                       |                | Reference buffer disabled                                                          |      | 2.1                                                                                                                  |                           | μA/V   |
| Reference input Current                       |                | Reference buffer enabled                                                           | -200 | 61                                                                                                                   | +200                      | nA     |
| Reference Input<br>Capacitance                |                | Reference buffers disabled                                                         |      | 15                                                                                                                   |                           | pF     |
| MATCHED CURRENT SO                            | URCES          |                                                                                    | _    |                                                                                                                      |                           |        |
| Matched Current Source<br>Outputs             |                |                                                                                    |      | 10, 50,<br>75, 100,<br>125,<br>150,<br>175,<br>200,<br>225,<br>250,<br>300,<br>400,<br>600,<br>800,<br>1200,<br>1600 |                           | μА     |
| Current Source Output<br>Voltage Compliance   |                | IDAC ≤ 250μA                                                                       | 0    |                                                                                                                      | V <sub>DDA</sub> - 0.7    | V      |
| voltage compliance                            |                | IDAC = 1.6mA                                                                       | 0    |                                                                                                                      | V <sub>DDA</sub> -<br>1.2 |        |
| Initial Tolerance                             |                | T <sub>A</sub> = +25°C, GBD                                                        | -5   | ±1                                                                                                                   | +5                        | %      |
| Current Matching                              |                | Between IDACs                                                                      |      | ±0.1                                                                                                                 |                           | %      |
| Temperature Drift<br>Matching                 |                | Between IDACs                                                                      |      | 10                                                                                                                   |                           | ppm/C  |
| Current Source Output<br>Noise                | I <sub>N</sub> | Output current = 250µA; SINC4 filter, 60sps continuous; noise is referred to input |      | 0.47                                                                                                                 |                           | pA rms |
| V <sub>BIAS</sub> OUTPUTS                     |                |                                                                                    |      |                                                                                                                      |                           |        |
| V <sub>BIAS</sub> Voltage                     |                |                                                                                    |      | V <sub>DDA</sub> /2                                                                                                  |                           | V      |
| V <sub>BIAS</sub> Voltage Output<br>Impedance |                |                                                                                    |      | 125k<br>(active),<br>20k<br>(passive)<br>, 125k<br>(passive)                                                         |                           | Ω      |
| SYSTEM TIMING                                 |                |                                                                                    | •    |                                                                                                                      |                           | •      |
| Power-On Wake-Up<br>Time                      |                | From V <sub>DDA</sub> > V <sub>POR</sub>                                           |      | 240                                                                                                                  |                           | μs     |
|                                               |                | C <sub>FILTER</sub> = 0                                                            |      | 0.25                                                                                                                 |                           |        |
| PGA Power-Up Time                             |                | C <sub>FILTER</sub> = 20nF                                                         |      | 2                                                                                                                    |                           | ms     |
|                                               |                | C <sub>FILTER</sub> = 100nF                                                        |      | 10                                                                                                                   |                           |        |

#### Electrical Characteristics—16-/24-Bit Δ-Σ ADC with PGA (continued)

 $(V_{DDA} = +3.3V, REFP - REFN = V_{DDA}, T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.  $T_A = +25^{\circ}C$  for typical specifications, unless otherwise noted. Limits are 100% production tested at  $T_A = +25^{\circ}C$ . Limits over the operating temperature range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested.)

| PARAMETER                                                | SYMBOL | CONDITIONS                                                                        | MIN | TYP  | MAX | UNITS |
|----------------------------------------------------------|--------|-----------------------------------------------------------------------------------|-----|------|-----|-------|
|                                                          |        | After changing gain settings to Gain = 1, C <sub>FILTER</sub> = 0                 |     | 0.25 |     |       |
| PGA Settling Time                                        |        | After changing gain settings to Gain = 1, C <sub>FILTER</sub> = 100nF             |     | 10   |     | ms    |
|                                                          |        | After changing gain settings to Gain = 128, C <sub>FILTER</sub> = 0               |     | 2    |     |       |
| Input Multiplexer Power-<br>Up Time                      |        | Settled to 21 bits with 10pF load                                                 |     | 2    |     | μs    |
| Input Multiplexer<br>Channel-to-Channel<br>Settling Time |        | Settled to 21 bits with 2kΩ external source resistor                              |     | 2    |     | μs    |
|                                                          |        | Active generator; settled within 1% of final value; C <sub>LOAD</sub> = 1µF       |     | 10   |     |       |
| V <sub>BIAS</sub> Power-Up Time                          |        | 125K passive generator; settled within 1% of final value; C <sub>LOAD</sub> = 1µF |     | 575  |     | ms    |
|                                                          |        | 20K passive generator; settled within 1% of final value; C <sub>LOAD</sub> = 1μF  |     | 90   |     |       |
|                                                          |        | Active generator; settled within 1% of final value; C <sub>LOAD</sub> = 1µF       |     | 10   |     |       |
| V <sub>BIAS</sub> Settling Time                          |        | 125K passive generator; settled within 1% of final value; C <sub>LOAD</sub> = 1µF |     | 605  |     | ms    |
|                                                          |        | 20K passive generator; settled within 1% of final value; C <sub>LOAD</sub> = 1μF  |     | 100  |     |       |
| Matched Current Source<br>Startup Time                   |        |                                                                                   |     | 110  |     | μs    |
| Matched Current Source<br>Settling Time                  |        |                                                                                   |     | 12.5 |     | μs    |

#### Electrical Characteristics—16-/24-Bit $\Delta$ - $\Sigma$ ADC with PGA (continued)

 $(V_{DDA} = +3.3V, REFP - REFN = V_{DDA}, T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.  $T_A = +25^{\circ}C$  for typical specifications, unless otherwise noted. Limits are 100% production tested at  $T_A = +25^{\circ}C$ . Limits over the operating temperature range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested.)

| PARAMETER                | SYMBOL | COND                               | ITIONS                                                                                                                                                                             | MIN | TYP | MAX | UNITS |
|--------------------------|--------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| POWER SPECIFICATION      | NS     | •                                  |                                                                                                                                                                                    |     |     |     |       |
|                          |        |                                    | Standby mode,<br>V <sub>DDA</sub> = V <sub>REF</sub> =<br>V <sub>IN</sub> = 3.3V                                                                                                   |     | 92  |     |       |
| V <sub>DDA</sub> Current |        | ADC1. ADC0 must be in Standby mode | Bypass mode, IDAC, V <sub>BIAS</sub> sources off, V <sub>DDA</sub> = V <sub>REF</sub> = V <sub>IN</sub> = 3.3V, SINC4 filter, continuous conversions at 60sps                      |     | 166 |     |       |
|                          |        |                                    | Buffered mode, IDAC, V <sub>BIAS</sub> sources off, V <sub>DDA</sub> = V <sub>REF</sub> = V <sub>IN</sub> = 3.3V, SINC4 filter, continuous conversions at 60sps                    |     | 193 |     |       |
|                          |        |                                    | PGA enabled,<br>IDAC, V <sub>BIAS</sub><br>sources off, V <sub>DDA</sub><br>= V <sub>REF</sub> = V <sub>IN</sub> =<br>3.3V, SINC4 filter,<br>continuous<br>conversions at<br>60sps |     | 292 |     | μА    |
|                          |        |                                    | Bypass mode, IDAC, V <sub>BIAS</sub> sources off, V <sub>DDA</sub> = V <sub>REF</sub> = V <sub>IN</sub> = 3.3V, SINC4 filter, continuous conversions at 60sps                      |     | 167 |     |       |
|                          |        |                                    | Buffered mode, IDAC, V <sub>BIAS</sub> sources off, V <sub>DDA</sub> = V <sub>REF</sub> = V <sub>IN</sub> = 3.3V, SINC4 filter, continuous conversions at 60sps                    |     | 193 |     |       |

### MAX32675

## Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End for Industrial and Medical Sensors

#### Electrical Characteristics—16-/24-Bit $\Delta$ - $\Sigma$ ADC with PGA (continued)

 $(V_{DDA} = +3.3V, REFP - REFN = V_{DDA}, T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.  $T_A = +25^{\circ}C$  for typical specifications, unless otherwise noted. Limits are 100% production tested at  $T_A = +25^{\circ}C$ . Limits over the operating temperature range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested.)

| PARAMETER | SYMBOL | CONDITIONS                                                                                                                                                    | MIN | TYP | MAX | UNITS |
|-----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
|           |        | PGA enabled, IDAC, V <sub>BIAS</sub> sources off, V <sub>DDA</sub> = V <sub>REF</sub> = V <sub>IN</sub> = 3.3V, SINC4 filter, continuous conversions at 60sps |     | 292 |     |       |

#### Electrical Characteristics—16-/24-Bit Δ-Σ ADC with PGA (continued)

 $(V_{DDA} = +3.3V, REFP - REFN = V_{DDA}, T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.  $T_A = +25^{\circ}C$  for typical specifications, unless otherwise noted. Limits are 100% production tested at  $T_A = +25^{\circ}C$ . Limits over the operating temperature range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested.)

| PARAMETER                                 | SYMBOL                                           | COND                                                                                                                                                            | ITIONS                                                                                                                                                                             | MIN T | YP MAX | UNITS |
|-------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|-------|
| V <sub>DDA</sub> Duty Cycle Power<br>Mode |                                                  |                                                                                                                                                                 | Bypass mode, IDAC, V <sub>BIAS</sub> sources off, V <sub>DDA</sub> = V <sub>REF</sub> = V <sub>IN</sub> = 3.3V, SINC4 filter, continuous conversions at 15sps                      | 7     | 74     |       |
|                                           |                                                  | ADC0 only                                                                                                                                                       | Buffered mode, IDAC, V <sub>BIAS</sub> sources off, V <sub>DDA</sub> = V <sub>REF</sub> = V <sub>IN</sub> = 3.3V, SINC4 filter, continuous conversions at 15sps                    | 8     | 39     |       |
|                                           |                                                  |                                                                                                                                                                 | PGA enabled,<br>IDAC, V <sub>BIAS</sub><br>sources off, V <sub>DDA</sub><br>= V <sub>REF</sub> = V <sub>IN</sub> =<br>3.3V, SINC4 filter,<br>continuous<br>conversions at<br>15sps | 1     | 96     | μA    |
|                                           | ADC1. ADC0 must<br>be enabled in<br>Standby mode |                                                                                                                                                                 | Bypass mode, IDAC, V <sub>BIAS</sub> sources off, V <sub>DDA</sub> = V <sub>REF</sub> = V <sub>IN</sub> = 3.3V, SINC4 filter, continuous conversions at 15sps                      | 7     | 74     | μA    |
|                                           |                                                  | Buffered mode, IDAC, V <sub>BIAS</sub> sources off, V <sub>DDA</sub> = V <sub>REF</sub> = V <sub>IN</sub> = 3.3V, SINC4 filter, continuous conversions at 15sps | 8                                                                                                                                                                                  | 39    |        |       |
|                                           |                                                  |                                                                                                                                                                 | PGA enabled,<br>IDAC, V <sub>BIAS</sub><br>sources off, V <sub>DDA</sub><br>= V <sub>REF</sub> = V <sub>IN</sub> =<br>3.3V, SINC4 filter,<br>continuous<br>conversions at<br>15sps | 1     | 96     |       |

#### Electrical Characteristics—16-/24-Bit $\Delta$ - $\Sigma$ ADC with PGA (continued)

 $(V_{DDA} = +3.3V, REFP - REFN = V_{DDA}, T_A = T_{MIN}$  to  $T_{MAX}$  unless otherwise noted.  $T_A = +25^{\circ}C$  for typical specifications, unless otherwise noted. Limits are 100% production tested at  $T_A = +25^{\circ}C$ . Limits over the operating temperature range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested.)

| PARAMETER                               | SYMBOL | CONDITIONS                                | MIN  | TYP | MAX  | UNITS |
|-----------------------------------------|--------|-------------------------------------------|------|-----|------|-------|
| LDO                                     |        |                                           |      |     |      |       |
| V <sub>DD18</sub> Output<br>Capacitance |        |                                           | 100  |     |      | nF    |
| V <sub>DD18</sub> Output Voltage        |        | V <sub>DD18</sub> configured as an output | 1.71 | 1.8 | 1.98 | V     |

#### **Electrical Characteristics—12-Bit DAC**

 $(V_{DDA}=3.3V,\,R_L=10k\Omega$  and  $C_L=100pF,\,T_A=T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.  $T_A=+25^{\circ}C$  for typical specifications, unless otherwise noted.  $V_{REF}=1.5V$ . Limits are 100% production tested at  $T_A=+25^{\circ}C$ . Limits over the operating temperature range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested.)

| PARAMETER                 | SYMBOL           | CONDITIONS                                                               | MIN                                  | TYP  | MAX                       | UNITS |
|---------------------------|------------------|--------------------------------------------------------------------------|--------------------------------------|------|---------------------------|-------|
| Resolution                | DAC <sub>R</sub> |                                                                          | 12                                   |      |                           | bits  |
| Differential Nonlinearity | DNL              | Power mode = 2 or 3, noise filter enabled GBD                            |                                      | ±1   |                           | LSB   |
| Integral Nonlinearity     | INL              | Power mode = 2 or 3, noise filter enabled GBD                            |                                      | ±1   |                           | LSB   |
| Offset Error              | EO               | Measure at V <sub>DDA</sub> = 3.3V                                       |                                      | 4    |                           | mV    |
| Output Voltage Range      | Vo               | DAC12_OUT device pin; min code to max code, GBD                          | V <sub>SSA</sub> +<br>E <sub>O</sub> |      | V <sub>DDA</sub> -<br>0.5 | V     |
|                           |                  | Power mode = 3                                                           |                                      | 6.1  |                           |       |
| Output Impadance          |                  | Power mode = 2                                                           |                                      | 8.9  |                           | kΩ    |
| Output Impedance          |                  | Power mode = 1                                                           |                                      | 16.3 |                           | K77   |
|                           |                  | Power mode = 0                                                           |                                      | 97.7 |                           |       |
| Voltage Output Settling   | <b>+</b>         | Noise filter enabled, code 400h to C00h, rising or falling, to ±0.5 LSB  |                                      | 4    |                           | ma    |
| Time                      | tsfs tsfs        | Noise filter disabled, code 400h to C00h, rising or falling, to ±0.5 LSB | 0.03                                 |      | ms                        |       |
| Clitch Energy             |                  | Power mode = 0, 1, or 2                                                  | 12                                   |      | V x ns                    |       |
| Glitch Energy             |                  | Power mode = 3, code 000h to A50h                                        |                                      | 12   |                           | VXIIS |

#### **Electrical Characteristics—12-Bit DAC (continued)**

 $(V_{DDA}=3.3V,\,R_L=10k\Omega$  and  $C_L=100pF,\,T_A=T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.  $T_A=+25^{\circ}C$  for typical specifications, unless otherwise noted.  $V_{REF}=1.5V$ . Limits are 100% production tested at  $T_A=+25^{\circ}C$ . Limits over the operating temperature range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested.)

| PARAMETER      | SYMBOL             | CONE                               | OITIONS        | MIN | TYP | MAX | UNITS |
|----------------|--------------------|------------------------------------|----------------|-----|-----|-----|-------|
|                |                    |                                    | Power mode = 3 |     | 680 |     |       |
|                |                    | Static,                            | Power mode = 2 |     | 570 |     |       |
|                |                    | V <sub>REF</sub> = 2.5V            | Power mode = 1 |     | 458 |     |       |
|                |                    |                                    | Power mode = 0 |     | 347 |     |       |
|                |                    | Static,<br>V <sub>REF</sub> = 2.0V | Power mode = 3 |     | 601 |     |       |
|                |                    |                                    | Power mode = 2 |     | 509 |     |       |
|                | I <sub>DAC12</sub> |                                    | Power mode = 1 |     | 418 |     | - μA  |
|                |                    |                                    | Power mode = 0 |     | 327 |     |       |
| Active Current |                    | Static,                            | Power mode = 3 |     | 497 |     |       |
|                |                    |                                    | Power mode = 2 |     | 431 |     |       |
|                |                    | V <sub>REF</sub> = 1.5V            | Power mode = 1 |     | 364 |     |       |
|                |                    |                                    | Power mode = 0 |     | 297 |     |       |
|                |                    |                                    | Power mode = 3 |     | 407 |     |       |
|                |                    | Static,                            | Power mode = 2 |     | 361 |     | 1     |
|                |                    | V <sub>REF</sub> = 1.0V            | Power mode = 1 |     | 304 |     |       |
|                |                    |                                    | Power mode = 0 |     | 284 |     |       |
| Power-On Time  |                    | Excluding reference                |                |     | 10  |     | μs    |

#### **Electrical Characteristics—Internal Voltage Reference**

 $(V_{DDA} = 3.3V, T_A = T_{MIN})$  to  $T_{MAX}$  unless otherwise noted. Internal reference mode,  $4.7\mu$ F at INT\_REF;  $V_{REF} = 1.5V$ .  $T_A = +25^{\circ}$ C for typical specifications, unless otherwise noted. Limits are 100% production tested at  $T_A = +25^{\circ}$ C. Limits over the operating temperature range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested.)

| PARAMETER                                     | SYMBOL               | COND                             | ITIONS                     | MIN | TYP                           | MAX | UNITS  |
|-----------------------------------------------|----------------------|----------------------------------|----------------------------|-----|-------------------------------|-----|--------|
|                                               |                      |                                  | INT_REF 1.024V             |     | 1.024                         |     |        |
| Output Voltage at                             | V                    | T <sub>A</sub> = +25°C           | INT_REF 1.50V              |     | 1.500                         |     | - v    |
| INT_REF                                       | V <sub>INT_REF</sub> | 1A = 120 0                       | INT_REF 2.048V             |     | 2.048                         |     |        |
|                                               |                      |                                  | INT_REF 2.50V              |     | 2.500                         |     |        |
| Internal Reference<br>Temperature Coefficient | T <sub>CREF</sub>    | T <sub>A</sub> = -40°C to +105°C |                            |     |                               | ±50 | ppm/°C |
| Turn-On Time                                  | t <sub>ON</sub>      | GBD                              |                            |     | 0.1 +<br>(INT_VR<br>EF x 1.8) | 10  | ms     |
| Leakage Current with INT_REF Output Disabled  | I <sub>INT_REF</sub> | GBD                              |                            |     | 15                            | 50  | nA     |
| INT_REF Line<br>Regulation                    |                      |                                  |                            |     | ±50                           |     | μV/V   |
| INT_REF Load<br>Regulation                    | INT_Load             | I <sub>SOURCE</sub> = 0 to 500µ  | иA, T <sub>A</sub> = +25°С |     | 10                            |     | μV/μΑ  |

#### **Electrical Characteristics—Internal Voltage Reference (continued)**

 $(V_{DDA} = 3.3V, T_A = T_{MIN} \text{ to } T_{MAX} \text{ unless otherwise noted.}$  Internal reference mode, 4.7µF at INT\_REF;  $V_{REF} = 1.5V$ .  $T_A = +25^{\circ}\text{C}$  for typical specifications, unless otherwise noted. Limits are 100% production tested at  $T_A = +25^{\circ}\text{C}$ . Limits over the operating temperature range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested.)

| PARAMETER                   | SYMBOL | CONDITIONS     | MIN | TYP | MAX | UNITS |
|-----------------------------|--------|----------------|-----|-----|-----|-------|
| Reference Supply<br>Current |        | Buffer enabled |     | 270 |     | μA    |

#### **Electrical Characteristics—SPI**

(Timing specifications are guaranteed by design and not production tested.)

| PARAMETER                                                | SYMBOL                              | CONDITIONS                                                                        | MIN                 | TYP                 | MAX | UNITS |
|----------------------------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------|---------------------|---------------------|-----|-------|
| MASTER MODE                                              |                                     |                                                                                   | ·                   |                     |     |       |
| SPI Master Operating Frequency                           | fMCK                                | f <sub>SYS_CLK</sub> = 100MHz,<br>f <sub>MCK(MAX)</sub> = f <sub>SYS_CLK</sub> /2 |                     |                     | 50  | MHz   |
| SPI Master SCK Period                                    | t <sub>MCK</sub>                    |                                                                                   |                     | 1/f <sub>MCK</sub>  |     | ns    |
| SCK Output Pulse-<br>Width High/Low                      | t <sub>MCH</sub> , t <sub>MCL</sub> |                                                                                   | t <sub>MCK</sub> /2 |                     |     | ns    |
| MOSI Output Hold Time<br>After SCK Sample Edge           | <sup>t</sup> MOH                    |                                                                                   | t <sub>MCK</sub> /2 |                     |     | ns    |
| MOSI Output Valid to Sample Edge                         | t <sub>MOV</sub>                    |                                                                                   | t <sub>MCK</sub> /2 |                     |     | ns    |
| MOSI Output Hold Time<br>After SCK Low Idle              | t <sub>MLH</sub>                    |                                                                                   |                     | t <sub>MCK</sub> /2 |     | ns    |
| MISO Input Valid to<br>SCK Sample Edge<br>Setup          | t <sub>MIS</sub>                    |                                                                                   |                     | 5                   |     | ns    |
| MISO Input to SCK<br>Sample Edge Hold                    | t <sub>MIH</sub>                    |                                                                                   |                     | t <sub>MCK</sub> /2 |     | ns    |
| SLAVE MODE                                               |                                     |                                                                                   |                     |                     |     |       |
| SPI Slave Operating Frequency                            | f <sub>SCK</sub>                    |                                                                                   |                     |                     | 50  | MHz   |
| SPI Slave SCK Period                                     | t <sub>SCK</sub>                    |                                                                                   |                     | 1/f <sub>SCK</sub>  |     | ns    |
| SCK Input Pulse-Width<br>High/Low                        | t <sub>SCH</sub> , t <sub>SCL</sub> |                                                                                   |                     | t <sub>SCK</sub> /2 |     |       |
| SSx Active to First Shift Edge                           | t <sub>SSE</sub>                    |                                                                                   |                     | 10                  |     | ns    |
| MOSI Input to SCK<br>Sample Edge Rise/Fall<br>Setup      | t <sub>SIS</sub>                    |                                                                                   |                     | 5                   |     | ns    |
| MOSI Input from SCK<br>Sample Edge Transition<br>Hold    | t <sub>SIH</sub>                    |                                                                                   |                     | 1                   |     | ns    |
| MISO Output Valid After<br>SCLK Shift Edge<br>Transition | tsov                                |                                                                                   |                     | 5                   |     | ns    |
| SCK Inactive to SSx Inactive                             | t <sub>SSD</sub>                    |                                                                                   |                     | 10                  |     | ns    |
| SSx Inactive Time                                        | tssh                                |                                                                                   |                     | 1/f <sub>SCK</sub>  |     | μs    |

#### **Electrical Characteristics—SPI (continued)**

(Timing specifications are guaranteed by design and not production tested.)

| PARAMETER                               | SYMBOL           | CONDITIONS | MIN | TYP | MAX | UNITS |
|-----------------------------------------|------------------|------------|-----|-----|-----|-------|
| MISO Hold Time After<br>SSx Deassertion | t <sub>SLH</sub> |            |     | 10  |     | ns    |

# Electrical Characteristics—I<sup>2</sup>C

(Timing specifications are guaranteed by design and not production tested.)

| PARAMETER                                              | SYMBOL              | CONDITIONS                                                       | MIN  | TYP | MAX | UNITS |
|--------------------------------------------------------|---------------------|------------------------------------------------------------------|------|-----|-----|-------|
| STANDARD MODE                                          |                     |                                                                  |      |     |     |       |
| Output Fall Time                                       | t <sub>OF</sub>     | Standard mode, from V <sub>IH(MIN)</sub> to V <sub>IL(MAX)</sub> |      | 150 |     | ns    |
| SCL Clock Frequency                                    | f <sub>SCL</sub>    |                                                                  | 0    |     | 100 | kHz   |
| Low Period SCL Clock                                   | t <sub>LOW</sub>    |                                                                  | 4.7  |     |     | μs    |
| High Time SCL Clock                                    | <sup>t</sup> HIGH   |                                                                  | 4.0  |     |     | μs    |
| Setup Time for<br>Repeated Start<br>Condition          | t <sub>SU;STA</sub> |                                                                  | 4.7  |     |     | μs    |
| Hold Time for Repeated Start Condition                 | t <sub>HD;STA</sub> |                                                                  | 4.0  |     |     | μs    |
| Data Setup Time                                        | t <sub>SU;DAT</sub> |                                                                  |      | 300 |     | ns    |
| Data Hold Time                                         | t <sub>HD;DAT</sub> |                                                                  |      | 10  |     | ns    |
| Rise Time for SDA and SCL                              | t <sub>R</sub>      |                                                                  |      | 800 |     | ns    |
| Fall Time for SDA and SCL                              | t <sub>F</sub>      |                                                                  |      | 200 |     | ns    |
| Setup Time for a Stop<br>Condition                     | tsu;sto             |                                                                  | 4.0  |     |     | μs    |
| Bus Free Time Between<br>a Stop and Start<br>Condition | t <sub>BUS</sub>    |                                                                  | 4.7  |     |     | μs    |
| Data Valid Time                                        | t <sub>VD;DAT</sub> |                                                                  | 3.45 |     |     | μs    |
| Data Valid Acknowledge Time                            | t <sub>VD;ACK</sub> |                                                                  | 3.45 |     |     | μs    |
| FAST MODE                                              |                     |                                                                  | ·    |     |     |       |
| Output Fall Time                                       | t <sub>OF</sub>     | From V <sub>IH(MIN)</sub> to V <sub>IL(MAX)</sub>                |      | 150 |     | ns    |
| Pulse Width Suppressed by Input Filter                 | t <sub>SP</sub>     |                                                                  |      | 75  |     | ns    |
| SCL Clock Frequency                                    | f <sub>SCL</sub>    |                                                                  | 0    |     | 400 | kHz   |
| Low Period SCL Clock                                   | t <sub>LOW</sub>    |                                                                  | 1.3  |     |     | μs    |
| High Time SCL Clock                                    | t <sub>HIGH</sub>   |                                                                  | 0.6  |     |     | μs    |
| Setup Time for<br>Repeated Start<br>Condition          | t <sub>SU;STA</sub> |                                                                  | 0.6  |     |     | μs    |
| Hold Time for Repeated Start Condition                 | t <sub>HD;STA</sub> |                                                                  | 0.6  |     |     | μs    |

# Electrical Characteristics—I<sup>2</sup>C (continued)

(Timing specifications are guaranteed by design and not production tested.)

| PARAMETER                                              | SYMBOL              | CONDITIONS                                        | MIN  | TYP | MAX  | UNITS |
|--------------------------------------------------------|---------------------|---------------------------------------------------|------|-----|------|-------|
| Data Setup Time                                        | t <sub>SU;DAT</sub> |                                                   |      | 125 |      | ns    |
| Data Hold Time                                         | t <sub>HD;DAT</sub> |                                                   |      | 10  |      | ns    |
| Rise Time for SDA and SCL                              | t <sub>R</sub>      |                                                   |      | 30  |      | ns    |
| Fall Time for SDA and SCL                              | t <sub>F</sub>      |                                                   |      | 30  |      | ns    |
| Setup Time for a Stop<br>Condition                     | t <sub>SU;STO</sub> |                                                   | 0.6  |     |      | μs    |
| Bus Free Time Between<br>a Stop and Start<br>Condition | t <sub>BUS</sub>    |                                                   | 1.3  |     |      | μs    |
| Data Valid Time                                        | t <sub>VD;DAT</sub> |                                                   | 0.9  |     |      | μs    |
| Data Valid Acknowledge<br>Time                         | t <sub>VD;ACK</sub> |                                                   | 0.9  |     |      | μs    |
| FAST MODE PLUS                                         |                     |                                                   | ·    |     |      |       |
| Output Fall Time                                       | tOF                 | From V <sub>IH(MIN)</sub> to V <sub>IL(MAX)</sub> |      | 80  |      | ns    |
| Pulse Width Suppressed by Input Filter                 | t <sub>SP</sub>     |                                                   |      | 75  |      | ns    |
| SCL Clock Frequency                                    | f <sub>SCL</sub>    |                                                   | 0    |     | 1000 | kHz   |
| Low Period SCL Clock                                   | t <sub>LOW</sub>    |                                                   | 0.5  |     |      | μs    |
| High Time SCL Clock                                    | <sup>t</sup> HIGH   |                                                   | 0.26 |     |      | μs    |
| Setup Time for<br>Repeated Start<br>Condition          | tsu;sta             |                                                   | 0.26 |     |      | μs    |
| Hold Time for Repeated Start Condition                 | t <sub>HD;STA</sub> |                                                   | 0.26 |     |      | μs    |
| Data Setup Time                                        | t <sub>SU;DAT</sub> |                                                   |      | 50  |      | ns    |
| Data Hold Time                                         | t <sub>HD;DAT</sub> |                                                   |      | 10  |      | ns    |
| Rise Time for SDA and SCL                              | t <sub>R</sub>      |                                                   |      | 50  |      | ns    |
| Fall Time for SDA and SCL                              | t <sub>F</sub>      |                                                   |      | 30  |      | ns    |
| Setup Time for a Stop<br>Condition                     | tsu;sто             |                                                   | 0.26 |     |      | μs    |
| Bus Free Time Between<br>a Stop and Start<br>Condition | t <sub>BUS</sub>    |                                                   | 0.5  |     |      | μs    |
| Data Valid Time                                        | t <sub>VD;DAT</sub> |                                                   | 0.45 |     |      | μs    |
| Data Valid Acknowledge<br>Time                         | t <sub>VD;ACK</sub> |                                                   | 0.45 |     |      | μs    |

#### Electrical Characteristics—I<sup>2</sup>S

(Timing specifications are guaranteed by design and not production tested.)

| PARAMETER                             | SYMBOL               | CONDITIONS           | MIN | TYP | MAX | UNITS                |
|---------------------------------------|----------------------|----------------------|-----|-----|-----|----------------------|
| Bit Clock Frequency                   | f <sub>BCLKS</sub>   |                      |     |     | 25  | MHz                  |
| Bit Clock Period                      | t <sub>BCLKS</sub>   | 1/f <sub>BCLKS</sub> |     |     |     |                      |
| BCLK High Time                        | twbclkhs             |                      |     | 0.5 |     | 1/f <sub>BCLKS</sub> |
| BCLK Low Time                         | twbclkls             |                      |     | 0.5 |     | 1/f <sub>BCLKS</sub> |
| LRCLK Setup Time                      | tLRCLK_BCLKS         |                      |     | 25  |     | ns                   |
| Delay Time, BCLK to SD (Output) Valid | tBCLK_SDOS           |                      |     | 12  |     | ns                   |
| Setup Time for SD (Input)             | tsu_sdis             |                      |     | 6   |     | ns                   |
| Hold Time SD (Input)                  | t <sub>HD_SDIS</sub> |                      |     | 3   |     | ns                   |

Note 1: Gain error does not include zero-scale errors. It is calculated as (full-scale error – offset error).

Note 2: ppmFS is parts per million of full scale.



Figure 1. SPI Master Mode Timing Diagram



Figure 2. SPI Slave Mode Timing Diagram



Figure 3. I<sup>2</sup>C Timing Diagram



Figure 4. I<sup>2</sup>S Timing Diagram

### **Pin Configuration**

#### **68 TQFN**



### **Pin Description**

|      |                                                                                               | Fl                             |                         |                         |                         |                         |                                                                                                                              |  |  |
|------|-----------------------------------------------------------------------------------------------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|
| PIN  | NAME                                                                                          | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION                                                                                                                     |  |  |
| POWE | POWER (See the <u>Applications Information</u> section for bypass capacitor recommendations.) |                                |                         |                         |                         |                         |                                                                                                                              |  |  |
| 65   | V <sub>CORE</sub>                                                                             | _                              | _                       | _                       | _                       | _                       | Digital Power-Supply Input. Bypass with 100nF to $V_{SS}$ and 1 $\mu$ F with 10m $\Omega$ to 150m $\Omega$ ESR to $V_{SS}$ . |  |  |

### MAX32675

# Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End for Industrial and Medical Sensors

#### **68 TQFN**

|           |                   |                                | Fl                      |                         |                         |                         |                                                                                                                                                                                                                                                                                                              |  |
|-----------|-------------------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PIN N     | NAME              | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION                                                                                                                                                                                                                                                                                                     |  |
| 64        | V <sub>DD18</sub> | _                              | _                       | _                       | _                       | _                       | This device pin can be configured as a LDO output or a voltage supply input. Bypass with 100nF to V <sub>SS</sub> . Do not connect this device pin to any other external circuitry.                                                                                                                          |  |
| 63        | V <sub>DDIO</sub> | _                              | _                       |                         |                         |                         | Power Supply Input. This pin must always be connected to the $V_{DDA}$ device pin at the PCB level. Bypass this pin with 100nF to $V_{SS}$ and 1 $\mu$ F with 10m $\Omega$ to 150m $\Omega$ ESR to $V_{SS}$ .                                                                                                |  |
| 27        | V <sub>DDA</sub>  | _                              | _                       | _                       | _                       | _                       | Analog Supply Voltage. This pin must always be connected to the V <sub>DDIO</sub> device pin at the PCB level. Bypass this pin to V <sub>SSA</sub> with 1.0µF and 0.01µF capacitors as close as possible to the package.                                                                                     |  |
| 58        | V <sub>REG1</sub> | _                              | _                       | ı                       | -                       | ١                       | Bypass with 4.7nF to V <sub>SS</sub> . Do not connect this device pin to any other external circuitry.                                                                                                                                                                                                       |  |
| 30,<br>62 | V <sub>SS</sub>   | _                              | _                       | _                       | _                       | _                       | Digital Ground                                                                                                                                                                                                                                                                                               |  |
| 26        | V <sub>SSA</sub>  | _                              | _                       | _                       | _                       | _                       | Analog Ground                                                                                                                                                                                                                                                                                                |  |
| EP        | Exposed<br>Pad    | _                              | _                       | -                       | _                       | _                       | Exposed Pad. This pad must be connected to V <sub>SS</sub> . Refer to Application Note 3273: Exposed Pads: A Brief Introduction for additional information.                                                                                                                                                  |  |
| RESET     | AND CONT          | ROL                            |                         |                         |                         |                         |                                                                                                                                                                                                                                                                                                              |  |
| 61        | RSTN              | _                              | _                       | _                       | _                       | _                       | Active-Low, External System Reset Input. The device remains in reset while this pin is in its active state. When the pin transitions to its inactive state, the device performs a POR reset (resetting all logic on all supplies) and begins execution. This pin has an internal pullup to the VDDIO supply. |  |
| CLOCK     |                   |                                |                         |                         |                         |                         |                                                                                                                                                                                                                                                                                                              |  |
| 59        | HFXIN             | _                              | _                       | _                       | _                       | _                       | RF Crystal Oscillator Input. Connect the crystal between HFXIN and HFXOUT. Optionally, this pin can be configured as the input for an external square-wave source. See the <i>Electrical Characteristics</i> table for details of the crystal requirements.                                                  |  |

### MAX32675

# Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End for Industrial and Medical Sensors

#### **68 TQFN**

|         |              |                                | Fl                      |                         |                         |                         |                                                                                                                                                                                                                                                                                              |
|---------|--------------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN     | PIN NAME     | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION                                                                                                                                                                                                                                                                                     |
| 60      | HFXOUT       | _                              | _                       | _                       | _                       | _                       | RF Crystal Oscillator Output. Connect the crystal between HFXIN and HFXOUT. See the Electrical Characteristics table for details of the crystal requirements.                                                                                                                                |
| N.A.    | EXT_CLK      | _                              | _                       | _                       | _                       | _                       | See Pin Description P0.10 for details.                                                                                                                                                                                                                                                       |
| 16-/24- |              | SIGMA ADC V                    | VITH PGA                |                         |                         |                         |                                                                                                                                                                                                                                                                                              |
| 68      | ADC0_R<br>DY | <del>_</del>                   | _                       | _                       | _                       | _                       | ADC0 Ready                                                                                                                                                                                                                                                                                   |
| 1       | ADC1_R<br>DY | _                              | _                       | _                       | _                       | _                       | ADC1 Ready                                                                                                                                                                                                                                                                                   |
| 17      | REF0P        | _                              | _                       | _                       | _                       | _                       | Positive Differential Reference 0 Input. REF0P must be more positive than REF0N.                                                                                                                                                                                                             |
| 19      | REF0N        | _                              | _                       | _                       | _                       | _                       | Negative Differential Reference 0 Input. REF0P must be more positive than REF0N.                                                                                                                                                                                                             |
| 36      | REF1P        | _                              | _                       | _                       | _                       | _                       | Positive Differential Reference 1 Input. REF1P must be more positive than REF1N.                                                                                                                                                                                                             |
| 35      | REF1N        | _                              | _                       | _                       | _                       | _                       | Negative Differential Reference 1 Input. REF1P must be more positive than REF1N.                                                                                                                                                                                                             |
| 15      | CAP0P        | _                              | _                       | _                       | _                       | _                       | ADC0 PGA Positive Output. Connect 1nF capacitor across CAP0P and CAP0N.                                                                                                                                                                                                                      |
| 16      | CAP0N        | _                              | _                       | _                       | _                       | _                       | ADC0 PGA Negative Output.<br>Connect 1nF capacitor across<br>CAP0P and CAP0N.                                                                                                                                                                                                                |
| 38      | CAP1P        | _                              | _                       | _                       | _                       | _                       | ADC1 PGA Positive Output. Connect<br>1nF capacitor across CAP1P and<br>CAP1N.                                                                                                                                                                                                                |
| 37      | CAP1N        | _                              | _                       | _                       | _                       | _                       | ADC1 PGA Negative Output.<br>Connect 1nF capacitor across<br>CAP1P and CAP1N.                                                                                                                                                                                                                |
| 20      | AIN0         | _                              | _                       | _                       | _                       | _                       | Channel 0 Analog Input/Positive Differential Reference Input. When used as an analog input, may serve as either the positive or negative differential input. May also serve as current source output. When used as a reference input paired with AIN1, AIN0 must be more positive than AIN1. |

### **68 TQFN**

|     |      |                                | Fl                      | JNCTION MOD             | DE                      |                         |                                                                                                                                                                                                                                                                                              |
|-----|------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN | NAME | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION                                                                                                                                                                                                                                                                                     |
| 21  | AIN1 | _                              | _                       | _                       | _                       | _                       | Channel 1 Analog Input/Negative Differential Reference Input. When used as an analog input, may serve as either the positive or negative differential input. May also serve as current source output. When used as a reference input paired with AINO, AINO must be more positive than AIN1. |
| 22  | AIN2 | _                              | _                       | _                       | _                       | _                       | Channel 2 Analog Input. May serve as either the positive or negative differential input paired with any of the other AINx analog inputs. May also serve as current source output.                                                                                                            |
| 23  | AIN3 | _                              | _                       | _                       | _                       | _                       | Channel 3 Analog Input. May serve as either the positive or negative differential input paired with any of the other AINx analog inputs. May also serve as current source output.                                                                                                            |
| 24  | AIN4 | _                              | _                       | _                       | _                       | _                       | Channel 4 Analog Input. May serve as either the positive or negative differential input paired with any of the other AINx analog inputs. May also serve as current source output.                                                                                                            |
| 25  | AIN5 | _                              | _                       | _                       | _                       | _                       | Channel 5 Analog Input. May serve as either the positive or negative differential input paired with any of the other AINx analog inputs. May also serve as current source output.                                                                                                            |
| 28  | AIN6 | _                              | _                       | _                       | _                       | _                       | Channel 6 Analog Input. May serve as either the positive or negative differential input paired with any of the other AINx analog inputs. May also serve as current source output.                                                                                                            |
| 29  | AIN7 | _                              | _                       | _                       | _                       | _                       | Channel 7 Analog Input. May serve as either the positive or negative differential input paired with any of the other AINx analog inputs. May also serve as current source output.                                                                                                            |
| 31  | AIN8 | _                              | _                       | _                       | _                       | _                       | Channel 8 Analog Input. May serve as either the positive or negative differential input paired with any of the other AINx analog inputs. May also serve as current source output.                                                                                                            |
| 32  | AIN9 | _                              | _                       | _                       | _                       | _                       | Channel 9 Analog Input. May serve as either the positive or negative differential input paired with any of the other AINx analog inputs. May also serve as current source output.                                                                                                            |

# Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End for Industrial and Medical Sensors

### **68 TQFN**

|        |               |                                | Fl                      | JNCTION MOD             | DE                      |                         |                                                                                                                                                                                    |
|--------|---------------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN    | NAME          | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION                                                                                                                                                                           |
| 33     | AIN10         | _                              | _                       | _                       | _                       | _                       | Channel 10 Analog Input. May serve as either the positive or negative differential input paired with any of the other AINx analog inputs. May also serve as current source output. |
| 34     | AIN11         | _                              | _                       | _                       |                         | -                       | Channel 11 Analog Input. May serve as either the positive or negative differential input paired with any of the other AINx analog inputs. May also serve as current source output. |
| 12-BIT | DAC           |                                |                         |                         |                         |                         |                                                                                                                                                                                    |
| 40     | DAC12_<br>OUT | _                              | _                       | _                       | _                       | _                       | 12-Bit DAC Analog Voltage Output                                                                                                                                                   |
| INTER  | NAL REFER     | ENCE                           |                         | •                       |                         |                         |                                                                                                                                                                                    |
| 39     | INT_REF       | _                              | _                       | _                       | _                       | _                       | Internal Reference Output. It must be bypassed to V <sub>SSA</sub> with a 4.7µF capacitor.                                                                                         |
| GPIO A | AND ALTERI    | NATE FUNCT                     | ION                     |                         |                         |                         |                                                                                                                                                                                    |
| 9      | P0.0          | P0.0                           | SWDIO                   | _                       | TMR0C_IA                | _                       | Single-Wire Debug I/O; Timer0 Port Map C Input                                                                                                                                     |
| 10     | P0.1          | P0.1                           | SWDCLK                  | _                       | TMR0C_OA                | _                       | Single-Wire Debug Clock; Timer0<br>Port Map C Output                                                                                                                               |
| 11     | P0.6          | P0.6                           | I2C0A_SCL               | LPTMR0B_I<br>A          | TMR3C_IA                | _                       | I2C0 Port Map A Serial Clock; Low-<br>Power Timer0 Port Map B Input 2<br>Bits or Lower 16 Bits; Timer3 Port<br>Map C Input 32 Bits or Lower 16 Bits                                |
| 12     | P0.7          | P0.7                           | I2C0A_SDA               | LPTMR0B_<br>OA          | TMR3C_OA                | _                       | I2C0 Port Map A Serial Data; Low-<br>Power Timer0 Port Map B Output 32<br>Bits or Lower 16 Bits; Timer3 Port<br>Map C Output 32 Bits or Lower 16<br>Bits                           |
| 41     | P0.8          | P0.8                           | UART0A_R<br>X           | I2S0B_SDO               | TMR0C_IA                | _                       | UART0 Port Map A Rx; I2S0 Port<br>Map B Serial Data Output; Timer0<br>Port Map C Input 32 Bits or Lower 16<br>Bits                                                                 |
| 42     | P0.9          | P0.9                           | UARTOA_T<br>X           | I2S0B_LRC<br>LK         | TMR0C_OA                | _                       | UART0 Port Map A Tx; I2S0 Port<br>Map B Left/Right Clock; Timer0 Port<br>Map C Output 32 Bits or Lower 16<br>Bits                                                                  |

# Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End for Industrial and Medical Sensors

### **68 TQFN**

|     |       |                                | Fl                      | JNCTION MOD             | DE                      |                         |                                                                                                                                                                                                                                                                                                                                                       |
|-----|-------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN | NAME  | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION                                                                                                                                                                                                                                                                                                                                              |
| 43  | P0.10 | P0.10                          | UART0A_C<br>TS          | I2S0B_BCL<br>K          | TMR1C_IA                | EXT_CLK                 | UART0 Port Map A CTS; I2S0 Port Map B Bit Clock; Timer1 Port Map C Input 32 Bits or Lower 16 Bits. This pin can be used to source a clock signal. It can also be used to receive a clock signal. This clock signal can be used for the 16-/24-bit deltasigma converters. See the Electrical Characteristics table for the External _Clock parameters. |
| 44  | P0.11 | P0.11                          | UARTOA_R<br>TS          | I2S0B_SDI               | TMR1C_OA                | _                       | UART0 Port Map A RTS; I2S0 Port<br>Map B Serial Data Input; Timer1 Port<br>Map C Output 32 Bits or Lower 16<br>Bits                                                                                                                                                                                                                                   |
| 45  | P0.13 | P0.13                          | _                       | _                       | TMR2C_OA                | SPI1D_SS0               | Timer2 Port Map C Output 32 Bits or<br>Lower 16 Bits; SPI1 Port Map D<br>Slave Select 0                                                                                                                                                                                                                                                               |
| 46  | P0.14 | P0.14                          | SPI1A_MIS<br>O          | UART2B_R<br>X           | TMR3C_IA                | _                       | SPI1 Port Map A Master In Slave<br>Out; UART2 Port Map B Rx; Timer3<br>Port Map C Input 32 Bits or Lower 16<br>Bits                                                                                                                                                                                                                                   |
| 47  | P0.15 | P0.15                          | SPI1A_MO<br>SI          | UART2B_T<br>X           | TMR3C_OA                | _                       | SPI1 Port Map A Master Out Slave<br>In; UART2 Port Map B Tx; Timer3<br>Port Map B Output 32 Bits or Lower<br>16 Bits                                                                                                                                                                                                                                  |
| 48  | P0.16 | P0.16                          | SPI1A_SCK               | UART2B_C<br>TS          | TMR0C_IA                | _                       | SPI1 Port Map A Serial Clock;<br>UART2 Port Map B CTS; Timer0<br>Port Map C Input 32 Bits or Lower 16<br>Bits                                                                                                                                                                                                                                         |
| 53  | P0.17 | P0.17                          | SPI1A_SS0               | UART2B_R<br>TS          | TMR0C_OA                | _                       | SPI1 Port Map A Slave Select 0;<br>UART2 Port Map B RTS; Timer0<br>Port Map C Output 32 Bits or Lower<br>16 Bits                                                                                                                                                                                                                                      |
| 54  | P0.18 | P0.18                          | I2C2A_SCL               | _                       | TMR1C_IA                | _                       | I2C2 Port Map A Serial Clock;<br>Timer1 Port Map C Input 32 Bits or<br>Lower 16 Bits                                                                                                                                                                                                                                                                  |
| 55  | P0.19 | P0.19                          | I2C2A_SDA               | _                       | TMR1C_OA                | _                       | I2C2 Port Map A Serial Data; Timer1<br>Port Map C Output 32 Bits or Lower<br>16 Bits                                                                                                                                                                                                                                                                  |
| 66  | P0.21 | P0.21                          | CM4_TX                  | _                       | TMR2C_OA                | _                       | CM4 Tx Event Output; Timer2 Port<br>Map C Output 32 Bits or Lower 16<br>Bits                                                                                                                                                                                                                                                                          |
| 57  | P0.31 | P0.31                          | -                       |                         | TMR3C_OA                |                         | Timer3 Port Map C Output 32 Bits or Lower 16 Bits                                                                                                                                                                                                                                                                                                     |
| 49  | P1.7  | P1.7                           |                         | _                       | _                       | _                       | GPIO Only                                                                                                                                                                                                                                                                                                                                             |
| 51  | P1.8  | P1.8                           | UART2A_R<br>X           | UART2B_R<br>TS          | _                       | _                       | UART2 Port Map A Rx; UART2 Port<br>Map B RTS                                                                                                                                                                                                                                                                                                          |

# Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End for Industrial and Medical Sensors

### **68 TQFN**

|                                              |              |                                | Fl                      | JNCTION MOI             | DE                      |                         |                                                                                                                          |
|----------------------------------------------|--------------|--------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------|
| PIN                                          | NAME         | Primary<br>Signal<br>(Default) | Alternate<br>Function 1 | Alternate<br>Function 2 | Alternate<br>Function 3 | Alternate<br>Function 4 | FUNCTION                                                                                                                 |
| 5                                            | P1.9         | P1.9                           | UART2A_T<br>X           | _                       | _                       | _                       | UART2 Port Map A Tx                                                                                                      |
| 6                                            | P1.10        | P1.10                          | UART2A_C<br>TS          | _                       | _                       | _                       | UART2 Port Map A CTS                                                                                                     |
| 7                                            | P1.11        | P1.11                          | UART2A_R<br>TS          | _                       | TMR2C_OA                | _                       | UART2 Port Map A RTS; Timer2<br>Port Map C Output 32 Bits or Lower<br>16 Bits                                            |
| 8                                            | P1.12        | P1.12                          | _                       | _                       | _                       | _                       | GPIO Only                                                                                                                |
| NO CC                                        | NNECT        |                                |                         |                         |                         |                         |                                                                                                                          |
| 3                                            | FSK_IN       | _                              | _                       | _                       | _                       | _                       | Do Not Connect. Internally connected. Do not make any electrical connection to this pin, including power supply grounds. |
| 4                                            | FSK_OU<br>T  | _                              | _                       | _                       | _                       | _                       | Do Not Connect. Internally connected. Do not make any electrical connection to this pin, including power supply grounds. |
| 2                                            | HART_R<br>EF | _                              | _                       | _                       | _                       | _                       | This pin must be connected to a 0.1µF capacitor.                                                                         |
| 13,<br>14,<br>18,<br>50,<br>52,<br>56,<br>67 | N.C.         | _                              | _                       | _                       | _                       | _                       | No Connection. Not internally connected.                                                                                 |

# **Functional Diagrams**

## **Power Supply Operational Modes**



Figure 5. Power Supply Operation Modes

### **Detailed Description**

The MAX32675 is a highly integrated, mixed-signal, ultra-low-power microcontroller for industrial applications and is especially suitable for 4-20mA loop-powered sensors and transmitters. It is based on an ultra-low-power Arm Cortex-M4 with FPU and includes 384KB of flash and 160KB of SRAM. ECC, capable of SEC-DED, is implemented over the entire flash, SRAM, and cache to ensure ultra-reliable code execution for demanding applications.

An AFE provides two 12-channel  $\Delta$ - $\Sigma$  ADCs with features and specifications that are optimized for precision sensor measurement. Each  $\Delta$ - $\Sigma$  ADC can digitize external analog signals as well as system temperature and supplies. A PGA with gains of 1x to 128x precedes each ADC. ADC outputs can be optionally converted on the fly from integer to single-precision floating-point format. A 12-bit DAC is also included. The integrated temperature sensor can be used with the internal sense element or an external diode for temperature compensation of sensor outputs.

The device also includes a trust protection unit (TPU), providing robust security features such as an AES engine, TRNG, and secure boot.

### Arm Cortex-M4 Processor with FPU Engine

The Arm Cortex-M4 processor with FPU combines high-efficiency signal processing functionality with low power, low cost, and ease of use.

The Arm Cortex-M4 processor with FPU supports single instruction multiple data (SIMD) path DSP extensions, providing:

- Four parallel 8-bit add/sub
- Floating point single precision
- Two parallel 16-bit add/sub
- Two parallel MACs
- 32- or 64-bit accumulate
- Signed, unsigned, data with or without saturation

#### Memory

#### **Internal Flash Memory**

384KB of internal flash memory with error correction provides nonvolatile storage of program and data memory.

#### **Internal SRAM**

The internal 160KB SRAM provides low-power retention of application information in all power modes except STORAGE. For enhanced system reliability, the SRAM can be configured as 128KB with ECC single error correction, double error detection (SED-DED). The SRAM can be divided into granular banks that create a flexible SRAM retention architecture. This data retention feature is optional, and is configurable. This granularity allows the application to minimize its power consumption by only retaining the most essential data.

#### **Clocking Scheme**

Multiple clock sources can be selected as the system clock:

- Internal primary oscillator (IPO) at a nominal frequency of 100MHz
- Internal nanoring oscillator at 80kHz
- Internal baud rate oscillator at 7.3728MHz (IBRO)
- External RF oscillator at 16MHz to 32MHz (ERFO) (external crystal required)

The AFE is configured by SPIO and is clocked by the built-in  $\Delta$ - $\Sigma$  clock generation or the EXT\_CLK signal. The APB clock or the INRO can clock the LPTMR0 in the AOD.



Figure 6. Clocking Scheme Diagram

### General-Purpose I/O and Special Function Pins

Most general-purpose I/O (GPIO) pins share both a firmware-controlled I/O function and one or more special function signals associated with peripheral modules. Pins can be individually enabled for GPIO or peripheral special function use. Configuring a pin as a special function usually supersedes its use as a firmware-controlled I/O. Though this multiplexing between peripheral and GPIO functions is usually static, it can also be done dynamically. The electrical characteristics of a GPIO pin are identical whether the pin is configured as an I/O or special function, except where explicitly noted in the *Electrical Characteristics* tables.

In GPIO mode, each pin of a port has an interrupt function that can be independently enabled and configured as a level-

## Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End for Industrial and Medical Sensors

or edge-sensitive interrupt. All GPIOs share the same interrupt vector. Some packages do not have all of the GPIOs available.

When configured as GPIOs, the following features are provided. These features can be independently enabled or disabled on a per-pin basis.

- Configurable as input, output, bidirectional, or high-impedance
- Optional internal pullup resistor or internal pulldown resistor when configured as input
- Exit from low-power modes on rising or falling edge
- Selectable standard- or high-drive modes

The MAX32675 provides up to 23 GPIOs.

### **Power Management**

#### **Power Management Unit (PMU)**

The PMU provides the optimal mix of high-performance and low-power consumption. It exercises intelligent, precise control of power distribution to the CPU and peripheral circuitry.

The PMU provides the following features:

- User-configurable system clock
- Automatic enabling and disabling of crystal oscillators based on power mode
- Multiple clock domains
- Fast wakeup of powered-down peripherals when activity detected

#### **ACTIVE Mode**

In this mode, the CPU is executing application code and all digital and analog peripherals are available on demand. Dynamic clocking disables local clocks in peripherals not in use. This mode corresponds to the Arm Cortex-M4 processor with FPU Active mode. The power mode of the AFE is software-controlled.

#### **SLEEP Mode**

This mode allows for lower power consumption operation than active mode. The CPU is asleep, peripherals are on, and the standard DMA block is available. The GPIO or any active peripheral can be configured to interrupt and cause transition to the ACTIVE mode. This mode corresponds to the Arm Cortex-M4 processor with FPU Sleep mode. The power mode of the AFE is software-controlled.

#### **DEEPSLEEP Mode**

In this mode, CPU and critical peripheral configuration settings and all volatile memory are preserved.

The device status is as follows:

- CPU is powered down. System state and all SRAM is retained.
- The GPIO pins retain their state.
- The transition from DEEPSLEEP to ACTIVE mode is faster than the transition from BACKUP mode because system
  initialization is not required.
- The system oscillators are all disabled to provide additional power savings over SLEEP mode.
- LPTMR0 can be active and are optional wake-up sources

This mode corresponds to the Arm Cortex-M4 with FPU DeepSleep mode. The power mode of the AFE is software-controlled.

#### **BACKUP Mode**

This mode places the CPU in a static, low-power state. The BACKUP mode supports the same wake-up sources as the DEEPSLEEP mode.

The device status is as follows:

- CPU is powered down.
- SRAM retention as per <u>Table 1</u>. Each of the RAM blocks can be retained.

LPTMR0 can be active and is an optional wake-up source.

The power mode of the AFE is software-controlled.

#### Table 1. BACKUP Mode RAM Retention

| RAM BLOCK | RAM SIZE WITHOUT ECC (KB) | RAM SIZE WITH ECC (KB) |
|-----------|---------------------------|------------------------|
| SYSRAM0   | 20                        | 16                     |
| SYSRAM1   | 20                        | 16                     |
| SYSRAM2   | 40                        | 32                     |
| SYSRAM3   | 80                        | 64                     |

#### **STORAGE Mode**

The device status is as follows:

- CPU is powered off.
- All peripherals are powered off.
- Wake-up from GPIO interrupt.
- No SRAM retention.

The power mode of the AFE is software-controlled.

#### **Standard DMA Controller**

The standard direct memory access (DMA) controller provides a means to offload the CPU for memory/peripheral data transfer leading to a more power-efficient system. It allows automatic one-way data transfer between two entities. These entities can be either memories or peripherals. The transfers are done without using CPU resources. The following transfer modes are supported:

- 8 channel
- Peripheral to data memory
- Data memory to peripheral
- Data memory to data memory
- Event support

All DMA transactions consist of an AHB burst read into the DMA FIFO followed immediately by an AHB burst write from the FIFO.

#### Windowed Watchdog Timer (WDT)

Microcontrollers are often used in harsh environments where electrical noise and electromagnetic interference (EMI) are abundant. Without proper safeguards, these hazards can disturb device operation and corrupt program execution. One of the most effective countermeasures is the windowed watchdog timer (WDT), which detects runaway code or system unresponsiveness.

The WDT is a 32-bit, free-running counter with a configurable prescaler. When enabled, the WDT must be periodically reset by the application software. Failure to reset the WDT within the user-configurable timeout period indicates that the application software is not operating correctly and results in a WDT timeout. A WDT timeout can trigger an interrupt, system reset, or both. Either response forces the instruction pointer to a known good location before resuming instruction execution. The windowed timeout period feature provides more detailed monitoring of system operation, requiring the WDT to be reset within a specific window of time.

The WDT supports multiple clock option:

- 100MHz IPO
- 16MHz to 32MHz ERFO (external crystal required)
- 7.3728MHz IBRO
- 80kHz INRO
- PCLK

The MAX32675 provides two instances of the windowed watchdog timer (WDT0, WDT1).

#### 32-Bit Timer/Counter/PWM (TMR, LPTMR)

General-purpose, 32-bit timers provide timing, capture/compare, or generate pulse-width modulated (PWM) signals with minimal software interaction.

The timers provide the following features:

- 32-bit up/down auto-reload
- Programmable prescaler
- PWM output generation
- Capture, compare, and capture/compare capability
- External pin multiplexed with GPIO for timer input, clock gating, or capture
- Timer output pin
- TMR0–TMR3 can be configured as 2 × 16-bit general-purpose timers
- Timer interrupt

The MAX32675 provides timer instances as shown in <u>Table 2</u>. LPTMRx is capable of operation in the Low Power, SLEEP, DEEPSLEEP, and BACKUP modes.

I/O functionality is supported for all of the timers. Note that the function of a port can be multiplexed with other functions on the GPIO pins, so it might not be possible to use all the ports depending on the device configuration.

**Table 2. Timer Configuration Options** 

| INSTANCE | SINGLE                  | DUAL | POWER MODE          |          | CLOCK SOURCE |      |      |      |  |
|----------|-------------------------|------|---------------------|----------|--------------|------|------|------|--|
| INSTANCE | 32 BIT 16 BIT POWER MOD |      | POWER MODE          | AOD_PCLK | PCLK         | IBRO | ERFO | INRO |  |
| TMR0     | Yes                     | Yes  | ACTIVE<br>SLEEP     | No       | Yes          | Yes  | Yes  | No   |  |
| TMR1     | Yes                     | Yes  | ACTIVE<br>SLEEP     | No       | Yes          | Yes  | Yes  | No   |  |
| TMR2     | Yes                     | Yes  | ACTIVE<br>SLEEP     | No       | Yes          | Yes  | Yes  | No   |  |
| TMR3     | Yes                     | Yes  | ACTIVE<br>SLEEP     | No       | Yes          | Yes  | Yes  | No   |  |
| LPTMR0   | Yes                     | No   | ACTIVE<br>SLEEP     | Yes      | - No         | No   | No   | Yes  |  |
| LFINIKU  | res                     | INU  | DEEPSLEEP<br>BACKUP | No       | INU          | INO  | INO  | 1 65 |  |

### **Serial Peripherals**

#### I<sup>2</sup>C Interface (I2C)

The I<sup>2</sup>C interface is a bidirectional, two-wire serial bus that provides a medium-speed communications network. It can operate as a one-to-one, one-to-many, or many-to-many communications medium. These engines support standard-mode, fast-mode plus, and high-speed mode I<sup>2</sup>C speeds. It provides the following features:

- Master or slave mode operation
  - · Supports up to four different slave addresses in slave mode
- Supports standard 7-bit addressing or 10-bit addressing
- RESTART condition
- Interactive receive mode
- Transmit FIFO preloading
- Support for clock stretching to allow slower slave devices to operate on higher speed busses
- Multiple transfer rates
  - Standard mode: 100kbps
  - Fast mode: 400kbps
  - · Fast mode plus: 1000kbps

## Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End for Industrial and Medical Sensors

- · High-speed mode: 3400kbps
- Internal filter to reject noise spikes
- · Receiver FIFO depth of 8 bytes
- Transmitter FIFO depth of 8 bytes

The MAX32675 provides I<sup>2</sup>C instances as shown in Table 3.

## Table 3. I<sup>2</sup>C Configuration Options

|  | INSTANCE   |
|--|------------|
|  | 12C0, 12C2 |

### Serial Peripheral Interface (SPI)

The serial peripheral interface (SPI) is a highly configurable, flexible, and efficient synchronous interface among multiple SPI devices on a single bus. The bus uses a single clock signal and multiple data signals and one or more slave select lines to address only the intended target device. The SPI operates independently and requires minimal processor overhead.

The provided SPI peripherals can operate in either slave or master mode and provide the following features:

- SPI modes 0, 1, 2, 3 for single-bit communication
- 3- or 4-wire mode for single-bit slave device communication
- Full-duplex operation in single-bit, 4-wire mode
- Multimaster mode fault detection
- Programmable interface timing
- Programmable SCK frequency and duty cycle
- 32-byte transmit and receive FIFOs
- Slave select assertion and de-assertion timing with respect to leading/trailing SCK edge

The MAX32675 provides SPI instances as shown in Table 4.

### **Table 4. SPI Configuration Options**

| INSTANCE | DATA              | SLAVE SELECT<br>LINES | MAXIMUM FREQUENCY MASTER MODE (MHz) | MAXIMUM FREQUENCY SLAVE<br>MODE (MHz) |
|----------|-------------------|-----------------------|-------------------------------------|---------------------------------------|
| SPI1     | 3 wire, 4<br>wire | 1                     | 50                                  | 50                                    |

#### I<sup>2</sup>S Interface (I2S)

The  $I^2S$  interface is a bidirectional, four-wire serial bus that provides serial communications for codecs and audio amplifiers compliant with the  $I^2S$  Bus Specification, June 5, 1996. It provides the following features:

- Master and slave mode operation
- Support for 4 channels
- 8, 16, 24, and 32 bit frames
- Receive and transmit DMA support
- Wakeup on FIFO status (full/empty/threshold)
- Pulse density modulation support for receive channel
- Word-select polarity control
- First bit position selection
- Interrupts generated for FIFO status
- Receiver FIFO depth of 32 bytes
- Transmitter FIFO depth of 32 bytes

The MAX32675 provides one instance of the I<sup>2</sup>S peripheral (I2S0).

#### **UART**

The universal asynchronous receiver-transmitter (UART) interface supports full-duplex asynchronous communication

## Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End for Industrial and Medical Sensors

with optional hardware flow control (HFC) modes to prevent data overruns. If HFC mode is enabled on a given port, the system uses two extra pins to implement the industry-standard request to send (RTS) and clear to send (CTS) flow control signaling. Each instance is individually programmable.

- 2-wire interface or 4-wire interface with flow control
- 8-byte send/receive FIFO
- Full-duplex operation for asynchronous data transfers
- Interrupts available for frame error, parity error, CTS, Rx FIFO overrun, and FIFO full/partially full conditions
- Automatic parity and frame error detection
- Independent baud-rate generator
- Programmable 9th-bit parity support
- Multidrop support
- Start/stop bit support
- Hardware flow control using RTS/CTS
- Two DMA channels can be connected (read and write FIFOs)
- Programmable word size (5 bits to 8 bits)

The MAX32675 provides UART instances as shown in Table 5.

## **Table 5. UART Configuration Options**

| INSTANCE     | POWER MODE | CLOCK SOURCE |      |      |      |      |
|--------------|------------|--------------|------|------|------|------|
| INSTANCE     | POWER MODE | AOD_PCLK     | PCLK | IBRO | ERFO | INRO |
| UARTO, UART2 | ACTIVE     | No           | Yes  | Yes  | Yes  | No   |

### 16-/24-Bit Δ-Σ Analog-to-Digital Converter with Programmable Gain Amplifier

A low-power, multichannel, 24-bit  $\Delta$ - $\Sigma$  ADC has features and specifications optimized for the precision measurement of sensors and other analog signal sources. The architecture includes a low-noise programmable gain amplifier (PGA), low-power input buffers, programmable matched current sources, differential/single-ended input multiplexer, and integrated on-chip oscillator.

- PGA with Available Gains 1x to 128x
  - · Very High Input Impedance
  - Optimizes Overall Dynamic Range
- Low-Power Input Buffers
  - · Provide Input Isolation
- Selectable Reference
  - Internal Differential (V<sub>RFF</sub>)
  - · External Differential
- Programmable Current Sources
  - · Bias for Resistive Sensors
  - · 16 Current Levels Available
  - Detection of Broken Sensor Wires
- 12 Analog Inputs
  - · 6 Differential or 12 Single Ended
- Sample Rates up to 61440 Samples per Second
- FIR Digital Filters
  - · Provides Single-Cycle Settling in 16ms
  - 90dB of Noise Rejection at 50Hz and 60Hz
- On-Chip Clock Source
  - No External Components Required
- External Clock Capable
- Sample Ready Interrupts
  - ADC0\_RDY and ADC1\_RDY

## Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End for Industrial and Medical Sensors

The MAX32675 provides two instances of this ADC (ADC\_ZERO, ADC\_ONE) that share the multiplexed 12 analog inputs (AIN0-AIN11).

#### 12-Bit Digital-to-Analog Converter

The 12-bit digital-to-analog (DAC) outputs a single-ended voltage. It can be set independently to generate either a static output voltage or to generate a series of preloaded sample outputs at a specified sample rate.

The 12-Bit DAC peripheral support the following features:

- Configurable clock rate and output sample rate.
- Selectable output voltage reference.
- Can be set to output a static voltage level, a preset number of samples at a configurable sample rate, or samples continuously at a configurable sample rate.
- Interpolation filter allows for linearly interpolated output samples to be generated between each pair of output samples (2 to 1, 4 to 1, or 8 to 1).
- DAC output samples are pulled from a FIFO allow continuous sample output generation.

#### Security

#### **AES**

The dedicated hardware-based AES engine supports the following algorithms:

- AES-128
- AES-192
- AES-256

The AES keys are automatically generated by the engine and stored in a dedicated flash to protect against tampering. Key generation and storage are transparent to the user.

#### **True Random Number Generator (TRNG)**

Random numbers are a vital part of a secure application. The TRNG provides random numbers for use as cryptographic seeds or strong encryption keys to ensure data privacy.

Software can use random numbers to trigger asynchronous events that result in nondeterministic behavior. This helps thwart replay attacks or key search approaches. A high-entropy source must continuously update an effective true random number generator (TRNG).

A physically unpredictable entropy source continuously drives the provided TRNG. It generates a 128-bit true random number in 128 system clock cycles.

The TRNG can support the system-level validation of many security standards such as FIPS 140-2, PCI-PED, and Common Criteria. Contact Maxim for details of compliance with specific standards.

#### **CRC Module**

A cyclic redundancy check (CRC) hardware module provides fast calculations and data integrity checks by application software. The CRC module supports the following polynomials:

- CRC-16-CCITT
- CRC-32 (X32 + X26 + X23 + X22 + X16 + X12 + X11 + X10 + X8 + X7 + X5 + X4 + X2 + X + 1)

#### Bootloader

The bootloader allows loading and verification of program memory through a serial interface. Features include:

- Bootloader interface through UART
- Program loading of Motorola™ SREC format files
- Permanent lock state prevents altering or erasing program memory
- Access to the USN for device or customer application identification
- Disable SWD interface to block debug access port functionality

## Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End for Industrial and Medical Sensors

#### **Secure Boot**

Following every reset, the device performs a secure boot to confirm that the root of trust has not been compromised. The secure boot verifies the integrity of the program memory to confirm it has not been modified or corrupted, ensuring the trustworthiness of the application software. An HMAC SHA-256 hash is performed over program memory and compared against a loaded value during the bootloader configuration process. If the two values match, the application software is considered valid, and the device begins code execution. Programs that fail the integrity check indicate intentionally or unintentionally corrupted or modified program memory. The device then transitions to safe mode, which prevents the execution of the customer code. During the development phase, the bootloader can be reactivated and a new, trusted program memory loaded. Devices with the secure boot feature also provide an optional challenge/response that authenticates before executing bootloader commands.

### **Debug and Development Interface (SWD)**

The serial wire debug interface is used for code loading and ICE debug activities. All devices in mass production have the debugging/development interface enabled.

## **Applications Information**

### **Bypass Capacitors**

The proper use of bypass capacitors reduces noise generated by the IC into the ground plane. The <u>Pin Description</u> table indicates which pins should be connected to bypass capacitors, and the appropriate ground plane.

It is recommended that one instance of a bypass capacitor should be connected to each pin/ball of the IC package. For example, if the pin description table shows four device pins associated with voltage supply A, a separate capacitor should be connected to each pin for a total of four capacitors.

Capacitors should be placed as close as possible to their corresponding device pins. Pins which recommend more than one value of capacitor per pin should place them in parallel with the lowest value capacitor first, closest to the pin.

#### **Bootloader Activation**

The device automatically tests the bootloader stimulus pins on any reset. If the stimulus pins are in the states shown in <u>Table 6</u>, the device activates the bootloader and waits for the host to initiate communication. Once the bootloader is activated, the stimulus pins can be changed to any state. The bootloader is deactivated by performing another reset with the stimulus pins in their inactive state.

### **Table 6. Bootloader Activation Summary**

| PART NUMBER  | BOOTLOADER COM   | IMUNICATION PORT | ACTIVATION PINS        |  |
|--------------|------------------|------------------|------------------------|--|
| PARI NUMBER  | RECEIVE          | TRANSMIT         | ACTIVATION FINS        |  |
| All Versions | UART0A_RX (P0.8) | UART0A_TX (P0.9) | P0.8 (Low), P0.1 (Low) |  |

## **Ordering Information**

| PART          | FLASH<br>(KB) | SRAM<br>(KB) | BOOTLOADER | SECURE<br>BOOT | DEFAULT<br>OSCILLATOR<br>AFTER POR | PIN-<br>PACKAGE |
|---------------|---------------|--------------|------------|----------------|------------------------------------|-----------------|
| MAX32675ATK+  | 384           | 160          | YES        | YES            | IPO                                | 68 TQFN         |
| MAX32675ATK+T | 384           | 160          | YES        | YES            | IPO                                | 68 TQFN         |

T = Tape and reel.

# Ultra-Low-Power Arm Cortex-M4F with Precision Analog Front-End for Industrial and Medical Sensors

## **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                      | PAGES<br>CHANGED |
|--------------------|------------------|--------------------------------------------------|------------------|
| 0                  | 8/21             | Initial release                                  | _                |
| 1                  | 1/22             | Updated Pin Description and Detailed Description | 39, 40, 42       |

