#### **MAX77734**

## Ultra-Low Power Tiny PMIC with Power Path Charger for Small Li+ and 150mA LDO

#### **General Description**

The MAX77734 is a tiny PMIC for applications where size and simplicity are critical. The IC integrates a linear-mode Li+ battery charger, low-dropout linear regulator (LDO), analog multiplexer, and dual-channel current sink driver.

The charger is designed for small-battery systems that require accurate termination as low as 0.375mA. The circuit can instantly regulate the system voltage when an input source is connected even if the battery is depleted.

The 150mA LDO's output is programmable between 0.8V and 3.975V with I<sup>2</sup>C. The analog MUX enables an external ADC to perform conversions on battery V&I signals for power monitoring. The current sinks are capable of sinking 12.8mA each and can be programmed for LEDs to blink in custom patterns.

The MAX77734 is available in a 20-bump, 0.4mm pitch wafer-level package (WLP). For a similar product with additional regulators, see the MAX77650.

### **Applications**

- Hearables: Headsets, Headphones, Earbuds
- Fitness Bands and other Bluetooth Wearables
- Action Cameras, Wearable/Body Cameras
- Low-Power Internet of Things (IoT) Gadgets

#### **Benefits and Features**

- Extends Battery Life
  - · 200nA Factory-Ship Mode for Long Shelf Life
  - 500nA Shutdown Current
  - 4.5µA Quiescent Current with LDO Enabled
  - · Charger Allows Battery to Relax after Charging
- Linear Charger Optimized for Small Battery Size
  - 7.5mA to 300mA Fast-Charge Current
  - Battery Regulation Voltage from 3.6V to 4.6V
  - Accurate Termination Current as low as 0.375mA
  - Instant-On Functionality provided by Maxim's Smart Power Selector™
  - JEITA Battery Temperature Monitors for Safe Charging
- Highly Integrated
  - · 150mA LDO with Power-OK Output
  - · Dual-Channel Current Sink for LEDs
  - · Analog Multiplexer for Power Monitoring
  - · Watchdog Timer
  - · On-Key Input for LDO Enable and Manual Reset
- Small Size
  - 2.23mm x 1.97mm (0.5mm max height) WLP
  - 20-Bump, 0.4mm Pitch, 4 x 5 Array

Ordering Information appears at end of data sheet.

### **Simplified Application Circuit**



Smart Power Selector is a trademark of Maxim Integrated Products, Inc.



#### **TABLE OF CONTENTS**

| General Description                                                      |    |
|--------------------------------------------------------------------------|----|
| Applications                                                             | 1  |
| Benefits and Features                                                    | 1  |
| Simplified Application Circuit                                           | 1  |
| Absolute Maximum Ratings                                                 | 6  |
| Package Information                                                      | 6  |
| Electrical Characteristics                                               | 7  |
| Electrical Characteristics—Smart Power Selector Charger                  | 9  |
| Electrical Characteristics—Adjustable Thermistor Temperature Monitors    | 13 |
| Electrical Characteristics—Linear Regulator                              | 15 |
| Electrical Characteristics—Dual-Channel Current Sink Driver              | 17 |
| Electrical Characteristics—I <sup>2</sup> C Serial Interface             |    |
| Typical Operating Characteristics                                        | 20 |
| Bump Configuration                                                       | 22 |
| Bump Description                                                         | 22 |
| Simplified Block Diagram                                                 | 24 |
| Detailed Description                                                     | 25 |
| On/Off Controller                                                        |    |
| Factory-Ship Mode State                                                  | 29 |
| Shutdown (Bias Off) State                                                | 29 |
| Standby (Bias On) State                                                  | 29 |
| Resource On State                                                        | 29 |
| Hardware Enable (nENLDO)                                                 | 29 |
| Manual Reset                                                             |    |
| Push-Button vs. Slide-Switch Functionality                               |    |
| nENLDO Pullup Resistors to V <sub>CCINT</sub> (V <sub>CC</sub> Internal) | 30 |
| Interrupts (nIRQ)                                                        |    |
| Watchdog Timer                                                           |    |
| Thermal Alarms and Protection                                            |    |
| Register Reset Conditions                                                |    |
| Factory Options                                                          |    |
| Detailed Description—Smart Power Selector Charger                        |    |
| Charger Symbol Reference Guide                                           |    |
| Smart Power Selector                                                     |    |
| Input Current Limiter                                                    |    |
| Minimum Input Voltage Regulation                                         | 35 |

| TABLE OF CONTENTS (continued                                    | d) |
|-----------------------------------------------------------------|----|
| Minimum System Voltage Regulation                               |    |
| Die Temperature Regulation                                      |    |
| Charger State Machine                                           |    |
| Charger Off State                                               |    |
| Prequalification State                                          |    |
| Fast-Charge States                                              |    |
| Top-Off State                                                   |    |
| Done State                                                      |    |
| Prequalification Timer Fault State                              |    |
| Fast-Charge Timer Fault State                                   |    |
| Battery Temperature Fault State                                 |    |
| JEITA-Modified States                                           |    |
| Typical Charge Profile                                          |    |
| Charger Applications Information                                |    |
| Configuring a Valid System Voltage                              |    |
| CHGIN/SYS/BATT Capacitor Selection                              | 39 |
| Detailed Description—Adjustable Thermistor Temperature Monitors | 40 |
| Thermistor Bias                                                 |    |
| Configurable Temperature Thresholds                             |    |
| Thermistor Applications Information                             |    |
| Using Different Thermistor $\beta$                              |    |
| Detailed Description—Analog Multiplexer                         |    |
| Measuring Battery Current                                       |    |
| Method for Measuring Discharging Current                        |    |
| Method for Measuring Charging Current                           |    |
| Detailed Description—Linear Regulator                           |    |
| LDO Enable Control                                              |    |
| LDO Power Mode (PMLDO)                                          |    |
| LDO Power-OK Output (POKLDO)                                    |    |
| LDO Applications Information                                    |    |
| Input/Output Capacitor Selection                                |    |
| Startup Rate and Inrush Current                                 |    |
| PCB Layout Guidelines                                           |    |
| Detailed Description—Dual-Channel Current Sink Driver           |    |
| Detailed Description—I <sup>2</sup> C Serial Interface          |    |
| Register Map                                                    | 49 |

| TABLE OF CONTENTS (continued)                 |    |
|-----------------------------------------------|----|
| MAX77734                                      | 49 |
| INT_GLBL (0x00)                               | 51 |
| INT_CHG (0x01)                                | 52 |
| STAT_CHG_A (0x02)                             | 53 |
| STAT_CHG_B (0x03)                             | 54 |
| ERCFLAG (0x04)                                | 55 |
| STAT_GLBL (0x05)                              | 56 |
| INTM_GLBL (0x06)                              | 57 |
| INT_M_CHG (0x07)                              | 58 |
| CNFG_GLBL (0x08)                              | 59 |
| CID (0x09)                                    | 60 |
| CNFG_WDT (0x0A)                               | 60 |
| CNFG_CHG_A (0x20)                             | 61 |
| CNFG_CHG_B (0x21)                             | 62 |
| CNFG_CHG_C (0x22)                             | 63 |
| CNFG_CHG_D (0x23)                             | 64 |
| CNFG_CHG_E (0x24)                             | 64 |
| CNFG_CHG_F (0x25)                             | 65 |
| CNFG_CHG_G (0x26)                             | 65 |
| CNFG_CHG_H (0x27)                             | 66 |
| CNFG_CHG_I (0x28)                             | 67 |
| CNFG_LDO_A (0x30)                             | 68 |
| CNFG_LDO_B (0x31)                             | 68 |
| CNFG_SNK1_A (0x40)                            | 69 |
| CNFG_SNK1_B (0x41)                            | 70 |
| CNFG_SNK2_A (0x42)                            | 71 |
| CNFG_SNK2_B (0x43)                            | 72 |
| CNFG_SNK_TOP (0x44)                           | 73 |
| Typical Application Circuits                  | 74 |
| Battery Charger using LDO Hardware Enable Key | 74 |
| Battery Charger using LDO Software Enable     |    |
| Ordering Information                          | 75 |
| Revision History                              | 76 |

| LIST OF FIGURES                                                                                   |    |
|---------------------------------------------------------------------------------------------------|----|
| Figure 1. On/Off Controller State Machine                                                         | 25 |
| Figure 2. On/Off Controller Action Sequences                                                      | 27 |
| Figure 3. nENLDO Dual-Functionality Timing Diagram                                                |    |
| Figure 4. nENLDO Pullup Resistor Configuration                                                    | 31 |
| Figure 5. Watchdog Timer State Machine                                                            | 31 |
| Figure 6. Charger Simplified Control Loops                                                        | 34 |
| Figure 7. Charger State Diagram                                                                   | 36 |
| Figure 8. Example Battery Charge Profile                                                          | 38 |
| Figure 9. Thermistor Logic Functional Diagram                                                     | 39 |
| Figure 10. Safe-Charging Profile Example                                                          | 40 |
| Figure 11. Thermistor Bias State Diagram                                                          |    |
| Figure 12. Thermistor Circuit with Adjusting Series and Parallel Resistors                        | 42 |
| Figure 13. LDO Simplified Block Diagram                                                           | 45 |
| Figure 14. Dynamic LDO Power Mode Control Idea                                                    |    |
| Figure 15. PCB Top-Metal and Component Layout Example                                             | 47 |
| Figure 16. LED Current Sinks Functional Block Diagram                                             |    |
| LIST OF TABLES                                                                                    |    |
| Table 1. On/Off Controller Transitions List                                                       |    |
| Table 2. On/Off Controller Internal Signals                                                       | 28 |
| Table 3. On/Off Controller State Transition Priority                                              | 28 |
| Table 4. Watchdog Timer Factory-Programmed Safety Options                                         | 32 |
| Table 5. Register Reset Conditions                                                                | 32 |
| Table 6. Factory-Programmed Defaults (OTP Options)                                                | 33 |
| Table 7. Charger Quick Symbol Reference Guide                                                     | 34 |
| Table 8. Input Current Limit Factory Options                                                      | 35 |
| Table 9. Trip Temperatures vs. Trip Voltages for Different NTC $\beta$                            |    |
| Table 10. Example R <sub>S</sub> and R <sub>P</sub> Correcting Values for NTC $\beta$ Above 3380K | 42 |
| Table 11. NTC Thermistors                                                                         | 42 |
| Table 12. AMUX Signal Transfer Functions                                                          | 43 |
| Table 13. Battery Current Direction Decode                                                        | 44 |
| Table 14. LDO Power Mode Truth Table                                                              | 46 |
| Table 15. I <sup>2</sup> C Slave Address Options                                                  | 49 |

### **Absolute Maximum Ratings**

| nIRQ, POKLDO to GND0.3V to V <sub>SYS</sub> + 0.3V     | LDO to GND0.3V to V <sub>INLDO</sub> + 0.3V                  |
|--------------------------------------------------------|--------------------------------------------------------------|
| SCL, SDA, PMLDO to GND0.3V to V <sub>IO</sub> + 0.3V   | INLDO, V <sub>IO</sub> to GND0.3V to V <sub>SYS</sub> + 0.3V |
| nENLDO to GND (Note 1)                                 | SNK1, SNK2 to GND0.3V to +6.0V                               |
| CHGIN to GND0.3V to +30.0V                             | Operating Temperature Range40°C to +85°C                     |
| SYS, BATT to GND0.3V to +6.0V                          | Junction Temperature+150°C                                   |
| V <sub>L</sub> to GND0.3V to +6.0V                     | Storage Temperature Range65°C to +150°C                      |
| AMUX, THM, TBIAS to GND0.3V to +6.0V                   | Soldering Temperature (reflow)+260°C                         |
| nIRQ, POKLDO Continuous Current±3mA                    | Continuous Power Dissipation (70°C ambient)                  |
| SDA, AMUX Continuous Current±20mA                      | WLP (derate 18mW/°C above +70°C)1440mW                       |
| CHGIN, SYS, BATT Continuous Current1.2A <sub>RMS</sub> |                                                              |

Note 1: V<sub>CCINT</sub> is internally connected to either BATT or V<sub>L</sub>. Refer to <u>nENLDO Pullup Resistors to V<sub>CCINT</sub> (V<sub>CC</sub> Internal)</u> section.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **Package Information**

| PACKAGE CHARACTERISTICS                | VALUES                         |
|----------------------------------------|--------------------------------|
| Package Code                           | N201B2+1                       |
| Outline Number                         | <u>21-100154</u>               |
| Land Pattern Number                    | Refer to Application Note 1891 |
| Thermal Resistance, Four-Layer Board:  |                                |
| Junction to Ambient (θ <sub>JA</sub> ) | 55.49 °C/W                     |

For the latest package outline information and land patterns (footprints), go to www.maximintegrated.com/packages. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

#### **Electrical Characteristics**

 $(V_{CHGIN} = 0V, V_{SYS} = V_{BATT} = V_{INLDO} = 3.7V, V_{IO} = 1.8V$ , limits are 100% production tested at  $T_A = +25^{\circ}C$ , limits over the operating temperature range  $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C)$  are guaranteed by design and characterization, unless otherwise noted.)

| PARAMETER                         | SYMBOL                                                         | CONDITIONS                                                                                                                                |                                                                                                               | MIN  | TYP  | MAX  | UNITS |
|-----------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| SYS Voltage Range                 | V <sub>SYS</sub>                                               |                                                                                                                                           |                                                                                                               | 2.7  |      | 5.5  | V     |
| BATT Factory-Ship Mode<br>Current | I <sub>BATT-FSM</sub>                                          | Factory-ship mode (BATT to SYS switch open), T <sub>A</sub> = +25°C, V <sub>BATT</sub> = 3.7V, V <sub>SYS</sub> = V <sub>INLDO</sub> = 0V |                                                                                                               |      | 0.2  | 1    | μА    |
| BATT Shutdown Current             | I <sub>BATT-</sub> SHDN                                        | and bias off), B                                                                                                                          | Shutdown state (all resources<br>and bias off), BATT to SYS switch<br>closed, T <sub>A</sub> = +25°C, no load |      | 0.5  | 1    | μА    |
|                                   |                                                                | Standby state<br>(all resources<br>off), BATT to                                                                                          | Bias enabled in<br>low-power mode<br>(BIAS_REQ = 1,<br>BIAS_LPM = 1)                                          |      | 1.5  |      |       |
| BATT Standby Current              | IBATT-STDBY                                                    | SYS switch closed, no load                                                                                                                | Bias enabled in<br>normal mode<br>(BIAS_REQ = 1,<br>BIAS_LPM = 0)                                             |      | 30   |      | μΑ    |
| BATT Quiescent Current            | state, But to SYS stored closed, current and anal MUX disabled | current sinks and analog                                                                                                                  | Bias is in<br>low-power mode<br>(BIAS_LPM = 1),<br>LDO enabled in<br>low-power mode                           |      | 4.5  | 10   |       |
|                                   |                                                                |                                                                                                                                           | Bias is in<br>low-power mode<br>(BIAS_LPM = 1),<br>LDO enabled in<br>normal mode                              |      | 22   | 40   | μΑ    |
|                                   |                                                                | V <sub>LDO</sub> = 1.2V,<br>no load                                                                                                       | Bias is in<br>normal mode<br>(BIAS_LPM = 0),<br>LDO enabled in<br>normal mode                                 |      | 40   | 60   |       |
| POWER-ON RESET (POR)              |                                                                |                                                                                                                                           |                                                                                                               |      |      |      |       |
| POR Threshold                     | V <sub>POR</sub>                                               | V <sub>SYS</sub> falling                                                                                                                  |                                                                                                               | 1.5  | 1.9  | 2.1  | V     |
| POR Threshold Hysteresis          |                                                                |                                                                                                                                           |                                                                                                               |      | 100  |      | mV    |
| UNDERVOLTAGE LOCKOUT              | (UVLO)                                                         |                                                                                                                                           |                                                                                                               |      |      |      |       |
| UVLO Threshold                    | V <sub>SYSUVLO</sub>                                           | V <sub>SYS</sub> falling                                                                                                                  |                                                                                                               | 2.65 | 2.85 | 3.05 | V     |
| UVLO Threshold Hysteresis         | V <sub>SYSUVLO_HYS</sub>                                       |                                                                                                                                           |                                                                                                               |      | 150  |      | mV    |

### **Electrical Characteristics (continued)**

 $(V_{CHGIN} = 0V, V_{SYS} = V_{BATT} = V_{INLDO} = 3.7V, V_{IO} = 1.8V$ , limits are 100% production tested at  $T_A = +25^{\circ}C$ , limits over the operating temperature range  $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C)$  are guaranteed by design and characterization, unless otherwise noted.)

| PARAMETER                               | SYMBOL                   | CONDITIONS                               |                                                                                | MIN                                                         | TYP                         | MAX                         | UNITS |   |
|-----------------------------------------|--------------------------|------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------|-----------------------------|-------|---|
| OVERVOLTAGE LOCKOUT (C                  | OVLO)                    |                                          |                                                                                |                                                             |                             |                             |       |   |
| OVLO Threshold                          | V <sub>SYSOVLO</sub>     | V <sub>SYS</sub> rising                  |                                                                                | 5.55                                                        | 5.85                        | 6.15                        | V     |   |
| THERMAL MONITORS                        |                          |                                          |                                                                                |                                                             |                             |                             |       |   |
| Over-Temperature Lockout Threshold      | T <sub>OTLO</sub>        | T <sub>J</sub> rising                    |                                                                                |                                                             | 165                         |                             | °C    |   |
| Thermal Alarm Temperature 1             | T <sub>JAL1</sub>        | T <sub>J</sub> rising                    | T <sub>J</sub> rising                                                          |                                                             | 80                          |                             | °C    |   |
| Thermal Alarm Temperature 2             | T <sub>JAL2</sub>        | T <sub>J</sub> rising                    |                                                                                |                                                             | 100                         |                             | °C    |   |
| Thermal Alarm Temperature<br>Hysteresis |                          |                                          |                                                                                |                                                             | 15                          |                             | °C    |   |
| ENABLE INPUT (nENLDO)                   | ,                        |                                          |                                                                                |                                                             |                             |                             |       |   |
|                                         |                          | V <sub>BATT</sub> = 5.5V,                | T <sub>A</sub> = +25°C                                                         | -1                                                          | ±0.001                      | +1                          |       |   |
| nENLDO Leakage Current                  | I <sub>nENLDO-LKG</sub>  | V <sub>nENLDO</sub> = 5.5V               | T <sub>A</sub> = +85°C                                                         |                                                             | ±0.01                       |                             | μA    |   |
| nENLDO Falling Threshold                | V <sub>TH_nENLDO_F</sub> | nENLDO Fallin                            | nENLDO Falling                                                                 |                                                             | V <sub>CCINT</sub><br>- 1.0 |                             | V     |   |
| nENLDO Rising Threshold                 | V <sub>TH_nENLDO_R</sub> | nENLDO Risin                             | g                                                                              |                                                             | V <sub>CCINT</sub><br>- 0.9 | V <sub>CCINT</sub><br>- 0.6 | V     |   |
|                                         | .,                       | (Nata 2)                                 | V <sub>CHGIN</sub> = 0V,<br>battery is present<br>(V <sub>BATT</sub> is valid) |                                                             | V <sub>BATT</sub>           |                             | V     |   |
| V <sub>CC</sub> Internal                | VCCINT                   | (Note 2)                                 | (Note 2)                                                                       | V <sub>CHGIN</sub> = 5V, not<br>USB suspended<br>(USBS = 0) |                             | V <sub>L</sub>              |       | V |
| TENIL DO DUILLUS                        | Б                        | Pullup to                                | PU_DIS = 0                                                                     |                                                             | 200                         |                             | 1.0   |   |
| nENLDO Pullup                           | R <sub>nEN-PU</sub>      | V <sub>CCINT</sub>                       | PU_DIS = 1                                                                     |                                                             | 10000                       |                             | kΩ    |   |
|                                         |                          | Rising and falling, not in               | DB_nENLDO = 0<br>(Note 3)                                                      |                                                             | 200                         |                             | μs    |   |
| Debounce Time                           | tDBNC_nENLDO             | factory-ship<br>mode                     | DB_nENLDO = 1                                                                  | 30                                                          |                             |                             |       |   |
| Depounde Time                           | t <sub>FSM-EXDB</sub>    | Falling only, factory-ship mode (Note 4) |                                                                                |                                                             | 250                         |                             | ms    |   |
| Manual Danat Time                       |                          | T_MRST = 0                               |                                                                                | 5                                                           | 8                           | 10                          | _     |   |
| Manual Reset Time                       | t <sub>MRST</sub>        | T_MRST = 1                               |                                                                                | 10                                                          | 16                          | 20                          | S     |   |
| Watchdog Timer Period                   | t <sub>WD</sub>          | WDT_PER[1:0                              | ] = 0b11                                                                       | 89                                                          | 128                         | 154                         | S     |   |

### **Electrical Characteristics (continued)**

 $(V_{CHGIN} = 0V, V_{SYS} = V_{BATT} = V_{INLDO} = 3.7V, V_{IO} = 1.8V$ , limits are 100% production tested at  $T_A = +25^{\circ}C$ , limits over the operating temperature range  $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C)$  are guaranteed by design and characterization, unless otherwise noted.)

| PARAMETER               | SYMBOL               | CONDITIONS                                                                        |                        | MIN | TYP    | MAX | UNITS |  |  |
|-------------------------|----------------------|-----------------------------------------------------------------------------------|------------------------|-----|--------|-----|-------|--|--|
| INTERRUPT OUTPUT (nIRQ) |                      |                                                                                   |                        |     |        |     |       |  |  |
| nIRQ Output Low Voltage | V <sub>nIRQ-LO</sub> | Sinking 2mA                                                                       |                        |     |        | 0.4 | V     |  |  |
|                         |                      | V <sub>SYS</sub> = V <sub>IO</sub><br>= 5.5V, nIRQ<br>set to be high<br>impedance | T <sub>A</sub> = +25°C | -1  | ±0.001 | +1  |       |  |  |
| nIRQ Leakage Current    | InIRQ-LKG            | (i.e., no<br>interrupts),<br>V <sub>nIRQ</sub> = 0V<br>and 3.6V                   | T <sub>A</sub> = +85°C |     | ±0.01  |     | μА    |  |  |

### **Electrical Characteristics—Smart Power Selector Charger**

 $(V_{CHGIN} = 5.0V, V_{SYS} = 4.5V, V_{BATT} = 4.2V, limits are 100\% production tested at T_A = +25°C, limits over the operating temperature range (T_A = -40°C to +85°C) are guaranteed by design and characterization, unless otherwise noted.)$ 

| PARAMETER                                    | SYMBOL                  | CONDITIONS                                                                                                                                      | MIN          | TYP       | MAX  | UNITS |
|----------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------|------|-------|
| DC INPUT                                     |                         |                                                                                                                                                 |              |           |      |       |
| CHGIN Valid Voltage Range                    | V <sub>CHGIN</sub>      | Initial CHGIN voltage before enabling charging                                                                                                  | 4.10         | 4.10 7.25 |      | V     |
| CHGIN Standoff<br>Voltage Range              | VSTANDOFF               | DC rising                                                                                                                                       | DC rising 28 |           |      | V     |
| CHGIN Overvoltage<br>Threshold               | V <sub>CHGIN_OVP</sub>  | DC rising                                                                                                                                       | 7.25         | 7.50      | 7.75 | V     |
| CHGIN Overvoltage<br>Hysteresis              |                         |                                                                                                                                                 |              | 100       |      | mV    |
| CHGIN Undervoltage Lockout                   | V <sub>CHGIN_UVLO</sub> | DC rising                                                                                                                                       | 3.9          | 4.0       | 4.1  | V     |
| CHGIN Undervoltage-Lockout<br>Hysteresis     |                         |                                                                                                                                                 |              | 500       |      | mV    |
| Input Current-Limit Range                    | I <sub>CHGIN-LIM</sub>  | V <sub>SYS</sub> = V <sub>SYS-REG</sub> - 100mV,<br>programmable in 95mA steps                                                                  | 95           |           | 475  | mA    |
| Input Current-Limit Accuracy                 |                         | I <sub>CHGIN-LIM</sub> = 95mA,<br>V <sub>SYS</sub> = V <sub>SYS-REG</sub> - 100mV                                                               | 90           | 95        | 100  | mA    |
| Minimum Input Voltage<br>Regulation Range    | V <sub>C</sub> HGIN-MIN | V <sub>CHGIN</sub> falling due to loading conditions and/or high-impedance charge source, programmable in 100mV increments with VCHGIN_MIN[2:0] | 4.0          |           | 4.7  | V     |
| Minimum Input Voltage<br>Regulation Accuracy |                         | V <sub>CHGIN-MIN</sub> = 4.5V<br>(VCHGIN_MIN[2:0] = 0b101),<br>I <sub>CHGIN</sub> reduced by 10%                                                | 4.32         | 4.50      | 4.68 | V     |
| Charger Input Debounce<br>Timer              | t <sub>CHGIN-DB</sub>   | V <sub>CHGIN</sub> = 5V, time before CHGIN is allowed to deliver current to SYS or BATT                                                         | 100          | 120       | 140  | ms    |

### **Electrical Characteristics—Smart Power Selector Charger (continued)**

 $(V_{CHGIN} = 5.0V, V_{SYS} = 4.5V, V_{BATT} = 4.2V, limits are 100\% production tested at T_A = +25°C, limits over the operating temperature range (T_A = -40°C to +85°C) are guaranteed by design and characterization, unless otherwise noted.)$ 

| PARAMETER                                      | SYMBOL                 | CONDITIONS                                                                                                                                    |                                                            | MIN | TYP  | MAX | UNITS   |
|------------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-----|------|-----|---------|
| SUPPLY AND QUIESCENT CU                        | IRRENTS                |                                                                                                                                               |                                                            |     |      |     |         |
| CHGIN Supply Current                           | I <sub>CHGIN</sub>     | V <sub>CHGIN</sub> = 5V, charger is not in USB suspend (USBS = 0), charging is finished (CHG_DTLS[3:0] indicate done), I <sub>SYS</sub> = 0mA |                                                            |     | 1.0  | 1.8 | mA      |
|                                                |                        | V <sub>CHGIN</sub> = 0V to 1V<br>V <sub>BATT</sub> = 3.3V, I <sub>SYS</sub>                                                                   |                                                            |     |      | 50  | μA      |
| CHGIN Suspend Supply<br>Current                | I <sub>CHGIN-SUS</sub> | V <sub>CHGIN</sub> = 5V, char suspend (USBS =                                                                                                 |                                                            |     |      | 50  | μA      |
| BATT Bias Current                              | I <sub>BATT-BIAS</sub> | V <sub>CHGIN</sub> = 5V, charger is not in USB suspend (USBS = 0), charging is finished (CHG_DTLS[3:0] indicate done), I <sub>SYS</sub> = 0mA |                                                            |     | 5    |     | μА      |
| PREQUALIFICATION                               |                        |                                                                                                                                               | '                                                          |     |      |     | 1       |
| Charge Current Soft-Start<br>Slew Time         |                        | Zero to full-scale                                                                                                                            |                                                            |     | 1    |     | ms      |
| Prequalification Voltage<br>Threshold Range    | V <sub>PQ</sub>        | Programmable in 100mV steps with CHG_PQ[2:0]                                                                                                  |                                                            | 2.3 |      | 3.0 | V       |
| Prequalification Voltage<br>Threshold Accuracy |                        | V <sub>PQ</sub> = 3.0V                                                                                                                        |                                                            | -3  |      | +3  | %       |
| Prequalification Mode Charge                   | I <sub>PQ</sub>        | $V_{BATT} = 2.5V$ , $V_{PQ} = 3.0V$ , expressed as a                                                                                          | I_PQ = 0                                                   |     | 10   |     | - %     |
| Current                                        | T Q                    | percentage of IFAST-CHG                                                                                                                       | I_PQ = 1                                                   |     | 20   |     |         |
| Prequalification Safety Timer                  | t <sub>PQ</sub>        | $V_{BATT} < V_{PQ} = 3.0$                                                                                                                     | )V                                                         | 27  | 30   | 33  | minutes |
| FAST-CHARGE                                    |                        |                                                                                                                                               |                                                            |     |      |     |         |
| Fast-Charge Voltage Range                      | V <sub>FAST-</sub> CHG | I <sub>BATT</sub> = 0mA, prog<br>25mV steps with C                                                                                            |                                                            | 3.6 |      | 4.6 | V       |
| Fast-Charge Voltage<br>Accuracy                |                        | V <sub>FAST-CHG</sub><br>= 4.3V,<br>V <sub>SYS</sub> = 4.5V,<br>T <sub>A</sub> = +25°C                                                        | -0.5                                                       |     | +0.5 | 0/  |         |
|                                                |                        | I <sub>BATT</sub> = 0mA                                                                                                                       | VFAST-CHG<br>= 3.6V to<br>4.6V,<br>V <sub>SYS</sub> = 4.8V |     |      | 1.0 | - %     |
| Fast-Charge Current Range                      | I <sub>FAST-CHG</sub>  | Programmable in 7 with CHG_CC[5:0]                                                                                                            |                                                            | 7.5 |      | 300 | mA      |

### **Electrical Characteristics—Smart Power Selector Charger (continued)**

 $(V_{CHGIN} = 5.0V, V_{SYS} = 4.5V, V_{BATT} = 4.2V, limits are 100\% production tested at T_A = +25°C, limits over the operating temperature range (T_A = -40°C to +85°C) are guaranteed by design and characterization, unless otherwise noted.)$ 

| PARAMETER                                     | SYMBOL              | CONDIT                                                                                                                                                                                       | IONS                                                                                                               | MIN  | TYP  | MAX  | UNITS   |  |
|-----------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------|------|------|---------|--|
| Fast-Charge Current                           |                     | T <sub>A</sub> = +25°C,                                                                                                                                                                      | I <sub>FAST-CHG</sub><br>= 15mA                                                                                    | -1.5 |      | +1.5 | - %     |  |
| Accuracy                                      |                     | V <sub>BATT</sub> = V <sub>FAST</sub> -<br>CHG - 300mV                                                                                                                                       | I <sub>FAST-CHG</sub> = 300mA                                                                                      | -1.5 |      | +1.5 | 70      |  |
| Fast-Charge Current Accuracy over Temperature |                     | Across all current s<br>VBATT = VFAST-CH<br>T <sub>A</sub> = -40°C to +85°                                                                                                                   | <sub>IG</sub> - 300mV,                                                                                             | -10  |      | +10  | %       |  |
| Fast-Charge Safety Timer<br>Range             | t <sub>FC</sub>     | increments or disa<br>T_FAST_CHG[1:0                                                                                                                                                         | Programmable in 2 hour increments or disabled with T_FAST_CHG[1:0], time measured from prequal done to timer fault |      |      | 7    | hours   |  |
| Fast-Charge Safety Timer<br>Accuracy          |                     | t <sub>FC</sub> = 3 hours                                                                                                                                                                    | t <sub>FC</sub> = 3 hours                                                                                          |      |      | +10  | %       |  |
| Fast-Charge Safety Timer<br>Suspend Threshold |                     | Fast-charge CC mode, fast-<br>charge safety timer paused<br>when charge current drops below<br>this threshold, expressed as a<br>percentage of I <sub>FAST-CHG</sub>                         |                                                                                                                    |      | 20   |      | %       |  |
| Junction Temperature Regulation Setting Range | T <sub>J-REG</sub>  | Programmable in with TJ_REG[2:0]                                                                                                                                                             | Programmable in 10°C steps with TJ_REG[2:0]                                                                        |      |      | 100  | °C      |  |
| Junction Temperature Regulation Loop Gain     | G <sub>TJ-REG</sub> | Rate at which I <sub>FAST-CHG</sub> /I <sub>PQ</sub> is reduced to maintain T <sub>J-REG</sub> , expressed a percentage of I <sub>FAST-CHG</sub> /I <sub>PQ</sub> per degree centigrade rise |                                                                                                                    |      | -5.4 |      | %/°C    |  |
| TERMINATION AND TOPOFF                        |                     |                                                                                                                                                                                              |                                                                                                                    | ı    |      |      | 1       |  |
|                                               |                     | I_TERM = 0b00 (e<br>percentage of I <sub>FAS</sub>                                                                                                                                           |                                                                                                                    |      | 5    |      |         |  |
| End-of-Charge Termination                     | <b>.</b>            | I_TERM = 0b01 (expressed as a percentage of I <sub>FAST-CHG</sub> )                                                                                                                          |                                                                                                                    |      | 7.5  |      | 0/      |  |
| Current                                       | ITERM               | I_TERM = 0b10 (e<br>percentage of I <sub>FAS</sub>                                                                                                                                           | xpressed as a                                                                                                      | 8.5  | 10   | 11.5 | %       |  |
|                                               |                     | I_TERM = 0b11 (e<br>percentage of I <sub>FAS</sub>                                                                                                                                           |                                                                                                                    |      | 15   |      |         |  |
| Top-Off Timer Range                           | t <sub>TO</sub>     | I <sub>BATT</sub> < I <sub>TERM</sub> ,<br>programmable in 5 minute steps<br>with T_TOPOFF[2:0]                                                                                              |                                                                                                                    | 0    |      | 35   | minutes |  |
| Top-Off Timer Accuracy                        |                     | t <sub>TO</sub> = 10 minutes                                                                                                                                                                 |                                                                                                                    | -10  |      | +10  | %       |  |

### **Electrical Characteristics—Smart Power Selector Charger (continued)**

 $(V_{CHGIN} = 5.0V, V_{SYS} = 4.5V, V_{BATT} = 4.2V, limits are 100\% production tested at T_A = +25°C, limits over the operating temperature range (T_A = -40°C to +85°C) are guaranteed by design and characterization, unless otherwise noted.)$ 

| PARAMETER                                          | SYMBOL               | CONDIT                                                                                                                                                                                                                                   | IONS                                                                | MIN   | TYP                          | MAX   | UNITS |
|----------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------|------------------------------|-------|-------|
| Charge Restart Threshold                           | VRESTART             | Charging is finished<br>(CHG_DTLS[3:0] ind<br>charging resumes w<br>VBATT < VFAST-CHG                                                                                                                                                    | dicate done),<br>hen                                                | 65    | 150                          |       | mV    |
| End-of-Charge Termination                          |                      | I <sub>FAST-CHG</sub> = 15mA<br>1.5mA (10% of I <sub>FAS</sub><br>T <sub>A</sub> = +25°C                                                                                                                                                 |                                                                     | 1.35  | 1.5                          | 1.65  | A     |
| Current Accuracy                                   |                      | I <sub>FAST-CHG</sub> = 300m.<br>30mA (10% of I <sub>FAS</sub><br>T <sub>A</sub> = +25°C                                                                                                                                                 | A, I <sub>TERM</sub> =<br>T-CHG),                                   | 27    | 30                           | 33    | - mA  |
| End-of-Charge Termination<br>Current Glitch Filter |                      |                                                                                                                                                                                                                                          |                                                                     |       | 60                           |       | μs    |
| DEVICE ON-RESISTANCE AN                            | ID LEAKAGE           |                                                                                                                                                                                                                                          |                                                                     |       |                              |       |       |
| BATT to SYS On-Resistance                          |                      | V <sub>BATT</sub> = 3.7V, I <sub>BAT</sub><br>V <sub>CHGIN</sub> = 0V, batted<br>discharging to SYS                                                                                                                                      | ery is                                                              |       | 100                          | 150   | mΩ    |
|                                                    |                      | V <sub>SYS</sub> = 4.5V,                                                                                                                                                                                                                 | T <sub>A</sub> = +25°C                                              |       | 0.1                          | 1.0   |       |
| Charger FET Leakage                                |                      | V <sub>BATT</sub> = 0V,<br>charger disabled                                                                                                                                                                                              | T <sub>A</sub> = +85°C                                              |       | 1                            |       | 1 .   |
| Current                                            |                      | V <sub>SYS</sub> = 0V,                                                                                                                                                                                                                   | T <sub>A</sub> = +25°C                                              |       | 0.1                          | 1.0   | μA    |
|                                                    |                      | V <sub>BATT</sub> = 4.2V,<br>factory-ship mode                                                                                                                                                                                           | T <sub>A</sub> = +85°C                                              |       | 1                            |       | 1     |
| CHGIN to SYS On-Resistance                         |                      | V <sub>CHGIN</sub> = 4.65V, I <sub>C</sub>                                                                                                                                                                                               | CHGIN = 400mA                                                       |       | 600                          |       | mΩ    |
| Input FET Leakage Current                          |                      | V <sub>CHGIN</sub> = 0V,<br>V <sub>SYS</sub> = 4.2V,<br>body-switched                                                                                                                                                                    | T <sub>A</sub> = +25°C                                              |       | 0.1                          | 1.0   | - μΑ  |
| Imput E L Edanago Guiron                           |                      | diode reverse<br>biased                                                                                                                                                                                                                  | T <sub>A</sub> = +85°C                                              |       | 1                            |       | μ, τ  |
| SYSTEM NODE                                        | 1                    |                                                                                                                                                                                                                                          |                                                                     |       |                              |       |       |
| System Voltage Regulation Range                    | V <sub>SYS-REG</sub> | Programmable in 2 with VSYS_REG[4:                                                                                                                                                                                                       |                                                                     | 4.1   |                              | 4.8   | V     |
| System Voltage Regulation                          | Varia                | $V_{SYS-REG} = 4.5V,$<br>$I_{SYS} = 1mA$                                                                                                                                                                                                 | T <sub>A</sub> = +25°C                                              | 4.41  | 4.50                         | 4.59  | V     |
| Accuracy                                           | V <sub>SYS</sub>     | VSYS-REG =<br>4.5V, ISYS = 1mA                                                                                                                                                                                                           | T <sub>A</sub> = -40°C<br>to +85°C                                  | 4.365 | 4.5                          | 4.635 | V     |
| Minimum System Voltage<br>Regulation Loop Setpoint | V <sub>SYS-MIN</sub> | V <sub>CHGIN</sub> = 5V, V <sub>SYS</sub> .<br>V <sub>SYS</sub> < V <sub>SYS</sub> .REG <sup>C</sup><br>I <sub>CHGIN-LIM</sub> (input in<br>battery charging, I <sub>B</sub> ,<br>50% of I <sub>FAST-CHG</sub> (I<br>system voltage regu | due to I <sub>CHGIN</sub> = current limit),  ATT reduced to minimum | 4.34  | 4.4                          | 4.45  | V     |
| Supplement Mode System<br>Voltage Regulation       |                      | I <sub>SYS</sub> = 150mA                                                                                                                                                                                                                 |                                                                     |       | V <sub>BATT</sub><br>- 0.15V |       | V     |

### **Electrical Characteristics—Adjustable Thermistor Temperature Monitors**

 $(V_{CHGIN} = 5.0V, V_{SYS} = 4.5V, V_{BATT} = 4.2V, limits are 100\% production tested at T_A = +25°C, limits over the operating temperature range (T_A = -40°C to +85°C) are guaranteed by design and characterization, unless otherwise noted.)$ 

| PARAMETER                                      | SYMBOL                       | CONDITIONS                                                                                                     | MIN   | TYP  | MAX   | UNITS |
|------------------------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------|-------|------|-------|-------|
| JEITA TEMPERATURE M                            | ONITORS                      |                                                                                                                |       |      |       | l     |
| TBIAS Voltage                                  | V <sub>TBIAS</sub>           | THM_EN = 1, V <sub>CHGIN</sub> = 5V                                                                            |       | 1.25 |       | V     |
| JEITA Cold Threshold<br>Range                  | V <sub>COLD</sub>            | Voltage rising threshold, programmable with THM_COLD[1:0] in 5°C increments when using an NTC $\beta$ = 3380K  | 0.867 |      | 1.024 | V     |
| JEITA Cool Threshold<br>Range                  | V <sub>COOL</sub>            | Voltage rising threshold, programmable with THM_COOL[1:0] in 5°C increments when using an NTC $\beta$ = 3380K  | 0.747 |      | 0.923 | V     |
| JEITA Warm Threshold<br>Range                  | V <sub>WARM</sub>            | Voltage falling threshold, programmable with THM_WARM[1:0] in 5°C increments when using an NTC $\beta$ = 3380K | 0.367 |      | 0.511 | V     |
| JEITA Hot Threshold<br>Range                   | V <sub>НОТ</sub>             | Voltage falling threshold, programmable with THM_HOT[1:0] in 5°C increments when using an NTC $\beta$ = 3380K  | 0.291 |      | 0.411 | V     |
| Temperature Threshold Accuracy                 |                              | Voltage threshold accuracy expressed as temperature for an NTC $\beta$ = 3380K                                 |       | ±3   |       | °C    |
| Temperature Threshold Hysteresis               |                              | Temperature hysteresis set on each voltage threshold for an NTC β = 3380K                                      |       | 3    |       | °C    |
| JEITA Modified<br>Fast-Charge Voltage<br>Range | V <sub>F</sub> AST-CHG_JEITA | I <sub>BATT</sub> = 0mA, programmable in 25mV steps, battery is either cool or warm                            | 3.6   |      | 4.6   | V     |
| JEITA Modified<br>Fast-Charge Current<br>Range | IFAST-CHG_JEITA              | Programmable in 7.5mA steps, battery is either cool or warm                                                    | 7.5   |      | 300   | mA    |

### **Electrical Characteristics—Analog Multiplexer**

 $(V_{CHGIN} = 5.0V, V_{SYS} = 4.5V, V_{BATT} = 4.2V, limits are 100\% production tested at T_A = +25°C, limits over the operating temperature range (T_A = -40°C to +85°C) are guaranteed by design and characterization, unless otherwise noted.)$ 

| PARAMETER                                          | SYMBOL                 | CONDITIO                                                                                        | NS                         | MIN  | TYP   | MAX  | UNITS |
|----------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------|----------------------------|------|-------|------|-------|
| ANALOG MULTIPLEXER                                 | ,                      | 1                                                                                               |                            |      |       |      | '     |
| Full-Scale Voltage                                 | V <sub>FS</sub>        |                                                                                                 |                            |      | 1.25  |      | V     |
| Channel Switching Time                             |                        |                                                                                                 |                            |      | 0.3   |      | μs    |
| Off Laskage Cument                                 |                        | V <sub>AMUX</sub> = 0V, AMUX is                                                                 | T <sub>A</sub> = +25°C     |      | 1     | 500  | nA    |
| Off Leakage Current                                |                        | high impedance                                                                                  | T <sub>A</sub> = +85°C     |      | 1     |      | μA    |
| CHGIN POWER MEASUREM                               | ENT                    |                                                                                                 |                            |      |       |      |       |
| CHGIN Current Monitor Gain                         | G <sub>ICHGIN</sub>    | V <sub>FS</sub> corresponds to max                                                              | imum                       |      | 2.632 |      | V/A   |
| CHGIN Voltage Monitor Gain                         | G <sub>VCHGIN</sub>    | V <sub>FS</sub> corresponds to V <sub>CH</sub>                                                  | GIN_OVP                    |      | 0.167 |      | V/V   |
| BATT AND SYS POWER MEA                             | SUREMENT               |                                                                                                 |                            |      |       |      |       |
| Battery Charge Current<br>Monitor Gain             | G <sub>IBATT-CHG</sub> | V <sub>FS</sub> corresponds to 1009 setting (CHG_CC[5:0])                                       | % of I <sub>FAST-CHG</sub> |      | 12.5  |      | mV/%  |
| Charge Current Monitor                             |                        | I <sub>FAST-CHG</sub> = 15mA, T <sub>A</sub> = V <sub>BATT</sub> = V <sub>FAST-CHG</sub> - 30   |                            | -3.5 |       | +3.5 | 0/    |
| Accuracy                                           |                        | I <sub>FAST-CHG</sub> = 300mA, T <sub>A</sub><br>V <sub>BATT</sub> = V <sub>FAST-CHG</sub> - 30 |                            | -3.5 |       | +3.5 | - %   |
| Charge Current Monitor Accuracy over Temperature   |                        | Across all current setting VBATT = VFAST-CHG - 30                                               | •                          | -10  |       | +10  | %     |
| Battery Discharge Monitor Full-Scale Current Range | IDISCHG-SCALE          | Programmable with IMON_DISCHG_SCALE                                                             | [3:0]                      | 8.2  |       | 300  | mA    |
| Battery Discharge Current<br>Monitor Accuracy      |                        | 15mA to 300mA battery of current, IDISCHG-SCALE                                                 |                            | -15  |       | +15  | %     |
| Battery Discharge Current<br>Monitor Offset        |                        | I <sub>BATT</sub> = 0mA                                                                         |                            | -0.5 |       | +0.8 | mA    |
| Battery-Voltage Monitor Gain                       | G <sub>VBATT</sub>     | V <sub>FS</sub> corresponds to max                                                              | imum                       |      | 0.272 |      | V/V   |
| SYS Voltage Monitor Gain                           | G <sub>VSYS</sub>      | V <sub>FS</sub> corresponds to maxi<br>V <sub>SYS-REG</sub> setting                             | imum                       |      | 0.26  |      | V/V   |
| THM AND TBIAS VOLTAGE                              | MEASUREMENT            |                                                                                                 |                            |      |       |      |       |
| THM Voltage Monitor Gain                           | G <sub>VTHM</sub>      |                                                                                                 |                            |      | 1     |      | V/V   |
| TBIAS Voltage Monitor Gain                         | G <sub>VTBIAS</sub>    |                                                                                                 |                            |      | 1     |      | V/V   |

# **Electrical Characteristics—Linear Regulator**

 $(V_{SYS} = V_{INLDO} = 3.7V, C_{SYS} = 22\mu F, C_{LDO} = 2.2\mu F,$  limits are 100% production tested at  $T_A = +25^{\circ}C$ , limits over the operating temperature range  $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C)$  are guaranteed by design and characterization, unless otherwise noted.)

| PARAMETER                            | SYMBOL                | CONDIT                                                                            | TIONS                                                                                   | MIN  | TYP  | MAX   | UNITS |
|--------------------------------------|-----------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------|------|-------|-------|
| LDO                                  |                       |                                                                                   |                                                                                         |      |      |       |       |
| INLDO Voltage Range                  | V <sub>INLDO</sub>    | INLDO cannot exceed                                                               | V <sub>SYS</sub> by 0.3V                                                                | 1.7  |      | 5.5   | V     |
|                                      |                       | V <sub>LDO</sub> = 1.2V, no load                                                  | Low-power mode                                                                          |      | 1.5  |       |       |
| INLDO Supply Current                 | INLDO-Q               | V <sub>LDO</sub> = 1.2V, no load                                                  | Normal mode                                                                             |      | 12   |       | μA    |
| LDO Output Voltage Range             | V <sub>LDO-REG</sub>  | Target regulation voltag<br>25mV steps with LDO_'                                 |                                                                                         | 0.8  |      | 3.975 | V     |
|                                      |                       | V <sub>INLDO</sub> = V <sub>LDO</sub> +                                           | I <sub>LDO</sub> = 0.1mA to<br>150mA,<br>T <sub>A</sub> = -5°C to +85°C,<br>normal mode | -2   |      | +2    |       |
| LDO Output Voltage<br>Accuracy       | V <sub>LDO</sub>      | 0.3V to 5.5V, across<br>all V <sub>LDO-REG</sub> settings,<br>bias in normal mode | I <sub>LDO</sub> = 0.1mA to<br>150mA, T <sub>A</sub> = -40°C,<br>normal mode            | -3   |      | +3    | %     |
|                                      |                       |                                                                                   | I <sub>LDO</sub> = 0.1mA to<br>5mA, low-power<br>mode                                   | -6.5 |      | +6.5  |       |
| LDO Maximum Output                   |                       | Normal mode (Note 7)                                                              |                                                                                         | 150  |      |       | 0     |
| Current                              | I <sub>LDO</sub>      | Low-power mode (Note                                                              | 7)                                                                                      | 5    |      |       | mA mA |
| Load Regulation                      |                       | V <sub>INLDO</sub> = V <sub>LDO</sub> + 0.3V to 5.5V, across                      | I <sub>LDO</sub> = 0.1mA to<br>150mA, normal<br>mode                                    |      | 0.5  |       | %     |
| Load Regulation                      |                       | all V <sub>LDO-REG</sub> settings                                                 | I <sub>LDO</sub> = 0.1mA to<br>5mA, low-power<br>mode                                   |      | 0.5  |       | 70    |
| Line Deculation                      |                       | I <sub>LDO</sub> = 0.1mA,<br>V <sub>INLDO</sub> = V <sub>LDO</sub> +              | Normal mode                                                                             |      | 0.05 |       | %/V   |
| Line Regulation                      |                       | 0.3V to 5.5V, across all V <sub>LDO-REG</sub> settings                            | Low-power mode                                                                          |      | 0.05 |       | 70/ V |
| Daniel Vellana                       | .,                    | I <sub>LDO</sub> = 150mA, normal<br>mode (Note 6)                                 | V <sub>INLDO</sub> = 3.0V,<br>V <sub>LDO-REG</sub> = 3.3V                               |      | 60   | 150   | >/    |
| Dropout Voltage                      | V <sub>DO</sub>       | I <sub>LDO</sub> = 150mA, Normal Mode (Note 6)                                    | V <sub>INLDO</sub> = 1.7V,<br>V <sub>LDO-REG</sub> = 1.85V                              |      | 100  |       | - mV  |
| LDO Current Limit                    |                       | V <sub>LDO</sub> = 90% of pro-                                                    | Normal mode                                                                             | 160  | 300  | 560   | т Л   |
| LDO Current Limit                    | I <sub>LDO-LIM</sub>  | grammed target                                                                    | Low-power mode                                                                          |      | 40   |       | mA    |
| LDO Output Capacitance for Stability | C <sub>LDO</sub>      | (Note 5)                                                                          |                                                                                         | 1.1  | 2.2  |       | μF    |
| LDO Startup Ramp Rate                | ΔV <sub>LDO</sub> /Δt | 10% to 90% of final value                                                         | ue                                                                                      |      | 20   |       | mV/μs |

### **Electrical Characteristics—Linear Regulator (continued)**

 $(V_{SYS} = V_{INLDO} = 3.7V, C_{SYS} = 22\mu F, C_{LDO} = 2.2\mu F, limits are 100\% production tested at T_A = +25°C, limits over the operating temperature range (T_A = -40°C to +85°C) are guaranteed by design and characterization, unless otherwise noted.)$ 

| PARAMETER                       | SYMBOL                 | CONDI                                                                                                                                                     | TIONS                                                                      | MIN                      | TYP    | MAX                      | UNITS             |
|---------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------------------------|--------|--------------------------|-------------------|
|                                 |                        |                                                                                                                                                           | $V_{SYS} = V_{INLDO} =$<br>2.7V, $V_{LDO} = 0.8V$                          |                          | 100    |                          |                   |
|                                 |                        |                                                                                                                                                           | $V_{SYS} = V_{INLDO} =$<br>2.7V, $V_{LDO} = 1.0V$                          |                          | 150    |                          |                   |
| Output Noise                    |                        | LDO and bias in<br>normal mode,<br>f = 10Hz to 100kHz,                                                                                                    | $V_{SYS} = V_{INLDO} =$<br>2.7V, $V_{LDO} = 2.0V$                          |                          | 200    |                          | μV <sub>RMS</sub> |
|                                 |                        | I <sub>LDO</sub> = 15mA                                                                                                                                   | $V_{SYS} = V_{INLDO} =$<br>3.7V, $V_{LDO} = 3.0V$                          |                          | 300    |                          |                   |
|                                 |                        |                                                                                                                                                           | V <sub>SYS</sub> = V <sub>INLDO</sub> = 5.5V,<br>V <sub>LDO</sub> = 3.975V |                          | 400    |                          |                   |
| Power-Supply Rejection<br>Ratio | PSRR                   | LDO in normal-power n<br>low-power mode, V <sub>SYS</sub><br>V <sub>INLDO</sub> =2.8V+20mVp <sub>I</sub><br>V <sub>LDO</sub> =1.8V, I <sub>LDO</sub> =15r | ; =3.6V,<br>o, f = 10Hz to 1kHz,                                           |                          | 60     |                          | dB                |
| Active Discharge Resistance     | R <sub>AD_LDO</sub>    |                                                                                                                                                           |                                                                            |                          | 100    |                          | Ω                 |
| LDO POWER-OK OUTPUT (P          | OKLDO)                 |                                                                                                                                                           |                                                                            |                          |        |                          |                   |
| DOVI DO Threehold               | V <sub>POKLDO_R</sub>  | V <sub>LDO</sub> rising, expressed V <sub>LDO</sub> -REG                                                                                                  | as a percentage of                                                         | 82.5                     | 87.5   | 92.5                     | %                 |
| POKLDO Threshold                | V <sub>POKLDO_</sub> F | V <sub>LDO</sub> falling, expressed V <sub>LDO-REG</sub>                                                                                                  | d as a percentage of                                                       | 79                       | 84     | 89                       | 70                |
| POKLDO Low Voltage              | V <sub>POKLDO</sub>    | POKLDO = low, sinking                                                                                                                                     | 2mA                                                                        |                          |        | 0.4                      | V                 |
| POKLDO Leakage Current          | IPOKLDO-LKG            | $V_{SYS} = V_{IO} = 5.5V$ , POKLDO is high-Z,                                                                                                             | T <sub>A</sub> = +25°C                                                     | -1                       | ±0.001 | +1                       | μA                |
| T ONEDO Eculago curroni         | PORLDO-LRG             | V <sub>POKLDO</sub> = 0V or 5.5V                                                                                                                          | T <sub>A</sub> = +85°C                                                     |                          | ±0.01  |                          | μ/ τ              |
| LDO POWER-MODE INPUT (F         | PMLDO)                 |                                                                                                                                                           |                                                                            |                          |        |                          |                   |
| PMLDO Logic-High<br>Threshold   | V <sub>PMLDO_HI</sub>  |                                                                                                                                                           |                                                                            | 0.7 x<br>V <sub>IO</sub> |        |                          | V                 |
| PMLDO Logic-Low Threshold       | V <sub>PMLDO_LO</sub>  |                                                                                                                                                           |                                                                            |                          |        | 0.3 x<br>V <sub>IO</sub> | V                 |
| PMLDO Debounce Timer            | t <sub>PMLDO-DB</sub>  | (Note 3)                                                                                                                                                  |                                                                            |                          | 200    |                          | μs                |
| PMLDO Leakage Current           | I <sub>PMLDO-LKG</sub> | $V_{SYS} = V_{IO} = 5.5V,$<br>$V_{PMLDO} = 0V \text{ or } 5.5V$                                                                                           | $T_A = +25^{\circ}C$<br>$T_A = +85^{\circ}C$                               | -1                       | ±0.001 | +1                       | μA                |

### **Electrical Characteristics—Dual-Channel Current Sink Driver**

 $(V_{SYS} = 3.7V, V_{SNK_X} = 0.2V, limits are 100\% production tested at T_A = +25°C, limits over the operating temperature range (T_A = -40°C to +85°C) are guaranteed by design and characterization, unless otherwise noted.)$ 

| PARAMETER                         | SYMBOL               | CON                                            | IDITIONS                                                     | MIN   | TYP  | MAX   | UNITS |
|-----------------------------------|----------------------|------------------------------------------------|--------------------------------------------------------------|-------|------|-------|-------|
| DUAL-CHANNEL CURREN               | T SINK DRIVER        | ₹                                              |                                                              |       |      |       |       |
| Current Sink Quiescent<br>Current | ΔI <sub>BATT-Q</sub> |                                                | rent when one channel is ng 12.8mA, V <sub>SNKx</sub> = 0.2V |       | 6    |       | μA    |
| Current Sink Leakage              |                      | All current sink drivers combined,             | T <sub>A</sub> = +25°C                                       |       | +0.1 | +1.0  | μA    |
| Current Sink Leakage              |                      | outputs disabled,<br>V <sub>SNKx</sub> = 5.5V, | T <sub>A</sub> = +85°C                                       |       | +1.0 |       | μΛ    |
|                                   |                      |                                                | SNK_FSx[1:0] = 0b01                                          | 0.1   |      | 3.2   |       |
| Sink Current Range                | I <sub>SNKx</sub>    | Programmable with BRT_SNKx[4:0]                | SNK_FSx[1:0] = 0b10                                          | 0.2   |      | 6.4   | mA    |
|                                   |                      |                                                | SNK_FSx[1:0] = 0b11                                          | 0.4   |      | 12.8  |       |
| 3.2mA CURRENT SINK RA             | NGE (SNK_FS          | x[1:0]=0b01)                                   |                                                              |       |      |       |       |
| Current Sink DAC Bits             |                      |                                                |                                                              |       | 5    |       | bits  |
| Current Sink Assurage             |                      | BRT_SNKx[4:0] =                                | SNK_FSx[1:0] = 0b01,<br>T <sub>A</sub> = +25°C               | 3.10  | 3.20 | 3.25  | m Λ   |
| Current Sink Accuracy             |                      | 0b11111                                        | SNK_FSx[1:0] = 0b01,<br>T <sub>A</sub> = -40°C to +85°C      | 2.975 | 3.20 | 3.425 | - mA  |
| Dropout Voltage                   | V <sub>DO</sub>      | BRT_SNKx[4:0] = 0b11111                        | SNK_FSx[1:0] = 0b01,<br>I <sub>SNKx</sub> = 2.9mA            |       | 35   | 70    | mV    |
| 6.4mA CURRENT SINK RA             | NGE (SNK_FS)         | x[1:0] =0b10)                                  |                                                              |       |      |       |       |
| Comment Circle A comment          |                      | BRT_SNKx[4:0] =                                | SNK_FSx[1:0] = 0b10,<br>T <sub>A</sub> = +25°C               | 6.30  | 6.40 | 6.50  |       |
| Current Sink Accuracy             |                      | 0b11111                                        | SNK_FSx[1:0] = 0b10,<br>T <sub>A</sub> = -40°C to +85°C      | 5.95  | 6.40 | 6.85  | - mA  |
| Dropout Voltage                   | V <sub>DO</sub>      | BRT_SNKx[4:0] = 0b11111                        | SNK_FSx[1:0] = 0b10,<br>I <sub>SNKx</sub> = 5.75mA           |       | 35   | 70    | mV    |
| 12.8mA CURRENT SINK R             | ANGE (SNK_FS         | Sx[1:0]=0b11)                                  |                                                              |       |      |       |       |
| Current Sink Assuracy             |                      | BRT_SNKx[4:0] =                                | SNK_FSx[1:0] = 0b11,<br>T <sub>A</sub> = +25°C               | 12.6  | 12.8 | 13.0  | - mA  |
| Current Sink Accuracy             |                      | 0b11111                                        | SNK_FSx[1:0] = 0b11,<br>T <sub>A</sub> = -40°C to +85°C      | 11.9  | 12.8 | 13.7  | IIIA  |
| Dropout Voltage                   | V <sub>DO</sub>      | BRT_SNKx[4:0] = 0b11111                        | SNK_FSx[1:0] = 0b11,<br>I <sub>SNKx</sub> = 11.5mA           |       | 35   | 70    | mV    |
| TIMING CHARACTERISTIC             | cs                   |                                                |                                                              |       |      |       |       |
| Root Clock Frequency              |                      |                                                |                                                              | 25.6  | 32.0 | 38.4  | Hz    |

### **Electrical Characteristics—Dual-Channel Current Sink Driver (continued)**

 $(V_{SYS} = 3.7V, V_{SNKx} = 0.2V, \text{ limits are } 100\% \text{ production tested at } T_A = +25^{\circ}\text{C}, \text{ limits over the operating temperature range } (T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$  are guaranteed by design and characterization, unless otherwise noted.)

| PARAMETER                | SYMBOL        | CONDITIONS            | MIN | TYP  | MAX | UNITS  |
|--------------------------|---------------|-----------------------|-----|------|-----|--------|
| TIMING CHARACTERISTIC    | S / BLINK PER | IOD SETTINGS          |     |      |     |        |
| Minimum Blink Period     |               | D CNIC (2:0) = 050000 |     | 0.5  |     | s      |
| Willimum Billik Pellod   |               | P_SNKx[3:0] = 0b0000  |     | 16   |     | clocks |
| Maximum Blink Period     |               | D_CNICv[2:0] = 0b4444 |     | 8    |     | S      |
| Maximum billik Period    |               | P_SNKx[3:0] = 0b1111  |     | 256  |     | clocks |
| Blink Period LSB         |               |                       |     | 0.5  |     | S      |
| Billik Fellou LSB        |               |                       |     | 16   |     | clocks |
| TIMING CHARACTERISTIC    | S / BLINK DUT | Y CYCLE               |     |      |     |        |
| Minimum Blink Duty Cycle |               | D_SNKx[3:0] = 0b0000  |     | 6.25 |     | %      |
| Maximum Blink Duty Cycle |               | D_SNKx[3:0] = 0b1111  |     | 100  |     | %      |
| Blink Duty Cycle LSB     |               |                       |     | 6.25 |     | %      |

#### Electrical Characteristics—I<sup>2</sup>C Serial Interface

 $(V_{SYS} = 3.7V, V_{IO} = 1.8V, limits are 100\% production tested at T_A = +25°C, limits over the operating temperature range (T_A = -40°C to +85°C) are guaranteed by design and characterization, unless otherwise noted.)$ 

| PARAMETER                                               | SYMBOL           | CONDITIONS                                         | MIN                      | TYP                       | MAX                      | UNITS |
|---------------------------------------------------------|------------------|----------------------------------------------------|--------------------------|---------------------------|--------------------------|-------|
| SERIAL INTERFACE/I/O ST                                 | AGE              |                                                    |                          |                           |                          |       |
| V <sub>IO</sub> Voltage Range                           | V <sub>IO</sub>  |                                                    | 1.7                      |                           | 3.6                      | V     |
| V <sub>IO</sub> Bias Current                            |                  | T <sub>A</sub> = +25°C                             | -1                       | 0                         | +1                       | μA    |
| SCL, SDA Input High<br>Voltage                          | V <sub>IH</sub>  |                                                    | 0.7 x<br>V <sub>IO</sub> |                           |                          | V     |
| SCL, SDA Input Low<br>Voltage                           | V <sub>IL</sub>  |                                                    |                          |                           | 0.3 x<br>V <sub>IO</sub> | V     |
| SCL, SDA Input Hysteresis                               | V <sub>HYS</sub> |                                                    |                          | 0.05 x<br>V <sub>IO</sub> |                          | V     |
| SCL, SDA Input Leakage<br>Current                       | I <sub>I</sub>   | $V_{IO} = 3.6V$ , $V_{SCL} = V_{SDA} = 0V$ or 3.6V | -10                      |                           | 10                       | μA    |
| SDA Output Low Voltage                                  | $V_{OL}$         | Sinking 20mA                                       |                          |                           | 0.4                      | V     |
| SCL, SDA Pin Capacitance                                |                  | (Note 8)                                           |                          | 10                        |                          | pF    |
| Input Filter Suppressed<br>Spike Maximum Pulse<br>Width | t <sub>SP</sub>  | (Note 8)                                           |                          | 50                        |                          | ns    |

### Electrical Characteristics—I<sup>2</sup>C Serial Interface (continued)

 $(V_{SYS} = 3.7V, V_{IO} = 1.8V, \text{ limits are } 100\% \text{ production tested at } T_A = +25^{\circ}\text{C}, \text{ limits over the operating temperature range } (T_A = -40^{\circ}\text{C to} +85^{\circ}\text{C})$  are guaranteed by design and characterization, unless otherwise noted.)

| PARAMETER                                            | SYMBOL              | CONDITIONS | MIN | TYP | MAX | UNITS |
|------------------------------------------------------|---------------------|------------|-----|-----|-----|-------|
| SERIAL INTERFACE/TIMIN                               | G                   |            |     |     |     |       |
| Clock Frequency                                      | f <sub>SCL</sub>    |            |     |     | 1   | MHz   |
| Bus Free Time between<br>STOP and START<br>Condition | <sup>t</sup> BUF    |            | 0.5 |     |     | μs    |
| Setup Time REPEATED<br>START Condition               | tsu;sta             |            | 260 |     |     | ns    |
| Hold Time REPEATED START Condition                   | thd;sta             |            | 260 |     |     | ns    |
| SCL Low Period                                       | t <sub>LOW</sub>    |            | 500 |     |     | ns    |
| SCL High Period                                      | tHIGH               |            | 260 |     |     | ns    |
| Data Setup Time                                      | t <sub>SU;DAT</sub> |            | 50  |     |     | ns    |
| Data Hold Time                                       | t <sub>HD;DAT</sub> |            | 0   |     |     | μs    |
| Setup Time for STOP<br>Condition                     | t <sub>SU;STO</sub> |            | 260 |     |     | ns    |

- Note 2: See the <u>nENLDO Pullup Resistors to V<sub>CCINT</sub> (V<sub>CC</sub> Internal)</u> section of the data sheet.
- Note 3: Digitally debounced for two consecutive 100μs clock periods. Typical debounce time is at least 200μs and up to 300μs due to synchronization to the digital clock.
- Note 4: This is the amount of additional debounce time required to exit factory-ship mode (250ms, typ additional time).
- Note 5: For stability, guaranteed by design and not production tested.
- Note 6: The dropout voltage is the difference between the input voltage and the output voltage when the input voltage is within the valid input voltage range, but below the output voltage setpoint. For example, if the output voltage setpoint is 1.85V, the input voltage is 1.7V, and the actual output voltage is 1.65V, then the dropout voltage is 50mV (V<sub>DO</sub> = V<sub>INI DO</sub>).
- Note 7: The "Maximum Output Current" is guaranteed by the "Output Voltage Accuracy" tests.
- Note 8: Design guidance only. Not production tested.

### **Typical Operating Characteristics**

 $\frac{(\textit{Typical Application Circuits}, \ V_{CHGIN} = 0V, \ V_{SYS} = V_{BATT} = V_{INLDO} = 3.7V, \ V_{IO} = 1.8V, \ V_{SYS-REG} = 4.5V, \ BIAS \ in low-power mode, \ LDO \ in normal mode, \ T_A = +25°C, \ unless \ otherwise \ noted.) \ (T_A = +25°C, \ unless \ otherwise \ noted.) \ }$ 



### **Typical Operating Characteristics (continued)**

 $\frac{(\textit{Typical Application Circuits}, \ V_{CHGIN} = 0V, \ V_{SYS} = V_{BATT} = V_{INLDO} = 3.7V, \ V_{IO} = 1.8V, \ V_{SYS-REG} = 4.5V, \ BIAS \ in low-power mode, \ LDO \ in normal mode, \ T_A = +25^{\circ}C, \ unless \ otherwise \ noted.) \ (T_A = +25^{\circ}C, \ unless \ otherwise \ noted.) \ }$ 



# **Bump Configuration**



# **Bump Description**

| PIN     | NAME  | FUNCTION                                                                                                                                                          | TYPE          |
|---------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| CHARGER |       |                                                                                                                                                                   |               |
| A1      | CHGIN | Charger Input. Connect to a 5V DC charging source. Bypass to GND with a 4.7µF ceramic capacitor.                                                                  | power input   |
| A2      | VL    | Internal Charger 3V Logic Supply Powered from CHGIN. Bypass to GND with a $1\mu F$ ceramic capacitor. Do not load $V_L$ externally.                               | power         |
| A3      | AMUX  | Analog Multiplexer Output. Connect to system ADC to perform conversions on charger power signals. Leave this pin unconnected if unused.                           | analog output |
| B1      | SYS   | System Power Output. SYS provides power to the system resources as well as the control logic of the IC. Bypass to GND with a 22µF ceramic capacitor.              | power output  |
| B2      | ТНМ   | Thermistor Monitor. Thermally couple an NTC to the battery and connect between THM and GND.                                                                       | analog input  |
| C1      | BATT  | Li+ Battery Connection. Connect to positive battery terminal. Bypass to GND with a 4.7µF ceramic capacitor.                                                       | power i/o     |
| C2      | TBIAS | Thermistor Bias Supply. Connect a resistor equal to the NTC's room temperature resistance between TBIAS and THM. Do not load TBIAS with other external circuitry. | analog        |
| C3, D1  | GND   | Ground. Connect to the negative battery terminal and the low-impedance ground plane of the PCB.                                                                   | ground        |

# **Bump Description (continued)**

| PIN                        | NAME            | FUNCTION                                                                                                                                                                                             | TYPE           |
|----------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| LINEAR REG                 | ULATOR          |                                                                                                                                                                                                      | -              |
| A4                         | nENLDO          | Active-Low LDO Enable Input. This digital input also causes the IC to exit factory-ship mode. Pulled up internally to V <sub>CCINT</sub> . See the <u>Hardware Enable</u> ( <u>nENLDO</u> ) section. | digital input  |
| В3                         | PMLDO           | LDO Power-Mode Control Input. This digital input causes the LDO to change between low-power mode and normal mode when the MSB of LDO_PM[1:0] is set. See the <i>LDO Power Mode (PMLDO)</i> section.  | digital input  |
| В4                         | POKLDO          | Open-Drain Linear Regulator Power-OK Output. Connect a $100k\Omega$ pullup resistor between POKLDO and a voltage equal to or less than $V_{SYS}$ if this pin is used. Leave unconnected if unused.   | digital output |
| D4                         | INLDO           | Linear Regulator Input. Connect to GND if unused.                                                                                                                                                    | power input    |
| D5                         | LDO             | Linear Regulator Output. Bypass to GND with a 2.2µF ceramic capacitor. Leave unconnected if unused.                                                                                                  | power output   |
| DUAL-CHAN                  | NEL CURRENT     | SINK                                                                                                                                                                                                 |                |
| D2                         | SNK1            | Current Sink Port 1. SNK1 is typically connected to the cathode of an LED and is capable of sinking up to 12.8mA. Connect to GND if unused.                                                          | power          |
| D3                         | SNK2            | Current Sink Port 2. SNK2 is typically connected to the cathode of an LED and is capable of sinking up to 12.8mA. Connect to GND if unused.                                                          | power          |
| I <sup>2</sup> C SERIAL II | NTERFACE        |                                                                                                                                                                                                      |                |
| A5                         | nIRQ            | Active-Low, Open-Drain Interrupt Output. Connect a $100k\Omega$ pullup resistor between nIRQ and a voltage equal to or less than $V_{SYS}$ .                                                         | digital output |
| B5                         | SDA             | I <sup>2</sup> C Serial Interface Data                                                                                                                                                               | digital i/o    |
| C4                         | V <sub>IO</sub> | I <sup>2</sup> C Serial Interface Voltage Supply                                                                                                                                                     | power input    |
| C5                         | SCL             | I <sup>2</sup> C Serial Interface Clock                                                                                                                                                              | digital input  |

### **Simplified Block Diagram**



#### **Detailed Description**

The MAX77734 is a tiny power-management integrated circuit (PMIC) that integrates the following:

- Instant-on linear-mode lithium-ion/lithium-polymer (Li+) battery charger optimized for small battery cells (see <u>Detailed Description—Smart Power Selector</u> Charger)
- NTC thermistor monitor for automatic JEITA-safecharging (see <u>Detailed Description—Adjustable</u> <u>Thermistor Temperature Monitors</u>)
- Analog Multiplexer (MUX) which enables an external ADC to monitor power (see <u>Detailed Description</u>— Analog Multiplexer)
- 150mA linear regulator (see <u>Detailed Description</u>— Linear Regulator)
- Dual-channel current sinks with individual pattern control (see <u>Detailed Description—Dual-Channel</u> Current Sink Driver)

The ICs internal top-level digital logic is described in the <u>On/Off Controller</u> section of the data sheet. The IC is fully configurable through I<sup>2</sup>C (see the *Register Map* and

<u>Detailed Description—I2C Serial Interface</u>). The active-low nENLDO input can be used to wake-up the LDO using an external on-key. See *Hardware Enable (nENLDO)*.

A low-l<sub>Q</sub> (0.2 $\mu$ A typ) factory-ship mode can be entered to isolate the battery node (BATT) from the system (SYS) to prevent slow cell discharge due to a high combined shutdown current of all external SYS loads (see <u>Factory-Ship Mode State</u>).

A watchdog timer can be enabled through I<sup>2</sup>C (or factory-enabled and locked) to provide supervisory reset in the event that serial activity from the host controller suddenly stops (see *Watchdog Timer*).

Additionally, a SYS voltage supervisory function is accomplished by the undervoltage (UVLO), overvoltage (OVLO), and power-on reset (POR) comparators.

#### On/Off Controller

The IC top-level on/off controller uses a synchronous digital state machine with a  $100\mu s$  clock. Asynchronous inputs to the state machine can take up to  $100\mu s$  to take effect due to clock synchronization.

The state machine is drawn in <u>Figure 1</u> and <u>Figure 2</u>. State transition conditions are listed in Table 1.



Figure 1. On/Off Controller State Machine

**Table 1. On/Off Controller Transitions List** 

| OA WOOD OO | Software cold reset (SFT_CTRL[1:0] = 0b01) <b>OR</b> Watchdog timer expired causes reset (WDT_EXP = 1 and WDT_MODE = 1)  Reset actions completed  Software power-off (SFT_CTRL[1:0] = 0b10) <b>OR</b> Watchdog expired causes power-off (WDT_EXP = 1 and WDT_MODE = 0) <b>OR</b> Device over-temperature lockout (T <sub>J</sub> >T <sub>OTLO</sub> ) <b>OR</b> SYS undervoltage lockout (Vsys < VsysuVLO + VsysuVLO_HYS) <b>OR</b> SYS overvoltage lockout (Vsys > VsysoVLO) <b>OR</b> Manual reset occurred (MAN_RST = 1)  Off Actions completed  CHGIN inserted and debounced valid (CHGIN_DTLS[1:0] = 0b11) <b>OR</b> DENLDO asserted for 250ms debounce timer (t <sub>FSM-DB</sub> ) <b>OR</b> Power to the IC is removed (V <sub>BATT</sub> < approx. 1.8V) and then reapplied (V <sub>BATT</sub> > V <sub>POR</sub> )  Factory-ship mode requested (SFT_CTRL[1:0] = 0b01) <b>AND</b> CHGIN unplugged (CHGIN_DTLS[1:0] = 0b00) |
|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OC S W D S S S M M                          | Software power-off (SFT_CTRL[1:0] = 0b10) <b>OR</b> Watchdog expired causes power-off (WDT_EXP = 1 and WDT_MODE = 0) <b>OR</b> Device over-temperature lockout (T <sub>J</sub> > T <sub>OTLO</sub> ) <b>OR</b> SYS undervoltage lockout (V <sub>SYS</sub> < V <sub>SYSUVLO</sub> + V <sub>SYSUVLO</sub> + V <sub>SYSUVLO</sub> OR  SYS overvoltage lockout (V <sub>SYS</sub> > V <sub>SYSOVLO</sub> ) <b>OR</b> Wanual reset occurred (MAN_RST = 1)  Off Actions completed  CHGIN inserted and debounced valid (CHGIN_DTLS[1:0] = 0b11) <b>OR</b> nENLDO asserted for 250ms debounce timer (t <sub>FSM-DB</sub> ) <b>OR</b> Power to the IC is removed (V <sub>BATT</sub> < approx. 1.8V) and then reapplied (V <sub>BATT</sub> > V <sub>POR</sub> )  Factory-ship mode requested (SFT_CTRL[1:0] = 0b11) <b>AND</b>                                                                                                                  |
| OC D N D S S S M M OD C C nl P              | Watchdog expired causes power-off (WDT_EXP = 1 and WDT_MODE = 0) <b>OR</b> Device over-temperature lockout (T <sub>J</sub> > T <sub>OTLO</sub> ) <b>OR</b> SYS undervoltage lockout (V <sub>SYS</sub> < V <sub>SYSUVLO</sub> + V <sub>SYSUVLO</sub> HYS) <b>OR</b> SYS overvoltage lockout (V <sub>SYS</sub> > V <sub>SYSOVLO</sub> ) <b>OR</b> Manual reset occurred (MAN_RST = 1)  Off Actions completed CHGIN inserted and debounced valid (CHGIN_DTLS[1:0] = 0b11) <b>OR</b> DENLDO asserted for 250ms debounce timer (t <sub>FSM-DB</sub> ) <b>OR</b> Power to the IC is removed (V <sub>BATT</sub> < approx. 1.8V) and then reapplied (V <sub>BATT</sub> > V <sub>POR</sub> )  Factory-ship mode requested (SFT_CTRL[1:0] = 0b11) <b>AND</b>                                                                                                                                                                                   |
| 1 C                                         | CHGIN inserted and debounced valid (CHGIN_DTLS[1:0] = 0b11) <b>OR</b> nENLDO asserted for 250ms debounce timer (t <sub>FSM-DB</sub> ) <b>OR</b> Power to the IC is removed (V <sub>BATT</sub> < approx. 1.8V) and then reapplied (V <sub>BATT</sub> > V <sub>POR</sub> ) Factory-ship mode requested (SFT_CTRL[1:0] = 0b11) <b>AND</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1 nl                                        | nENLDO asserted for 250ms debounce timer (t <sub>FSM-DB</sub> ) <b>OR</b> Power to the IC is removed (V <sub>BATT</sub> < approx. 1.8V) and then reapplied (V <sub>BATT</sub> > V <sub>POR</sub> )  Factory-ship mode requested (SFT_CTRL[1:0] = 0b11) <b>AND</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| F:<br>S<br>S<br>W<br>M<br>D<br>S            | Factory-ship mode requested (SFT_CTRL[1:0] = 0b11) <b>OR</b> Software cold reset (SFT_CTRL[1:0] = 0b01) <b>OR</b> Software power-off (SFT_CTRL[1:0] = 0b10) <b>OR</b> Watchdog timer expired (WDT_EXP = 1) <b>OR</b> Manual reset occurred (MAN_RST = 1) <b>OR</b> Device over-temperature lockout (T <sub>J</sub> > T <sub>OTLO</sub> ) <b>OR</b> SYS undervoltage lockout (V <sub>SYS</sub> < V <sub>SYSUVLO</sub> ) <b>OR</b> SYS overvoltage lockout (V <sub>SYS</sub> > V <sub>SYSOVLO</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4 M                                         | Main bias requested enabled through I <sup>2</sup> C (BIAS_REQ = 1) <b>OR</b> 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| F:<br>S<br>S<br>S<br>W<br>M<br>D<br>S       | NOT(6) <b>OR</b> Factory-ship mode requested (SFT_CTRL[1:0] = 0b11) <b>OR</b> Software cold reset (SFT_CTRL[1:0] = 0b01) <b>OR</b> Software power-off (SFT_CTRL[1:0] = 0b10) <b>OR</b> Watchdog timer expired (WDT_EXP = 1) <b>OR</b> Manual reset occurred (MAN_RST = 1) <b>OR</b> Device over-temperature lockout (T <sub>J</sub> > T <sub>OTLO</sub> ) <b>OR</b> SYS undervoltage lockout (V <sub>SYS</sub> < V <sub>SYSUVLO</sub> ) <b>OR</b> SYS overvoltage lockout (V <sub>SYS</sub> > V <sub>SYSOVLO</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 6 CLLL                                      | At least one current sink is enabled (EN_SNK1 or EN_SNK2 = 1) <b>OR</b> AMUX is being used (MUX_SEL[3:0] ≠ 0b0000) <b>OR</b> CHGIN inserted and debounced valid (CHGIN_DTLS[1:0] = 0b11) <b>OR</b> LDO is forced enabled (LDO_EN[1:0] = 0b01) <b>OR</b> LDO wake-up flag is set (LDO_WAKE = 1) <b>OR</b> nternal wake-up flag is set (SFT_WAKE = 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 7 LI                                        | DO power-up sequence has not happened yet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

**Table 1. On/Off Controller Transitions List (continued)** 

| TRANSITION NUMBER | CONDITION (TRANSITION HAPPENS WHEN)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7A                | LDO is forced enabled (LDO_EN[1:0] = 0b01) <b>OR</b> LDO wake-up flag is set (LDO_WAKE = 1) <b>OR</b> Internal wake-up flag is set (SFT_WAKE = 1)                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 7B                | Done with LDO power-up                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 8                 | LDO power-down sequence has not happened yet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 8A                | LDO is forced disabled (LDO_EN[1:0] = 0b00) <b>OR</b> Software cold reset (SFT_CTRL[1:0] = 0b01) <b>OR</b> Software power-off (SFT_CTRL[1:0] = 0b10) <b>OR</b> Watchdog timer expired (WDT_EXP = 1) <b>OR</b> Factory-ship mode requested (SFT_CTRL[1:0] = 0b11) <b>OR</b> Manual reset occurred (MAN_RST = 1) <b>OR</b> Device over-temperature lockout (T <sub>J</sub> >T <sub>OTLO</sub> ) <b>OR</b> SYS undervoltage lockout (V <sub>SYS</sub> < V <sub>SYSUVLO</sub> + V <sub>SYSUVLO_HYS</sub> ) <b>OR</b> SYS overvoltage lockout (V <sub>SYS</sub> > V <sub>SYSOVLO</sub> ) |  |  |
| 8B                | Done with LDO power-down                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |



Figure 2. On/Off Controller Action Sequences

The on/off controller operates on internally latched signals decoded in Table 2.

**Table 2. On/Off Controller Internal Signals** 

| SIGNAL<br>NAME | TYPE           | DESCRIPTION                                                  | SET CONDITION                                                                                 | CLEAR CONDITION                                                           |
|----------------|----------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| WDT_EXP        | Off/Reset Flag | Watchdog timer expired flag.<br>See <u>Watchdog Timer</u> .  | Watchdog timer expires                                                                        | During Reset Actions,<br>Off Actions                                      |
| MAN_RST        | Off/Reset Flag | Manual reset occurred.<br>See <u>Manual Reset</u> .          | nENLDO asserted for t <sub>MRST</sub>                                                         | During Off Actions                                                        |
| LDO_WAKE       | Wake Flag      | LDO wakeup flag.<br>See <i>LDO Enable Control</i> .          | nENLDO debounced low or CHGIN debounced valid. LDO_EN[1:0] must be 0b10 for this flag to set. | During LDO Power-Down,<br>Off Actions, Reset Actions                      |
| SFT_WAKE       | Wake Flag      | LDO software wakeup flag.<br>See <i>LDO Enable Control</i> . | Software reset (Reset Actions) and LDO_EN[1:0] reset value is 0b10.                           | During Power-Down,<br>Off Actions                                         |
| EN_SNKx        | Wake Flag      | Final enable signal for current sink 1 and 2.                | EN_SNK_MSTR = 1 and either<br>SNK_FS1[1:0] ≠ 0b00 or<br>SNK_FS2[1:0] ≠ 0b00                   | EN_SNK_MSTR = 0 or<br>both SNK_FS1[1:0] = 0b00<br>and SNK_FS2[1:0] = 0b00 |

The state machine places a higher priority on events that cause shutdown versus events that cause power-on. In other words, moving the IC to a *lower-power* state is prioritized over moving the IC to a *higher-power* state. When two transitions are true at the same time, the state machine prioritizes action according to <u>Table 3</u>.

**Table 3. On/Off Controller State Transition Priority** 

| STATE             | TRANSITION PRIORITY TO EXIT                        |
|-------------------|----------------------------------------------------|
| FACTORY-SHIP MODE | N/A (single exit path)                             |
| SHUTDOWN          | 2 > 0C > 0A > 4                                    |
| STANDBY           | SYSPOR > 3 > 6                                     |
| RESOURCE ON       | SYSPOR > (8 <b>AND</b> 8A) > 5 > (7 <b>AND</b> 7A) |

#### **Factory-Ship Mode State**

Factory-ship mode internally disconnects the battery (BATT) from the system (SYS). The battery does not power the system in this mode. Use this mode to preserve battery life if external circuits on SYS cause the battery to leak.

Write SFT\_CTRL[1:0] = 0b11 using I<sup>2</sup>C to enter factoryship mode. The IC responds in two different ways depending on the state of the charger input (CHGIN):

- If CHGIN is valid (CHGIN\_DTLS[1:0] = 0b11) while SFT\_CTRL[1:0] = 0b11, then the IC enters factoryship mode (internally disconnects BATT from SYS) but SYS is still powered from CHGIN (regulating to V<sub>SYS-REG</sub>). SYS decays to 0V when CHGIN is disconnected.
- If CHGIN is invalid (CHG\_DTLS[1:0] ≠ 0b11) while SFT\_CTRL[1:0] = 0b11, then the IC enters factoryship mode and SYS decays to 0V.

Factory-ship mode causes many configuration registers to reset (SYSRST). Consult the <u>Register Map</u> section of the data sheet for details. I<sup>2</sup>C reads and writes can not happen in factory-ship mode.

Factory-ship mode only exits after SYS decays below approximately 1.8V. Once this condition is met, there are two ways to exit factory-ship mode:

- Apply a valid DC source at CHGIN for t<sub>CHGIN-DB</sub> (120ms typical). Factory-ship mode is unlatched (exited) when the charger input becomes valid from a previously invalid state (CHGIN\_DTLS[1:0] = 0b00 → 0b11).
- Assert nENLDO for t<sub>FSM-EXDB</sub> (250ms typical) + t<sub>DBNC-nENLDO</sub> (0.2ms or 30ms typical).

Furthermore, this state is unlatched if power is removed from the IC (BATT voltage falls below approximately 1.8V). In all exit cases, the Smart Power Selector controls the interaction between BATT and SYS until factory-ship mode is entered again (see <u>Smart Power Selector</u>).

#### Shutdown (Bias Off) State

The on/off controller is in shutdown (bias off) state when no resources are enabled and CHGIN is invalid.  $I^2C$  is still active as long as  $V_{IO}$  is valid.

The IC shuts down when  $V_{SYS}$  becomes invalid ( $<V_{SYSUVLO}$  or  $>V_{SYSOVLO}$ ) or the ICs junction temperature exceeds approximately 165°C ( $T_{OTLO}$ ). A manual reset (MAN\_RST), watchdog timer expiration (WDT\_EXP), or software power-off request (SFT\_CTRL[1:0] = 0b10) also causes shutdown.

The IC exits shutdown when transition 4 in Table 1 is true.

#### Standby (Bias On) State

Standby state is a transitional state used to activate the IC's central bias supply before a resource is allowed to operate. Bias activation is automatically managed by the on/off controller.

#### **Resource On State**

The IC is in resource on state when at least one resource is enabled:

- CHGIN is valid (CHGIN\_DTLS[1:0] = 0b11) indicating the charger resource is ready to be enabled through CHG\_EN
- The analog multiplexer output buffer is being used (MUX SEL[3:0] ≠ 0b0000)
- The LDO is enabled
- At least one of the current sinks is activated (EN\_SNK\_MSTR = 1 and SNK\_FS1/2 ≠ 0b00)

The wake flags in Table 2 also cause the on/off controller to enter this state.

#### Hardware Enable (nENLDO)

nENLDO is an active-low, internally debounced digital input with internal pullup resistors. nENLDO's input signal typically comes from a physical on-key. Asserting nENLDO sets LDO\_WAKE (see <u>Table 2</u>). This input is also used to exit factory-ship mode (see <u>Factory-Ship Mode State</u>).

The debounce time is programmable with DB\_nENLDO to either 200µs or 30ms. Both rising and falling edges are debounced. Maskable rising and falling interrupts (nENLDO\_R and nENLDO\_F) are available to signal a change in nENLDO's status. The debounced status of this input is continuously mirrored by the STAT\_ENLDO bit. Consult the *Register Map* for more details.

#### **Manual Reset**

Asserting nENLDO for an extended period of time causes the IC to shutdown (MAN RST = 1).

If nENLDO is continuously asserted for t<sub>MRST</sub> (8 or 16 seconds depending on T\_MRST bit), then the on/off controller shuts down the IC and resets configuration registers (SYSRST). The default value of T\_MRST can be factory-programmed. See the *Register Map* for additional details.

The manual reset function is useful for forcing a register reset and power-down in case communication with the host controller fails. End-applications frequently call this a "hard reset".

The manual reset timer counts differently based on the type of on-key (push-button or slide-switch). See <u>Push-Button vs. Slide-Switch Functionality</u>.

#### Push-Button vs. Slide-Switch Functionality

The nENLDO manual reset ("hard-reset") can be configured to work with a push-button switch or a slide-switch using the nENLDO\_MODE bit.

Use nENLDO\_MODE = 0 for normally-open, momentary, and push-buttons. In this mode, the manual reset timer counts  $t_{MRST}$  while nENLDO is low (a long button press and hold).

Use nENLDO\_MODE = 1 for persistent slide-switches. In this mode, the manual reset timer counts  $t_{MRST}$  while nENLDO is high (switch in off position). If the host controller fails to issue a software shutdown command in  $t_{MRST}$  after nENLDO goes high, then the on/off controller automatically causes a register reset and shutdown.

The default value of nENLDO\_MODE is factory-programmable. Figure 3 shows a visual example of how nENLDO\_MODE changes how t<sub>MRST</sub> is counted.

# nENLDO Pullup Resistors to V<sub>CCINT</sub> (V<sub>CC</sub> Internal)

 $V_{CCINT}$  is an always-on internal voltage domain. The nENLDO logic thresholds are referenced to  $V_{CCINT}$ . There are internal pullup resistors between nENLDO and  $V_{CCINT}$  ( $R_{nEN-PU}$ ). See <u>Figure 4</u>. The pullup strength can be modified with the PU\_DIS bit. While PU\_DIS = 0, the pullup value is approximately  $200k\Omega$  (typ). While PU\_DIS = 1, the pullup value is  $10M\Omega$  (typ).

V<sub>CCINT</sub> is defined by the following conditions:

- If CHGIN is valid (CHGIN\_DTLS[1:0] = 0b11) and not USB suspended (USBS = 0), then V<sub>CCINT</sub> equals V<sub>L</sub> (3V typ).
- If CHGIN is invalid (CHGIN\_DTLS[1:0] ≠ 0b11) or CHGIN is valid but USB suspended (USBS = 1) then V<sub>CCINT</sub> equals V<sub>BATT</sub>.

Applications using a slide-switch on-key connected to nENLDO can optimize quiescent current consumption by changing pullup strength to  $10M\Omega$  by setting PU\_DIS to 1. This is because a slide-switch in the "on position" connects nENLDO to ground and creates a path for BATT to leak (since  $V_{CCINT} = V_{BATT}$  while CHGIN is not present). Applications using normally-open, momentary, and pushbutton on-keys (as shown in Figure 4) do not create this leakage path and should use the stronger  $200k\Omega$  pullup option (PU\_DIS = 0).



Figure 3. nENLDO Dual-Functionality Timing Diagram

#### Interrupts (nIRQ)

nIRQ is an active-low, open-drain output that is typically routed to the host processor's interrupt input to signal an important change in the ICs status. See the <u>Register Map</u> for a full list of available status and interrupt bits.

A pullup resistor to a voltage less than or equal to  $V_{SYS}$  is required for this node. nIRQ is the logical *NOR* of all unmasked interrupt bits in the ICs register map.



Figure 4. nENLDO Pullup Resistor Configuration

All interrupts are masked by default. Masked interrupt bits do not cause the nIRQ pin to change. Unmask the interrupt bits to allow nIRQ to assert.

#### **Watchdog Timer**

The IC features a watchdog timer function for operational safety. If this timer expires without being cleared, then an internal signal called WDT\_EXP asserts and the on/off controller causes the IC to enter the shutdown state and resets configuration registers. See the <u>On/Off Controller</u> and <u>List of Transitions</u> (transitions 0A and 0C) for more details.

Write WDT\_EN = 1 through I $^2$ C to enable the timer. The watchdog timer period ( $t_{WD}$ ) is configurable from 16 to 128 seconds in 4 steps with WDT\_PER[1:0]. The default timer period is 128 seconds. The WDT\_CLR bit must be set through I $^2$ C periodically (within  $t_{WD}$ ) to reset the timer and prevent shutdown. Consult the <u>Register Map</u> and <u>Watchdog Timer State Machine</u> (<u>Figure 5</u>) for additional details.



Figure 5. Watchdog Timer State Machine

The timer can be factory-programmed to be enabled by default, disabled by default, or locked from accidental disable. The WDT\_LOCK bit is read-only and must be configured at the factory. See <u>Table 4</u> for a full description.

#### **Thermal Alarms and Protection**

The IC has thermal alarms to monitor if the junction temperature rises above  $80^{\circ}\text{C}$  (T<sub>JAL1</sub>) and  $100^{\circ}\text{C}$  (T<sub>JAL2</sub>). Over-temperature lockout (OTLO) is entered if the junction temperature exceeds T<sub>OTLO</sub> (approximately 165°C, typ). OTLO causes all resources to turn off immediately. Resources may not enable until the temperature falls below T<sub>OTLO</sub> by approximately 15°C.

The TJAL1\_S and TJAL2\_S status bits continuously indicate the junction temperature alarm status. Maskable

interrupts are available to signal a change in either of these bits. Consult the *Register Map* for details.

#### **Register Reset Conditions**

The IC's registers reset to default values when the corresponding reset condition for each particular bit becomes true. Table 5 lists all register reset conditions. See the Register Map for a list of every configuration and status bit and the associated reset value and reset condition.

#### **Factory Options**

<u>Table 6</u> shows the factory-programmable (OTP) options for the IC. Refer to the <u>Ordering Information</u> and <u>Register Map</u> for more information about the different default register functions.

**Table 4. Watchdog Timer Factory-Programmed Safety Options** 

| WDT_LOCK | WDT_EN | FUNCTION                                                                                                                                                                                                                                                                                     |  |
|----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0        | 0      | Watchdog timer is disabled by default. Timer can be enabled or disabled by I <sup>2</sup> C writes.                                                                                                                                                                                          |  |
| 0        | 1      | Watchdog timer is enabled by default. Timer can be enabled or disabled by I <sup>2</sup> C writes.                                                                                                                                                                                           |  |
| 1        | 0      | Watchdog timer is disabled by default. Timer can be enabled by an I $^2$ C write, but only a SYSRST can reset the WDT_EN value back to 0. Timer can not be disabled by direct I $^2$ C writes to WDT_EN (write from 1 $\rightarrow$ 0 is ignored, write from 0 $\rightarrow$ 1 is accepted). |  |
| 1        | 1      | Watchdog timer is enabled by default. Nothing can disable the timer.                                                                                                                                                                                                                         |  |

#### **Table 5. Register Reset Conditions**

| RESET CONDITION | NAME                   | RESET CAUSE AND DETAILS                                                                               |
|-----------------|------------------------|-------------------------------------------------------------------------------------------------------|
| SYSPOR          | System Power-On Reset  | V <sub>SYS</sub> < 1.9V (typ)                                                                         |
| SYSRST          | System Reset           | SYSPOR <b>OR</b> On/off controller (see transitions 0A and 0C in <u>Table 1</u> )                     |
| CHGPOK          | Charger Power-OK       | CHGPOR <b>OR</b> USB suspend (USBS = 1) <b>OR</b> VCHGIN < VCHGIN_UVLO (typ. 4V rising, 3.5V falling) |
| CHGPOR          | Charger Power-On Reset | V <sub>CHGIN</sub> < 1.9V (typ)                                                                       |

|                                                      | •               | • /                     |                         |                         |
|------------------------------------------------------|-----------------|-------------------------|-------------------------|-------------------------|
|                                                      | MAX77734BENP    | MAX77734CENP            | MAX77734GENP            | MAX77734QENP            |
| Option Letter                                        | В               | С                       | G                       | Q                       |
| Chip Identification                                  | CID[3:0] = 0x1  | CID[3:0] = 0x3          | CID[3:0] = 0x4          | CID[3:0] = 0x7          |
| I <sup>2</sup> C Device Address (7-bit)              | 0x48            | 0x48                    | 0x48                    | 0x48                    |
| V <sub>SYSUVLO</sub> (falling UVLO threshold)        | 2.85V           | 2.85V                   | 2.85V                   | 2.85V                   |
| V <sub>SYSUVLO_HYS</sub> (UVLO hysteresis)           | 0.15V           | 0.15V                   | 0.15V                   | 0.15V                   |
| CHG_EN (default charger enable bit)                  | 0 (disabled)    | 0 (disabled)            | 1 (enabled)             | 1 (enabled)             |
| I <sub>CHGIN-LIM</sub> (default input current limit) | 475mA           | 95mA                    | 95mA                    | 475mA                   |
| LDO_VREG[6:0] (default LDO voltage)                  | 0x28 (1.8V)     | 0x64 (3.3V)             | 0x64 (3.3V)             | 0x64 (3.3V)             |
| LDO_EN[1:0] (default LDO enable)                     | 0b00 (disabled) | 0b10 (hardware enabled) | 0b10 (hardware enabled) | 0b10 (hardware enabled) |
| DB_nENLDO (nENLDO input debounce time)               | 1 (30ms)        | 1 (30ms)                | 1 (30ms)                | 1 (30ms)                |
| nENLDO_MODE (button type)                            | 0 (push-button) | 0 (push-button)         | 0 (push-button)         | 0 (push-button)         |
| T_MRST (manual reset time)                           | 0 (8s)          | 0 (8s)                  | 0 (8s)                  | 0 (8s)                  |
| WDT_EN (watchdog timer enable)                       | 0 (disabled)    | 0 (disabled)            | 0 (disabled)            | 1 (enabled)             |
| WDT_LOCK (watchdog timer enable lock)                | 0 (unlocked)    | 0 (unlocked)            | 0 (unlocked)            | 0 (unlocked)            |

**Table 6. Factory-Programmed Defaults (OTP Options)** 

# **Detailed Description—Smart Power Selector Charger**

The linear Li+ charger implements power path with Maxim's Smart Power Selector. This allows separate input current limit and battery charge current settings. Batteries charge faster under the supervision of the Smart Power Selector because charge current is independently regulated and not shared with variable system loads. See the *Smart Power Selector* section for more information.

The programmable constant-current charge rate (7.5mA to 300mA) supports a wide range of battery capacities. The programmable input current limit (95mA to 475mA) supports a range of charge sources, including USB. The charger's programmable battery regulation voltage range (3.6V–4.6V) supports a wide variety of cell chemistries. Small battery capacities are supported; the charger accurately terminates charging by detecting battery currents as low as 0.375mA.

Additionally, the robust charger input withstands overvoltages up to 28V. To enhance charger safety, an NTC thermistor provides temperature monitoring in accordance with the JEITA recommendations. See the <u>Detailed Description—Adjustable Thermistor Temperature Monitors</u> section for more information.

#### **Charger Symbol Reference Guide**

<u>Table 7</u> lists the names and functions of charger-specific signals and if they can be programmed through I<sup>2</sup>C. Consult the <u>Electrical Characteristics</u> and <u>Register Map</u> for more information.

 $\underline{\text{Figure 6}}$  indicates the high-level functions of each control circuit within the linear charger.

#### **Smart Power Selector**

The Smart Power Selector seamlessly distributes power from the input (CHGIN) to the battery (BATT) and the system (SYS). The Smart Power Selector basic functions are:

- When the system load current is less than the input current limit, the battery is charged with residual power from the input.
- When a valid input source is connected, the system regulates to V<sub>SYS-REG</sub> to power system loads regardless of the battery's voltage (instant on).
- When the system load current exceeds the input current limit, the battery provides additional current to the system (supplement mode).
- When the battery is finished charging and an input source is present to power the system, the battery remains disconnected from the system.
- When the battery is connected and there is no input power, the system is powered from the battery.

**Table 7. Charger Quick Symbol Reference Guide** 

| SYMBOL                  | NAME                                      | I <sup>2</sup> C PROGRAMMABLE?  |
|-------------------------|-------------------------------------------|---------------------------------|
| V <sub>CHGIN_OVP</sub>  | CHGIN overvoltage threshold               | No                              |
| V <sub>CHGIN_UVLO</sub> | CHGIN undervoltage-lockout threshold      | No                              |
| V <sub>CHGIN-MIN</sub>  | Minimum CHGIN voltage regulation setpoint | Yes, through VCHGIN_MIN[2:0]    |
| I <sub>CHGIN-LIM</sub>  | CHGIN input current limit                 | Yes, through ICHGIN_LIM[2:0]    |
| V <sub>SYS-REG</sub>    | SYS voltage regulation target             | Yes, through VSYS_REG[4:0]      |
| V <sub>SYS-MIN</sub>    | Minimum SYS voltage regulation setpoint   | No, tracks V <sub>SYS-REG</sub> |
| V <sub>FAST-CHG</sub>   | Fast-charge constant-voltage level        | Yes, through CHG_CV[5:0]        |
| I <sub>FAST-CHG</sub>   | Fast-charge constant-current level        | Yes, through CHG_CC[5:0]        |
| I <sub>PQ</sub>         | Prequalification current level            | Yes, through I_PQ               |
| V <sub>PQ</sub>         | Prequalification voltage threshold        | Yes, through CHG_PQ[2:0]        |
| I <sub>TERM</sub>       | Termination current level                 | Yes, through I_TERM[1:0]        |
| T <sub>J-REG</sub>      | Die temperature regulation setpoint       | Yes, through TJ_REG[2:0]        |
| t <sub>PQ</sub>         | Prequalification safety timer             | No                              |
| t <sub>FC</sub>         | Fast-charge safety timer                  | Yes, through T_FAST_CHG[1:0]    |
| t <sub>TO</sub>         | Top-off timer                             | Yes, through T_TOPOFF[2:0]      |



Figure 6. Charger Simplified Control Loops

#### **Input Current Limiter**

The input current limiter limits CHGIN current to not exceed I<sub>CHGIN-LIM</sub> (programmed by ICHGIN\_LIM[2:0]). A maskable interrupt (CHGIN\_CTRL\_I) signals when the input current limit engages. The ICHGIN\_LIM\_STAT bit reflects the state of the current limiter loop.

The default value of  $I_{CHGIN-LIM}$  is factory-programmable to either 95mA or 475mA. The decoding of the  $ICHGIN_LIM$  [2:0] bitfield changes depending on the factory-programmed default value (see <u>Table 8</u>). The reset value of this bitfield is always 0b000 regardless of factory option.

CHGIN is capable of standing off 28V from ground. CHGIN suspends power delivery to the system and battery when V<sub>CHGIN</sub> exceeds V<sub>CHGIN</sub> OVP (7.5V, typ). The input circuit also suspends when V<sub>CHGIN</sub> falls below V<sub>CHGIN</sub> uvlo minus 500mV of hysteresis (3.5V, typ). While in OVP or UVLO, the charger remains off and the battery provides power to the system.

Power transfer to SYS is delayed by a 120ms debounce timer ( $t_{CHGIN-DB}$ ) after a valid DC source is connected to CHGIN. SYS does not begin regulating to  $V_{SYS-REG}$  until after the timer expires.

The CHGIN\_DTLS[1:0] bitfield continuously indicates the state of CHGIN's voltage quality. A maskable interrupt (CHGIN\_I) asserts when CHGIN\_DTLS[1:0] changes.

#### Minimum Input Voltage Regulation

In the event of a poor-quality charge source, the minimum input voltage regulation loop works to reduce input current if  $V_{CHGIN}$  falls below  $V_{CHGIN-MIN}$  (programmed by VCHGIN\_MIN[2:0]). This is important because many commonly used charge adapters feature foldback protection mechanisms where the adapter completely shuts off if its output drops too low. The minimum input voltage regulation loop also prevents  $V_{CHGIN}$  from dropping below  $V_{CHGIN\_UVLO}$  if the cable between the charge source and the charger's input is long or highly resistive.

Table 8. Input Current Limit Factory Options

| ICHGIN_LIM<br>[2:0] | 95mA<br>FACTORY-<br>DEFAULT | 475mA<br>FACTORY-<br>DEFAULT |
|---------------------|-----------------------------|------------------------------|
| 0b000               | 95mA                        | 475mA                        |
| 0b001               | 190mA                       | 380mA                        |
| 0b010               | 285mA                       | 285mA                        |
| 0b011               | 380mA                       | 190mA                        |
| 0b100 - 0b111       | 475mA                       | 95mA                         |

The input voltage regulation loop improves performance with current limited adapters. If the charger's input current limit is programmed above the current limit of the given adapter, the input voltage loop allows the input to regulate at the current limit of the adapter. The input voltage regulation loop also allows the charger to perform well with adapters that have poor transient load response times.

A maskable interrupt (CHGIN\_CTRL\_I) signals when the minimum input voltage regulation loop engages. The state of this loop is reflected by VCHGIN MIN STAT.

#### **Minimum System Voltage Regulation**

The minimum system voltage regulation loop ensures that the system rail remains close to the programmed SYS regulation voltage (VSYS-REG) regardless of system loading. The loop engages when the combined battery charge current and system load current causes the CHGIN input to current limit at I<sub>CHGIN-LIM</sub>. When this happens, the minimum system voltage loop reduces charge current in an attempt to keep the input out of current limit, thereby keeping the system voltage above V<sub>SYS-MIN</sub> (V<sub>SYS-REG</sub> - 100mV, typ). If this loop reduces battery current to 0 and the system is in need of more current than the input can provide, then the Smart Power Selector overrides the minimum system voltage regulation loop and allows SYS to collapse to BATT for the battery to provide supplement current to the system. The Smart Power Selector automatically reenables the minimum system voltage loop when the supplement event has ended.

A maskable interrupt (SYS\_CTRL\_I) asserts to signal a change in VSYS\_MIN\_STAT. This status bit asserts when the minimum system voltage regulation loop is active.

#### Die Temperature Regulation

If the die temperature exceeds T<sub>J-REG</sub> (programmed by TJ\_REG[2:0]) the charger attempts to limit the temperature increase by reducing battery charge current. The TJ\_REG\_STAT bit asserts whenever charge current is reduced due to this loop. The charger's current sourcing capability to SYS remains unaffected when TJ\_REG\_STAT is high. A maskable interrupt (TJ\_REG\_I) asserts to signal a change in TJ\_REG\_STAT. Use the TJ\_REG\_I interrupt to signal the system processor to reduce loads on SYS to reduce total system temperature.

#### **Charger State Machine**

The battery charger follows a strict state-to-state progression to ensure that a battery is charged safely. The status bitfield CHG\_DTLS[3:0], reflects the charger's current operational state. A maskable interrupt (CHG\_I) is available to signal a change in CHG\_DTLS[3:0].



Figure 7. Charger State Diagram

#### **Charger Off State**

The charger is off when CHGIN is invalid, the charger is disabled, or the battery is fresh.

CHGIN is invalid when the CHGIN input is invalid (VCHGIN < VCHGIN\_UVLO or VCHGIN > VCHGIN\_OVP). While CHGIN is invalid, the battery is connected to the system. CHGIN voltage quality can be separately monitored by the CHGIN\_DTLS[1:0] status bitfield. Refer to the *Register Map* for details.

The charger is disabled when the charger enable bit is 0 (CHG\_EN = 0). The battery is connected or disconnected to the system depending on the validity of  $V_{CHGIN}$  while CHG\_EN = 0. See the *Smart Power Selector* section.

The battery is fresh when CHGIN is valid and the charger is enabled (CHG\_EN = 1) and the battery is not low by VRESTART (VBATT > VFAST-CHG - VRESTART). The battery is disconnected from the system and not charged while the battery is fresh. The charger state machine exits this state and begins charging when the battery becomes low by VRESTART (150mV, typ). This condition is functionally similar to done state. See *Done State* section.

#### **Prequalification State**

The prequalification state is intended to assess a low-voltage battery's health by charging at a reduced rate. If the battery voltage is less than the  $V_{PQ}$  threshold, the charger is automatically in prequalification. If the cell voltage does not exceed  $V_{PQ}$  in 30 minutes ( $t_{PQ}$ ), the charger faults. The prequalification charge rate is a percentage of  $I_{FAST-CHG}$  and is programmable with  $I_{PQ}$ . The prequalification voltage threshold ( $V_{PQ}$ ) is programmable through CHG\_PQ[2:0].

#### **Fast-Charge States**

When the battery voltage is above  $V_{PQ}$ , the charger transitions to the fast-charge (CC) state. In this state, the charger delivers a constant current (I<sub>FAST-CHG</sub>) to the cell. The constant current level is programmable from 7.5mA to 300mA by CHG\_CC[5:0].

When the cell voltage reaches V<sub>FAST-CHG</sub>, the charger state machine transitions to fast-charge (CV). V<sub>FAST-CHG</sub> is programmable with CHG\_CV[5:0] from 3.6V to 4.6V. The charger holds the battery's voltage constant at V<sub>FAST-CHG</sub> while in the fast-charge (CV) state. As the battery approaches full, the current accepted by the battery reduces. When the charger detects that battery charge current has fallen below I<sub>TERM</sub>, the charger state machine enters the top-off state.

A fast-charge safety timer starts when the state machine enters fast-charge (CC) or JEITA-modified fast-charge (CC) from a non-fast-charge state. The timer continues to run through all fast-charge states regardless of JEITA status. The timer length (tFC) is programmable from 3 hours to 7 hours in 2 hour increments with T\_FAST\_CHG[1:0]. If it is desired to charge without a safety timer, program T\_FAST\_CHG[1:0] with 0b00 to disable the feature. If the timer expires before the fast-charge states are exited, the charger faults. See the Fast-Charge Timer Fault State section for more information.

If the charge current falls below 20% of the programmed value during fast-charge (CC), the safety timer pauses. The timer also pauses for the duration of supplement mode events. The TIME\_SUS bit indicates the status of the fast-charge safety timer. Refer to the <u>Register Map</u> for more details.

#### **Top-Off State**

Top-off state is entered when the battery charge current falls below I<sub>TERM</sub> during the fast-charge (CV) state. I<sub>TERM</sub> is a percentage of I<sub>FAST-CHG</sub> and is programmable through I\_TERM[1:0]. While in the top-off state, the battery charger continues to hold the battery's voltage at V<sub>FAST-CHG</sub>. A programmable top-off timer starts when the charger state machine enters the top-off state. When the timer expires, the charger enters the done state. The top-off timer value (t<sub>TO</sub>) is programmable from 0 minutes to 35 minutes with T\_TOPOFF[2:0]. If it is desired to stop charging as soon as battery current falls below I<sub>TERM</sub>, program t<sub>TO</sub> to 0 minutes.

#### **Done State**

The charger enters the done state when the top-off timer expires. The battery remains disconnected from the system during done. The charger restarts if the battery voltage falls more than  $V_{RESTART}$  (150mV, typ) below the programmed  $V_{FAST-CHG}$  value.

#### **Prequalification Timer Fault State**

The prequalification timer fault state is entered when the battery's voltage fails to rise above  $V_{PQ}$  in  $t_{TO}$  (30 minutes, typ) from when the prequalification state was first entered. If a battery is too deeply discharged, damaged, or internally shorted, the prequalification timer fault state can occur. During the timer fault state, the charger stops delivering current to the battery and the battery remains disconnected from the system. To exit the prequalification timer fault state, toggle the charger enable (CHG\_EN) bit or unplug and replug the external voltage source connected to CHGIN.

#### **Fast-Charge Timer Fault State**

The charger enters the fast-charge timer fault state if the fast-charge safety timer expires. While in this state, the charger stops delivering current to the battery and the battery remains disconnected from the system. To exit the fast-charge timer fault state, toggle the charger enable bit (CHG\_EN) or unplug and replug the external voltage source connected to CHGIN.

#### **Battery Temperature Fault State**

If the thermistor monitoring circuit reports that the battery is either too hot or too cold to charge (as programmed by THM\_HOT[1:0] and THM\_COLD[1:0]), the state machine enters the battery temperature fault state. While in this state, the charger stops delivering current to the battery and the battery remains disconnected from the system. This state can only be entered if the thermistor is enabled (THM\_EN = 1). Battery temperature fault state has priority over any other fault state, and can be exited when the thermistor is disabled (THM\_EN = 0) or when the battery returns to an acceptable temperature. When this fault state is exited, the state machine returns to the last state it was in before battery temperature fault state was entered.

All active charger timers (fast-charge safety timer, prequalification timer, or top-off timer) are paused in this state. When the charger exits this state, the prequalification timer resumes while the fast-charge safety and top-off timers reset.

The THM\_DTLS[2:0] bitfield reports battery temperature status. See the *Electrical Characteristics—Adjustable Thermistor Temperature Monitors* section and refer to the *Register Map* for more information.

#### **JEITA-Modified States**

If the thermistor is enabled (THM\_EN = 1), then the charger state machine is allowed to enter the JEITA-modified states. These states are entered if the charger's temperature monitors indicate that the battery temperature is either warm (greater than T<sub>WARM</sub>) or cool (lesser than T<sub>COOL</sub>). See the *Electrical Characteristics—Adjustable Thermistor Temperature Monitors* section for more information about setting the temperature thresholds.

The charger's current and voltage parameters change from IFAST-CHG and VFAST-CHG to IFAST-CHG\_JEITA and VFAST-CHG\_JEITA while in the JEITA-modified states. The JEITA modified parameters can be independently set to lower voltage and current values so that the battery can charge safely over a wide range of ambient temperatures. If the battery temperature returns to normal, or the thermistor is disabled (THM\_EN = 0), the charger exits the JEITA-modified states.

#### **Typical Charge Profile**

A typical battery charge profile (and state progression) is illustrated in Figure 8.



Figure 8. Example Battery Charge Profile

#### **Charger Applications Information**

#### **Configuring a Valid System Voltage**

The Smart Power Selector begins to regulate SYS to V<sub>SYS-REG</sub> when CHGIN is connected to a valid source. To ensure the charger's accuracy specified in the *Electrical Characteristics* table, the system voltage must always be programmed at least 200mV above the charger's constant-voltage level (V<sub>FAST-CHG</sub>). If this condition is not met, then the charger's internal configuration logic forces V<sub>FAST-CHG</sub> to reduce to satisfy the 200mV requirement. If this happens, the charger asserts the SYS\_CNFG\_I interrupt to alert the user that a configuration error has been made and that the bits in CHG\_CV[5:0] have changed to reduce V<sub>FAST-CHG</sub>.

#### **CHGIN/SYS/BATT Capacitor Selection**

Bypass CHGIN to GND with a  $4.7\mu F$  ceramic capacitor to minimize inductive kick caused by long cables between the DC charge source and the product/IC. Larger values increase decoupling for the linear charger, but increase inrush current from the DC charge source when the product/IC is first connected to a source through a cable/plug. If the DC charging source is an upstream USB device,

limit the maximum CHGIN input capacitance based on the appropriate USB specification (i.e., typically no more than  $10\mu F$ ).

Bypass SYS to GND with a  $22\mu F$  ceramic capacitor. This capacitor is needed to ensure stability of SYS while it is being regulated from CHGIN. Larger values of SYS capacitance increase decoupling for all SYS loads. The effective value of the SYS capacitor must be greater than  $4\mu F$  and no more than  $100\mu F$ . Bypass BATT to GND with a  $4.7\mu F$  ceramic capacitor. This capacitor is required to ensure stability of the BATT voltage regulation loop. The effective value of the BATT capacitor must be greater than  $1\mu F$ .

Ceramic capacitors with X5R or X7R dielectric are highly recommended due to their small size, low ESR, and small temperature coefficients. All ceramic capacitors derate with DC bias voltage (effective capacitance goes down as DC bias goes up). Generally, small case size capacitors derate heavily compared to larger case sizes (0603 case size performs better than 0402). Consider the effective capacitance value carefully by consulting the manufacturer's data sheet.



Figure 9. Thermistor Logic Functional Diagram

# **Detailed Description—Adjustable Thermistor Temperature Monitors**

The optional use of a negative temperature coefficient (NTC) thermistor (thermally coupled to the battery) enables the charger to operate safely over the JEITA temperature range. When the thermistor is enabled (THM\_EN = 1), the charger continuously monitors the voltage at the THM pin to sense the temperature of the battery being charged.

See Figure 10 for a visual example of the following text:

- If the battery temperature is higher than T<sub>COOL</sub> and lower than T<sub>WARM</sub>, the battery charges normally with the normal values for V<sub>FAST-CHG</sub> and I<sub>FAST-CHG</sub>. The charger state machine does not enter JEITA-modified states while the battery temperature is normal.
- If the battery temperature is either above T<sub>WARM</sub> but below T<sub>HOT</sub>, or below T<sub>COOL</sub> but above T<sub>COLD</sub>, the battery charges with the JEITA-modified voltage and current values. These modified

values, VFAST-CHG\_JEITA and IFAST-CHG\_JEITA, are programmable through CHG\_CV\_JEITA[5:0] and CHG\_CC\_JEITA[5:0], respectively. These values are independently programmable from the nonmodified VFAST-CHG and IFAST-CHG values and can even be programmed to the same values if an automatic response to a warm or cool battery is not desired. The charger state machine enters JEITA-modified states while the battery temperature is outside of normal.

 If the battery temperature is either above T<sub>HOT</sub> or below T<sub>COLD</sub>, the charger follows the JEITA recommendation and pauses charging. The charger state machine enters battery temperature fault state while charging is paused due to extreme high or low temperatures.

The battery's temperature status is reflected by the THM\_DTLS[2:0] status bitfield. A maskable interrupt (THM\_I) signals a change in THM\_DTLS[2:0]. Refer to the <u>Register Map</u> for more information. To completely disable the charger's automatic response to battery temperature, disable the feature by programming THM\_EN = 0.



Figure 10. Safe-Charging Profile Example

The voltage thresholds corresponding to the JEITA temperature thresholds are independently programmable through THM\_HOT[1:0], THM\_WARM[1:0], THM\_COOL[1:0], and THM\_COLD[1:0]. Each threshold can be programmed to one of four voltage options spanning 15°C for an NTC beta of 3380K. See the *Configurable Temperature Thresholds* section and refer to the *Register Map* for more information.

#### **Thermistor Bias**

An external ADC can optionally perform conversions on the THM and TBIAS pins to measure the battery's temperature. An on-chip analog multiplexer is used to route these nodes to the AMUX pin. The operation of the analog multiplexer does not interfere with the charger's temperature monitoring comparators or the charger's automatic JEITA response. See the <u>Detailed Description—Analog Multiplexer</u> section for more information.

The NTC thermistor's bias source (TBIAS) follows the simple operation outlined as follows:

- If CHGIN is valid and the thermistor is enabled (THM\_ EN = 1), then the thermistor is biased so the charger can automatically respond to battery temperature changes.
- If the analog multiplexer is connecting THM or TBIAS to AMUX, then the thermistor is biased so an external ADC can perform a meaningful temperature conversion.

The AMUX pin is a buffered output. The operation of the analog multiplexer and external ADC does not collide with

the function of the on-chip temperature monitors. Both functions can be used simultaneously with no ill effect.

#### **Configurable Temperature Thresholds**

Temperature thresholds for different NTC thermistor beta values are listed in <u>Table 9</u>. The largest possible programmable temperature range can be realized by using an NTC with a beta of 3380K. Using a larger beta compresses the temperature range. The trip voltage thresholds are programmable with the THM\_HOT[1:0], THM\_WARM[1:0], THM\_COOL[1:0], and THM\_COLD[1:0] bitfields. All possible programmable trip voltages are listed in Table 9.

These are theoretical values computed by a formula. Refer to the particular NTC's data sheet for more accurate measured data. In all cases, select the value of  $R_{BIAS}$  to be equal to the NTC's effective resistance at +25°C.



Figure 11. Thermistor Bias State Diagram

Table 9. Trip Temperatures vs. Trip Voltages for Different NTC β

| TRIP        |       |       | TRIP TEMPE | RATURES (°C) |       |       |
|-------------|-------|-------|------------|--------------|-------|-------|
| VOLTAGE (V) | 3380K | 3435K | 3940K      | 4050K        | 4100K | 4250K |
| 1.024       | -10.0 | -9.5  | -5.6       | -4.8         | -4.5  | -3.5  |
| 0.976       | -5.0  | -4.6  | -1.1       | -0.5         | -0.2  | 0.6   |
| 0.923       | 0.0   | 0.3   | 3.3        | 3.8          | 4.1   | 4.8   |
| 0.867       | 5.0   | 5.3   | 7.7        | 8.1          | 8.3   | 8.9   |
| 0.807       | 10.0  | 10.2  | 12.0       | 12.4         | 12.5  | 12.9  |
| 0.747       | 15.0  | 15.1  | 16.4       | 16.6         | 16.7  | 17.0  |
| 0.511       | 35.0  | 34.8  | 33.5       | 33.3         | 33.2  | 32.9  |
| 0.459       | 40.0  | 39.8  | 37.8       | 37.4         | 37.3  | 36.8  |
| 0.411       | 45.0  | 44.7  | 42.0       | 41.5         | 41.3  | 40.7  |
| 0.367       | 50.0  | 49.6  | 46.2       | 45.6         | 45.3  | 44.6  |
| 0.327       | 55.0  | 54.5  | 50.4       | 49.7         | 49.3  | 48.4  |
| 0.291       | 60.0  | 59.4  | 54.6       | 53.7         | 53.3  | 52.2  |

# Thermistor Applications Information Using Different Thermistor β

If an NTC with a beta larger than 3380K is used and the resulting available programmable temperature range is undesirably small, then two adjusting resistors can be used to expand the temperature range.  $R_{\mbox{\scriptsize S}}$  and  $R_{\mbox{\scriptsize P}}$  can be optionally added to the NTC thermistor circuit (shown in Figure 12) to expand the range of programmable temperature thresholds.

Select values for  $R_S$  and  $R_P$  based on the information shown in Table 10.

#### **NTC Thermistor Selection**

Popular NTC thermistor options are listed in Table 11.



Figure 12. Thermistor Circuit with Adjusting Series and Parallel Resistors

#### Table 10. Example R<sub>S</sub> and R<sub>P</sub> Correcting Values for NTC β Above 3380K

| PARAMETER                                                 | UNIT | DESIGN<br>TARGET<br>CASE | CASE 1 |       | CAS   | SE 2   | CAS   | SE 3   |
|-----------------------------------------------------------|------|--------------------------|--------|-------|-------|--------|-------|--------|
| NTC thermistor beta                                       | K    | 3380                     | 39     | 40    | 40    | 50     | 42    | 50     |
| 25°C NTC resistance                                       |      | 10                       | 1      | 0     | 4     | 7      | 10    | 00     |
| R <sub>BIAS</sub>                                         |      | 10                       | 1      | 0     | 4     | 7      | 10    | 00     |
| Adjusting parallel resistor, R <sub>P</sub>               |      | open                     | open   | 200   | open  | 680    | open  | 1300   |
| Adjusting series resistor, R <sub>S</sub>                 | kΩ   | short                    | short  | 0.62  | short | 3.3    | short | 9.1    |
| R <sub>NTC</sub> at 1.024V <sub>COLD</sub> threshold      | K12  | 45.24                    | 45.24  | 578.5 | 212.6 | 306.1  | 452.4 | 684.8  |
| R <sub>NTC</sub> at 0.867V <sub>COOL</sub> threshold      |      | 22.61                    | 22.61  | 248.8 | 106.3 | 122.7  | 226.1 | 264.7  |
| R <sub>NTC</sub> at 0.459V <sub>WARM</sub> threshold      |      | 5.81                     | 5.81   | 5.36  | 27.3  | 25.1   | 58.1  | 51.7   |
| R <sub>NTC</sub> at 0.291V <sub>HOT</sub> threshold       |      | 3.04                     | 3.04   | 2.46  | 14.3  | 112.7  | 30.4  | 22.0   |
| T <sub>ACTUAL</sub> at V <sub>COLD</sub> (-10°C expected) |      | -10.03                   | -5.56  | -9.96 | -4.82 | -11.14 | -3.55 | -10.46 |
| T <sub>ACTUAL</sub> at V <sub>COOL</sub> (5°C expected)   | °C   | 4.98                     | 7.66   | 5.76  | 8.10  | 5.33   | 8.86  | 5.94   |
| T <sub>ACTUAL</sub> at V <sub>WARM</sub> (40°C expected)  |      | 40.02                    | 37.79  | 39.76 | 37.43 | 39.40  | 36.82 | 39.48  |
| T <sub>ACTUAL</sub> at V <sub>HOT</sub> (60°C expected)   |      | 60.04                    | 54.56  | 60.37 | 53.68 | 60.02  | 52.21 | 60.4   |

#### **Table 11. NTC Thermistors**

| MANUFACTURER | PART#                   | B-CONSTANT (25°C/50°C) | R (Ω) AT 25°C | CASE SIZE |
|--------------|-------------------------|------------------------|---------------|-----------|
| TDK          | NTCG063JF223HTBX        | 3380K                  | 22k           | 0201      |
| Murata       | NCP03XH103F05RL         | 3380K                  | 10k           | 0201      |
| Murata       | NCP15XH103F03RC         | 3380K                  | 10k           | 0402      |
| TDK          | NTCG103JX103DT1         | 3380K                  | 10k           | 0402      |
| Cantherm     | CMFX3435103JNT          | 3435K                  | 10k           | 0402      |
| Murata       | NCP15XV103J03RC         | 3900K                  | 10k           | 0402      |
| Panasonic    | ERT-JZEP473J            | 4050K                  | 47k           | 0201      |
| Panasonic    | ABNTC-0402-473J-4100F-T | 4100K                  | 47k           | 0402      |
| Murata       | NCP15WF104F03RC         | 4250K                  | 100k          | 0402      |

# **Detailed Description—Analog Multiplexer**

An external ADC can be used to measure the chip's various signals for general functionality or on-the-fly power monitoring. The MUX\_SEL[3:0] bitfield controls the internal analog multiplexer responsible for connecting the proper channel to the AMUX pin. Each measurable signal is listed in Table 12 with its appropriate multiplexer channel.

The voltage on the AMUX pin is a buffered output that ranges from 0V to  $V_{FS}$  (1.25V, typ). The buffer has 50 $\mu$ A

of quiescent current consumption and is only active when a channel is selected (MUX\_SEL[3:0]  $\neq$  0b0000). Disable the buffer by programming MUX\_SEL[3:0] to 0b0000 when not actively converting the voltage on AMUX. The AMUX output is high-impedance while MUX\_SEL[3:0] is 0b0000.

<u>Table 12</u> shows how to translate the voltage signal on the AMUX pin to the value of the parameter being measured. See the <u>Electrical Characteristics</u> table and refer to the <u>Register Map</u> for more details.

**Table 12. AMUX Signal Transfer Functions** 

| SIGNAL                          | MUX_SEL<br>[3:0] | TRANSFER FUNCTION                                                                              | FULL-SCALE<br>SIGNAL MEANING<br>(V <sub>AMUX</sub> = 1.25V)    | ZERO-SCALE<br>SIGNAL MEANING<br>(V <sub>AMUX</sub> = 0V) |
|---------------------------------|------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------|
| CHGIN pin voltage               | 0b0001           | $V_{CHGIN} = \frac{V_{AMUX}}{G_{VCHGIN}}$                                                      | 7.5V                                                           | 0V                                                       |
| CHGIN pin current               | 0b0010           | $I_{CHGIN} = \frac{V_{AMUX}}{G_{ICHGIN}}$                                                      | 0.475A                                                         | 0A                                                       |
| BATT pin voltage                | 0b0011           | $I_{BATT} = \frac{V_{AMUX}}{G_{VBATT}}$                                                        | 4.6V                                                           | 0V                                                       |
| BATT pin charging current       | 0b0100           | $I_{BATT(CHG)} = \frac{V_{AMUX}}{V_{FS}} \times I_{FAST-CHG}$                                  | 100% of I <sub>FAST-CHG</sub><br>(CHG_CC[5:0])                 | 0% of I <sub>FAST-CHG</sub>                              |
| BATT pin<br>discharge current   | 0b0101           | $I_{BATT(DISCHG)} = \frac{(V_{AMUX} - V_{NULL})}{(V_{FS} - V_{NULL})} \times I_{DISCHG-SCALE}$ | 100% of I <sub>DISCHG</sub> -SCALE<br>(IMON_DISCHG_SCALE[3:0]) | 0% of IDISCHG-SCALE                                      |
| BATT pin discharge current NULL | 0b0110           | V <sub>NULL</sub> = V <sub>AMUX</sub>                                                          | 1.25V                                                          | 0V                                                       |
| THM pin voltage                 | 0b0111           | V <sub>THM</sub> = V <sub>AMUX</sub>                                                           | 1.25V                                                          | 0V                                                       |
| TBIAS pin voltage               | 0b1000           | V <sub>TBIAS</sub> = V <sub>AMUX</sub>                                                         | 1.25V                                                          | 0V                                                       |
| AGND pin voltage*               | 0b1001           | V <sub>AGND</sub> = V <sub>AMUX</sub>                                                          | 1.25V                                                          | 0V                                                       |
| SYS pin voltage                 | 0b1010           | $V_{SYS} = \frac{V_{AMUX}}{G_{VSYS}}$                                                          | 4.8V                                                           | 0V                                                       |

<sup>\*</sup>AGND pin voltage is accessed through a  $100\Omega$  (typ) pulldown resistor.

#### **Measuring Battery Current**

It is possible to sample the current in the BATT pin at any time or in any mode with an external ADC. For improved accuracy, the analog circuitry used for monitoring battery discharge current is different from the circuitry monitoring battery charge current. Table 13 outlines how to determine the direction of battery current.

#### **Method for Measuring Discharging Current**

- Program the multiplexer to switch to the discharge NULL measurement by changing MUX\_SEL[3:0] to 0b0110. A NULL conversion must always be performed first to cancel offsets.
- Wait the appropriate channel switching time (0.3µs, typ).
- Convert the voltage on the AMUX pin and store as V<sub>NULL</sub>.
- Program the multiplexer to switch to the battery discharge current measurement by changing MUX\_ SEL[3:0] to 0b0101. A nonnulling conversion should be done immediately after a NULL conversion.
- Wait the appropriate channel switching time (0.3 $\mu$ s, typ).
- Convert the voltage on AMUX pin and use the following transfer function to determine the discharge current:

$$\frac{|V_{AMUX} - V_{NULL}|}{(V_{FS} - V_{NULL})} \times |V_{DISCHG-SCALE}|$$

V<sub>FS</sub> is 1.25V typical. I<sub>DISCHG-SCALE</sub> is programmable through IMON\_DISCHG\_SCALE[3:0]. The default value is 300mA. If smaller currents are anticipated, then I<sub>DISCHG-SCALE</sub> can be reduced for improved measurement accuracy.

#### **Method for Measuring Charging Current**

- Program the multiplexer to switch to the charge current measurement by changing MUX\_SEL[3:0] to 0b0100.
- Wait the appropriate channel switching time (0.3µs, typ).
- Convert the voltage on the AMUX pin and use the following transfer function to determine charging current.

$$I_{BATT(DISCHG)} = \frac{V_{AMUX}}{V_{FS}} \times I_{FAST-CHG}$$

 $V_{FS}$  is 1.25V typical.  $I_{FAST\text{-}CHG}$  the charger's fast-charge constant-current setting and is programmable through CHG CC[5:0].

**Table 13. Battery Current Direction Decode** 

| MEASUREMENT                                                                    | CHARGING OR DISCHARGING INDICATORS |                 |                      |  |  |  |  |  |
|--------------------------------------------------------------------------------|------------------------------------|-----------------|----------------------|--|--|--|--|--|
| MEASUREMENT                                                                    | CHG BIT                            | CHG_DTLS[3:0]   | CHGIN_DTLS[1:0]      |  |  |  |  |  |
| Discharging Battery Current<br>(Positive Battery Terminal<br>Sourcing Current) | Don't care                         | Don't care      | 0b00<br>0b01<br>0b10 |  |  |  |  |  |
| Charging Battery Current<br>(Positive Battery Terminal<br>Sinking Current)     | 1                                  | 0b0001 - 0b0111 | 0b11                 |  |  |  |  |  |

#### **Detailed Description—Linear Regulator**

The IC integrates a 150mA PMOS low-dropout linear voltage regulator (LDO). Output voltage is programmable through I²C between 0.8V and 3.975V in 25mV steps using the LDO\_VREG[6:0] bitfield. The LDO features a low-l $_{\rm Q}$  (1.5µA, typ) low-power mode which reduces system idle power consumption. The LDO input (INLDO) can be connected directly to SYS or supplied by an external step-down regulator for increased power efficiency. A 100 $\Omega$  (typ) active-discharge resistor is available to quickly discharge the LDO's output after the regulator has been disabled.

#### **LDO Enable Control**

Force the LDO on by writing LDO\_EN[1:0] to 0b01 with I<sup>2</sup>C. The on/off controller begins the LDO power-up sequence when this bit combination is set.

Disable the LDO (force off) by writing LDO\_EN[1:0] to 0b00 with I<sup>2</sup>C. This bit combination causes the LDO power-down sequence to happen.

Setting the bits in LDO\_EN[1:0] to 0b10 causes the LDO to activate due to hardware inputs (nENLDO or CHGIN) or special software commands. This bit combination causes the on/off controller to begin the LDO power-up sequence when:

 nENLDO is asserted for t<sub>DBNC\_nENLDO</sub> (LDO\_WAKE internal flag set)

- CHGIN is inserted and debounced valid (CHGIN\_DTLS[1:0] = 0b11)
- Software caused a cold reset (SFT\_CTRL[1:0] = 0b01) and the reset actions are finished and LDO\_EN[1:0] is factory-programmed to 0b10 (SFT\_WAKE internal flag set)

The LDO deactivates regardless of LDO\_EN[1:0] when any of the following conditions are true:

- SYS undervoltage-lockout
- SYS overvoltage-lockout
- Chip over-temperature lockout
- Software causes a power-off (SFT\_CTRL[1:0] = 0b10)
- Software causes a reset (SFT\_CTRL[1:0] = 0b01)
- Software requests factory-ship mode (SFT\_CTRL[1:0] = 0b11)
- The watchdog timer is enabled and expires (WDT\_EXP internal flag set)
- Manual reset occurs (MAN RST internal flag set)

Consult the  $\underline{On/Off\ Controller}$  section and  $\underline{Table\ 1}$  of the data sheet for more details.

The reset value of the bits in LDO\_EN[1:0] is factory-programmable. Consult the <u>Ordering Information</u> for details.



Figure 13. LDO Simplified Block Diagram

#### LDO Power Mode (PMLDO)

Program the LDO PM[1:0] bitfield to 0b00 to configure the LDO in low-power mode. Program 0b01 to configure the LDO for normal mode. Program 0b10 or 0b11 to enable hardware control of the power mode through the PMLDO pin. Code 0b10 enables normal mode when PMLDO is logic-high. Code 0b11 enables normal mode when PMLDO is logic-low. If the MSB of LDO PM[1:0] is set, then always drive the PMLDO pin to prevent mode chatter. If the MSB is not set, then the PMLDO pin is a don't care. See Table 14 for a truth table of this behavior.

The LDO can support loads of 150mA with an I<sub>INLDO-Q</sub> of 12µA (1.8V<sub>LDO</sub>) in normal mode. Loads of 5mA with a reduced I<sub>INLDO-Q</sub> of 1.5µA (1.8V<sub>LDO</sub>) are supported in low-power mode.

A system similar to the block diagram in Figure 14 can dynamically manage the LDO's power mode and minimize IO consumption. When the low-power microcontroller (U2) disables the dynamic load (U3) then the PMLDO pin is brought low indicating that the LDO goes to low-power mode. When the host enables the load, then the PMLDO pin becomes high and the LDO enters normal power mode to support the current demand of the dynamic load.

#### LDO Power-OK Output (POKLDO)

The IC features an open-drain LDO Power-OK (POKLDO) output to monitor the LDO output voltage. POKLDO requires an external pullup resistor to a voltage equal to or less than V<sub>SYS</sub>. This node goes high when V<sub>LDO</sub> rises above V<sub>POKLDO</sub> <sub>R</sub> (typically 87.5% of programmed V<sub>LDO-REG</sub>) and goes low when V<sub>LDO</sub> falls below V<sub>POKLDO</sub> <sub>F</sub> (typically 84% of V<sub>LDO-REG</sub>).

POKLDO is blanked by the on/off controller during the LDO power-up and power-down sequences (Figure 2). The blanking signal holds POKLDO low regardless of V<sub>IDO</sub>.

**Table 14. LDO Power Mode Truth Table** 

| PMLDO (PIN) | LDO_PM[1:0]<br>(BITFIELD) | LDO POWER<br>MODE |
|-------------|---------------------------|-------------------|
| X           | 00                        | Low-Power         |
| X           | 01                        | Normal            |
| 0           | 10                        | Low-Power         |
| 1           | 10                        | Normal            |
| 0           | 11                        | Normal            |
| 1           | 11                        | Low-Power         |

#### **LDO Applications Information**

#### Input/Output Capacitor Selection

Bypass INLDO to GND with a minimum 10µF ceramic capacitor. If INLDO is connected to SYS, then a single 22µF bypass capacitor to GND can be used for both pins.

Bypass the LDO output to GND with a minimum 2.2µF ceramic capacitor that maintains 1.1µF of effective capacitance at bias. Larger values of LDO capacitance improve decoupling but increase inrush current during LDO startup. Refer to Startup Rate and Inrush Current for guidance on managing startup inrush current.

Ceramic capacitors with X5R or X7R dielectric are highly recommended due to their small size, low ESR, and small temperature coefficients. All ceramic capacitors derate with DC bias voltage (effective capacitance goes down as DC bias goes up). Generally, small case size capacitors derate heavily compared to larger case sizes (0603 case size performs better than 0402). Consider the effective capacitance value carefully by consulting the manufacturer's data sheet.

#### Startup Rate and Inrush Current

The startup ramp rate of the LDO can be controlled using the following equation:

$$\frac{\Delta V_{LDO}}{\Delta t} = \frac{I_{LDO} - LIM}{8 \times C_{LDO}}$$

where I<sub>I DO-I IM</sub> is the output current limit of the LDO in normal mode (300mA, typ) and CIDO is the LDO output capacitor (2.2µF minimum required).

Applications that are sensitive to inrush current from the battery should select an LDO output capacitor as close to the minimum stability requirement as possible (2.2µF), while at the same time, maximizing the INLDO and SYS capacitance to filter any large current spikes from BATT.



Figure 14. Dynamic LDO Power Mode Control Idea

#### **PCB Layout Guidelines**

Careful printed circuit board (PCB) layout is necessary to achieve optimal performance. Follow these guidelines when designing the PCB:

- 1) Place decoupling components (C<sub>CHGIN</sub>, C<sub>SYS</sub>, C<sub>BATT</sub>, C<sub>INLDO</sub>, C<sub>LDO</sub>) close to the IC.
- 2) A single decoupling capacitor can be used to bypass both SYS and INLDO to GND. Use a short and wide copper flood to connect SYS and INLDO.
- 3) If INLDO has a different power source (other than SYS), then a separate INLDO decoupling capacitor (not drawn in Figure 15) is recommended.
- 4) The value of  $C_{INLDO}$  should be larger than  $C_{LDO}$ . If  $C_{LDO}$  = 2.2 $\mu$ F, then choose  $C_{INLDO}$  = 4.7 $\mu$ F or greater.

Figure 15 shows an example PCB top-metal layout with 0.2mm component-to-component spacing.



Figure 15. PCB Top-Metal and Component Layout Example

# Detailed Description—Dual-Channel Current Sink Driver

The IC has a dual-channel current sink driver designed to drive LEDs in portable devices (see Figure 16). The circuit can also be used as a general-purpose current sink driver for other applications. The driver's on-time and frequency are independently programmable for each output to achieve a desired blink pattern. Alternatively, the LEDs can be continuously on (not blinking). The blink period is programmable from 0.5s to 8s, with an on-time duty cycle from 6.25% to 100%.

# Detailed Description—I<sup>2</sup>C Serial Interface

The IC features a revision 3.0 I<sup>2</sup>C-compatible, 2-wire serial interface consisting of a bidirectional serial data line (SDA) and a serial clock line (SCL). The IC is a slave-only device that relies on an external bus master to generate SCL. SCL clock rates from 0Hz to 3.4MHz are supported.

I<sup>2</sup>C is an open-drain bus and therefore SDA and SCL require pullups.

The device's I<sup>2</sup>C communication controller implements 7-bit slave addressing. An I<sup>2</sup>C bus master initiates communication with the slave by issuing a START condition followed by the slave address. The slave address is factory programmable to one of two options (<u>Table 15</u>). All slave addresses not mentioned in Table 15 are not acknowledged.

The IC uses 8-bit registers with 8-bit register addressing. They support standard communication protocols: (1) Writing to a single register (2) Writing to multiple sequential registers with an automatically incrementing data pointer (3) Reading from a single register (4) Reading from multiple sequential registers with an automatically incrementing data pointer. For additional information on the I<sup>2</sup>C protocols, refer to the MAX77734 I<sup>2</sup>C Implementer's Guide and/or the I<sup>2</sup>C specification that is freely available on the internet.



Figure 16. LED Current Sinks Functional Block Diagram

### Table 15. I<sup>2</sup>C Slave Address Options

| ADDRESS                     | 7-BIT SLAVE ADDRESS | 8-BIT WRITE ADDRESS | 8-BIT READ ADDRESS |
|-----------------------------|---------------------|---------------------|--------------------|
| Main Address<br>(ADDR = 1)* | 0x48, 0b 100 1000   | 0x90, 0b 1001 0000  | 0x91, 0b 1001 0001 |
| Main Address<br>(ADDR = 0)* | 0x40, 0b 100 0000   | 0x80, 0b 1000 0000  | 0x81, 0b 1000 0001 |
| Test Mode**                 | 0x49, 0b 100 1001   | 0x92, 0b 1001 0010  | 0x93, 0b 1001 0011 |

<sup>\*</sup>Perform all reads and writes on the Main Address. ADDR is a factory one-time programmable (OTP) option, allowing for address changes in the event of a bus conflict. Contact Maxim for more information.

### **Register Map**

#### **MAX77734**

| ADDRESS  | NAME            | MSB         |                     |                     |                   |                 |                              |              | LSB          |
|----------|-----------------|-------------|---------------------|---------------------|-------------------|-----------------|------------------------------|--------------|--------------|
| GLOBAL C | ONFIGURATION    |             |                     |                     |                   |                 |                              |              |              |
| 0x00     | INT_GLBL[7:0]   | RSVD        | POKLDO_<br>I        | TJAL2_R             | TJAL1_R           | nENLDO_<br>R    | nENLDO_<br>F                 | RSVD         | RSVD         |
| 0x01     | INT_CHG[7:0]    | RSVD        | SYS_<br>CNFG_I      | SYS_<br>CTRL_I      | CHGIN_<br>CTRL_I  | TJ_<br>REG_I    | CHGIN_I                      | CHG_I        | THM_I        |
| 0x02     | STAT_CHG_A[7:0] | RSVD        | VCHGIN_<br>MIN_STAT | ICHGIN_<br>LIM_STAT | VSYS_<br>MIN_STAT | TJ_REG_<br>STAT | THM                          | 1_DTLS[2:    | 0]           |
| 0x03     | STAT_CHG_B[7:0] |             | CHG_D               | OTLS[3:0]           |                   | CHGIN_          | CHGIN_DTLS[1:0]              |              | TIME_<br>SUS |
| 0x04     | ERCFLAG[7:0]    | WDT_<br>RST | WDT_OFF             | SFT_RST             | SFT_OFF           | MRST            | SYSUVLO                      | SYS-<br>OVLO | TOVLD        |
| 0x05     | STAT_GLBL[7:0]  | DID         | M[1:0]              | POKLDO_<br>S        | TJAL2_S           | TJAL1_S         | STAT_EN-<br>LDO              | вок          | STAT_<br>IRQ |
| 0x06     | INTM_GLBL[7:0]  | RSVD        | POKLDO_<br>IM       | TJAL2_<br>RM        | TJAL1_<br>RM      | nENLDO_<br>RM   | nENLDO_<br>FM                | RSVD         | RSVD         |
| 0x07     | INT_M_CHG[7:0]  | RSVD        | SYS_<br>CNFG_M      | SYS_<br>CTRL_M      | CHGIN_<br>CTRL_M  | TJ_<br>REG_M    | CHGIN_M                      | CHG_M        | тнм_м        |
| 0x08     | CNFG_GLBL[7:0]  | PU_DIS      | T_MRST              | BIAS_<br>LPM        | BIAS_<br>REQ      | nENLDO_<br>MODE | DB_nEN-<br>LDO SFT_CTRL[1:0] |              | TRL[1:0]     |
| 0x09     | CID[7:0]        | _           |                     |                     |                   |                 | CID[3:                       | 0]           |              |
| 0x0A     | CNFG_WDT[7:0]   | RSVD        | RSVD                | WDT_F               | PER[1:0]          | WDT_<br>MODE    | WDT_CLR                      | WDT_<br>EN   | WDT_<br>LOCK |

<sup>\*\*</sup>When test mode is unlocked, the additional address is acknowledged. Test mode details are confidential. If possible, leave the test mode address unallocated to allow for the rare event that debugging needs to be performed in cooperation with Maxim.

### MAX77734 (continued)

|          |                     |                     |             | ,            |             | 1          | 1           |               | ,                   |
|----------|---------------------|---------------------|-------------|--------------|-------------|------------|-------------|---------------|---------------------|
| ADDRESS  | NAME                | MSB                 |             |              |             |            |             |               | LSB                 |
| CHARGER  | CONFIGURATION       |                     |             |              |             |            |             |               |                     |
| 0x20     | CNFG_CHG_A[7:0]     | THM_                | HOT[1:0]    | THM_W        | ARM[1:0]    | THM_C      | OOL[1:0]    | THM_COLD[1:0] |                     |
| 0x21     | CNFG_CHG_B[7:0]     | VCHGIN_MIN[2:0] ICH |             |              | HGIN_LIM[2  | :0]        | I_PQ        | CHG_<br>EN    |                     |
| 0x22     | CNFG_CHG_C[7:0]     |                     | CHG_PQ[2:   | 0]           | I_TER       | M[1:0]     | T_T         | OPOFF[2:      | 0]                  |
| 0x23     | CNFG_CHG_D[7:0]     |                     | TJ_REG[2:0  | )]           |             | VSY        | /S_REG[4:0] |               |                     |
| 0x24     | CNFG_CHG_E[7:0]     |                     |             | CHG_         | CC[5:0]     |            |             | T_FA          | AST_<br>G[1:0]      |
| 0x25     | CNFG_CHG_F[7:0]     |                     |             | CHG_CC       | _JEITA[5:0] |            |             | THM_<br>EN    | RSVD                |
| 0x26     | CNFG_CHG_G[7:0]     |                     | CHG_CV[5:0] |              |             |            |             | USBS          | RSVD                |
| 0x27     | CNFG_CHG_H[7:0]     | CHG_CV_JEITA[5:0]   |             |              |             |            | RSVD        | RSVD          |                     |
| 0x28     | CNFG_CHG_I[7:0]     |                     | IMON_DISCH  | HG_SCALE[3   | :0]         |            | MUX_SEI     | _[3:0]        |                     |
| LDO CONF | IGURATION           |                     |             |              |             |            |             |               |                     |
| 0x30     | CNFG_LDO_A[7:0]     | ADE_<br>LDO         |             |              | LDO         | _VREG[6:0] |             |               |                     |
| 0x31     | CNFG_LDO_B[7:0]     |                     |             |              |             | LDO_I      | PM[1:0]     | LDO_E         | EN[1:0]             |
| CURRENT  | SINKS CONFIGURATION | N                   |             |              |             |            |             |               |                     |
| 0x40     | CNFG_SNK1_A[7:0]    | SNK_                | FS1[1:0]    | INV_<br>SNK1 |             | BR         | Γ_SNK1[4:0] |               |                     |
| 0x41     | CNFG_SNK1_B[7:0]    |                     | P_SNK1[3:0] |              |             |            |             | [3:0]         |                     |
| 0x42     | CNFG_SNK2_A[7:0]    | SNK_FS2[1:0]        |             |              |             |            |             |               |                     |
| 0x43     | CNFG_SNK2_B[7:0]    |                     | P_SNK2[3:0] |              |             | [3:0]      |             |               |                     |
| 0x44     | CNFG_SNK_TOP[7:0]   | _                   | _           | _            | _           | _          | _           | CLK_<br>64_S  | EN_<br>SNK_<br>MSTR |

### INT\_GLBL (0x00)

| BIT         | 7                  | 6                  | 5                  | 4                  | 3                  | 2                  | 1                  | 0                  |
|-------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Field       | RSVD               | POKLDO_I           | TJAL2_R            | TJAL1_R            | nENLDO_R           | nENLDO_F           | RSVD               | RSVD               |
| Reset       | 0b0                |
| Access Type | Read Clears<br>All |

| BITFIELD | BITS | RESET-<br>TYPE | DESCRIPTION                      | DECODE                                                                                                                                                                                                           |
|----------|------|----------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RSVD     | 7    | SYSRST         | Reserved. Reads back 0.          | N/A                                                                                                                                                                                                              |
| POKLDO_I | 6    | SYSRST         | POKLDO Interrupt                 | 0 = POKLDO_S has not changed since the last time this bit was read. 1 = POKLDO_S has changed since the last time this bit ws read.                                                                               |
| TJAL2_R  | 5    | SYSRST         | Thermal Alarm 2 Rising Interrupt | 0 = The junction temperature has not risen above T <sub>JAL2</sub> since the last time this bit was read.  1 = The junction temperature has risen above T <sub>JAL2</sub> since the last time this bit was read. |
| TJAL1_R  | 4    | SYSRST         | Thermal Alarm 1 Rising Interrupt | 0 = The junction temperature has not risen above T <sub>JAL1</sub> since the last time this bit was read.  1 = The junction temperature has risen above T <sub>JAL1</sub> since the last time this bit was read. |
| nENLDO_R | 3    | SYSRST         | nENLDO Rising Interrupt          | 0 = No nENLDO rising edges have occurred since the last time this bit was read. 1 = A nENLDO rising edge as occurred since the last time this bit was read.                                                      |
| nENLDO_F | 2    | SYSRST         | nENLDO Falling Interrupt         | 0 = No nENLDO falling edges have occurred since the last time this bit was read. 1 = A nENLDO falling edge as occurred since the last time this bit was read.                                                    |
| RSVD     | 1    | SYSRST         | Reserved. Reads back 0.          | N/A                                                                                                                                                                                                              |
| RSVD     | 0    | SYSRST         | Reserved. Reads back 0.          | N/A                                                                                                                                                                                                              |

### INT\_CHG (0x01)

| BIT         | 7                  | 6                  | 5                  | 4                  | 3                  | 2                  | 1                  | 0                  |
|-------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Field       | RSVD               | SYS_<br>CNFG_I     | SYS_<br>CTRL_I     | CHGIN_<br>CTRL_I   | TJ_REG_I           | CHGIN_I            | CHG_I              | THM_I              |
| Reset       | 0b1                | 0b0                |
| Access Type | Read Clears<br>All |

| BITFIELD         | BITS | RESET-<br>TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                      | DECODE                                                                                                                                                                                         |  |
|------------------|------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| RSVD             | 7    | SYSRST         | Reserved. Reads back 0.                                                                                                                                                                                                                                                                                                          | N/A                                                                                                                                                                                            |  |
| SYS_CNFG_I       | 6    | SYSRST         | System Voltage Configuration Error Interrupt. Goes high when V <sub>SYS-REG</sub> and V <sub>FAST-CHG</sub> are programmed too close to each other. Reads back 1 when the bit combination in CHG_CV[5:0] or CHG_CV_JEITA[5:0] has been forced to change (reduce) to ensure V <sub>SYS-REG</sub> = V <sub>FAST-CHG</sub> + 200mV. | 0 = No configuration error since the last time this bit was read. 1 = The bits in CHG_CV[5:0] have been forced to change to ensure V <sub>SYS-REG</sub> is 200mV above V <sub>FAST-CHG</sub> . |  |
| SYS_CTRL_I       | 5    | SYSRST         | Minimum System Voltage Regulation<br>Loop Related Interrupt. Signals a<br>change in VSYS_MIN_STAT.                                                                                                                                                                                                                               | 0 = VSYS_MIN_STAT has not changed since the last time this bit was read. 1 = VSYS_MIN_STAT has changed.                                                                                        |  |
| CHGIN_<br>CTRL_I | 4    | SYSRST         | CHGIN Control-Loop Related Interrupt. Signals a change in the minimum input voltage regulation loop (VCHGIN_MIN_STAT) or the input current-limit loop (ICHGIN_LIM_STAT).                                                                                                                                                         | 0 = Neither VCHGIN_MIN_STAT nor ICHGIN_LIM_STAT has changed since the last time this bit was read. 1 = VCHGIN_MIN_STAT or ICHGIN_LIM_STAT has changed.                                         |  |
| TJ_REG_I         | 3    | SYSRST         | Die Junction Temperature Regulation Interrupt. Signals a change in the die temperature regulation loop (TJ_REG_STAT).                                                                                                                                                                                                            | 0 = TJ_REG_STAT has not changed since the last time this bit was read. 1 = TJ_REG_STAT has changed.                                                                                            |  |
| CHGIN_I          | 2    | SYSRST         | CHGIN Related Interrupt. Signals a change in CHGIN_DTLS[1:0].                                                                                                                                                                                                                                                                    | 0 = The bits in CHGIN_DTLS[1:0] have not changed since the last time this bit was read. 1 = The bits in CHGIN_DTLS[1:0] have changed.                                                          |  |
| CHG_I            | 1    | SYSRST         | Charger Related Interrupt. Signals a change in CHG_DTLS[3:0].                                                                                                                                                                                                                                                                    | 0 = The bits in CHG_DTLS[3:0] have not changed since the last time this bit was read. 1 = The bits in CHG_DTLS[3:0] have changed.                                                              |  |
| THM_I            | 0    | SYSRST         | Thermistor Related Interrupt. Signals a change in THM_DTLS[2:0].                                                                                                                                                                                                                                                                 | 0 = The bits in THM_DTLS[2:0] have not changed since the last time this bit was read. 1 = The bits in THM_DTLS[2:0] have changed.                                                              |  |

### STAT\_CHG\_A (0x02)

| BIT         | 7         | 6                   | 5                   | 4                 | 3               | 2             | 1 | 0 |
|-------------|-----------|---------------------|---------------------|-------------------|-----------------|---------------|---|---|
| Field       | RSVD      | VCHGIN_<br>MIN_STAT | ICHGIN_<br>LIM_STAT | VSYS_<br>MIN_STAT | TJ_REG_<br>STAT | THM_DTLS[2:0] |   | ] |
| Reset       | 0b0       | 0b0                 | 0b0                 | 0b0               | 0b0             | 0b000         |   |   |
| Access Type | Read Only | Read Only           | Read Only           | Read Only         | Read Only       | Read Only     |   |   |

| BITFIELD            | BITS | RESET-<br>TYPE | DESCRIPTION                                                              | DECODE                                                                                                                                                                                                                                                                                                                                                                        |  |
|---------------------|------|----------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| RSVD                | 7    | CHGPOK         | Reserved. Reads back 0.                                                  | N/A                                                                                                                                                                                                                                                                                                                                                                           |  |
| VCHGIN_<br>MIN_STAT | 6    | CHGPOK         | Minimum Input Voltage Regulation Loop<br>Status                          | 0 = The minimum CHGIN voltage regulation loop has not engaged. 1 = The loop has engaged to reduce CHGIN current to regulate VCHGIN ≥ VCHGIN-MIN-                                                                                                                                                                                                                              |  |
| ICHGIN_<br>LIM_STAT | 5    | CHGPOK         | Input Current-Limit Loop Status                                          | 0 = The CHGIN current-limit loop is not engaged. 1 = The loop has engaged to regulate ICHGIN ≤ ICHGIN-LIM                                                                                                                                                                                                                                                                     |  |
| VSYS_<br>MIN_STAT   | 4    | CHGPOK         | Minimum System Voltage Regulation<br>Loop Status                         | 0 = The minimum system voltage regulation loop is not engaged. 1 = The loop has engaged to regulate V <sub>SYS</sub> ≥ V <sub>SYS-MIN</sub> .                                                                                                                                                                                                                                 |  |
| TJ_REG_<br>STAT     | 3    | CHGPOK         | Maximum Junction Temperature<br>Regulation Loop Status                   | 0 = The maximum junction temperature regulation loop is not engaged. 1 = The loop has engaged and is reducing charge current to limit die temperature.                                                                                                                                                                                                                        |  |
| THM_DTLS            | 2:0  | CHGPOK         | Battery Temperature Details<br>Valid Only When<br>CHGIN_DTLS[1:0] = 0b11 | 0b000 = Thermistor is diabled (THM_EN = 0). 0b001 = Battery is cold as programmed by THM_COLD[1:0]. 0b010 = Battery is cool as programmed by THM_COOL[1:0]. 0b011 = Battery is warm as programmed by THM_WARM[1:0]. 0b100 = Battery is hot as programmed by THM_HOT[1:0]. 0b101 = Battery temperature is normal as programmed by CNFG_CHG_A register. 0b110-0b111 = Reserved. |  |

### STAT\_CHG\_B (0x03)

| BIT         | 7             | 6         | 5 | 4         | 3               | 2         | 1         | 0        |
|-------------|---------------|-----------|---|-----------|-----------------|-----------|-----------|----------|
| Field       | CHG_DTLS[3:0] |           |   |           | CHGIN_DTLS[1:0] |           | CHG       | TIME_SUS |
| Reset       | 0b0000        |           |   |           | 0b              | 00        | 0b0       | 0b0      |
| Access Type |               | Read Only |   | Read Only |                 | Read Only | Read Only |          |

| BITFIELD       | BITS | RESET-<br>TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                       | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------|------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CHG_DTLS       | 7:4  | CHGPOK         | Charger Details. Indicates the current state of the charger.                                                                                                                                                                                                                                                                      | 0b0000 = Charger off. 0b0001 = Prequalification mode. 0b0010 = Fast-charge constant-current (CC) mode. 0b0011 = JEITA-modified fast-charge constant-current mode. 0b0100 = Fast-charge constant-voltage (CV) mode. 0b0101 = JEITA-modified fast-charge constant-voltage mode. 0b0110 = Top-off mode. 0b0111 = JEITA-modified top-off mode. 0b1001 = JEITA-modified done (done was entered through the JEITA-modified fast-charge states). 0b1010 = Prequalification timer fault. 0b1011 = Fast-charge timer fault. 0b1100 = Battery temperature fault. 0b1101-0b1111 = Reserved. |
| CHGIN_<br>DTLS | 3:2  | CHGPOK         | CHGIN Status Details                                                                                                                                                                                                                                                                                                              | 0b00 = CHGIN voltage is below the UVLO threshold (V <sub>CHGIN_UVLO</sub> ) or USB suspended (USBS = 1). 0b01 = CHGIN voltage is above the OVP threshold (V <sub>CHGIN_OVP</sub> ). 0b10 = The CHGIN input is being debounced (no power drawn from CHGIN during debounce). 0b11 = The CHGIN input is debounced and valid.                                                                                                                                                                                                                                                        |
| CHG            | 1    | CHGPOK         | Quick Charger Status                                                                                                                                                                                                                                                                                                              | 0 = Charging is not happening.<br>1 = Charging is happening.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| TIME_SUS       | 0    | CHGPOK         | Time Suspend Indicator. The fast-charge safety timer susepnds if any of the following are true: charge current has dropped below 20% of I <sub>FAST-CHG</sub> while the charger state machine is in FAST CHARGE (CC) state, the charger is in suppliment mode, or the charger state machine is in BATTERY TEMPERATURE FAULT mode. | 0 = Charger's timers are not active or not suspended. 1 = Charger's active timer suspended.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

### ERCFLAG (0x04)

| BIT         | 7                  | 6                  | 5                  | 4                  | 3                  | 2                  | 1                  | 0                  |
|-------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Field       | WDT_RST            | WDT_OFF            | SFT_RST            | SFT_OFF            | MRST               | SYSUVLO            | SYSOVLO            | TOVLD              |
| Reset       | 0b0                |
| Access Type | Read<br>Clears All | Read Clears<br>All | Read Clears<br>All |

| BITFIELD | BITS | RESET-<br>TYPE | DESCRIPTION                                                                                                                                       | DECODE                                                                                                                                                                                                  |  |
|----------|------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| WDT_RST  | 7    | SYSPOR         | Watchdog Timer Reset Flag. This bit sets when the watchdog timer expires and causes a power-reset (WTD_EXP = 1 and WTD_MODE = 1).                 | 0 = Watchdog timer has not caused a power-reset since the last time this bit was read. 1 = Watchdog timer has expired and caused a power-reset since the last time this bit was read.                   |  |
| WDT_OFF  | 6    | SYSPOR         | Watchdog Timer OFF Flag. This bit sets when the watchdog timer expires and causes a power-off (WDT_EXP = 1 and WDT_MODE = 0).                     | 0 = Watchdog timer has not caused a power-off since the last time this bit was read. 1 = Watchdog timer has expired and caused a power-off since the last time this bit was read.                       |  |
| SFT_RST  | 5    | SYSPOR         | Software Reset Flag. This bit sets when an I <sup>2</sup> C write causes a power-reset (SFT_RST[1:0] = 0b01).                                     | <ul> <li>0 = No software caused power-reset since</li> <li>the last time this bit was read.</li> <li>1 = Software has caused a power-reset since</li> <li>the last time this bit was read.</li> </ul>   |  |
| SFT_OFF  | 4    | SYSPOR         | Software OFF Flag. This bit sets when an I <sup>2</sup> C write causes a power-off (SFT_CTRL[1:0] = 0b10).                                        | 0 = No software caused power-off since the last time this bit was read. 1 = Software has caused a power-off since the last time this bit was read.                                                      |  |
| MRST     | 3    | SYSPOR         | Manual Reset Timer Flag. This bit sets when a manual reset event (MAN_RST = 1) causes a power reset.                                              | 0 = Manual reset has not caused power-reset since the last time this bit was read. 1 = Manual reset has caused power-reset since the last time this bit ws read.                                        |  |
| SYSUVLO  | 2    | SYSPOR         | SYS Domain Undervoltage-Lockout<br>Flag. This bit sets when the SYS<br>domain voltage falls below<br>V <sub>SYSUVLO</sub> and causes a power-off. | 0 = SYS domain undervoltage lockout has not caused a power-off since the last time this bit was read. 1 = SYS domain undervoltage lockout has caused a power-off since the last time this bit was read. |  |
| SYSOVLO  | 1    | SYSPOR         | SYS Domain Overvoltage-Lockout Flag. This bit sets when the SYS domain voltage rises above V <sub>SYSOVLO</sub> and causes a power-off.           | 0 = SYS domain overvoltage lockout has not caused a power-off since the last time this bit was read. 1 = SYS domain overvoltage lockout has caused a power-off since the last time this bit was read.   |  |
| TOVLD    | 0    | SYSPOR         | Thermal Overload Flag. This bit sets when the junction temperature exceeds 165°C and causes a power-off.                                          | 0 = Thermal overload has not caused a power-off since the last time this bit was read. 1 = Thermal overload has caused a power-off since the last time this bit was read.                               |  |

### STAT\_GLBL (0x05)

| BIT         | 7         | 6 | 5         | 4         | 3         | 2              | 1         | 0         |
|-------------|-----------|---|-----------|-----------|-----------|----------------|-----------|-----------|
| Field       | DIDM[1:0] |   | POKLDO_S  | TJAL2_S   | TJAL1_S   | STAT_<br>ENLDO | вок       | STAT_IRQ  |
| Reset       | 0b10      |   | 0b0       | 0b0       | 0b0       | 0b0            | 0b0       | 0b0       |
| Access Type | Read Only |   | Read Only | Read Only | Read Only | Read Only      | Read Only | Read Only |

| BITFIELD       | BITS | RESET-<br>TYPE | DESCRIPTION                                                                                                      | DECODE                                                                                                                                                             |
|----------------|------|----------------|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIDM           | 7:6  | SYSRST         | Device Identification Bits for<br>Metal Options                                                                  | 0b00 = Reserved for future use.<br>0b01 = Reserved for future use.<br>0b10 = MAX77734<br>0b11 = Reserved for future use.                                           |
| POKLDO_S       | 5    | SYSRST         | LDO Power-OK Status. Continuous software mirror of the POKLDO pin.                                               | 0 = POKLDO is low<br>1 = POKLDO is high (Hi-Z)                                                                                                                     |
| TJAL2_S        | 4    | SYSRST         | Thermal Alarm 2 Status                                                                                           | 0 = The junction temperature is less than $T_{JAL2}$<br>1 = The junction temperature is greater than $T_{JAL2}$                                                    |
| TJAL1_S        | 3    | SYSRST         | Thermal Alarm 1 Status                                                                                           | 0 = The junction temperature is less than T <sub>JAL1</sub> 1 = The junction temperature is greater than T <sub>JAL1</sub>                                         |
| STAT_<br>ENLDO | 2    | SYSRST         | Debounced Status for the nENLDO input                                                                            | 0 = nENLDO is not asserted (logic high)<br>1 = nENLDO is asserted (logic low)                                                                                      |
| вок            | 1    | SYSRST         | System Bias OK Status Bit                                                                                        | 0 = Bias not ready or not enabled.<br>1 = Bias enabled and ready.                                                                                                  |
| STAT_IRQ       | 0    | SYSRST         | Interrupt Status. Continuous <i>inverted</i> software mirror of the nIRQ pin as if all interrupts were unmasked. | 0 = No interrupts pending. nIRQ would<br>be high if all interrupts were unmasked.<br>1 = Interrupts pending. nIRQ would be<br>low if all interrupts were unmasked. |

### MAX77734

# Ultra-Low Power Tiny PMIC with Power Path Charger for Small Li+ and 150mA LDO

### INTM\_GLBL (0x06)

| BIT         | 7           | 6             | 5           | 4           | 3             | 2             | 1           | 0           |
|-------------|-------------|---------------|-------------|-------------|---------------|---------------|-------------|-------------|
| Field       | RSVD        | POKLDO_<br>IM | TJAL2_RM    | TJAL1_RM    | nENLDO_<br>RM | nENLDO_<br>FM | RSVD        | RSVD        |
| Reset       | 0b0         | 0b1           | 0b1         | 0b1         | 0b1           | 0b1           | 0b0         | 0b0         |
| Access Type | Write, Read | Write, Read   | Write, Read | Write, Read | Write, Read   | Write, Read   | Write, Read | Write, Read |

| BITFIELD  | BITS | RESET-<br>TYPE | DESCRIPTION                                                                                                        | DECODE                                                 |  |
|-----------|------|----------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|
| RSVD      | 7    | SYSRST         | Reserved. Bit is a don't care.                                                                                     | N/A                                                    |  |
| POKLDO_IM | 6    | SYSRST         | POKLDO_I Interrupt Mask. Setting this bit prevents the POKLDO_I bit from causing hardware interrupts.              | 0 = POKLDO_I is not masked.<br>1 = POKLDO_I is masked. |  |
| TJAL2_RM  | 5    | SYSRST         | Thermal Alarm 2 Rising Interrupt Mask. Setting this bit prevents the TJAL2_R bit from causing hardware interrupts. | 0 = TJAL2_R is not masked.<br>1 = TJAL2_R is masked.   |  |
| TJAL1_RM  | 4    | SYSRST         | Thermal Alarm 1 Rising Interrupt Mask. Setting this bit prevents the TJAL1_R bit from causing hardware interrupts. | 0 = TJAL1_R is not masked.<br>1 = TJAL1_R is masked.   |  |
| nENLDO_RM | 3    | SYSRST         | nENLDO Rising Interrupt Mask. Setting this bit prevents the nENLDO_R bit from causing hardware interrupts.         | 0 = nENLDO_R is unmasked.<br>1 = nENLDO_R is masked.   |  |
| nENLDO_FM | 2    | SYSRST         | nENLDO Falling Interrupt Mask. Setting this bit prevents the nENLDO_F bit from causing hardware interrupts.        | 0 = nENLDO_F is not masked.<br>1 = nENLDO_F is masked. |  |
| RSVD      | 1    | SYSRST         | Reserved. Bit is a don't care.                                                                                     | N/A                                                    |  |
| RSVD      | 0    | SYSRST         | Reserved. Bit is a don't care.                                                                                     | N/A                                                    |  |

### MAX77734

# Ultra-Low Power Tiny PMIC with Power Path Charger for Small Li+ and 150mA LDO

### INT\_M\_CHG (0x07)

| BIT         | 7           | 6              | 5              | 4                | 3           | 2           | 1           | 0           |
|-------------|-------------|----------------|----------------|------------------|-------------|-------------|-------------|-------------|
| Field       | RSVD        | SYS_<br>CNFG_M | SYS_<br>CTRL_M | CHGIN_<br>CTRL_M | TJ_REG_M    | CHGIN_M     | CHG_M       | THM_M       |
| Reset       | 0b1         | 0b1            | 0b1            | 0b1              | 0b1         | 0b1         | 0b1         | 0b1         |
| Access Type | Write, Read | Write, Read    | Write, Read    | Write, Read      | Write, Read | Write, Read | Write, Read | Write, Read |

| BITFIELD         | BITS | RESET-<br>TYPE | DESCRIPTION                                                                      | DECODE                                                         |
|------------------|------|----------------|----------------------------------------------------------------------------------|----------------------------------------------------------------|
| RSVD             | 7    | SYSRST         | Reserved. Bit is a don't care.                                                   | N/A                                                            |
| SYS_<br>CNFG_M   | 6    | SYSRST         | Setting this bit prevents the SYS_CNFG_I bit from causing hardware interrupts.   | 0 = SYS_CNFG_I is not masked.<br>1 = SYS_CNFG_I is masked.     |
| SYS_<br>CTRL_M   | 5    | SYSRST         | Setting this bit prevents the SYS_CTRL_I bit from causing hardware interrupts.   | 0 = SYS_CTRL_I is not masked.<br>1 = SYS_CTRL_I is masked.     |
| CHGIN_<br>CTRL_M | 4    | SYSRST         | Setting this bit prevents the CHGIN_CTRL_I bit from causing hardware interrupts. | 0 = CHGIN_CTRL_I is not masked.<br>1 = CHGIN_CTRL_I is masked. |
| TJ_REG_M         | 3    | SYSRST         | Setting this bit prevents the TJ_REG_I bit from causing hardware interrupts.     | 0 = TJ_REG_I is not masked.<br>1 = TJ_REG_I is masked.         |
| CHGIN_M          | 2    | SYSRST         | Setting this bit prevents the CHGIN_I bit from causing hardware interrupts.      | 0 = CHGIN_I is not masked.<br>1 = CHGIN_I is masked.           |
| CHG_M            | 1    | SYSRST         | Setting this bit prevents the CHG_I bit from causing hardware interrupts.        | 0 = CHG_I is not masked.<br>1 = CHG_I is masked.               |
| THM_M            | 0    | SYSRST         | Setting this bit prevents the THM_I bit from causing hardware interrupts.        | 0 = THM_I is not masked.<br>1 = THM_I is masked.               |

### CNFG\_GLBL (0x08)

| BIT         | 7           | 6           | 5           | 4           | 3               | 2              | 1             | 0 |
|-------------|-------------|-------------|-------------|-------------|-----------------|----------------|---------------|---|
| Field       | PU_DIS      | T_MRST      | BIAS_LPM    | BIAS_REQ    | nENLDO_<br>MODE | DB_nEN-<br>LDO | SFT_CTRL[1:0] |   |
| Reset       | 0b0         | OTP         | 0b1         | 0b0         | OTP             | OTP            | 0b00          |   |
| Access Type | Write, Read     | Write, Read    | Write, Read   |   |

| BITFIELD        | BITS | RESET-<br>TYPE | DESCRIPTION                                                      | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|-----------------|------|----------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PU_DIS          | 7    | SYSRST         | nENLDO Internal Pullup Resistor<br>Control to V <sub>CCINT</sub> | 0 = 200kΩ pullup resistor for momentary push buttons<br>1 = 10MΩ pullup resistor for persistent slide switches                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| T_MRST          | 6    | SYSRST         | Sets the Manual Reset Time (t <sub>MRST</sub> )                  | 0 = 8 seconds<br>1 = 16 seconds                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| BIAS_LPM        | 5    | SYSRST         | System Bias Low-Power Mode Software Request                      | 0 = Bias requested to be in normal-power mode whenever it is enabled. 1 = Bias requested to be in low-power mode whenever it is enabled.                                                                                                                                                                                                                                                                                                                                                                                                |  |
| BIAS_REQ        | 4    | SYSRST         | System Bias Enable Software Request                              | 0 = Bias not requested on by software.<br>1 = Bias forced on by software.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| nENLDO_<br>MODE | 3    | SYSRST         | nENLDO (ONKEY) Default Configuration Mode                        | 0 = Push-button mode<br>1 = Slide-switch mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| DB_nENLDO       | 2    | SYSRST         | Debounce Timer for the nENLDO pin                                | 0 = 200μs debounce<br>1 = 30ms debounce                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| SFT_CTRL        | 1:0  | SYSRST         | Software Control Functions                                       | 0b00 = No Action 0b01 = Software Reset. Causes a power-reset. The IC powers down, configuration registers reset (SYSRST), and the IC powers up and turns the LDO on again. 0b10 = Software Off. The IC powers down, configuration registers reset, and the IC remains off and waits for a wake- up event to turn on again. 0b11 = Factory-Ship Mode Enter (FSM). The IC powers down, configuration registers reset, and the internal BATT to SYS switch opens. The device remains this way until a factory-ship mode exit event occurs. |  |

#### CID (0x09)

| BIT         | 7 | 6 | 5 | 4 | 3         | 2 | 1 | 0 |
|-------------|---|---|---|---|-----------|---|---|---|
| Field       | _ | _ | _ | _ | CID[3:0]  |   |   |   |
| Reset       | _ | _ | _ | _ | OTP       |   |   |   |
| Access Type | _ | _ | _ | _ | Read Only |   |   |   |

| BITFIELD | BITS | RESET-<br>TYPE | DESCRIPTION                              | DECODE                               |  |
|----------|------|----------------|------------------------------------------|--------------------------------------|--|
| CID      | 3:0  | SYSPOR         | Chip Identification Code for OTP Options | Varies depending on Factory Options. |  |

### CNFG\_WDT (0x0A)

| ВІТ         | 7           | 6           | 5            | 4    | 3            | 2                         | 1           | 0         |
|-------------|-------------|-------------|--------------|------|--------------|---------------------------|-------------|-----------|
| Field       | RSVD        | RSVD        | WDT_PER[1:0] |      | WDT_<br>MODE | WDT_CLR                   | WDT_EN      | WDT_LOCK  |
| Reset       | 0b0         | 0b0         | 0b           | 11   | 0b0          | 0b0                       | OTP         | OTP       |
| Access Type | Write, Read | Write, Read | Write,       | Read | Write, Read  | Write 1 to<br>Clear, Read | Write, Read | Read Only |

| BITFIELD | BITS | RESET-<br>TYPE | DESCRIPTION                                                                                                                        | DECODE                                                                                                                                                                   |  |
|----------|------|----------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| RSVD     | 7    | SYSRST         | Reserved. Bit is a don't care.                                                                                                     | N/A                                                                                                                                                                      |  |
| RSVD     | 6    | SYSRST         | Reserved. Bit is a don't care.                                                                                                     | N/A                                                                                                                                                                      |  |
| WDT_PER  | 5:4  | SYSRST         | Watchdog Timer Period. Sets t <sub>WD</sub> . Watchdog timer is reset to the programmed value as soon as this bitfield is changed. | 0b00 = 16 seconds<br>0b01 = 32 seconds<br>0b10 = 64 seconds<br>0b11 = 128 seconds                                                                                        |  |
| WDT_MODE | 3    | SYSRST         | Watchdog Timer Expired Action.  Determines what the IC does after the watchdog timer expires.                                      | 0 = Watchdog timer expire causes power-off. 1 = Watchdog timer expire causes power-reset.                                                                                |  |
| WDT_CLR  | 2    | SYSRST         | Watchdog Timer Clear Control. Set this bit to feed (reset) the watchdog timer.                                                     | 0 = Watchdog timer period is not reset.<br>1 = Watchdog timer is reset back to t <sub>WD</sub> .                                                                         |  |
| WDT_EN   | 1    | SYSRST         | Watchdog Timer Enable. Write protected depending on WDT_LOCK.                                                                      | 0 = Watchdog timer is not enabled. WDT_EXP = 0 always. 1 = Watchdog timer is enabled. If the timer expires without being fed (reset) then WDT_EXP = 1.                   |  |
| WDT_LOCK | 0    | SYSRST         | Factory-Set Safety Bit for the Watchdog Timer. Determines if the timer can be disabled through WTD_EN or not.                      | 0 = Watchdog timer can be enabled and disabled with WDT_EN. 1 = Watchdog timer can not be disabled with WDT_EN. (WDT_EN can still be used to enable the watchdog timer.) |  |

### MAX77734

# Ultra-Low Power Tiny PMIC with Power Path Charger for Small Li+ and 150mA LDO

### CNFG\_CHG\_A (0x20)

| BIT         | 7      | 6       | 5             | 4    | 3             | 2 | 1             | 0 |
|-------------|--------|---------|---------------|------|---------------|---|---------------|---|
| Field       | THM_H  | OT[1:0] | THM_WARM[1:0] |      | THM_COOL[1:0] |   | THM_COLD[1:0] |   |
| Reset       | 0b     | 00      | 0b00          |      | 0b11          |   | 0b11          |   |
| Access Type | Write, | Read    | Write,        | Read | Write, Read   |   | Write, Read   |   |

| BITFIELD | BITS | RESET-<br>TYPE | DESCRIPTION                                               | DECODE                                                           |
|----------|------|----------------|-----------------------------------------------------------|------------------------------------------------------------------|
| тнм_нот  | 7:6  | SYSRST         | Sets the V <sub>HOT</sub> JEITA<br>Temperature Threshold  | 0b00 = 0.411V<br>0b01 = 0.367V<br>0b10 = 0.327V<br>0b11 = 0.291V |
| THM_WARM | 5:4  | SYSRST         | Sets the V <sub>WARM</sub> JEITA<br>Temperature Threshold | 0b00 = 0.511V<br>0b01 = 0.459V<br>0b10 = 0.411V<br>0b11 = 0.367V |
| THM_COOL | 3:2  | SYSRST         | Sets the V <sub>COOL</sub> JEITA<br>Temperature Threshold | 0b00 = 0.923V<br>0b01 = 0.867V<br>0b10 = 0.807V<br>0b11 = 0.747V |
| THM_COLD | 1:0  | SYSRST         | Sets the V <sub>COLD</sub> JEITA<br>Temperature Threshold | 0b00 = 1.024V<br>0b01 = 0.976V<br>0b10 = 0.923V<br>0b11 = 0.867V |

### CNFG\_CHG\_B (0x21)

| BIT         | 7               | 6           | 5 | 4  | 3             | 2    | 1           | 0           |
|-------------|-----------------|-------------|---|----|---------------|------|-------------|-------------|
| Field       | VCHGIN_MIN[2:0] |             |   | 10 | CHGIN_LIM[2:0 | I_PQ | CHG_EN      |             |
| Reset       | 0b000           |             |   |    | 0b000         | 0b0  | OTP         |             |
| Access Type |                 | Write, Read |   |    | Write, Read   |      | Write, Read | Write, Read |

| BITFIELD       | BITS | RESET-<br>TYPE | DESCRIPTION                                                                                            | DECODE                                                                                                                                                                                        |
|----------------|------|----------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCHGIN_<br>MIN | 7:5  | SYSRST         | Sets the Minimum CHGIN Regulation Voltage (V <sub>CHGIN-MIN</sub> )                                    | 0b000 = 4.0V<br>0b001 = 4.1V<br>0b010 = 4.2V<br>0b011 = 4.3V<br>0b100 = 4.4V<br>0b101 = 4.5V<br>0b110 = 4.6V<br>0b111 = 4.7V                                                                  |
| ICHGIN_LIM     | 4:2  | CHGPOK         | Sets the CHGIN Input Current Limit (ICHGIN-LIM)                                                        | This bitfield decoding changes depending on factory option. See <u>Table 8</u> for details. 0b000 = 95mA/475mA 0b001 = 190mA/380mA 0b010 = 285mA 0b011 = 380mA/190mA 0b100-0b111 = 475mA/95mA |
| I_PQ           | 1    | SYSRST         | Sets the prequalification charge current (I <sub>PQ</sub> ) as a percentage of I <sub>FAST-CHG</sub> . | 0 = 10%<br>1 = 20%                                                                                                                                                                            |
| CHG_EN         | 0    | SYSRST         | Charger enable                                                                                         | 0 = Disabled<br>1 = Enabled                                                                                                                                                                   |

### CNFG\_CHG\_C (0x22)

| BIT         | 7           | 6           | 5 | 4      | 3      | 2             | 1 | 0 |
|-------------|-------------|-------------|---|--------|--------|---------------|---|---|
| Field       | CHG_PQ[2:0] |             |   | I_TER  | M[1:0] | T_TOPOFF[2:0] |   |   |
| Reset       | 0b111       |             |   | 0b     | 11     | 0b000         |   |   |
| Access Type |             | Write, Read |   | Write, | Read   | Write, Read   |   |   |

| BITFIELD | BITS | RESET-<br>TYPE | DESCRIPTION                                                                                                     | DECODE                                                                                                                                                                     |
|----------|------|----------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CHG_PQ   | 7:5  | SYSRST         | Sets the Battery Prequalification Voltage Threshold (V <sub>PQ</sub> )                                          | 0b000 = 2.3V<br>0b001 = 2.4V<br>0b010 = 2.5V<br>0b011 = 2.6V<br>0b100 = 2.7V<br>0b101 = 2.8V<br>0b110 = 2.9V<br>0b111 = 3.0V                                               |
| I_TERM   | 4:3  | SYSRST         | Sets the Battery Charge Termination<br>Current (I <sub>TERM</sub> ) as a Percentage of<br>I <sub>FAST-CHG</sub> | 0b00 = 5%<br>0b01 = 7.5%<br>0b10 = 10%<br>0b11 = 15%                                                                                                                       |
| T_TOPOFF | 2:0  | SYSRST         | Sets the Top-Off Timer Value (t <sub>TO</sub> )                                                                 | 0b000 = 0 minutes<br>0b001 = 5 minutes<br>0b010 = 10 minutes<br>0b011 = 15 minutes<br>0b100 = 20 minutes<br>0b101 = 25 minutes<br>0b110 = 30 minutes<br>0b111 = 35 minutes |

### CNFG\_CHG\_D (0x23)

| BIT         | 7 | 6           | 5       | 4             | 3 | 2 | 1 | 0 |  |
|-------------|---|-------------|---------|---------------|---|---|---|---|--|
| Field       |   | TJ_REG[2:0] |         | VSYS_REG[4:0] |   |   |   |   |  |
| Reset       |   | 0b000       | 0b10000 |               |   |   |   |   |  |
| Access Type |   | Write, Read |         | Write, Read   |   |   |   |   |  |

| BITFIELD | BITS | RESET-<br>TYPE | DESCRIPTION                                                                                                                                                                                               | DECODE                                                                                                                                                   |
|----------|------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| TJ_REG   | 7:5  | SYSRST         | Sets the Die Junction Temperature<br>Regulatoin Point (T <sub>J-REG</sub> )                                                                                                                               | 0b000 = 60°C<br>0b001 = 70°C<br>0b010 = 80°C<br>0b011 = 90°C<br>0b100-0b111 = 100°C                                                                      |
| VSYS_REG | 4:0  | SYSRST         | Sets the System Voltage Regulation Point While CHGIN is Valid (V <sub>SYS-REG</sub> ). This 5-bit configuration is a linear transfer function that starts at 4.1V and ends at 4.8V, with 25mV increments. | 0b00000 = 4.100V<br>0b00001 = 4.125V<br>0b00010 = 4.150V<br><br>0b10000 = 4.500V<br><br>0b11010 = 4.750V<br>0b11011 = 4.775V<br>0b11100-0b11111 = 4.800V |

### CNFG\_CHG\_E (0x24)

| BIT         | 7 | 6                       | 5               | 4 | 3 | 2 | 1 | 0 |
|-------------|---|-------------------------|-----------------|---|---|---|---|---|
| Field       |   |                         | T_FAST_CHG[1:0] |   |   |   |   |   |
| Reset       |   | 0b000001 0b01           |                 |   |   |   |   |   |
| Access Type |   | Write, Read Write, Read |                 |   |   |   |   |   |

| BITFIELD       | BITS | RESET-<br>TYPE | DESCRIPTION                                                                                                                                                                                 | DECODE                                                                      |
|----------------|------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| CHG_CC         | 7:2  | SYSRST         | Sets the Fast-Charge Constant Current Value (I <sub>FAST-CHG</sub> ). This 6-bit configuration is a linear transfer function that starts at 7.5mA and ends at 300mA, with 7.5mA increments. | 0b000000 = 7.5mA<br>0b000001 = 15mA<br><br>0b100111-0b111111 = 300mA        |
| T_FAST_<br>CHG | 1:0  | SYSRST         | Sets the Fast-Charge Safety Timer (t <sub>FC</sub> )                                                                                                                                        | 0b00 = timer disabled<br>0b01 = 3 hours<br>0b10 = 5 hours<br>0b11 = 7 hours |

### CNFG\_CHG\_F (0x25)

| BIT         | 7 | 6                 | 5      | 4    | 3 | 2 | 1           | 0           |  |
|-------------|---|-------------------|--------|------|---|---|-------------|-------------|--|
| Field       |   | CHG_CC_JEITA[5:0] |        |      |   |   |             |             |  |
| Reset       |   |                   | 0b0    | 0b0  |   |   |             |             |  |
| Access Type |   |                   | Write, | Read |   |   | Write, Read | Write, Read |  |

| BITFIELD         | BITS | RESET-<br>TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                       | DECODE                                                               |
|------------------|------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| CHG_<br>CC_JEITA | 7:2  | SYSRST         | Sets I <sub>FAST-CHG_JEITA</sub> for when the battery is either cool or warm as defined by the T <sub>COOL</sub> and T <sub>WARM</sub> temperature thresholds. This register is a <i>don't care</i> if the battery temperature is normal or if THM_EN = 0.  This 6-bit configuration is a linear transfer function that starts at 7.5mA and ends at 300mA, with 7.5mA increments. | 0b000000 = 7.5mA<br>0b000001 = 15mA<br><br>0b100111-0b111111 = 300mA |
| THM_EN           | 1    | SYSRST         | Thermistor Enable. Setting this bit causes the charger to enable the thermistor bias (TBIAS) and continuously monitor battery temperature. Does not collide with MUX_SEL[3:0] settings 0x7 or 0x8.                                                                                                                                                                                | 0 = Disabled<br>1 = Enabled                                          |
| RSVD             | 0    | SYSRST         | Reserved Control Bit. Write to 0.                                                                                                                                                                                                                                                                                                                                                 | N/A                                                                  |

### CNFG\_CHG\_G (0x26)

| BIT         | 7 | 6    | 5    | 4           | 3           | 2 | 1 | 0 |
|-------------|---|------|------|-------------|-------------|---|---|---|
| Field       |   | USBS | RSVD |             |             |   |   |   |
| Reset       |   |      | 0b0  | 0b0         |             |   |   |   |
| Access Type |   |      |      | Write, Read | Write, Read |   |   |   |

| BITFIELD | BITS | RESET-<br>TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                      | DECODE                                                                  |
|----------|------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| CHG_CV   | 7:2  | SYSRST         | Sets fast-charge battery regulation voltage (V <sub>FAST-CHG</sub> ). Internal logic clamps the maximum V <sub>FAST-CHG</sub> value to 200mV less than V <sub>SYS-REG</sub> . This 6-bit configuration is a linear transfer function that starts at 3.6V and ends at 4.6V, with 25mV increments. | 0b000000 = 3.600V<br>0b000001 = 3.625V<br><br>0b1010000-0b111111 = 4.6V |
| USBS     | 1    | CHGPOR         | Setting this bit places CHGIN in USB suspend mode. CHGIN can not draw power from an external source while in USB suspend mode.                                                                                                                                                                   | 0 = CHGIN is not suspended.<br>1 = CHGIN is suspended.                  |
| RSVD     | 0    | SYSRST         | Reserved. Bit is a don't care.                                                                                                                                                                                                                                                                   | N/A                                                                     |

### MAX77734

# Ultra-Low Power Tiny PMIC with Power Path Charger for Small Li+ and 150mA LDO

### CNFG\_CHG\_H (0x27)

| BIT         | 7 | 6 | 5      | 4    | 3 | 2 | 1           | 0           |
|-------------|---|---|--------|------|---|---|-------------|-------------|
| Field       |   |   | RSVD   | RSVD |   |   |             |             |
| Reset       |   |   | 0b0    | 0b0  |   |   |             |             |
| Access Type |   |   | Write, | Read |   |   | Write, Read | Write, Read |

| BITFIELD         | BITS | RESET-<br>TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | DECODE                                                                  |
|------------------|------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| CHG_<br>CV_JEITA | 7:2  | SYSRST         | Sets V <sub>FAST-CHG_JEITA</sub> for when the battery is either cool or warm as defined by the T <sub>COOL</sub> and T <sub>WARM</sub> temperature thresholds. This register is a <i>don't care</i> if the battery temperature is normal or if THM_EN = 0. Internal logic clamps the maximum V <sub>FAST-CHG_JEITA</sub> value to 200mV less than V <sub>SYS-REG</sub> . This 6-bit configuration is a linear transfer function that starts at 3.6V and ends at 4.6V, with 25mV increments. | 0b000000 = 3.600V<br>0b000001 = 3.625V<br><br>0b1010000-0b111111 = 4.6V |
| RSVD             | 1    | SYSRST         | Reserved. Bit is a don't care.                                                                                                                                                                                                                                                                                                                                                                                                                                                              | N/A                                                                     |
| RSVD             | 0    | SYSRST         | Reserved. Bit is a don't care.                                                                                                                                                                                                                                                                                                                                                                                                                                                              | N/A                                                                     |

### CNFG\_CHG\_I (0x28)

| BIT         | 7 | 6          | 5            | 4 | 3            | 2 | 1 | 0 |  |
|-------------|---|------------|--------------|---|--------------|---|---|---|--|
| Field       |   | IMON_DISCH | G_SCALE[3:0] |   | MUX_SEL[3:0] |   |   |   |  |
| Reset       |   | 0b1        | 111          |   | 0b0000       |   |   |   |  |
| Access Type |   | Write,     | Read         |   | Write, Read  |   |   |   |  |

| BITFIELD                  | BITS | RESET-<br>TYPE | DESCRIPTION                                                                                                                                                                                 | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------------------|------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IMON_<br>DISCHG_<br>SCALE | 7:4  | SYSRST         | Selects the battery discharge current full-scale current value. This 4-bit configuration starts at 8.2 and ends at 300mA.                                                                   | 0b0000 = 8.2mA<br>0b0001 = 40.5mA<br>0b0010 = 72.3mA<br>0b0011 = 103.4mA<br>0b0100 = 134.1mA<br>0b0101 = 164.1mA<br>0b0110 = 193.7mA<br>0b0111 = 222.7mA<br>0b1000 = 251.2mA<br>0b1001 = 279.3mA<br>0b1010-0b1111 = 300mA                                                                                                                                                                                                                                                                                                                               |
| MUX_SEL                   | 3:0  | SYSRST         | Selects the analog channel to connect to AMUX. The AMUX output buffer consumes current unless it is in the 0b0000 state. When measurements are not needed, configure MUX_SEL[3:0] = 0b0000. | 0b0000 = Multiplexer is disabled and AMUX is high-impedance. 0b0001 = CHGIN voltage monitor. 0b0010 = CHGIN current monitor. 0b0011 = BATT voltage monitor. 0b0100 = BATT charge current monitor. Valid only while battery charging is happening (CHG = 1). 0b0101 = BATT discharge current monitor normal measurement. 0b0110 = BATT discharge current monitor nulling measurement. 0b0111 = THM voltage monitor. 0b1000 = TBIAS voltage monitor. 0b1001 = AGND voltage monitor (through 100Ω pulldown resistor). 0b1010-0b1111 = SYS voltage monitor. |

### CNFG\_LDO\_A (0x30)

| BIT         | 7           | 6 | 5             | 4 | 3           | 2 | 1 | 0 |  |
|-------------|-------------|---|---------------|---|-------------|---|---|---|--|
| Field       | ADE_LDO     |   | LDO_VREG[6:0] |   |             |   |   |   |  |
| Reset       | 0b1         |   | OTP           |   |             |   |   |   |  |
| Access Type | Write, Read |   |               |   | Write, Read |   |   |   |  |

| BITFIELD | BITS | RESET-<br>TYPE | DESCRIPTION                                                                                                                                                    | DECODE                                                                                                     |
|----------|------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| ADE_LDO  | 7    | SYSRST         | LDO Active Discharge Resistor Control                                                                                                                          | 0 = Disabled<br>1 = Enabled                                                                                |
| LDO_VREG | 6:0  | SYSRST         | LDO Target Regulation Voltage (VLDO-REG). This 7-bit configuration is a linear transfer function that starts at 0.8V and ends at 3.975V, with 25mV increments. | 0x00 = 0.800V<br>0x01 = 0.825V<br><br>0x27 = 1.775V<br>0x28 = 1.800V<br><br>0x7E = 3.950V<br>0x7F = 3.975V |

### CNFG\_LDO\_B (0x31)

| BIT         | 3      | 2       | 1      | 0       |
|-------------|--------|---------|--------|---------|
| Field       | LDO_F  | PM[1:0] | LDO_E  | EN[1:0] |
| Reset       | 0b     | 01      | 0      | ГР      |
| Access Type | Write, | Read    | Write, | Read    |

| BITFIELD | BITS | RESET-<br>TYPE | DESCRIPTION            | DECODE                                                                                                                                                                                                              |
|----------|------|----------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDO_PM   | 3:2  | SYSRST         | LDO Power Mode Control | 0b00 = Forced low-power mode<br>0b01 = Forced normal mode<br>0b10 = Pin-controlled, active high<br>(normal mode when PMLDO pin is high)<br>0b11 = Pin-controlled, active low<br>(normal mode when PMLDO pin is low) |
| LDO_EN   | 1:0  | SYSRST         | LDO Enable Control     | 0b00 = LDO is forced disabled<br>0b01 = LDO is forced enabled<br>0b10 = LDO enables when nENLDO<br>asserts or when CHGIN is valid.<br>0b11 = Same as 0b10.                                                          |

### CNFG\_SNK1\_A (0x40)

| BIT         | 7      | 6       | 5           | 4             | 3 | 2 | 1 | 0 |  |
|-------------|--------|---------|-------------|---------------|---|---|---|---|--|
| Field       | SNK_F  | S1[1:0] | INV_SNK1    | BRT_SNK1[4:0] |   |   |   |   |  |
| Reset       | 0b     | 00      | 0b0         | 0b00100       |   |   |   |   |  |
| Access Type | Write, | Read    | Write, Read | Write, Read   |   |   |   |   |  |

| BITFIELD | BITS | RESET-<br>TYPE | DESCRIPTION                                                                                                                                                                                                    | DECODE                                                                                                                                                                                                                   |
|----------|------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SNK_FS1  | 7:6  | SYSRST         | SNK1 Enable and Full-Scale Range<br>Control                                                                                                                                                                    | 0b00 = Disabled<br>0b01 = Enabled with 3.2mA full-scale<br>range (0.1mA LSB)<br>0b10 = Enabled with 6.4mA full-scale<br>range (0.2mA LSB)<br>0b11 = Enabled with 12.8mA full-scale<br>range (0.4mA LSB)                  |
| INV_SNK1 | 5    | SYSRST         | SNK1 Invert Control                                                                                                                                                                                            | 0 = Positive-Duty Operation. SNK1 is on during the beginning of each period for the programmed duty length. 1 = Negative-Duty Operation. SNK1 is off during the beginning of each period for the programmed duty length. |
| BRT_SNK1 | 4:0  | SYSRST         | SNK1 Current (Brightness) Control SNK_FS1[1:0] = 0b00 don't care SNK_FS1[1:0] = 0b01 0.1mA-3.2mA in 0.1mA steps SNK_FS1[1:0] = 0b10 0.2mA-6.4mA in 0.2mA steps SNK_FS1[1:0] = 0b11 0.4mA-12.8mA in 0.4mA steps | 0x00 = 0.1mA/0.2mA/0.4mA<br>0x01 = 0.2mA/0.4mA/0.8mA<br><br>0x1F = 3.2mA/6.4mA/12.8mA                                                                                                                                    |

### CNFG\_SNK1\_B (0x41)

| BIT         | 7 | 6      | 5       | 4 | 3           | 2      | 1    | 0 |  |
|-------------|---|--------|---------|---|-------------|--------|------|---|--|
| Field       |   | P_SNI  | (1[3:0] |   | D_SNK1[3:0] |        |      |   |  |
| Reset       |   | 0b0    | 000     |   | 0b1111      |        |      |   |  |
| Access Type |   | Write, | Read    |   |             | Write, | Read |   |  |

| BITFIELD | BITS | RESET-<br>TYPE | DESCRIPTION             | DECODE                                                                                                                                                                                                                                       |
|----------|------|----------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P_SNK1   | 7:4  | SYSRST         | SNK1 Period Control     | 0x0 = 0.5s<br>0x1 = 1.0s<br>0x2 = 1.5s<br>0x3 = 2.0s<br>0x4 = 2.5s<br>0x5 = 3.0s<br>0x6 = 3.5s<br>0x7 = 4.0s<br>0x8 = 4.5s<br>0x9 = 5.0s<br>0xA = 5.5s<br>0xB = 6.0s<br>0xC = 6.5s<br>0xD = 7.0s<br>0xE = 7.5s<br>0xF = 8s                   |
| D_SNK1   | 3:0  | SYSRST         | SNK1 Duty Cycle Control | 0x0 = 6.25%<br>0x1 = 12.5%<br>0x2 = 18.75%<br>0x3 = 25%<br>0x4 = 31.25%<br>0x5 = 37.5%<br>0x6 = 43.75%<br>0x7 = 50%<br>0x8 = 56.25%<br>0x9 = 62.5%<br>0xA = 68.75%<br>0xB = 75%<br>0xC = 81.25%<br>0xD = 87.5%<br>0xE = 93.75%<br>0xF = 100% |

### CNFG\_SNK2\_A (0x42)

| BIT         | 7      | 6       | 5           | 4             | 3 | 2 | 1 | 0 |  |
|-------------|--------|---------|-------------|---------------|---|---|---|---|--|
| Field       | SNK_F  | S2[1:0] | INV_SNK2    | BRT_SNK2[4:0] |   |   |   |   |  |
| Reset       | 0b     | 00      | 0b0         | 0b00100       |   |   |   |   |  |
| Access Type | Write, | Read    | Write, Read | Write, Read   |   |   |   |   |  |

| BITFIELD | BITS | RESET-<br>TYPE | DESCRIPTION                                                                                                                                                                                                            | DECODE                                                                                                                                                                                                                   |
|----------|------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SNK_FS2  | 7:6  | SYSRST         | SNK2 Enable and Full-Scale<br>Range Control                                                                                                                                                                            | 0b00 = Disabled<br>0b01 = Enabled with 3.2mA full-scale<br>range (0.1mA LSB)<br>0b10 = Enabled with 6.4mA full-scale<br>range (0.2mA LSB)<br>0b11 = Enabled with 12.8mA full-scale<br>range (0.4mA LSB)                  |
| INV_SNK2 | 5    | SYSRST         | SNK2 Invert Control                                                                                                                                                                                                    | 0 = Positive-Duty Operation. SNK2 is on during the beginning of each period for the programmed duty length. 1 = Negative-Duty Operation. SNK2 is off during the beginning of each period for the programmed duty length. |
| BRT_SNK2 | 4:0  | SYSRST         | SNK2 Current (Brightness) Control  SNK_FS2[1:0] = 0b00  don't care  SNK_FS2[1:0] = 0b01  0.1mA-3.2mA in 0.1mA steps  SNK_FS2[1:0] = 0b10  0.2mA-6.4mA in 0.2mA steps  SNK_FS2[1:0] = 0b11  0.4mA-12.8mA in 0.4mA steps | 0x00 = 0.1mA/0.2mA/0.4mA<br>0x01 = 0.2mA/0.4mA/0.8mA<br><br>0x1F = 3.2mA/6.4mA/12.8mA                                                                                                                                    |

### CNFG\_SNK2\_B (0x43)

| BIT         | 7 | 6      | 5       | 4 | 3           | 2      | 1    | 0 |  |
|-------------|---|--------|---------|---|-------------|--------|------|---|--|
| Field       |   | P_SNI  | <2[3:0] |   | D_SNK2[3:0] |        |      |   |  |
| Reset       |   | 0b0    | 000     |   | 0b1111      |        |      |   |  |
| Access Type |   | Write, | Read    |   |             | Write, | Read |   |  |

| BITFIELD | BITS | RESET-<br>TYPE | DESCRIPTION             | DECODE                                                                                                                                                                                                                                       |
|----------|------|----------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P_SNK2   | 7:4  | SYSRST         | SNK2 Period Control     | 0x0 = 0.5s<br>0x1 = 1.0s<br>0x2 = 1.5s<br>0x3 = 2.0s<br>0x4 = 2.5s<br>0x5 = 3.0s<br>0x6 = 3.5s<br>0x7 = 4.0s<br>0x8 = 4.5s<br>0x9 = 5.0s<br>0xA = 5.5s<br>0xB = 6.0s<br>0xC = 6.5s<br>0xD = 7.0s<br>0xE = 7.5s<br>0xF = 8s                   |
| D_SNK2   | 3:0  | SYSRST         | SNK2 Duty Cycle Control | 0x0 = 6.25%<br>0x1 = 12.5%<br>0x2 = 18.75%<br>0x3 = 25%<br>0x4 = 31.25%<br>0x5 = 37.5%<br>0x6 = 43.75%<br>0x7 = 50%<br>0x8 = 56.25%<br>0x9 = 62.5%<br>0xA = 68.75%<br>0xB = 75%<br>0xC = 81.25%<br>0xD = 87.5%<br>0xE = 93.75%<br>0xF = 100% |

### MAX77734

# Ultra-Low Power Tiny PMIC with Power Path Charger for Small Li+ and 150mA LDO

### CNFG\_SNK\_TOP (0x44)

| BIT         | 7 | 6 | 5 | 4 | 3 | 2 | 1         | 0               |
|-------------|---|---|---|---|---|---|-----------|-----------------|
| Field       | _ | _ | _ | _ | _ | _ | CLK_64_S  | EN_SNK_<br>MSTR |
| Reset       | _ | _ | _ | _ | _ | _ | 0b0       | 0b0             |
| Access Type | _ | _ | _ | _ | _ | _ | Read Only | Write, Read     |

| BITFIELD        | BITS | RESET-<br>TYPE | DESCRIPTION                                                                                                                                                                                                     | DECODE                                                    |  |
|-----------------|------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--|
| RSVD            | 7:2  | _              |                                                                                                                                                                                                                 |                                                           |  |
| CLK_64_S        | 1    | SYSRST         | 64Hz Clock Mirror. CLK_64_S is internally driven by the same clock that drives the current sink PWM logic. This signal has a 10% duty cycle. Allows software to align LED blink patterns between SNK1 and SNK2. | 0 = Root clock is low.<br>1 = Root clock is high.         |  |
| EN_SNK_<br>MSTR | 0    | SYSRST         | Master Sink Enable Bit                                                                                                                                                                                          | 0 = Current sinks disabled.<br>1 = Current sinks enabled. |  |

### **Typical Application Circuits**

#### **Battery Charger using LDO Hardware Enable Key**



#### **Battery Charger using LDO Software Enable**



# **Ordering Information**

| PART NUMBER TEMP RANGE |                | PIN-PACKAGE | FACTORY OPTIONS                         |  |
|------------------------|----------------|-------------|-----------------------------------------|--|
| MAX77734ENP+*          | -40°C to +85°C | 20 WLP      | Engineering samples with custom options |  |
| MAX77734AENP+T**       | -40°C to +85°C | 20 WLP      | A                                       |  |
| MAX77734BENP+T         | -40°C to +85°C | 20 WLP      | В                                       |  |
| MAX77734CENP+T         | -40°C to +85°C | 20 WLP      | С                                       |  |
| MAX77734GENP+T         | -40°C to +85°C | 20 WLP      | G                                       |  |
| MAX77734QENP+T         | -40°C to +85°C | 20 WLP      | Q                                       |  |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

T = Tape and reel.

<sup>\*</sup>Custom samples only. Not for production or stock. Contact factory for information.

<sup>\*\*</sup>Future product—contact factory for availability.

#### MAX77734

# Ultra-Low Power Tiny PMIC with Power Path Charger for Small Li+ and 150mA LDO

### **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                                                                                                                                                                                | PAGES<br>CHANGED                                                   |
|--------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| 0                  | 6/17             | Initial release                                                                                                                                                                                                                                                                            | _                                                                  |
| 1                  | 9/17             | Updated <i>General Description</i> and <i>Applications</i> sections, replaced Simplified Application Circuit, Figure 5, Figure 8, Figure 13, and Figure 15, updated <i>Typical Operating Characteristics</i> , Table 1 changed to Table 3, Table 3 changed to Table 1, corrected symbology | 1, 15, 17, 20,<br>21, 25–28,<br>30–33, 38, 39,<br>45, 47, 73, 74   |
| 2                  | 5/18             | Updated <i>Electrical Characteristics</i> tables, updated TOC6, replaced Table 10, updated Figure 13, added new section called <i>PCB Layout Guidelines</i> , updated CNFG_CHG_I (0x28) in Register Map, updated <i>Ordering Information</i> table                                         | 1, 3, 7, 9, 19,<br>20, 26, 29, 30,<br>33, 42, 45-47,<br>66, 73, 74 |
| 3                  | 7/18             | Updated Table 1, added new part number to Table 6, added new part number to Ordering Information table                                                                                                                                                                                     | 1, 26,<br>33, 74, 75                                               |
| 4                  | 11/18            | Updated <i>Electrical Characteristics</i> table, updated descriptions in <i>Register Map</i> section, added MAX77734Q to the <i>Ordering Information</i> table                                                                                                                             | 1, 10, 33,<br>40, 53, 75                                           |
| 5                  | 7/20             | Updated Benefits and Features, Shutdown (Bias Off) State section, Figure 7, Battery Temperature Fault State section, and descriptions in Register Map section                                                                                                                              | 1, 29, 36, 38,<br>59, 69, 71                                       |

For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.