

### **General Description**

The MAX8737 dual high-power linear regulator controllers use external n-channel MOSFETs to generate two independent low-voltage supplies for notebook computers. The MAX8737 delivers low output voltages from 0.5V to 2.5V (±5mV no-load accuracy). The external components allow scalable current design with loads up to 5A with excellent load regulation (1%). The regulator operates from a low input voltage, which also reduces the power dissipation in the external n-channel MOSFET. The controller powers the external MOSFET gate driver from the standard 5V system supply.

The MAX8737 includes current and thermal limits to prevent damage to the linear regulator. The MAX8737 uses an external resistive divider to fold back the current limit, reducing the overall power dissipation. The MAX8737 uses an external resistive-divider in series with the current-sense input (CS\_), providing foldback current-limit protection, and effectively reducing the short-circuit power dissipation.

An output undervoltage timeout is available for low-cost applications that omit the current-sense resistor. The output undervoltage (UVP) timing depends on the magnitude of the voltage at VOUT. The UVP detects and shuts down the LDO if the output voltage drops out of regulation. The controller uses an adjustable reference input (REFIN\_) to set the nominal output voltage (VOUT), which minimizes the cost and makes the stability independent of the output voltage.

Each linear regulator features an adjustable soft-start function, and generates a delayed power-good (PGOOD) signal that signals when the linear regulator is in regulation. The MAX8737 is a low-cost solution requiring few external components and is available in a small, 4mm x 4mm, 16-pin thin QFN package.

### **Applications**

Notebook and Desktop Computers Point-of-Load Regulators VMCH and VCCP CPU Supplies Low-Voltage Bias Supplies Servers

#### Features

- Low-Cost Dual Linear Regulators
- Output Voltage Accuracy ±5mV
- Independent 0.5V to 2.5V Reference Inputs
- Foldback Current-Limit Protection
- Output Undervoltage-Lockout Protection
- Thermal Limit (Internal Sensor)
- ♦ 1.0V to 5.5V Input Supply Voltage (External FET) Drain)
- 5V Bias Supply Voltage
- Independent Power-Good Open-Drain Outputs
- Independent Enable Inputs
- Soft-Shutdown Output Discharge
- Low Supply Current (0.5mA)
- ♦ 5µA (max) Shutdown Supply Current

### **Ordering Information**

| PART        | TEMP RANGE PIN-PACKAGE                   |
|-------------|------------------------------------------|
| MAX8737ETE  | -40°C to +85°C 16 Thin QFN-EP* 4mm x 4mm |
| MAX8737ETE+ | -40°C to +85°C 16 Thin QFN-EP* 4mm x 4mm |

\*EP = Exposed pad.

+Denotes lead-free packaging.

### **Pin Configuration**



### 

Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642. or visit Maxim's website at www.maxim-ic.com.

### **ABSOLUTE MAXIMUM RATINGS**

| V <sub>CC</sub> to GND0.3V to +6V<br>OUT1, OUT2 to GND0.3V to +6V<br>REFIN1, REFIN2, PGOOD1, PGOOD2, EN1, |  |
|-----------------------------------------------------------------------------------------------------------|--|
| EN2 to GND0.3V to +6V<br>DRV1, DRV2, CS1, CS2 to GND0.3V to (V <sub>CC</sub> + 0.3V)                      |  |
| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ )<br>16-Pin 4mm x 4mm Thin QFN (derated 25mW/°C       |  |
| above +70°C)2000mW                                                                                        |  |

| MAX8737ETE                        | 40°C to +85°C  |
|-----------------------------------|----------------|
| Junction Temperature              | +150°C         |
| Storage Temperature Range         | 65°C to +150°C |
| Lead Temperature (soldering, 10s) |                |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = 5V, EN_{-} = CS_{-} = V_{CC}, V_{REFIN} = 1.0V, T_A = 0^{\circ}C \text{ to } +85^{\circ}C, unless otherwise noted. Typical values are at T_A = +25^{\circ}C.)$ 

| PARAMETER                                         | SYMBOL             | CON                                             | DITIONS                               | MIN                      | ТҮР                       | MAX  | UNITS |  |
|---------------------------------------------------|--------------------|-------------------------------------------------|---------------------------------------|--------------------------|---------------------------|------|-------|--|
| Supply Voltage Range                              | V <sub>CC</sub>    |                                                 |                                       | 4.75                     |                           | 5.50 | V     |  |
| V <sub>CC</sub> Undervoltage Lockout<br>Threshold |                    | Rising edge, 200mV                              | Rising edge, 200mV hysteresis (typ)   |                          | 4.35                      | 4.6  | V     |  |
| V <sub>CC</sub> Quiescent Supply Current          | ICC                | $EN1 = EN2 = V_{CC}$                            |                                       |                          | 0.5                       | 1    | mA    |  |
| V <sub>CC</sub> Shutdown Supply Current           |                    | EN1 = EN2 = GND                                 |                                       |                          | 0.1                       | 5    | μΑ    |  |
| REFIN to OUT Offset Voltage                       | Vout_              |                                                 |                                       | -5                       |                           | +5   | mV    |  |
| OUT_ Input Bias Current                           | IOUT_              |                                                 |                                       | -1                       |                           | +1   | μA    |  |
| DRIVERS                                           |                    |                                                 |                                       |                          |                           |      |       |  |
| DRV_ Output Voltage Swing                         |                    | Output high; $V_{OUT}$ = $I_{LOAD} = 1mA$       | = V <sub>REFIN</sub> 25mV,            | V <sub>CC</sub> -<br>0.3 | V <sub>CC</sub> -<br>0.05 |      |       |  |
| (Note 1)                                          |                    | Output low; V <sub>OUT</sub> =                  | VREFIN_ + 25mV,                       |                          | 0.03                      | 0.3  | V     |  |
| DRV_ Maximum Sourcing Current                     |                    | V <sub>OUT</sub> = V <sub>REFIN</sub> - 2       | 5mV; V <sub>DRV</sub> = 3V            | 6                        | 14                        |      | mA    |  |
| DRV_Maximum Sinking Current                       |                    | $V_{OUT} = V_{REFIN} + 2$                       | 25mV; V <sub>DRV</sub> = 3V           | 6                        | 14                        |      | mA    |  |
| OUT_ to DRV_ Transconductance<br>(Large Signal)   | G <sub>MDRV</sub>  |                                                 |                                       |                          | 0.8                       |      | S     |  |
| DRV_ Power-Supply Rejection<br>Ratio              |                    | 10Hz < f < 10kHz, I <sub>E</sub><br>10nF        | DRV = 1mA, C <sub>DRV</sub> =         |                          | -80                       |      | dB    |  |
| DRV_Soft-Start Charging Current                   | ISOFT              |                                                 |                                       | 40                       | 170                       | 400  | μA    |  |
| REFERENCE INPUT                                   |                    | •                                               |                                       |                          |                           |      |       |  |
| REFIN_ Voltage Range                              | V <sub>REFIN</sub> | V <sub>CC</sub> = 4.75V to 5.5V                 |                                       | 0.5                      |                           | 2.5  | V     |  |
| REFIN_ Input Bias Current                         | I <sub>REFIN</sub> | $V_{\text{REFIN}} = 0 \text{ to } 2.5 \text{V}$ |                                       | -100                     | -10                       | +100 | nA    |  |
| FAULT PROTECTION                                  |                    |                                                 |                                       |                          |                           |      |       |  |
| Thermal Shutdown Threshold                        | T <sub>SHDN</sub>  | Hysteresis = 20°C                               |                                       |                          | +125                      |      | °C    |  |
| Current-Limit Threshold                           | Vuina              | Vcs Vout_                                       | $T_A = 0^{\circ}C$ to $+85^{\circ}C$  | 7                        | 10                        | 13   | mV    |  |
|                                                   | Vilim              | VUS VUUI_                                       | $T_A = +85^{\circ}C$                  | 7.5                      | 10                        | 12.5 | 111V  |  |
| CS_ Input Current                                 |                    |                                                 |                                       | -1                       |                           | +1   | μA    |  |
| Linear Regulator UVP Threshold (Slow)             | UVP(SLOW)          | With respect to V <sub>REF</sub>                | $V_{\rm IN}; \rm CS_{-} = V_{\rm CC}$ | 72                       | 80                        | 88   | %     |  |

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{CC} = 5V, EN_{-} = CS_{-} = V_{CC}, V_{REFIN} = 1.0V, T_A = 0^{\circ}C \text{ to } +85^{\circ}C, unless otherwise noted. Typical values are at T_A = +25^{\circ}C.)$ 

| PARAMETER                                | SYMBOL     | CONDITIONS                                                                    | MIN | ТҮР | MAX | UNITS |
|------------------------------------------|------------|-------------------------------------------------------------------------------|-----|-----|-----|-------|
| Linear Regulator UVP Threshold<br>(Fast) | UVP(FAST)  | With respect to $V_{REFIN}$ ; $CS_{-} = V_{CC}$                               | 54  | 60  | 66  | %     |
| Slow Short-Circuit Timer Duration        | tuvp(slow) | With respect to $V_{REFIN}$ ; $CS_ = V_{CC}$                                  |     | 75  |     | μs    |
| Fast Short-Circuit Timer Duration        | tuvp(fast) | With respect to $V_{REFIN}$ ; $CS_ = V_{CC}$                                  |     | 5   |     | μs    |
| Discharge-Mode On-Resistance<br>OUT_ Pin | Rout       |                                                                               |     | 10  |     | Ω     |
| INPUTS AND OUTPUTS                       | •          |                                                                               |     |     |     | •     |
| EN_ Input Low Level                      |            |                                                                               |     |     | 0.6 | V     |
| EN_ Input High Level                     |            | Rising edge, 200mV (typ) hysteresis                                           | 1.6 |     |     | V     |
| Enable Leakage Current                   |            |                                                                               | -1  |     | +1  | μA    |
| Power-Good Trip Threshold<br>(Lower)     |            | With respect to error comparator threshold,<br>hysteresis = 4% (falling edge) | -15 | -12 | -9  | %     |
| Power-Good Startup Delay                 |            |                                                                               |     | 2   |     | ms    |
| Power-Good Propagation Delay             | tpgood     | OUT_ forced 2% beyond PGOOD_ trip threshold                                   |     | 1   |     | μs    |
| Power-Good Output Low Voltage            |            | Isink = 4mA                                                                   |     |     | 0.3 | V     |
|                                          |            | V <sub>OUT</sub> = 1.0V (PGOOD_ high impedance),                              |     | 4   |     |       |

## **ELECTRICAL CHARACTERISTICS**

(V<sub>CC</sub> = 5V, EN\_ = CS\_ = V<sub>CC</sub>,  $V_{REFIN}$  = 1.0V,  $T_A$  = -40°C to +85°C, unless otherwise noted.) (Note 2)

| PARAMETER                                         | SYMBOL          | CONDITIONS                                                        | MIN                      | ТҮР | MAX  | UNITS |
|---------------------------------------------------|-----------------|-------------------------------------------------------------------|--------------------------|-----|------|-------|
| Supply Voltage Range                              | V <sub>CC</sub> |                                                                   | 4.75                     |     | 5.50 | V     |
| V <sub>CC</sub> Undervoltage Lockout<br>Threshold |                 | Rising edge 200mV hysteresis (typ)                                | 4.1                      |     | 4.6  | V     |
| V <sub>CC</sub> Quiescent Supply Current          | Icc             | $EN1 = EN2 = V_{CC}$                                              |                          |     | 1.5  | mA    |
| V <sub>CC</sub> Shutdown Supply Current           |                 | EN1 = EN2 = GND                                                   |                          |     | 5    | μA    |
| REFIN to OUT Offset Voltage                       | Vout_           |                                                                   | -7                       |     | +7   | mV    |
| DRIVERS                                           |                 |                                                                   |                          |     |      |       |
| DRV_ Output Voltage Swing                         |                 | Output high; $V_{OUT_} = V_{REFIN_} - 25mV$ ;<br>$I_{LOAD} = 1mA$ | V <sub>CC</sub> -<br>0.3 |     |      | M     |
| (Note 1)                                          |                 | Output low; $V_{OUT} = V_{REFIN} + 25mV$ :<br>ILOAD = 1mA         |                          |     | 0.3  | V     |
| DRV_ Maximum Sourcing Current                     |                 | $V_{OUT} = V_{REFIN} - 25mV; V_{DRV} = 3V$                        | 3.5                      |     |      | mA    |
| DRV_Maximum Sinking Current                       |                 | $V_{OUT} = V_{REFIN} + 25mV; V_{DRV} = 3V$                        | 3.5                      |     |      | mA    |
| DRV_Soft-Start Charging Current                   | ISOFT           |                                                                   | 40                       |     | 400  | μA    |

## **ELECTRICAL CHARACTERISTICS (continued)**

(V<sub>CC</sub> = 5V, EN\_ = CS\_ = V<sub>CC</sub>, V<sub>REFIN</sub> = 1.0V, **T<sub>A</sub> = -40°C to +85°C**, unless otherwise noted.) (Note 2)

| PARAMETER                             | SYMBOL    | CONDITIONS                                                                    | MIN | TYP | MAX  | UNITS |
|---------------------------------------|-----------|-------------------------------------------------------------------------------|-----|-----|------|-------|
| REFERENCE INPUT                       | •         | ·                                                                             | •   |     |      | •     |
| REFIN_ Voltage Range                  | VREFIN_   | $V_{CC} = 4.75V \text{ to } 5.5V$                                             | 0.5 |     | 2.5  | V     |
| FAULT PROTECTION                      |           |                                                                               |     |     |      |       |
| Current-Limit Threshold               | VILIM     | V <sub>CS</sub> V <sub>OUT</sub> _                                            | 6.5 |     | 13.5 | mV    |
| Linear Regulator UVP Threshold (Slow) | UVP(SLOW) | With respect to $V_{REFIN}$ ; $CS_ = V_{CC}$                                  | 72  |     | 88   | %     |
| Linear Regulator UVP Threshold (Fast) | UVP(FAST) | With respect to $V_{REFIN}$ ; $CS_ = V_{CC}$                                  | 54  |     | 66   | %     |
| INPUTS AND OUTPUTS                    |           |                                                                               |     |     |      | •     |
| EN_ Input Low Level                   |           |                                                                               |     |     | 0.6  | V     |
| EN_ Input High Level                  |           |                                                                               | 1.6 |     |      | V     |
| Power-Good Trip Threshold<br>(Lower)  |           | With respect to error comparator threshold,<br>hysteresis = 4% (falling edge) | -15 |     | -9   | %     |
| Power-Good Output Low Voltage         |           | I <sub>SINK</sub> = 4mA                                                       |     |     | 0.3  | V     |

Note 1: Low threshold n-channel MOSFET is required for 2.5V (±2%) output.

Note 2: Specifications to -40°C are guaranteed by design, not production tested.



## **Typical Operating Characteristics**

MAX8737 toc03

А

В

С

D

## **Typical Operating Characteristics (continued)**

(Circuit of Figure 1,  $T_A = +25^{\circ}C$ , unless otherwise noted.)





B. DRV1, 2V/div NO LOAD,  $EN = V_{CC}$ 





LOAD TRANSIENT (0.1A TO 2.1A) MAX8737 toc07 А 0 2.1A В 0.1A 3.2V С 2.8V 1.51V D 1.50V 1 49V 10µs/div A. CONTROL SIGNAL C. DRV1, 500mV/div B. LOAD CURRENT, 2A/div D. LDO1 OUTPUT VOLTAGE,

10mV/div







A. CONTROL SIGNAL C. DRV1, 1V/div B. LOAD CURRENT, 2A/div D. LDO1 OUTPUT VOLTAGE, 50mV/div

MIXI/M

А

B

С

D



M/XI/M

6

## \_Pin Description

| PIN    | NAME   | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | Vcc    | Analog and Driver Supply Input. Connect to the system supply voltage (+5.0V). Bypass V <sub>CC</sub> to analog ground with a $1\mu$ F or greater ceramic capacitor.                                                                                                                                                                                                                                                                                                        |
| 2      | CS1    | Positive Current-Sense Input for LDO1. To enable (foldback) current limit, connect CS1 to the positive terminal of the current-sense element as shown in Figure 1. The MAX8737 driver reduces the gate voltage when the 10mV (typ) current-limit threshold is exceeded. When CS1 is connected to V <sub>CC</sub> , the MAX8737 disables the current-limit protection and enables the output undervoltage protection (see the <i>UVP Short-Circuit Protection</i> section). |
| 3      | OUT1   | Output Feedback-Sense, Negative Current-Sense, and Discharge Input for LDO1. Connect directly to the linear regulator output. When LDO1 is disabled, OUT1 is discharged through an internal $10\Omega$ FET to GND.                                                                                                                                                                                                                                                         |
| 4      | REFIN1 | External Reference Input for LDO1. REFIN1 sets the main output regulation voltage (V <sub>OUT1</sub> = V <sub>REFIN1</sub> ).                                                                                                                                                                                                                                                                                                                                              |
| 5      | PGOOD2 | Open-Drain Power-Good Output for LDO2. PGOOD2 is low when the output voltage is more than 12% (typ) below the normal regulation point, during soft-start, and in shutdown. Approximately 2ms (typ) after OUT2 reaches the regulation voltage (REFIN2), PGOOD2 becomes high impedance as long as the output remains in regulation.                                                                                                                                          |
| 6      | PGOOD1 | Open-Drain Power-Good Output for LDO1. PGOOD1 is low when the output voltage is more than 12% (typ) below the normal regulation point, during soft-start, and in shutdown. Approximately 2ms (typ) after OUT1 reaches the regulation voltage (REFIN1), PGOOD1 becomes high impedance as long as the output remains in regulation.                                                                                                                                          |
| 7      | EN2    | Enable Input for LDO2. Connect EN2 to Vcc for always ON. When EN2 is pulled low, the linear regulator shuts down and pulls the output to ground.                                                                                                                                                                                                                                                                                                                           |
| 8      | EN1    | Enable Input for LDO1. Connect EN1 to Vcc for always ON. When EN1 is pulled low, the linear regulator shuts down and pulls the output to ground.                                                                                                                                                                                                                                                                                                                           |
| 9      | REFIN2 | External Reference Input for the Secondary Regulator (LDO2). REFIN2 sets the main output regulation voltage ( $V_{OUT2} = V_{REFIN2}$ ).                                                                                                                                                                                                                                                                                                                                   |
| 10     | OUT2   | Output Sense, Negative Current-Sense Input, and Discharge Input for the Secondary Regulator (LDO2). Connect directly to the linear regulator output. When the LDO2 is disabled, OUT2 is discharged through an internal $10\Omega$ FET to GND.                                                                                                                                                                                                                              |
| 11     | CS2    | Positive Current-Sense Input for LDO2. To enable (foldback) current limit, connect CS2 to the positive terminal of the current-sense element as shown in Figure 1. The MAX8737 driver reduces the gate voltage when the 10mV (typ) current-limit threshold is exceeded. When CS2 is connected to $V_{CC}$ , the MAX8737 disables the current-limit protection and enables the output undervoltage protection (see the UVP Short-Circuit Protection section).               |
| 12, 14 | N.C.   | Not Internally Connected                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 13     | DRV2   | External N-Channel Gate Drive for LDO2                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 15     | GND    | Ground. Connect the thin QFN backside pad to GND.                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 16     | DRV1   | External N-Channel Gate Drive for LDO1                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| _      | EP     | Exposed Pad. Connect the thin QFN backside pad to GND.                                                                                                                                                                                                                                                                                                                                                                                                                     |

### **Detailed Description**

The MAX8737 is a dual, low-dropout, external n-channel linear regulator controller for low-voltage notebook computer power supplies. The linear regulator provides a 0.5V to 2.5V ( $\pm$ 5mV no-load) output for powering the low-voltage supplies to desktop and notebook CPU chipsets (V<sub>CCP</sub> and V<sub>CC\_MCH</sub>). The regulator operates from low input voltage, which also reduces the power dissipation in the external n-channel MOSFET. The controller powers the external MOSFET gate driver from the standard 5V system supply.

The controller features independent enable inputs (EN), PGOOD outputs (PGOOD), input undervoltage lockout (UVLO), and output undervoltage protection (UVP). The controller uses an adjustable reference input (REFIN\_) to set the nominal output voltage (VOUT), which minimizes the cost and makes the stability independent of the output voltage. An output UVP timing depends on the magnitude of the voltage at VOUT. The UVP detects and shuts down the LDO if the output voltage drops below the nominal output voltage (VREFIN). Each linear regulator features an adjustable soft-start function, and generates a delayed PGOOD signal that signals when the linear regulator is in regulation. The MAX8737 uses an external resistor-divider in series with the current-sense input (CS\_), providing foldback current-limit protection, and effectively reducing the short-circuit power dissipation. The MAX8737 is available in a thin QFN package to reduce the thermal impedance, and improve the thermal coupling between the controller and the external MOSFETs.

**REFIN Input** The low-cost linear regulator uses an adjustable reference input (REFIN\_) to set the nominal output voltage, which minimizes cost and simplifies the stability—the stability calculation is independent of V<sub>OUT</sub>. The output voltage accuracy depends on the accuracy of the source generating the REFIN voltage. Multiple accurate references are typically available elsewhere in the system (such as the switching regulator providing the lowvoltage input supply). If lower output accuracy is acceptable, divide down and filter another regulated output voltage supply.

To set output voltage, select R2 = 100 k $\Omega$  and select R1 using the following formula:

$$R1 = \left(\frac{V_{REF}}{V_{REFIN_{-}}} - 1\right)R2$$

#### Soft-Start

When the LDO is activated, the respective DRV\_ is pulled up from GND with a typical soft-start current of  $170\mu$ A. The soft-start current limits the output voltage slew rate and also limits the initial current spike through the external n-channel MOSFET. The slew rate is also limited by the compensation capacitance used at the DRV\_ pin.

The maximum drain current during startup is the ratio of C<sub>OUT</sub> to C<sub>COMP</sub>, multiplied by the soft-start current I<sub>SOFT</sub> of  $170\mu$ A (typ).

#### **Enable and Power Good**

The MAX8737 has independent enable control inputs (EN1, EN2). Drive EN1 high to enable output 1. Drive EN2 high to enable output 2. When EN\_ is driven low, the corresponding DRV\_ and PGOOD\_ pins are pulled to GND, and the output is discharged through a  $10\Omega$  switch.

There are two independent PGOOD\_ outputs indicating the supply status. PGOOD\_ is pulled high 2ms after the controller is enabled (EN\_ is pulled high and V<sub>CC</sub> exceeds its UVLO threshold), and the output is in regulation. If either output is out of regulation, the respective PGOOD\_ goes low immediately. The MAX8737 pulls PGOOD\_ low if the output voltage drops below the lower trip threshold of -12% (typ) or when V<sub>CC</sub> is in UVLO or when EN\_ is pulled low.

#### Soft-Stop

The MAX8737 enables a soft-stop function that discharges the output through an internal  $10\Omega$  switch when EN\_ is driven low or V<sub>CC</sub> is in UVLO. The discharge time of the output depends on the output capacitance, output load, and the exact resistance of the internal discharge switch. To slow down the discharge rate, add resistance in series with the OUT\_ pin.

#### 5.0V Bias Supply (Vcc)

The linear regulator operates with very low input voltages. V<sub>IN</sub> may be as low as 1.2V, so a secondary 5V supply is required to provide sufficient bias to the gate drivers. Locally decouple the V<sub>CC</sub> input with  $1\mu$ F or greater of ceramic capacitance.

#### **Current Limit**

The MAX8737 features a current limit that monitors the voltage across the current-sense resistor, which limits  $V_{CS}$  -  $V_{OUT}$  to 10mV (typ). However, in case of a short-circuit condition, the power dissipation across the external FET will be extremely high. To protect the external FET, the MAX8737 uses an external resistive divider (see Figure 1) to fold back the current limit, reducing the overall power dissipation. The foldback





Figure 1. Typical Operating Circuit with Current Limit

resistor network is calculated using the short-circuit current ( $I_{SHORT}$ ), the maximum load current ( $I_{MAX}$ ), current-sense resistor ( $R_{CS}$ ), the 10mV (±3mV) current-limit threshold ( $V_{ILIM}$ ), and the external reference input (REFIN\_). See Figure 3:

1) Pick the R<sub>CS</sub> requirement for maximum short-circuit current:

 $R_{CS} = V_{ILIM} / I_{SHORT}$ 

2) Select R1 =  $10\Omega$  and select R2 using the following formula:

 $R2 = \frac{(V_{REFIN} + V_{ILIM})R1}{I_{MAX}R_{CS} - V_{ILIM}}$ 

#### **UVP Short-Circuit Protection**

There are two levels of short-circuit UVP available in the controller. When the current-limit protection is not used (CS\_= V<sub>CC</sub>), the output undervoltage timeout protection is enabled, which protects the regulator against short circuits. Output UVP timing depends on the magnitude of the output voltage drop. To clear the UVP fault latch, toggle the respective EN\_ input, or cycle V<sub>CC</sub> below its UVLO threshold.

M/XI/M

9

**MAX8737** 





Figure 3. Current-Limit Protection

#### Slow UVP

If the output drops below 80% of the nominal output voltage (V<sub>REFIN</sub>) for 75 $\mu$ s, the MAX8737 shuts down the LDO and pulls the DRV\_ pin to ground. If the output voltage returns above 80% of the nominal output voltage (V<sub>REFIN</sub>) within the 75 $\mu$ s, the controller ignores the load transient.

#### Fast UVP

If the output voltage drops below 60% of the nominal output voltage (V<sub>REFIN</sub>) for approximately 5 $\mu$ s, the MAX8737 immediately shuts down and pulls the DRV\_pin to ground. If the output voltage returns above 80% of the nominal output voltage (V<sub>REFIN</sub>) within the 5 $\mu$ s, the controller ignores the load transient.

#### **Thermal Protection**

The MAX8737 is available in a thin QFN package to reduce the thermal impedance, and improve the thermal coupling between the controller and the external MOSFETs. When the controller's junction temperature exceeds  $T_J = +125^{\circ}C$  (max), a thermal sensor turns off



the external pass transistor, allowing the system to cool. The thermal sensor turns the pass transistor back on once the controller's junction temperature drops by approximately 20°C.

### Design Procedure

#### Input Capacitor Selection (CIN)

Typically, the MAX8737 is powered from the output of a step-down regulator, effectively providing a low-impedance source. A local 10µF ceramic capacitor at V<sub>IN</sub> and a 1.0µF ceramic capacitor at V<sub>BIAS</sub> should be sufficient for most applications. If the linear regulator is connected to a high-impedance input, low-ESR polymer capacitors are recommended on the input.

#### **Output Capacitor Selection (COUT)**

To maintain stability and provide good transient response, the MAX8737 requires  $4.7\mu$ F/A ( $4.7\mu$ F minimum) of low ESR ceramic capacitor at the output. The regulator remains stable with capacitances higher than the minimum. When selecting the output capacitor to

**MAX8737** 

provide good transient response, the capacitor's ESR should be minimized:

 $\Delta V_{OUT} = \Delta I_{OUT} \times ESR$ 

where  $\Delta I_{OUT}$  is the maximum peak-to-peak load current step, and  $\Delta V_{OUT}$  is the transient output-voltage tolerance.

#### **Regulator Compensation**

The compensation network (R3\_, C2\_) is customizable and depends on load and MOSFET characteristics:

- Use of ceramic output capacitors with low RESR to ensure stability and minimize ESR voltage drop at load step
- Strength of the external n-channel MOSFET (g<sub>M</sub>), its forward transconductance (g<sub>FS</sub>), and the gate-tosource capacitance (C<sub>GS</sub>)
- The driver transconductance (G<sub>MDRV</sub>) of the integrated circuit driver
- Load current range (including the minimum load): IMIN to IMAX

#### **Recommended Procedure**

Use the CGS, gFS, ID from the chosen transistor data sheet and use the equation below to translate the measured gFS to  $g_M$  for normal operation:

 Determine the LDO transconductance using the MOSFET's forward transconductance (g<sub>FS</sub>), and the drain current (I<sub>D</sub>) used to test the selected MOSFET:

$$g_{M} = g_{FS} \sqrt{\frac{I_{MAX}}{I_{D}}}$$

2) Calculate the compensation resistor based on the output capacitor (C<sub>OUT</sub>), the MOSFET's gate-to-source capacitance (C<sub>GS</sub> = C<sub>ISS</sub> - C<sub>RSS</sub>), and the minimum driver transconductance:

$$R3 = \sqrt{\frac{C_{OUT}}{C_{GS}g_M \times 0.5S}}$$

 Calculate the compensation capacitance using the minimum load current (I<sub>MIN</sub>) and compensation resistor value calculated above:

$$C2 = \frac{2V_T C_{OUT}}{I_{MIN} G_{MDRV} (R3)^2}$$

where  $V_T = 25mV$ .

**Example:** The example below is used to demonstrate the stability calculation for the application circuit in Figure 1.

1) Choose V<sub>OUT</sub> = 1.05V and I<sub>MAX</sub> = 3A and the minimum load can be determined from the foldback current-limit resistance:

$$I_{\text{MIN}} = \frac{V_{\text{OUT}}}{\text{R1} + \text{R2}} \approx 6\text{mA}$$

2) For the selected MOSFET (Si4922DY),  $C_{GS} = 2000pF$  at 1.5V, and  $g_{FS} = 30S$  at  $I_D = 8.8A$ :

$$g_{M} = 30S_{\sqrt{\frac{3A}{8.8A}}} = 17.5S$$

- 3) The output capacitor must be at least  $4.7\mu$ F/A. Therefore the design must use a minimum  $14.1\mu$ F capacitor. The closest standard capacitor value is  $22\mu$ F.
- Based on the above operating conditions and component selection, the compensation resistor value should be:

$$R3 = \sqrt{\frac{22\mu F}{2nF \times 17.5S \times 0.5S}} = 35\Omega$$

5) Finally, select the compensation capacitor value:

$$C2 = \frac{2 \times 25 \text{mV} \times 22 \mu \text{F}}{6 \text{mA} \times 18 \times (35 \Omega)^2} = 0.15 \mu \text{F}$$

#### **External MOSFET Selection**

The MAX8737 uses an n-channel MOSFET as the series pass transistor instead of a p-channel MOSFET to reduce cost. The selected MOSFET must have a gate threshold voltage (at the required max load) that meets the following criteria:

$$V_{GS_{MAX}} \leq V_{CC} - V_{OUT}$$

where  $V_{CC}$  is the controller bias voltage, and  $V_{GS\_MAX}$  is the maximum gate voltage required to yield the onresistance ( $R_{DS\_ON}$ ) specified by the manufacturer's data sheet. Make sure that input-to-output voltage meets the condition below to avoid entering dropout, where output voltage starts to decrease and any ripple on the input also passes through to the output. R<sub>DSON</sub> has a positive temperature coefficient (approximately



0.5%/°C); therefore, the value of R<sub>DSON</sub> at the highest operating junction temperature should be used:

 $V_{IN}MIN - V_{OUT}MAX \ge I_{MAX}(R_{DSON}MAX + R_{CS})$ 

where  $V_{\text{IN}\_\text{MIN}}$  is the minimum input voltage at the drain of the MOSFET.

#### **MOSFET Power Dissipation**

The maximum power dissipation of the MAX8737 depends on the thermal resistance of the external nchannel MOSFET package, the board layout, the temperature difference between the die and ambient air, and the rate of airflow. The power dissipated in the MOSFET is:

$$PDIS = IOUT(VIN - VCSP)$$

The maximum allowable power dissipation is determined by the following formula:

$$R_{DIS(MAX)} = \frac{T_{J(MAX)} - T_{A}}{\theta_{JC} + \theta_{CA}}$$

where  $T_{J}(MAX)$  is the maximum junction temperature (+150°C),  $T_A$  is the ambient temperature,  $\theta_{JC}$  is the thermal resistance from the die junction to the package case, and  $\theta_{CA}$  is the thermal resistance from the case through the PC board, copper traces, and other materials to the surrounding air. Standard 8-pin SO MOSFETs are typically rated for 2W, while new power packages (PowerPAK<sup>TM</sup>, DirectFET<sup>TM</sup>, etc.) can achieve power dissipation ratings as high as 5W. For optimum power dissipation, use a large ground plane with good thermal contact to ground and use wide input and output traces. Extra copper on the PC board increases thermal mass and reduces the thermal resistance of the board. See Figure 4.

#### PC Board Layout Guidelines

Due to the high-current paths and tight output accuracy required by most applications, careful PC board layout is required. An evaluation kit (MAX8737EVKIT) is available to speed design. It is important to keep all traces as short as possible to minimize the highcurrent trace dimensions to reduce the effect of undesirable parasitic inductance. The MOSFET dissipates a fair amount of heat due to the high currents involved, especially during large input-to-output voltage differences. To dissipate the heat generated by the MOSFET, make power traces very wide with a large amount of copper area. An efficient way to achieve good power dissipation on a surface-mount package is to lay out copper areas directly under the MOSFET package on multiple layers and connect the areas through vias. Use a ground plane to minimize impedance and inductance.

In addition to the usual high-power considerations, here are four tips to ensure high output accuracy:

- Ensure that the feedback connection to C<sub>OUT</sub> is short and direct.
- Place the reference input resistors next to the REFIN\_ pin.
- Place RC and CC next to the DRV\_ pin.
- Ensure REFIN\_ and DRV\_ traces are away from noisy sources to ensure tight accuracy.

PowerPAK is a registered trademark of Vishay Siliconix. DirectFET is a trademark of International Rectifier Corp.

REFIN1

REFIN2

GND

Ŧ

R8 ξ

R9

 $100 k\Omega$ 

42.2k $\Omega$ 



Figure 4. Typical Operating Circuit with Output Undervoltage Protection

SYSTEM REF (2.0V)

**Chip Information** 

N1/N2: Si 4922DY

INPUT

1.05V

OFF

3A (MAX)

CSYS2

100µF

1.25V TO 1.5V

\*A LOCAL 10µF CERAMIC CAPACITOR IS SUFFICIENT

 $\leq \frac{R6B}{100k\Omega}$ 

N2

C2B

0.22µF

FOR MOST APPLICATIONS. IF THE MAX8737 IS POWERED

POWER

G00D 2

C<sub>OUT2</sub>

· 22µF

ON

**NOTE:** THE SYSTEM REFERENCE IS TYPICALLY GENERATED BY THE STEP-DOWN CONVERTER

USED TO POWER THE DUAL LOW-VOLTAGE

LINEAR REGULATORS.

CIN2

10µF

FROM A HIGH-IMPEDANCE SOURCE, ADDITIONAL LOW-ESR

POLYMER CAPACITORS ARE RECOMMENDED ON THE INPUT.

TRANSISTOR COUNT: 1562 PROCESS: BiCMOS

### **Package Information**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.)



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

#### Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_

© 2005 Maxim Integrated Products

Printed USA *MAXIM* is a registered trademark of Maxim Integrated Products, Inc.

\_ 15