# ARCHIVED BY FREESCALE SEMICONDUCTOR, INC. 2005 Universal Cordless Telephone Subsystem IC The MC13109A integrates several of the functions required for a cordless telephone into a single integrated circuit. This significantly reduces component count, board space requirements, and external adjustments. It is designed for use in both the handset and the base. - Dual Conversion FM Receiver - Complete Dual Conversion Receiver Antenna Input to Audio Output 80 MHz Maximum Carrier Frequency - RSSI Output - Carrier Detect Output with Programmable Threshold - Comparator for Data Recovery - Operates with Either a Quad Coil or Ceramic Discriminator - Compander - Expandor Includes Mute, Digital Volume Control and Speaker Driver - Compressor Includes Mute, ALC and Limiter - Dual Universal Programmable PLL - Supports New 25 Channel U.S. Standard with No External Switches - Universal Design for Domestic and Foreign CT–0 Standards - Digitally Controlled Via a Serial Interface Port - Receive Side Includes 1st LO VCO, Phase Detector, and 14–Bit Programmable Counter and 2nd LO with 12–Bit Counter - Transmit Section Contains Phase Detector and 14-Bit Counter - MPU Clock Output Eliminates Need for MPU Crystal - Supply Voltage Monitor - Externally Adjustable Trip Point - 2.0 to 5.5 V Operation with One–Third the Power Consumption of Competing Devices ### MC13109A ### UNIVERSAL CT-0 SUBSYSTEM INTEGRATED CIRCUIT FB SUFFIX PLASTIC PACKAGE CASE 848B (QFP–52) FTA SUFFIX PLASTIC PACKAGE CASE 932 (LQFP-48) #### ORDERING INFORMATION | Device | Tested Operating<br>Temperature Range | Package | |-------------|---------------------------------------|---------| | MC13109AFB | T <sub>Δ</sub> = -20 to 85°C | QFP-52 | | MC13109AFTA | 1A = 20 to 00 0 | LQFP-48 | © Motorola, Inc. 1999 Semiconductor Freescale # Freescale Semiconductor, Inc. Figure 1. MC13109AFB Test Circuit ARCHIVED BY FREESCALE SEMICONDUCTOR, INC. 2005 Semiconductor Freescale # Freescale Semiconductor, Inc. Figure 2. MC13109AFTA Test Circuit ARCHIVED BY FREESCALE SEMICONDUCTOR, INC. 2005 #### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |----------------------|--------|--------------|------| | Power Supply Voltage | Vcc | -0.5 to +5.5 | Vdc | | Junction Temperature | TJ | -65 to +150 | °C | NOTES: 1. Devices should not be operated at or outside these limits. The "Recommended Operating - Conditions" table provides for actual device operation. - 2. ESD data available upon request. - 3. Meets Human Body Model (HBM) ≤2000V and Machine Model (MM) ≤200V. #### RECOMMENDED OPERATING CONDITIONS | Characteristic | Min | Тур | Max | Unit | |-------------------------------|-----|-----|-----|------| | Vcc | 2.0 | - | 5.5 | Vdc | | Operating Ambient Temperature | -20 | - | 85 | °C | NOTE: All limits are not necessarily functional concurrently. ### **ELECTRICAL CHARACTERISTICS** ( $V_{CC} = 2.6 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ , RF In = 46.61 MHz, $f_{DEV} = \pm 3.0 \text{ kHz}, f_{mod} = 1.0 \text{ kHz}; Test Circuit Figure 1.)$ | Characteristic | N | lin | Тур | Max | Unit | |-----------------------------------------|---|-----|-----|-----|------| | POWER SUPPLY | | | | | | | Static Current | | | | | | | Active Mode (V <sub>CC</sub> = 2.6 V) | | - | 6.1 | 12 | mA | | Active Mode (V <sub>CC</sub> = 3.6 V) | | - | 6.5 | _ | mA | | Receive Mode (V <sub>CC</sub> = 2.6 V) | | - | 3.9 | 7.0 | mA | | Receive Mode (V <sub>CC</sub> = 3.6 V) | | - | 4.3 | _ | mA | | Standby Mode (V <sub>CC</sub> = 2.6 V) | | _ | 320 | 600 | μΑ | | Standby Mode (V <sub>CC</sub> = 3.6 V) | | - | 550 | _ | μΑ | | Inactive Mode (V <sub>CC</sub> = 2.6 V) | | - | 40 | 80 | μΑ | | Inactive Mode (V <sub>CC</sub> = 3.6 V) | | _ | 54 | _ | μΑ | #### **ELECTRICAL CHARACTERISTICS (continued)** #### **FM** Receiver ARTHEFM receivers can be used with either a quad coil topa, IN channer U.S., without the need for any external switching ceramic resonator. The FM receiver and 1st LO have been circuitry (see Figure 25.) designed to work for all country channels, including 25 | Characteristic | Condition | Input<br>Pin | Measure<br>Pin | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------|--------------------------------------------|-----|-------------|-----|----------| | Sensitivity (Input for 12 dB SINAD) | Matched Impedance<br>Differential Input | Mix <sub>1</sub><br>In <sub>1/2</sub> | Det Out | VSIN | - | 0.7 | _ | μVrms | | 1st Mixer Voltage<br>Conversion Gain | V <sub>in</sub> = 1.0 mVrms, with CF <sub>1</sub> as Load | Mix <sub>1</sub><br>In <sub>1/2</sub> | Mix <sub>1</sub> Out | MX <sub>gain1</sub> | - | 10 | _ | dB | | 2nd Mixer Voltage<br>Conversion Gain | V <sub>in</sub> = 3.0 mVrms, with CF <sub>2</sub> as Load | Mix <sub>2</sub> In | Mix <sub>2</sub> Out | MX <sub>gain2</sub> | - | 20 | _ | dB | | 1st Mixer Input<br>Impedance | - | - | Mix <sub>1</sub> In <sub>1</sub><br>Mix <sub>1</sub> In <sub>2</sub> | R <sub>P1</sub><br>C <sub>P1</sub> | - | 0.88<br>2.5 | _ | kΩ<br>pF | | 2nd Mixer Input<br>Impedance | - | - | Mix <sub>2</sub> In | R <sub>P2</sub><br>C <sub>P2</sub> | - | 3.0<br>2.7 | _ | kΩ<br>pF | | 1st Mixer Output<br>Impedance | - | - | Mix <sub>1</sub> Out | R <sub>P1</sub> Out<br>C <sub>P1</sub> Out | - | 390<br>1.8 | _ | Ω<br>pF | | 2nd Mixer Output<br>Impedance | - | - | Mix <sub>2</sub> Out | R <sub>P2</sub> Out<br>C <sub>P2</sub> Out | - | 1.5<br>12 | _ | kΩ<br>pF | | 1st and 2nd Mixer<br>Voltage Gain Total | V <sub>in</sub> = 1.0 mVrms, with CF <sub>1</sub> and CF <sub>2</sub> as Load | Mix <sub>1</sub><br>In <sub>1/2</sub> | Mix <sub>2</sub> Out | MX <sub>gain</sub> T | 24 | 27 | _ | dB | | IF -3.0 dB Limiting<br>Sensitivity | f <sub>in</sub> = 455 kHz | Lim In | Det Out | IF Sens | - | 55 | 100 | μVrms | | Total Harmonic Distortion<br>(CCITT Filter) | With R <sub>C</sub> = $8.2 \text{ k}\Omega$ /<br>0.01 µF Filter at Det<br>Out | Mix <sub>1</sub><br>In <sub>1/2</sub> | Det Out | THD | - | 1.0 | 3.0 | % | | Recovered Audio | With R <sub>C</sub> = $8.2 \text{ k}\Omega$ /<br>0.01 $\mu$ F Filter at Det<br>Out | Mix <sub>1</sub><br>In <sub>1/2</sub> | Det Out | AFO | 80 | 100 | 154 | mVrms | | Demodulator Bandwidth | - | Lim In | Det Out | BW | - | 20 | - | kHz | | Signal to Noise Ratio | $V_{in}$ = 10 mVrms,<br>R <sub>C</sub> = 8.2 kΩ/0.01 μF | Mix <sub>1</sub><br>In <sub>1/2</sub> | Det Out | SN | - | 50 | _ | dB | | AM Rejection Ratio | 30% AM, $V_{in}$ = 10 mVrms, $R_C$ = 8.2 kΩ/0.001 μF | Mix <sub>1</sub><br>In <sub>1/2</sub> | Det Out | AMR | 30 | 40 | - | dB | | First Mixer 3rd Order<br>Intercept (Input<br>Referred) | Matched Impedance<br>Input | Mix <sub>1</sub><br>In <sub>1/2</sub> | Mix <sub>1</sub> Out | TOI <sub>mix1</sub> | - | -10 | - | dBm | | Second Mixer 3rd Order<br>Intercept (Input<br>Referred) | Matched Impedance<br>Input | Mix <sub>2</sub> In | Mix <sub>2</sub> Out | TOI <sub>mix2</sub> | - | -27 | - | dBm | | Detector Output<br>Impedance | - | _ | Det Out | ZO | - | 870 | _ | Ω | #### **ELECTRICAL CHARACTERISTICS (continued)** #### **RSSI/Carrier Detect** A Connect 0.0 PuF to Grid from RSSP output pin to form the carrier detect threshold is programmable through the carrier detect filter. "CD Out" is an open collector output MPU interface. which requires an external 100 k $\Omega$ pull—up resistor to $V_{CC}$ . $(R_{I} = 100 \text{ k}\Omega, V_{CC} = 2.6 \text{ V}, T_{A} = 25^{\circ}\text{C.})$ | Characteristic | Condition | Input<br>Pin | Measure<br>Pin | Symbol | Min | Тур | Max | Unit | |---------------------------------------------|---------------------------------------------------------------|---------------------|----------------|-----------------|-----|------|-----|-------| | RSSI Output Current<br>Dynamic Range | - | Mix <sub>1</sub> In | RSSI | RSSI | - | 65 | - | dB | | Carrier Sense Threshold | CD Threshold Adjust = (10100) | Mix <sub>1</sub> In | CD Out | V <sub>T</sub> | - | 11 | - | mVrms | | Hysteresis | - | Mix1 In | CD Out | Hys | - | 1.5 | - | dB | | Output High Voltage | $V_{in}$ = 0 $\mu$ Vrms, $R_L$ = 100 $k\Omega$ , CD = (10100) | Mix <sub>1</sub> In | CD Out | VOH | - | 2.6 | - | V | | Output Low Voltage | $V_{in}$ = 100 μVrms, R <sub>L</sub> = 100 kΩ, CD = (10100) | Mix <sub>1</sub> In | CD Out | VOL | _ | 0.01 | 0.4 | V | | Carrier Sense Threshold<br>Adjustment Range | Programmable through MPU Interface | _ | - | VTrange | -20 | _ | 11 | dB | | Carrier Sense Threshold - Number of Steps | Programmable through MPU Interface | _ | _ | V <sub>Tn</sub> | _ | 32 | _ | _ | #### **Data Amp Comparator** Inverting hysteresis comparator. Open collector output with internal 100 $k\Omega$ pull–up resistor. A band pass filter is connected between the "Det Out" pin and the "DA In" pin with component values as shown in the attached block diagram. The "DA In" input signal is ac coupled. $(V_{CC} = 2.6 \text{ V}, T_A = 25^{\circ}C)$ | Characteristic | Condition | Input<br>Pin | Measure<br>Pin | Symbol | Min | Тур | Max | Unit | |---------------------|---------------------------------------------------------------|--------------|----------------|--------|-----------------------|-----------------------|-----------------------|------| | Hysteresis | _ | DA In | DA Out | Hys | 30 | 40 | 50 | mV | | Threshold Voltage | _ | DA In | DA Out | VT | V <sub>CC</sub> - 0.9 | V <sub>CC</sub> - 0.7 | V <sub>CC</sub> - 0.5 | V | | Input Impedance | _ | - | DA In | ZĮ | _ | 12 | - | kΩ | | Output Impedance | - | _ | DA Out | ZO | _ | 104 | - | kΩ | | Output High Voltage | $V_{in} = V_{CC} - 1.0 \text{ V},$<br>$I_{OH} = 0 \text{ mA}$ | DA In | DA Out | Vон | V <sub>CC</sub> - 0.1 | 2.6 | _ | V | | Output Low Voltage | $V_{in} = V_{CC} - 0.4 \text{ V},$<br>$I_{OL} = 0 \text{ mA}$ | DA In | DA Out | VOL | _ | 0.04 | 0.4 | V | #### **ELECTRICAL CHARACTERISTICS (continued)** Pre-Amplifier/Expander/Rx Mute/Volume Control ARTHE Pre-Amplifier is an inverting rail to rail output swing, IN the 2 half supply reference so the input and output swing operational amplifier with the non-inverting input terminal connected to the internal V<sub>B</sub> half supply reference. External resistors and capacitors can be connected to set the gain and frequency response. The expander analog ground is set to capability will increase as the supply voltage increases. The volume control can be adjusted through the MPU interface. The "Rx Audio In" input signal is ac coupled. (Test Conditions: Voc = 2.6 V. Ta = 25°C, fig = 1.0 kHz, Set External Pre-Amplifier R's for Gain of 1, Volume Control = (0111).) | Characteristic | Condition | Input<br>Pin | Measure<br>Pin | Symbol | Min | Тур | Max | Unit | |-------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------|----------------|-------------------|------------|-----------------------|------------|------| | Pre-Amp Open Loop<br>Gain | - | Rx<br>Audio In | Pre-Amp | AVOL | - | 60 | _ | dB | | Pre-Amp Gain<br>Bandwidth | - | Rx<br>Audio In | Pre-Amp | GBW | - | 100 | _ | kHz | | Pre–Amp Maximum<br>Output Swing | R <sub>L</sub> = 10 kΩ | Rx<br>Audio In | Pre-Amp | V <sub>Omax</sub> | _ | V <sub>CC</sub> - 0.3 | - | Vpp | | Expander 0 dB Gain<br>Level | V <sub>in</sub> = −10 dBV | Rx<br>Audio In | E Out | G | -3.0 | -0.3 | 3.0 | dB | | Expander Gain<br>Tracking | V <sub>in</sub> = −20 dBV, Output<br>Relative to G<br>V <sub>in</sub> = −30 dBV, Output<br>Relative to G | Rx<br>Audio In | E Out | Gt | -21<br>-42 | -19.84<br>-40.12 | -19<br>-37 | dB | | Total Harmonic<br>Distortion | V <sub>in</sub> = −10 dBV | Rx<br>Audio In | E Out | THD | - | 0.2 | _ | % | | Maximum Output<br>Voltage | Increase input voltage until output voltage THD = 5%, then measure output voltage. $R_L = 10 \text{ k}\Omega$ | Rx<br>Audio In | E Out | VOmax | - | -5.0 | _ | dBV | | Attack Time | $E_{Cap} = 1.0 \ \mu F,$ $R_{filt} = 20 \ k\Omega$ (See Appendix B) | Rx<br>Audio In | E Out | t <sub>a</sub> | - | 3.0 | - | ms | | Release Time | $E_{\mbox{cap}} = 1.0 \ \mu\mbox{F},$ $R_{\mbox{filt}} = 20 \ k\Omega$ (See Appendix B) | Rx<br>Audio In | E Out | t <sub>r</sub> | - | 13.5 | - | ms | | Compressor to<br>Expander Crosstalk | V (Rx Audio In)<br>= 0 Vrms,<br>V <sub>in</sub> = -10 dBV | C In | E Out | CT | - | -76 | - | dB | | Rx Mute | V <sub>in</sub> = -10 dBV<br>No popping detectable<br>during Rx Mute<br>transitions | Rx<br>Audio In | E Out | Me | - | -65 | - | dB | | Volume Control Range | Programmable through MPU Interface | _ | - | VCrange | -14 | _ | 16 | dB | | Volume Control Steps | Programmable through MPU Interface | _ | - | VCn | _ | 16 | - | _ | #### **ELECTRICAL CHARACTERISTICS (continued)** Speaker Amplifier/SP Mute ARTHE Speaker Amplifier is an Shverting Nail to Trail?, IN resistors and capacitors are used to set the gain and operational amplifier. The non-inverting input terminal is connected to the internal VB half supply reference. External (Test Conditions: $V_{CC}$ = 2.6 V, $T_A$ = 25°C, $f_{in}$ = 1.0 kHz, External Resistors Set for Gain of 1.) | <u> </u> | . // | | | | | | | | |----------------------|------------------------------------------------------------------------------------------|--------------|----------------|-------------------|-----|-----------------|-----|-----------------| | Characteristic | Condition | Input<br>Pin | Measure<br>Pin | Symbol | Min | Тур | Max | Unit | | Maximum Output Swing | $V_{CC} = 2.3 \text{ V},$ $R_{L} = 130 \Omega$ | SA In | SA Out | V <sub>Omax</sub> | - | 0.8 | - | V <sub>pp</sub> | | | $V_{CC} = 2.3 \text{ V},$ $R_{L} = 600 \Omega$ | | | | - | 2.0 | - | | | | $V_{CC} = 3.4 \text{ V},$ $R_L = 600 \Omega$ | | | | - | 3.0 | - | | | SP Mute | $V_{in}$ = -20 dBV $R_L$ = 130 $\Omega$ No popping detectable during SP Mute transitions | SA In | SA Out | M <sub>sp</sub> | - | <del>-</del> 67 | - | dB | #### Mic Amplifier The Mic Amplifier is an inverting rail-to-rail output operational amplifier with the non-inverting input terminal connected to the internal V<sub>B</sub> half supply reference. External resistors and capacitors are connected to set the gain and frequency response. The "Tx In" input is ac coupled. (Test Conditions: $V_{CC}$ = 2.6 V, $T_A$ = 25°C, $f_{in}$ = 1.0 kHz, External Resistors Set for Gain of 1.) | Characteristic | Condition | Input<br>Pin | Measure<br>Pin | Symbol | Min | Тур | Max | Unit | |----------------------|------------------------|--------------|----------------|-------------------|-----|-----------------------|-----|------| | Open Loop Gain | - | Tx In | Amp Out | AVOL | _ | 60 | - | dB | | Gain Bandwidth | - | Tx In | Amp Out | G <sub>BW</sub> | - | 100 | - | kHz | | Maximum Output Swing | R <sub>L</sub> = 10 kΩ | Tx In | Amp Out | V <sub>Omax</sub> | - | V <sub>CC</sub> - 0.3 | - | Vpp | #### **ELECTRICAL CHARACTERISTICS (continued)** Compressor/ALC/Tx Mute/Limiter ARTHE Compressor analog Goard is Set to the Half Supply, IN Increases slowly (i.e., a sine wave is maintained). The Limiter reference so the input and output swing capability will increase as the supply voltage increases. The "C In" input is ac coupled. The ALC (Automatic Level Control) provides a soft limit to the output signal swing as the input voltage circuit limits rapidly changing signal levels by clipping the signal peaks. The ALC and/or Limiter can be disabled through the MPU serial interface. (Test Conditions: $V_{CC} = 2.6 \text{ V}$ , $f_{in} = 1.0 \text{ kHz}$ , $T_A = 25^{\circ}\text{C}$ .) | (1001 001111111111111111111111111111111 | .0 V, I <sub>IN</sub> = 1.0 KHZ, IA = 25 | Input | Measure | | | | | | |-----------------------------------------|------------------------------------------------------------------------------------------------------|----------------|---------|-------------------|------|------------|------|-----------------| | Characteristic | Condition | Pin | Pin | Symbol | Min | Тур | Max | Unit | | Compressor 0 dB Gain<br>Level | V <sub>in</sub> = -10 dBV, ALC<br>disabled, Limiter<br>disabled | C In | Lim Out | G | -3.0 | -0.06 | 3.0 | dB | | Compressor Gain<br>Tracking | V <sub>in</sub> = -30 dBV, Output<br>Relative to G | C In | Lim Out | Gt | -11 | -10.12 | -9.0 | dB | | | V <sub>in</sub> = -50 dBV, Output<br>Relative to G | | | | -23 | -20.16 | -17 | | | Maximum Compressor<br>Gain | V <sub>in</sub> –70 dBV | C In | Lim Out | A <sub>Vmax</sub> | - | 29 | - | dB | | Total Harmonic<br>Distortion | V <sub>in</sub> –10 dBV, ALC<br>disabled, Limiter<br>disabled | C In | Lim Out | THD | - | 0.5 | - | % | | Input Impedance | _ | C In | Lim Out | Z <sub>in</sub> | - | 16 | - | kΩ | | Attack Time | $C_{\text{Cap}}$ = 1.0 $\mu$ F,<br>$R_{\text{filt}}$ = 20 $k\Omega$<br>(see Appendix B) | C In | Lim Out | <sup>t</sup> a | - | 3.0 | - | ms | | Release Time | $C_{\text{Cap}} = 1.0 \mu\text{F},$ $R_{\text{filt}} = 20 \text{k}\Omega$ (see Appendix B) | C In | Lim Out | t <sub>r</sub> | - | 13.5 | - | ms | | Expander to Compressor Crosstalk | V (C In) = 0 Vrms,<br>$V_{in} = -10 dBV$ | Rx<br>Audio In | Lim Out | СТ | - | -43.6 | - | dB | | Tx Data Mute | V <sub>in</sub> = −10 dBV, ALC<br>disabled<br>No popping detectable<br>during Rx Mute<br>transitions | C In | Lim Out | Me | - | -76 | - | dB | | ALC Dynamic Range | _ | C In | Lim Out | DR | - | -18 to 2.5 | - | dBV | | ALC Output Level | V <sub>in</sub> = −18 dBV | C In | Lim Out | ALCout | - | -16 | - | dBV | | | $V_{in} = -2.5 \text{ dBV}$ | | | | - | -11.4 | _ | | | Limiter Output Level | ALC disabled | C In | Tx Out | V <sub>lim</sub> | _ | 0.8 | _ | V <sub>pp</sub> | #### **ELECTRICAL CHARACTERISTICS (continued)** **Splatter Amplifier** ARC The solatter Amounters an inverting rail to rail output, IN resistors and capacitors can be connected to set the gain and operational amplifier with the non-inverting input terminal connected to the internal VB half supply reference. External frequency response. The "Spl Amp In" input is ac coupled. (Test Conditions: $V_{CC} = 2.6 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ , $f_{in} = 1.0 \text{ kHz}$ , External resistors Set for Gain of 1.) | Characteristic | Condition | Input<br>Pin | Measure<br>Pin | Symbol | Min | Тур | Max | Unit | |----------------------|------------------------|---------------|----------------|-------------------|-----|-----------------------|-----|-----------------| | Open Loop Gain | - | Spl Amp<br>In | Tx Out | AVOL | _ | 60 | - | dB | | Gain Bandwidth | - | Spl Amp<br>In | Tx Out | GBW | - | 100 | _ | kHz | | Maximum Output Swing | R <sub>L</sub> = 10 kΩ | Spl Amp<br>In | Tx Out | V <sub>Omax</sub> | - | V <sub>CC</sub> - 0.3 | - | V <sub>pp</sub> | #### Tx Audio Path Recommendation The recommended configuration for the Tx Audio path includes setting the Microphone Amplifier gain to 16 dB using the external gain setting resistors and setting the Splatter Amplifier gain to 9.0 dB using the external gain setting resistors. #### **PLL Voltage Regulator** The PLL supply voltage is regulated to a nominal of 2.2 V. The "V<sub>CC</sub> Audio" pin is the supply voltage for the internal voltage regulator. The "PLL $V_{\text{ref}}$ " pin is the 2.2 V regulated output voltage. Two capacitors with 10 $\mu\text{F}$ and 0.01 $\mu\text{F}$ values must be connected to the "PLL V<sub>ref</sub>" pin to filter and stabilize this regulated voltage. The voltage regulator provides power for the 2nd LO, Rx and Tx PLL's, and MPU Interface. The voltage regulator can also be used to provide a regulated supply voltage for external IC's. Rx and Tx PLL loop performance are independent of the power supply voltage when the voltage regulator is used. The voltage regulator requires about 200 mV of "headroom". When the power supply decreases to within about 200 mV of the output voltage, the regulator will go out of regulation but the output voltage will not turn off. Instead, the output voltage will maintain about a 200 mV delta to the power supply voltage as the power supply voltage continues to decrease. The "PLL V<sub>ref</sub>" pin can be connected to "V<sub>CC</sub> Audio" by the external wiring if voltage higher than 2.2 V is required. But it should not be connected to other supply except "VCC Audio". The voltage regulator is "on" in the Active and Rx modes. In the Standby and Inactive modes, the voltage regulator is turned off to reduce current drain and the "PLL Vref" pin is internally connected to "V<sub>CC</sub> Audio" (i.e., the supply voltage is maintained but is now unregulated). (Test Conditions: V<sub>CC</sub> = 2.6 V, T<sub>A</sub> = 25°C.) | Characteristic | Condition | Input<br>Pin | Measure<br>Pin | Symbol | Min | Тур | Max | Unit | |---------------------|----------------------------------------------------------|--------------|---------------------|---------------------|-----|-------|-----|------| | Output Voltge Level | V <sub>CC</sub> = 2.6 V,<br>O <sub>L</sub> = 0 mA | _ | V <sub>CC</sub> PLL | V <sub>out</sub> | - | 2.2 | _ | V | | Line Regulation | I <sub>L</sub> = 0 mA, V <sub>CC</sub> = 2.6 to 5.5 V | VCC | V <sub>CC</sub> PLL | Regline | _ | 3.66 | 40 | mV | | Load Regulation | V <sub>CC</sub> = 2.6 V, I <sub>L</sub> = 0 to<br>1.0 mA | VCC | V <sub>CC</sub> PLL | Reg <sub>load</sub> | -40 | -2.28 | - | mV | #### **ELECTRICAL CHARACTERISTICS (continued)** **Low Battery Detect** A Can external resistor divider is connected to the "Ref" input, N Bandgap reference voltage. The "BD Out" pin is open pin to set the threshold for the low battery detect. The voltage at the "Ref" input pin is compared to an internal 1.23 V (Test Conditions: $V_{CC}$ = 2.6 V, $T_A$ = 25°C.) | Characteristic | Condition | Input<br>Pin | Measure<br>Pin | Symbol | Min | Тур | Max | Unit | |---------------------------|----------------------------------------------|--------------|----------------|-----------------|-----------------------|-------|-----|------| | Average Threshold Voltage | Take average of rising and falling threshold | Ref | Ref/<br>BD Out | Threshold | _ | 1.23 | _ | V | | Hysteresis | - | Ref | Ref/<br>BD Out | Hys | - | 2.0 | - | mV | | Input Current | V <sub>in</sub> = 1.6 V | _ | Ref | l <sub>in</sub> | - | 12.33 | 50 | nA | | Output High Voltage | $V_{ref} = 1.6, R_L = 3.9 \text{ k}\Omega$ | Ref | BD Out | VOH | V <sub>CC</sub> - 0.1 | 2.59 | _ | V | | Output Low Voltage | $V_{ref} = 0.9, R_L = 3.9 \text{ k}\Omega$ | Ref | BD Out | V <sub>OL</sub> | - | 0.6 | 0.4 | V | Figure 3. Data Amp Operation #### PIN FUNCTION DESCRIPTION | 48-TQFP | 52-QFP | | FII | FUNCTION DESCRIPTION | |----------------------|---------------|----------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin | Pin | Symbol | Туре | Description | | 1 2 | 1<br>2 | LO <sub>2</sub> In<br>LO2 Out | - | These pins form the PLL reference oscillator when connected to an external parallel–resonant crystal (10.24 MHz typical). The reference oscillator is also the second Local Oscillator (LO <sub>2</sub> ) for the RF receiver. | | 3 | 3 | PLL V <sub>ref</sub> | Supply | Voltage Regulator output pin. The internal voltage regulator provides a stable power supply voltage for the Rx and Tx PLL's and can also be used as a regulated supply voltage for the other IC's. | | 4 | 4 | Rx PD | Output | Three state voltage output of the Rx Phase Detector. This pin is either "high", "low", or "high impedance" depending on the phase difference of the phase detector input signals. During lock, very narrow pulses with a frequency equal to the reference frequency are present. This pin drives the external Rx PLL loop filter. It is important to minimize the line length and capacitance of this pin. | | 5 | 5 | Gnd PLL | Gnd | Ground pin for PLL section of IC. | | 6 | 6 | Tx PD | Output | Three state voltage output of the Tx Phase Detector. This pin is either "high", "low", or "high impedance" depending on the phase difference of the phase detector input signals. During lock, very narrow pulses with a frequency equal to the reference frequency are present. This pin drives the external Tx PLL loop filter. It is important to minimize the line length and capacitance on this pin. | | 7 | 7 | Е Сар | - | Expander rectifier filter capacitor pin. Connect capacitor to V <sub>CC</sub> . | | 8 | 8 | Tx VCO | Input | Transmit divide counter input which is driven by an ac coupled external transmit loop VCO. The minimum signal level is 200 mV <sub>pp</sub> @ 80.0 MHz. This pin also functions as the test mode input for the counter tests. | | 9<br>10<br>11 | 9<br>10<br>11 | Data<br>EN<br>Clk | Input | Microprocessor serial interface input pins for programming various counters and control functions. | | 12<br>N/A | 12 | Clk Out | Output | Microprocessor Clock Output which is derived from the 2nd LO crystal oscillator and a programmable divider. It can be used to drive a microprocessor and thereby reduce the number of crystals required in the system design. The driver has an internal resistor in series with the output which can be combined with an external capacitor to form a low pass filter to reduce radiated noise on the PCB. This output also functions as the output for the counter test modes. | | N/A | 14 | Status Out | Output | This pin indicates when the internal latches may have lost memory due to a power glitch. | | 13 | 15 | CD Out/<br>Hardware<br>Interrupt | Output/<br>Input | Dual function pin; 1) Carrier detect output (open collector with external 100 k $\Omega$ pull–up resistor. 2) Hardware interrupt input which can be used to "wake–up" from Inactive Mode. | | 14 | 16 | BD Out | Output | Low battery detect output (open collector with external pull-up resistor). | | 15 | 17 | DA Out | Output | Data amplifier output (open collector with internal 100 kΩ pull–up resistor). | | 16 | 18 | SA Out | Output | Speaker amplifier output. | | 15<br>16<br>17<br>18 | 19 | SA In | Input | Speaker amplifier input (ac coupled). | | 18 | 20 | E Out | Output | Expander output. | | 19 | 21 | V <sub>CC</sub> Audio | Supply | V <sub>CC</sub> supply for audio section. | | 20 | 22 | DA In | Input | Data amplifier input (ac coupled). | | 21 | 23 | Pre-Amp Out | Output | Pre-amplifier output for connection of pre-amplifier feedback resistor. | | 22 | 24 | Rx Audio In | Input | Rx audio input to pre-amplifier (ac coupled). | | 23 | 25 | Det Out | Output | Audio output from FM detector. | | 24 | 26 | RSSI | - | Receive signal strength indicator filter capacitor. | | N/A | 27 | N/A | - | Not used. | | 25 | 28 | Q Coil | - | A quad coil or ceramic discriminator are connected to this pin. | | 26 | 29 | V <sub>CC</sub> RF | Supply | V <sub>CC</sub> supply for RF receiver section. | | 27<br>28 | 30<br>31 | Lim C2<br>Lim C1 | _ | IF amplifier/limiter capacitor pins. | #### PIN FUNCTION DESCRIPTION (continued) | FIN FUNCTION DESCRIPTION (continued) | | | | | | | |--------------------------------------|---------------|-------------------------------------------|--------|-----------------------------------------------------------------------------------|--|--| | 48-TQFP<br>Pin | 52-QFP<br>Pin | Symbol | Туре | Description | | | | 29 | 32 | Lim In | Input | Signal input for IF amplifier/limiter. | | | | 30 | 33 | Gnd RF | Gnd | Ground pin for RF section of the IC. | | | | 31 | 34 | Mix <sub>2</sub> Out | Output | Second mixer output. | | | | 32 | 35 | Mix <sub>2</sub> In | Input | Second mixer input. | | | | 33 | 36 | V <sub>B</sub> | - | Internal half supply analog ground reference. | | | | 34 | 37 | Mix <sub>1</sub> Out | Output | First mixer output. | | | | 35 | 38 | Mix <sub>1</sub> In <sub>2</sub> | Input | Negative polarity first mixer input. | | | | 36 | 39 | Mix <sub>1</sub> In <sub>1</sub> | Input | Positive polarity first mixer input. | | | | 37<br>38 | 40<br>41 | LO <sub>1</sub> In<br>LO <sub>1</sub> Out | - | Tank elements for 1st LO multivibrator oscillator are connected to these pins. | | | | 39 | 42 | V <sub>cap</sub> Ctrl | - | 1st LO varactor control pin. | | | | 40 | 43 | Gnd Audio | Gnd | Ground for audio section of the IC. | | | | 41 | 44 | Tx In | Input | Tx path input to Microphone Amplifier (ac coupled). | | | | 42 | 45 | Amp Out | Output | Microphone amplifier output. | | | | 43 | 46 | C In | Input | Compressor input (ac coupled). | | | | 44 | 47 | C Cap | - | Compressor rectifier filter capacitor pin. Connect capacitor to V <sub>CC</sub> . | | | | 45 | 48 | Lim Out | Output | Tx path limiter output. | | | | 46 | 49 | Spl Amp In | Input | Splatter amplifier input (ac coupled). | | | | 47 | 50 | Tx Out | Output | Tx path audio output. | | | | 48 | 51 | Ref | Input | Reference voltage input for low battery detect. | | | | N/A | 52 | N/A | - | Not used. | | | #### **Power Supply Voltage** This circuit is used in a cordless telephone handset and base unit. The handset is battery powered and can operate on two or three NiCad cells or on 5.0 V power. #### **PLL Frequency Synthesizer General Description** Figure 4 shows a simplified block diagram of the programmable universal dual phase locked loop (PLL). This dual PLL is fully programmable through the MCU serial interface and supports most country channel frequencies including USA (25 ch), France, Spain, Australia, Korea, New Zealand, U.K., Netherlands and China (see channel frequency tables in Appendix A). The 2nd local oscillator and reference divider provide the reference frequency for the Rx and Tx PLL loops. The programmed divider value for the reference divider is selected based on the crystal frequency and the desired Rx and Tx reference frequency values. Additional divide by 25 and divide by 4 blocks are provided to allow for generation of the 1.0 kHz and 6.25 kHz reference frequencies required for the U.K. The 14–Bit Tx counter is programmed for the desired transmit channel frequency. The 14–Bit Rx counter is programmed for the desired first local oscillator frequency. All counters power up in the proper default state for USA channel #6 and for a 10.24 MHz reference frequency crystal. Internal fixed capacitors can be connected to the tank circuit of the 1st LO through microprocessor control to extend the sensitivity of the 1st LO for U.S. 25 channel operation. Figure 4. Dual PLL Simplified Block Diagram #### **ELECTRICAL CHARACTERISTICS** (V<sub>CC</sub> = 2.6 V, T<sub>A</sub> = 25°C) | Characteristic | Condition | Measure<br>Pin | Symbol | Min | Тур | Max | Unit | |------------------------------|-------------------------------------------------|------------------------------------|------------------|----------------------------------|------|---------------------------------|------| | PLL PIN DC | | • | | | | | | | Input Voltage Low | - | Data<br>Clk<br>EN<br>Hardware Int. | VIL | - | - | 0.3 | V | | Input Voltage High | - | Data<br>Clk<br>EN | VIH | "PLL V <sub>ref</sub> " –<br>0.3 | - | "V <sub>CC</sub> Audio" | V | | Input Current Low | V <sub>in</sub> = 0.3 V | Data<br>Clk<br>EN | I <sub>IL</sub> | -5.0 | -3.0 | - | μА | | Input Current High | V <sub>in</sub> = (V <sub>CC</sub> Audio) – 0.3 | Data<br>Clk<br>EN | lН | - | 0.6 | 5.0 | μА | | Hysteresis Voltage | _ | Data<br>Clk<br>EN | V <sub>hys</sub> | ı | 1.0 | _ | V | | Output Current High | _ | Rx PD<br>Tx PD | lOH | - | - | -0.7 | mA | | Output Current Low | - | Rx PD<br>Tx PD | lOL | 0.7 | - | - | mA | | Output Voltage Low | I <sub>IL</sub> = 0.7 mA | Rx PD<br>Tx PD | VOL | - | - | (PLL V <sub>ref</sub> )*<br>0.2 | V | | Output Voltage High | I <sub>IH</sub> = −0. 7mA | Rx PD<br>Tx PD | VOH | (PLL V <sub>ref</sub> )*<br>0.8 | - | - | V | | Tri–State Leakage<br>Current | V = 1.2 V | Rx PD<br>Tx PD | loz | -50 | - | 50 | nA | | Input Capacitance | - | Data<br>Clk<br>EN | C <sub>in</sub> | - | - | 8.0 | pF | | Output Capacitance | - | Rx PD<br>Tx PD | C <sub>out</sub> | - | - | 8.0 | pF | ELECTRICAL CHARACTERISTICS (continued) (V<sub>CC</sub> = 2.6 V, T<sub>A</sub> = 25°C) | ELEC | TRICAL CHARAC | TERISTICS (CONTINU | ea) (ACC = 5.0 | V, IA = 251 | (J) | | | | |-------|---------------------------|-------------------------------------------------|-------------------------------------------|---------------------------------|--------|-----|-----|------| | ARCH | CharacteristicFREE | SCAtond@ionMICO | Measure<br>NDUNITOR | Symbol 0 | 05 Min | Тур | Max | Unit | | PLL P | PIN INTERFACE | | | | | | | | | EN to | o Clk Setup Time | - | EN, Clk | tsuEC | 200 | - | - | ns | | Data | to Clk Setup Time | - | Data, Clk | t <sub>suDC</sub> | 100 | - | - | ns | | Hold | Time | - | Data, Clk | th | 90 | - | - | ns | | Reco | overy Time | - | EN, Clk | t <sub>rec</sub> | 90 | - | - | ns | | Input | Pulse Width | - | EN, Clk | t <sub>W</sub> | 100 | - | - | ns | | Input | Rise and Fall Time | - | Data<br>Clk<br>EN | t <sub>r</sub> , t <sub>f</sub> | - | - | 9.0 | μs | | | Interface<br>ver–Up Delay | 90% of PLL V <sub>ref</sub> to<br>Data, Clk, EN | - | <sup>t</sup> puMPU | - | 100 | - | μs | | PLL L | .00P | | | | | | | | | 2nd l | _O Frequency | - | LO <sub>2</sub> In<br>LO <sub>2</sub> Out | fLO | - | - | 12 | MHz | | "Tx V | CO" Input Frequency | $V_{in} = 200 \text{ mV}_{pp}$ | Tx VCO | f <sub>txmax</sub> | _ | _ | 80 | MHz | #### PLL I/O Pin Specifications The 2nd LO, Rx and Tx PLL's and MPU serial interface are normally powered by the internal voltage regulator at the "PLL $V_{ref}$ " pin. The "PLL $V_{ref}$ " pin is the output of a voltage regulator which is powered from the " $V_{CC}$ Audio" power supply pin. Therefore, the maximum input and output levels for most PLL I/O pins (LO\_2 In, LO\_2 Out, Rx PD, Tx PD, Tx VCO) is the regulated voltage at the "PLL $V_{ref}$ " pin. The ESD protection diodes on these pins are also connected to "PLL $V_{ref}$ ". Internal level shift buffers are provided for the pins (Data, Clk, EN, Clk Out) which connect directly to the microprocessor. The maximum input and output levels for these pins is $V_{CC}$ . Figure 5 shows a simplified schematic of the PLL I/O pins. Figure 5. PLL I/O Pin Simplified Schematics #### **Microprocessor Serial Interface** The "Data", "Clk", and "EN" pins provide an MPU serial interface for programming the reference counters, the transmit and receive channel divider counter and various control functions. The "Data" and "Clk" pins are used to load data into the shift register. Figure 6 shows "Data" and "Clk" pin timing. Data is clocked on positive clock transitions. Figure 6. Data and Clock Timing Requirement After data is loaded into the shift register, the data is latched into the appropriate latch register using the "EN" pin. This is done in two steps. First, an 8-Bit address is loaded into the shift register and latched into the 8-Bit address latch register. Then, up to 16-Bits of data is loaded into the shift register and latched into the data latch register specified by the address that was previously loaded. Figure 7 shows the timing required on the EN pin. Latching occurs on the negative EN transition. Figure 7. Enable Timing Requirement The state of the EN pin when clocking data into the shift register determines whether the data is latched into the address register or a data register. Figure 8 shows the address and data programming diagrams. In the data programming mode, there must not be any clock transitions when "EN" is high. The clock can be in a high state (default high) or a low state (default low) but must not have any transitions during the "EN" high state. The convention in these figures is that latch bits to the left are loaded into the shift register first. Figure 8. Microprocessor Interface Programming **Mode Diagrams** The MPU serial interface is fully operational within 100 us after the power supply has reached its minimum level during power-up (See Figure 9). The MPU Interface shift registers and data latches are operational in all four power saving modes; Inactive, Standby, Rx, and Active Modes. Data can be loaded into the shift registers and latched into the latch Figure 9. Microprocessor Serial Interface Power-Up Delay #### **Status Out** This is a digital output which indicates whether the latch registers have been reset to their power-up default values. Latch power-up default values are given in Figure 28. If there is a power glitch or ESD event which causes the latch registers to be reset to their default values, the "Status Out" pin will indicate this to the MPU so it can reload the correct information into the latch registers. Figure 10. Status Out Operation | Status Latch Register Bits | Status Out<br>Logic Level | |------------------------------------------|---------------------------| | Latch bits not at power-up default value | 0 | | Latch bits at power-up default value | 1 | #### **Data Registers** Figure 11 shows the data latch registers and addresses which are used to select each of these registers. Latch bits to the left (MSB) are loaded into the shift register first. The LSB bit must always be the last bit loaded into the shift register. "Don't Care" bits can be loaded into the shift register first if 8-Bit bytes of data are loaded. Figure 11. Microprocessor Interface Data Latch Registers #### **Reference Frequency Selection** The "LO $_2$ In" and "LO $_2$ Out" pins form a reference oscillator when connected to an external parallel—resonant crystal. The reference oscillator is also the second local oscillator for the RF Receiver. Figure 12 shows the relationship between different crystal frequencies and reference frequencies for cordless phone applications in various countries. Figure 12. Reference Frequency and Reference Divider Values | Crystal<br>Frequency | Reference<br>Divider<br>Value | U.K. Base/<br>Handset<br>Divider | Reference<br>Frequency | |----------------------|-------------------------------|----------------------------------|------------------------| | 10.24 MHz | 2048 | 1 | 5.0 kHz | | 10.24 MHz | 1024 | 4 | 2.5 kHz | | 11.15 MHz | 2230 | 1 | 5.0 kHz | | 12.00 MHz | 2400 | 1 | 5.0 kHz | | 11.15 MHz | 1784 | 1 | 6.25 kHz | | 11.15 MHz | 446 | 4 | 6.25 kHz | | 11.15 MHz | 446 | 25 | 1.0 kHz | #### **Reference Counter** Figure 13 shows how the reference frequencies for the Rx and Tx loops are generated. All countries except U.K. require that the Tx and Rx reference frequencies be identical. In this case, set "U.K. Base Select" and "U.K. Handset Select" bits to "0". Then the fixed divider is set to "1" and the Tx and Rx reference frequencies will be equal to the crystal oscillator frequency divided by the programmable reference counter value. The U.K. is a special case which requires a different reference frequency value of Tx and Rx. For U.K. base operation, set "U.K. Base Select" to "1". For U.K. handset operation, set "U.K. Handset Select" to "1". The Netherlands is also a special case since a 2.5 kHz reference frequency is used for both the Tx and Rx reference and the total divider value required is 4096 which is larger than the maximum divide value available from the 12–Bit reference divider (4095). In this case, set "U.K. Base Select" to "1" and set "U.K. Handset Select" to "1". This will give a fixed divide by 4 for both the Tx and Rx reference. Then set the reference divider to 1024 to get a total divider of 4096. #### **Mode Control Register** Power saving modes, mutes, disables, volume control, and microprocessor clock output frequency are all set by the Control Register. Operation of the Control Register is explained in Figures 14 through 21. Figure 13. Reference Register Programming Mode #### ARCHIVED BY FREESCALE SEMICONDUCTOR, INC. 2005 | U.K. Handset<br>Select | U.K. Base<br>Select | Tx Divider<br>Value | Rx Divider<br>Value | Application | |------------------------|---------------------|---------------------|---------------------|----------------------------------------------| | 0 | 0 | 1<br>25 | 1<br>4 | All but U.K. and Netherlands<br>U.K. Baseset | | 1 1 | 0 | 4 | 25<br>4 | U.K. Handset Netherlands Base and Handset | 14-Bit Reference Counter Latch Figure 14. Control Register Bits Figure 15. Mute and Disable Control Bit Descriptions | ALC Disable | 1<br>0 | Automatic Level Control Disabled<br>Normal Operation | |-----------------|--------|------------------------------------------------------| | Limiter Disable | 1<br>0 | Limiter Disabled<br>Normal Operation | | Clock Disable | 1<br>0 | MPU Clock Output Disabled<br>Normal Operation | | Tx Mute | 1<br>0 | Transmit Channel Muted<br>Normal Operation | | Rx Mute | 1<br>0 | Receive Channel Muted<br>Normal Operation | | SP Mute | 1<br>0 | Speaker Amp Muted<br>Normal Operation | #### **Power Saving Operating Modes** When the MC13109A is used in a handset, it is important to conserve power in order to prolong battery life. There are five modes of operation; Active, Rx, Standby, Interrupt and Inactive. In Active Mode, all circuit blocks are powered. In Rx mode, all circuitry is powered down except for those circuit sections needed to receive a transmission from the base. In the Standby and Interrupt Modes, all circuitry is powered down except for the circuitry needed to provide the clock output for the microprocessor. In Inactive Mode, all circuitry is powered down except the MPU interface. Latch memory is maintained in all modes. Figure 16 shows the control register bit values for selection of each power saving mode and Figure 17 show the circuit blocks which are powered in each of these operating mode. Figure 16. Power Saving Mode Selection | Stdby<br>Mode<br>Bit | Rx<br>Mode<br>Bit | "CD Out/Hardware<br>Interrupt" Pin | Power Saving<br>Mode | |----------------------|-------------------|------------------------------------|----------------------| | 0 | 0 | Х | Active | | 0 | 1 | Х | Rx | | 1 | 0 | Х | Standby | | 1 | 1 | 1 or High Impedance | Inactive | | 1 | 1 | 0 | Inactive | Figure 17. Circuit Blocks Powered During Power Saving Modes | Circuit Blocks | Active | Rx | Standby | Inactive | |-------------------------------------------|--------|----|---------|----------------| | "PLL V <sub>ref</sub> " Regulated Voltage | X | Х | χ1 | X <sup>1</sup> | | MPU Interface | X | Х | Х | Х | | 2nd LO Oscillator | X | Х | Х | | | MPU Clock Output | X | Х | Х | | | RF Receiver | X | Х | | | | 1st LO VCO | X | Х | | | | Rx PLL | X | Х | | | | Carrier Detect | X | Х | | | | Data Amp | X | Х | | | | Low Battery Detect | X | Х | | | | Tx PLL | X | | | | | Rx Audio Path | X | | | | | Tx Audio Path | Х | | | | $\textbf{NOTE:} \ 1. \ In \ Standby \ and \ Inactive \ Modes, \ "PLL \ V_{\textbf{ref}}" \ remains \ powered \ but \ \ is \ not \ regulated. \ It \ will \ fluctuate \ with \ V_{CC}.$ #### **Inactive Mode Operation and Hardware Interrupt** In some handset applications it may be desirable to power down all circuitry including the microprocessor (MPU). First put the MC13109A into the Inactive mode, which turns off the MPU Clock Output (see Figure 18), and then disable the microprocessor. In order to give the MPU adequate time to power down, the MPU Clock output remains active for a minimum of one reference counter cycle (about 200 $\mu s$ ) after the command is given to switch into the "Inactive" mode. An external timing circuit should be used to initiate the turn–on sequence. The "CD Out" pin has a dual function. In the Active and Rx modes it performs the carrier detect function. In the Standby and Inactive modes the carrier detect circuit is disabled and the "CD Out" pin is in a "High" state due to the external pull–up resistor. In the Inactive mode the "CD Out" pin is the input for the hardware interrupt function. When the "CD Out" pin is pulled "low" by the external timing circuit, the MC13109A switches from the Inactive to the Interrupt mode thereby turning on the MPU Clock Output. The MPU can then resume control of the combo IC. The "CD Out" pin must remain low until the MPU changes the operating mode from Interrupt to Standby, Active or Rx modes. Figure 18. Hardware Interrupt Operation #### "Clk Out" Divider Programming The "Clk Out" pin is derived from the 2nd local oscillator and can be used to drive a microprocessor thereby reducing the IN provides an MPU clock of about 1.0 MHz after initial number of crystals required. Figure 19 shows the relationship between the crystal frequency and the clock output for different divider values. Figure 20 shows the "Clk Out" register bit values. Figure 19. Clock Output Values | Crystal | Clock Output Divider | | | | | | | | | | | |-----------|----------------------|-----------|-----------|-----------|--|--|--|--|--|--|--| | Frequency | 2 | 3 | 5 | 10 | | | | | | | | | 10.24 MHz | 5.120 MHz | 3.413 MHz | 2.048 MHz | 1.024 MHz | | | | | | | | | 11.15 MHz | 5.575 MHz | 3.717 MHz | 2.230 MHz | 1.115 MHz | | | | | | | | | 12.00 MHz | 6.000 MHz | 4.000 MHz | 2.400 MHz | 1.200 MHz | | | | | | | | Figure 20. Clock Output Divider | Clk Out<br>Bit #1 | Clk Out<br>Bit #2 | Clk Out<br>Divider Value | |-------------------|-------------------|--------------------------| | 0 | 0 | 2 | | 0 | 1 | 3 | | 1 | 0 | 5 | | 1 | 1 | 10 | #### MPU "Clk Out" Power-Up Default Divider Value The power-up default divider value is "divide by 10". This power-up. The reason for choosing this relatively low clock frequency after intial power-up is that some microprocessors that operate down to a 2.0 V power supply have a maximum clock frequency of 1.0 MHz. After initial power-up, the MPU can change the clock divider value to set the clock to the desired operating frequency. Special care has been taken in the design of the clock divider to ensure that the transition between one clock divider value and another is "smooth" (i.e., there will be no narrow clock pulses to disturb the MPU). #### MPU "Clk Out" Radiated Noise on Circuit Board The clock line running between the MC13109A and the microprocessor has the potential to radiate noise which can cause problems in the system especially if the clock is a square wave digital signal with large high frequency harmonics. In order to minimize radiated noise, a 1.0 k $\Omega$ resistor is included on-chip in-series with the "Clk Out" output driver. A small capacitor can be connected to the "Clk Out" line on the PCB to form a single pole low pass filter. This filter will significantly reduce noise radiated from the "Clk Out" line. #### **Volume Control** The volume control can be programmed in 2.0 dB gain steps from -14 dB to 16 dB. The power-up default value is 0 dB. Figure 21. Volume Control | Volume Control<br>Bit #3 | Volume Control<br>Bit #2 | Volume Control<br>Bit #1 | Volume Control<br>Bit #0 | Volume<br>Control # | Gain/Attenuation<br>Amount | | | | | | | | |--------------------------|--------------------------|--------------------------|--------------------------|---------------------|----------------------------|--|--|--|--|--|--|--| | 0 | 0 | 0 | 0 | 0 | −14 dB | | | | | | | | | 0 | 0 | 0 | 1 | 1 | –12 dB | | | | | | | | | 0 | 0 | 1 | 0 | 2 | –10 dB | | | | | | | | | 0 | 0 | 1 | 1 | 3 | -8.0 dB | | | | | | | | | 0 | 1 | 0 | 0 | 4 | -6.0 dB | | | | | | | | | 0 | 1 | 0 | 1 | 5 | -4.0 dB | | | | | | | | | 0 | 1 | 1 | 0 | 6 | -2.0 dB | | | | | | | | | 0 | 1 | 1 | 1 | 7 | 0 dB | | | | | | | | | 1 | 0 | 0 | 0 | 8 | 2.0 dB | | | | | | | | | 1 | 0 | 0 | 1 | 9 | 4.0 dB | | | | | | | | | 1 | 0 | 1 | 0 | 10 | 6.0 dB | | | | | | | | | 1 | 0 | 1 | 1 | 11 | 8.0 dB | | | | | | | | | 1 | 1 | 0 | 0 | 12 | 10 dB | | | | | | | | | 1 | 1 | 0 | 1 | 13 | 12 dB | | | | | | | | | 1 | 1 | 1 | 0 | 14 | 14 dB | | | | | | | | | 1 | 1 | 1 | 1 | 15 | 16 dB | | | | | | | | #### **Gain Control Register** The gain control register contains bits which control the Carrier Detect threshold. Operation of these latch bits are explained in Figures 22 and 23. Figure 22. Gain Control Latch Bits #### **Carrier Detect Threshold Programming** The "CD Out" pin will give an indication to the microprocessor if a carrier signal is present on the selected value is desired, it can be set through the MPU interface as channel. The nominal value and tolerance of the carrier shown in Figure 23 below. detect threshold is given in the carrier detect specification section of this document. If a different carrier detect threshold Figure 23. Carrier Detect Threshold Control | | Figure 23. Carrier Detect Threshold Control | | | | | | | | | | | | | |--------------|---------------------------------------------|--------------|--------------|--------------|-----------------|-----------------------------|--|--|--|--|--|--|--| | CD<br>Bit #4 | CD<br>Bit #3 | CD<br>Bit #2 | CD<br>Bit #1 | CD<br>Bit #0 | CD<br>Control # | Carrier Detect<br>Threshold | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | -20 dB | | | | | | | | | 0 | 0 | 0 | 0 | 1 | 1 | –19 dB | | | | | | | | | 0 | 0 | 0 | 1 | 0 | 2 | –18 dB | | | | | | | | | 0 | 0 | 0 | 1 | 1 | 3 | –17 dB | | | | | | | | | 0 | 0 | 1 | 0 | 0 | 4 | −16 dB | | | | | | | | | 0 | 0 | 1 | 0 | 1 | 5 | –15 dB | | | | | | | | | 0 | 0 | 1 | 1 | 0 | 6 | –14 dB | | | | | | | | | 0 | 0 | 1 | 1 | 1 | 7 | −13 dB | | | | | | | | | 0 | 1 | 0 | 0 | 0 | 8 | −12 dB | | | | | | | | | 0 | 1 | 0 | 0 | 1 | 9 | -11 dB | | | | | | | | | 0 | 1 | 0 | 1 | 0 | 10 | -10 dB | | | | | | | | | 0 | 1 | 0 | 1 | 1 | 11 | -9.0 dB | | | | | | | | | 0 | 1 | 1 | 0 | 0 | 12 | -8.0 dB | | | | | | | | | 0 | 1 | 1 | 0 | 1 | 13 | -7.0 dB | | | | | | | | | 0 | 1 | 1 | 1 | 0 | 14 | -6.0 dB | | | | | | | | | 0 | 1 | 1 | 1 | 1 | 15 | -5.0 dB | | | | | | | | | 1 | 0 | 0 | 0 | 0 | 16 | -4.0 dB | | | | | | | | | 1 | 0 | 0 | 0 | 1 | 17 | -3.0 dB | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 18 | -2.0 dB | | | | | | | | | 1 | 0 | 0 | 1 | 1 | 19 | −1.0 dB | | | | | | | | | 1 | 0 | 1 | 0 | 0 | 20 | 0 dB | | | | | | | | | 1 | 0 | 1 | 0 | 1 | 21 | 1.0 dB | | | | | | | | | 1 | 0 | 1 | 1 | 0 | 22 | 2.0 dB | | | | | | | | | 1 | 0 | 1 | 1 | 1 | 23 | 3.0 dB | | | | | | | | | 1 | 1 | 0 | 0 | 0 | 24 | 4.0 dB | | | | | | | | | 1 | 1 | 0 | 0 | 1 | 25 | 5.0 dB | | | | | | | | | 1 | 1 | 0 | 1 | 0 | 26 | 6.0 dB | | | | | | | | | 1 | 1 | 0 | 1 | 1 | 27 | 7.0 dB | | | | | | | | | 1 | 1 | 1 | 0 | 0 | 28 | 8.0 dB | | | | | | | | | 1 | 1 | 1 | 0 | 1 | 29 | 9.0 dB | | | | | | | | | 1 | 1 | 1 | 1 | 0 | 30 | 10 dB | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 31 | 11 dB | | | | | | | | | | | | | | | | | | | | | | | #### **Auxiliary Register** The auxiliary register contains a 3-Bit 1st LO Capacitor Selection latch and a 4-Bit Test Mode latch Operation of these latch bits are explained in Figures 24, 25 and 26. circuit to change the 1st LO sensitivity. Internal switches and capacitors are provided to enable microprocessor control over internal fixed capacitor values. Figure 25 shows the schematic of the 1st LO tank circuit. Figure 26 shows the latch control bit values. Figure 24. Auxiliary Register Latch Bits # First Local Oscillator Capacitor Selection for 25 Channel U.S. Operation There is a very large frequency difference between the minimum and maximum channel frequencies in the proposed 25 Channel U.S. standard. The sensitivity of the 1st LO is not large enough to accommodate this large frequency variation. Fixed capacitors can be connected across the 1st LO tank Figure 25. First LO Schematic Figure 26. 1st LO Capacitor Select for U.S. 25 Channels | <br> | 1st LO<br>Cap.<br>Bit 2 | 1st LO<br>Cap.<br>Bit 1 | 1st LO<br>Cap.<br>Bit 0 | 1st LO<br>Cap.<br>Select | U.S.<br>Base<br>Channels | U.S.<br>Handset<br>Channels | Varactor Value<br>over 0.5 to 2.2<br>V Range | External<br>Capacitor<br>Value | External<br>Inductor<br>Value | |------|-------------------------|-------------------------|-------------------------|--------------------------|--------------------------|-----------------------------|----------------------------------------------|--------------------------------|-------------------------------| | | 0 | 0 | 0 | 0 | 16 – 25 | _ | 10 – 6.4 pF | 27 pF | 0.47 μΗ | | Ī | 0 | 0 | 0 | 0 | _ | 16 – 25 | 10 – 6.4 pF | 33 pF | 0.47 μΗ | | Ī | 0 | 0 | 1 | 1 | 1 – 6 | _ | 10 – 6.4 pF | 27 pF | 0.47 μΗ | | Ī | 0 | 1 | 0 | 2 | 7 – 15 | _ | 10 – 6.4 pF | 27 pF | 0.47 μΗ | | | 0 | 1 | 1 | 3 | _ | 1 – 6 | 10 – 6.4 pF | 33 pF | 0.47 μΗ | | | 1 | 0 | 0 | 4 | - | 7 – 15 | 10 – 6.4 pF | 33 pF | 0.47 μΗ | Figure 27. Test Mode Description | TM # | TM 3 | TM 2 | TM 1 | тм о | Counter Under Test or<br>Test Mode Option | "Tx V <sub>CO</sub> "<br>Input Signal | "Clk Out" Output Expected | |------|------|------|------|------|-------------------------------------------|---------------------------------------|-----------------------------------------| | 0 | 0 | 0 | 0 | 0 | Normal Operation | >200 mVpp | - | | 1 | 0 | 0 | 0 | 1 | Rx Counter, upper 6 | 0 to 2.2 V | Input Frequency/64 | | 2 | 0 | 0 | 1 | 0 | Rx Counter, lower 8 | 0 to 2.2 V | See Note Below | | 3 | 0 | 0 | 1 | 1 | Rx Prescaler | 0 to 2.2 V | Input Frequency/4 | | 4 | 0 | 1 | 0 | 0 | Tx Counter, upper 6 | 0 to 2.2 V | Input Frequency/64 | | 5 | 0 | 1 | 0 | 1 | Tx Counter, lower 8 | 0 to 2.2 V | See Note Below | | 6 | 0 | 1 | 1 | 0 | Tx Prescaler | >200 mVpp | Input Frequency/4 | | 7 | 0 | 1 | 1 | 1 | Reference Counter | 0 to 2.2 V | Input Frequency/Reference Counter Value | | 8 | 1 | 0 | 0 | 0 | Divide by 4, 25 | 0 to 2.2 V | Input Frequency/100 | | 9 | 1 | 0 | 0 | 1 | AGC Gain = 10 Option | N/A | - | | 10 | 1 | 0 | 1 | 0 | AGC Gain = 25 Option | N/A | _ | NOTE: To determine the correct output, look at the lower 8 bits in the Rx or Tx register (Divisor (7;0). If the value of the divisor is > 16, then the output divisor value is Divisor (7;2) (the upper 6 bits of the divisor). If Divisor (7;0) < 16 and Divisor (3;2) > = 2, then output divisor value is Divisor (3;2) (bits 2 and 3 of the divisor). If Divisor (7;0) < 16 and Divisor (3;2) < 2, then output divisor value is (Divisor (3;2) + 60). #### **Test Modes** Test Mode Control latch bits enable independent testing of internal counters and set AGC Gain Options. In test mode, the "Tx VCO" input pin is multiplexed to the input of the counter under test and the output of the counter under test is multiplexed to the "Clk Out" output pin so that each counter can be individually tested. Make sure test mode bits are set to "0" for normal operation. Test mode operation is described in Figure 27. During normal operation and when testing the Tx Prescaler, the "Tx VCO" input can be a minimum of 200 mVpp at 80 MHz and should be ac coupled. For other test modes, input signals should be standard logic levels of 0 to 2.2 V and a maximum frequency of 16 MHz. #### Power-Up Defaults for Control and Counter Registers When the IC is first powered up, all latch registers are initialized to a defined state. The MC13109A is initially placed in the Rx mode with all mutes active and nothing disabled. The reference counter is set to generate a 5.0 kHz reference frequency from a 10.24 MHz crystal. The MPU clock output divider is set to 10 to give the minimum clock output frequency. The Tx and Rx latch registers are set for USA Channel Frequency #21. Figure 28 shows the initial power—up states for all latch registers. Figure 28. Latch Register Power-Up Defaults | | | | MSB | | | | | | | | LSB | | | | | | | |----------|-------|----|-----|----|----|----|----|---|---|---|-----|---|---|---|---|---|---| | Register | Count | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Tx | 9965 | _ | - | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | | Rx | 7215 | _ | _ | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | | Ref | 2048 | _ | _ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Mode | N/A | _ | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | | Gain | N/A | _ | _ | _ | _ | _ | - | _ | _ | _ | - | - | 1 | 0 | 1 | 0 | 0 | | TM | N/A | _ | _ | _ | - | _ | - | - | _ | - | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 29. ICC versus VCC at Active Mode AR&HIVED BY FREESCALE SEMICONDUCTOR, INC. 2005 7.0 I<sub>CC</sub> , SUPPLY CURRENT (mA) 6.0 5.0 4.0 3.0 2.0 1.0 0 L 2.5 3.0 3.5 4.0 4.5 5.0 V<sub>CC</sub>, SUPPLY VOLTAGE (V) Figure 30. ICC versus VCC at Receive Mode Figure 31. ICC versus VCC at Standby Mode Figure 32. ICC versus VCC at Inactive Mode Figure 33. RSSI Output versus RFin Figure 34. Recovered Audio/THD versus fDEV Figure 35. Typical Expander Response ARCHIVED BY FREESCALE SEMICONDUCTOR, IN . 2005 EXPANDER, E OUT (dBV) -10 -20 -30 -40 -50 -60 -70 -30 -25 -20 -15 -10 -5.0-35 Rx AUDIO IN (dBV) Figure 36. Typical Compressor Response Figure 37. First Mixer Third Order Intercept Performance Figure 38. Second Mixer Third Order Intercept Performance #### APPENDIX A - MEASUREMENT OF COMPANDOR ATTACK/DECAY TIME This measurement definition is based on EIA/CCITT #### **Compressor Attack Time** For a 12 dB step up at the input, attack time is defined as the time for the output to settle to 1.5X of the final steady state value. #### **Compressor Decay Time** For a 12 dB step down at the input, decay time is defined as the time for the input to settle to 0.75X of the final steady state value. #### **Expander Attack** ACCOMMENDATIONS. FREESCALE SEMICONDUCTOR, INC. 260256.0 dB step up at the input, attack time is defined as the time for the output to settle to 0.57X of the final steady #### **Expander Decay** For a 6.0 dB step down at the input, decay time is defined as the time for the output to settle to 1.5X of the final steady state value. COM ш Ş 5 Ш ### Freescale Semiconductor, Inc. #### **OUTLINE DIMENSIONS** Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and Motor #### **OUTLINE DIMENSIONS** Mfax is a trademark of Motorola, Inc. #### How to reach us: **USA/EUROPE/Locations Not Listed**: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 1–303–675–2140 or 1–800–441–2447 JAPAN: Motorola Japan Ltd.; SPD, Strategic Planning Office, 141, 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan. 81–3–5487–8488 Customer Focus Center: 1-800-521-6274 Mfax™: RMFAX0@email.sps.mot.com - TOUCHTONE 1-602-244-6609 Motorola Fax Back System - US & Canada ONLY 1-800-774-1848 - http://sps.motorola.com/mfax/ **ASIA/PACIFIC**: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2, Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong. 852–26668334 HOME PAGE: http://motorola.com/sps/