# SEMICONDUCTOR TECHNICAL DATA

# **Dual 1.1 GHz PLL Frequency Synthesizer**BiCMOS

The MC145220 is a low–voltage, single–chip frequency synthesizer with serial interface capable of direct usage up to 1.1 GHz. The device simultaneously supports two loops. The two on–chip dual–modulus prescalers may be independently programmed to divide by either 32/33 or 64/65.

The device consists of two dual-modulus prescalers, two 6-stage A counters, two 12-stage N counters, two fully programmable 13-stage R (reference) counters, and two lock detectors. Four phase/frequency detectors are included: two with current source/sink outputs and two with double-ended outputs.

The counters are programmed via a synchronous serial port which is SPI compatible. The serial port is byte—oriented to facilitate control via an MCU. Due to the innovative BitGrabber Plus™ registers, the MC145220 may be cascaded with other peripherals featuring BitGrabber Plus without requiring leading dummy bits or multiple address bits in the serial data stream. In addition, BitGrabber Plus peripherals may be cascaded with existing BitGrabber™ peripherals. Because this device is a dual synthesizer, a single steering bit is used in the serial data stream to direct the data to either side of the chip.

The phase/frequency detectors have linear transfer functions (no dead zones). The current delivered by the current source/sink outputs is controllable via the serial port.

Also featured are low–power standby for either one or both loops and on–board support of an external crystal. In addition, the part may be configured such that the  $\mathsf{REF}_{in}$  pin accepts an external reference signal. In this configuration, the  $\mathsf{REF}_{out}$  pin may be programmed to output the  $\mathsf{REF}_{in}$  frequency divided by 1, 2, 4, 8, or 16.

- · Operating Frequency: 40 to 1100 MHz
- Operating Supply Voltage Range: 2.7 to 5.5 V
- Supply Current: Both PLLs Operating 12 mA Nominal
   One PLL Operating 22 mg Steep lby:

One PLL Operating, One on Standby — 6.5 mA Nominal Both PLLs on Standby —  $30 \mu \text{A}$  Maximum

Phase Detector Output Current: Up to 2 mA @ 5 V

Up to 1 mA @ 3 V

- Operating Temperature Range: 40 to 85°C
- Independent R Counters Allow Use of Different Step Sizes for Each Loop
- Double–Buffered R Register Reference and Loop Divide Ratios Updated Simultaneously
- R Counter Division Range: 1 and 10 to 8,191
- Dual–Modulus Capability Provides Total Division of the VCO Frequency up to 262,143
- Direct Interface to Motorola SPI Data Port
- Evaluation Kit Available (Part Number MC145220EVK)
- See Application Note AN1253/D for Low–Pass Filter Design, and AN1277/D for Offset Reference PLLs for Fine Resolution or Fast Hopping

BitGrabber and BitGrabber Plus are trademarks of Motorola, Inc.

MC145220





REV 4 1/98 TN98012300





**BLOCK DIAGRAM** 



PIN 9 = V+ (Positive Power to the main PLL, Reference Circuit, and a portion of the Serial Port)

PIN 6 = GND (Ground to the main PLL, Reference Circuit, and a portion of the Serial Port)

PIN 12 = V+' (Positive Power to PLL' and a portion of the Serial Port)

PIN 15 = GND' (Ground to PLL' and a portion of the Serial Port)



MAXIMUM RATINGS\* (Voltages Referenced to GND, unless otherwise stated)

| Symbol           | Parameter                                       | Value             | Unit |
|------------------|-------------------------------------------------|-------------------|------|
| V+, V+'          | DC Supply Voltage                               | - 0.5 to + 6.0    | V    |
| V <sub>in</sub>  | DC Input Voltage                                | - 0.5 to V+ + 0.5 | V    |
| V <sub>out</sub> | DC Output Voltage                               | - 0.5 to V+ + 0.5 | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                       | ± 10              | mA   |
| I <sub>out</sub> | DC Output Current, per Pin                      | ± 20              | mA   |
| I                | DC Supply Current, V+, V+', GND, and GND' Pins  | 30                | mA   |
| PD               | Power Dissipation, per Package                  | 300               | mW   |
| T <sub>stg</sub> | Storage Temperature                             | - 65 to + 150     | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds | 260               | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit.

#### **ELECTRICAL CHARACTERISTICS**

 $(V+ = V+' = 2.7 \text{ to } 5.5 \text{ V}, \text{GND} = \text{GND}', \text{ Voltages Referenced to GND}, T_A = -40 \text{ to } 85^{\circ}\text{C}, \text{ unless otherwise stated})$ 

| Symbol           | Parameter                                                                                                                                              | Test Condition                                                                                                                                                                                                                                                                                                                                                          | Guaranteed<br>Limit | Unit |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|
| V <sub>IL</sub>  | Maximum Low–Level Input Voltage (D <sub>in</sub> , CLK, ENB, REF <sub>in</sub> )                                                                       | Device in Reference Mode, dc Coupled                                                                                                                                                                                                                                                                                                                                    | 0.3 x V+            | V    |
| VIH              | Minimum High-Level Input Voltage (Din, CLK, ENB, REFin)                                                                                                | Device in Reference Mode, dc Coupled                                                                                                                                                                                                                                                                                                                                    | 0.7 x V+            | V    |
| V <sub>Hys</sub> | Minimum Hysteresis Voltage (CLK, ENB)                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                         | 100                 | mV   |
| V <sub>OL</sub>  | Maximum Low–Level Output Voltage (LD, LD', REF <sub>out</sub> , Output A)                                                                              | I <sub>out</sub> = 20 μA, Device in Reference Mode;<br>Output A Not Selected as Port                                                                                                                                                                                                                                                                                    | 0.1                 | V    |
| Vон              | Minimum High-Level Output Voltage<br>(REF <sub>out</sub> , Output A)                                                                                   | I <sub>Out</sub> = – 20 μA, Device in Reference Mode;<br>Output A Not Selected as Port                                                                                                                                                                                                                                                                                  | V+ - 0.1            | V    |
| loL              | Minimum Low-Level Output Current (REF <sub>out</sub> )                                                                                                 | V <sub>out</sub> = 0.3 V                                                                                                                                                                                                                                                                                                                                                | 0.5                 | mA   |
| lOL              | Minimum Low–Level Output Current (PD <sub>out</sub> /φ <sub>R</sub> , PD <sub>out</sub> '/φ <sub>R</sub> ', Rx/φ <sub>V</sub> , Rx'/φ <sub>V</sub> ')  | $V_{Out}$ = 0.3 V; Phase/Frequency Detectors Configured with $\phi_R$ , $\phi_V$ Outputs                                                                                                                                                                                                                                                                                | 0.5                 | mA   |
| loL              | Minimum Low–Level Output Current (Output A)                                                                                                            | V <sub>out</sub> = 0.3 V                                                                                                                                                                                                                                                                                                                                                | 0.5                 | mA   |
| loL              | Minimum Low-Level Output Current (LD, LD')                                                                                                             | V <sub>out</sub> = 0.3 V                                                                                                                                                                                                                                                                                                                                                | 0.5                 | mA   |
| IOH              | Minimum High-Level Output Current (REFout)                                                                                                             | V <sub>out</sub> = V+ - 0.3 V                                                                                                                                                                                                                                                                                                                                           | -0.4                | mA   |
| ЮН               | Minimum High–Level Output Current (PD <sub>out</sub> /φ <sub>R</sub> , PD <sub>out</sub> '/φ <sub>R</sub> ', Rx/φ <sub>V</sub> , Rx'/φ <sub>V</sub> ') | $V_{Out}$ = V+ $-$ 0.3 V; Phase/Frequency Detectors Configured with $\phi_R$ , $\phi_V$ Outputs                                                                                                                                                                                                                                                                         | - 0.4               | mA   |
| ІОН              | Minimum High-Level Output Current (Output A)                                                                                                           | $V_{\text{out}} = V + -0.3 \text{ V}$ ; Output A Not Selected as Port                                                                                                                                                                                                                                                                                                   | - 0.4               | mA   |
| l <sub>in</sub>  | Maximum Input Leakage Current (D <sub>in</sub> , CLK, ENB, REF <sub>in</sub> )                                                                         | V <sub>in</sub> = V+ or GND; Device in XTAL Mode                                                                                                                                                                                                                                                                                                                        | ± 1.0               | μА   |
| l <sub>in</sub>  | Maximum Input Current (REF <sub>in</sub> )                                                                                                             | V <sub>in</sub> = V+ or GND; Device in Reference Mode                                                                                                                                                                                                                                                                                                                   | ± 150               | μΑ   |
| loz              | Maximum Output Leakage Current (PD <sub>out</sub> /\phi_R, PD <sub>out</sub> '/\phi_R')                                                                | V <sub>Out</sub> = V+ or GND; Phase/Frequency Detectors<br>Configured with PD <sub>Out</sub> Output, Output in High–<br>Impedance State                                                                                                                                                                                                                                 | ± 150               | nA   |
| loz              | Maximum Output Leakage Current (Output A, LD, LD')                                                                                                     | V <sub>Out</sub> = V+ or GND; Output A Selected as Port;<br>Output in High–Impedance State                                                                                                                                                                                                                                                                              | ± 5                 | μА   |
| ISTBY            | Maximum Standby Supply Current                                                                                                                         | V <sub>in</sub> = V+ or GND; Outputs Open; Both PLLs in<br>Standby Mode, Shut–Down Crystal Mode or<br>REF <sub>out</sub> –Static–Low Reference Mode                                                                                                                                                                                                                     | 30                  | μА   |
| lΤ               | Total Operating Supply Current                                                                                                                         | $\begin{array}{l} f_{in} = f_{in}{'} = 1.1 \text{ GHz; both loops active;} \\ \text{REF}_{in} = 13 \text{ MHz} @ 1 \text{ V p-p;} \\ \text{Output A = Inactive; All Outputs = No Connect;} \\ \text{D}_{in}, \overline{\text{ENB}}, \text{CLK} = \text{V+ or GND; Phase/Frequency} \\ \text{Detectors Configured with } \phi_{R}, \phi_{V} \text{ Outputs} \end{array}$ | *                   | mA   |

<sup>\*</sup> The nominal value is 12 mA. This is not a guaranteed limit.

<sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the limits in the Electrical Characteristics tables or Pin Descriptions section.



#### ANALOG CHARACTERISTICS — CURRENT SOURCE/SINK OUTPUTS — PDout/\(\phi\_R\) AND PDout'/\(\phi\_R'\)

(Phase/Frequency Detectors Configured with PD<sub>out</sub> Outputs,  $I_{out} \le 2$  mA @V+ = V+' = 4.5 to 5.5 V,  $I_{out} \le 1$  mA @V+ = V+' = 2.7 to 4.4 V, GND = GND', Voltages Referenced to GND)

| Parameter                                     |                 | Test Condition                   | Guaranteed<br>Limit | Unit |
|-----------------------------------------------|-----------------|----------------------------------|---------------------|------|
| Maximum Source Current Variation Part-to-Part | (Notes 3 and 4) | $V_{\text{out}} = 0.5 \times V+$ | ± 20                | %    |
| Maximum Sink-versus-Source Mismatch           | (Note 3)        | $V_{\text{out}} = 0.5 \times V+$ | 12                  | %    |
| Output Voltage Range                          | (Note 3)        | I <sub>out</sub> variation ≤ 20% | 0.5 to V+ – 0.5 V   | V    |

#### NOTES:

- 1. Percentages calculated using the following formula: (Maximum Value Minimum Value)/Maximum Value.
- 2. See Rx Pin Description for external resistor values.
- 3. This parameter is guaranteed for a given temperature within 40 to 85°C and given supply voltage within 2.7 to 5.5 V.
- 4. Applicable for the Rx/\(\phi\) or Rx'/\(\phi\)' reference pin tied to the GND or GND' pin through a resistor. See Pin Descriptions for suggested resistor values

#### **AC INTERFACE CHARACTERISTICS**

 $(V+=V+'=2.7 \text{ to } 5.5 \text{ V}, \text{ GND}=\text{GND}', \text{ T}_{A}=-40 \text{ to } 85^{\circ}\text{C}, \text{ C}_{L}=25 \text{ pF}, \text{ Input } t_{f}=t_{f}=10 \text{ ns})$ 

| Symbol          | Parameter                                                                                                                | Guaranteed<br>Limit | Unit |
|-----------------|--------------------------------------------------------------------------------------------------------------------------|---------------------|------|
| fclk            | Serial Data CLK Frequency (Figure 1) NOTE: Refer to Clock t <sub>W</sub> below                                           | dc to 2.0           | MHz  |
| tPLH, tPHL      | Maximum Propagation Delay, CLK to Output A (Selected as Data Out) (Figures 1 and 5)                                      | 200                 | ns   |
| tPZL, tPLZ      | Maximum Propagation Delay, ENB to Output A (Selected as Port) (Figures 2 and 6)                                          | 200                 | ns   |
| tTLH, tTHL      | Maximum Output Transition Time, Output A; t <sub>THL</sub> only, on Output A when Selected as Port (Figures 1, 5, and 6) | 200                 | ns   |
| C <sub>in</sub> | Maximum Input Capacitance — Din, CLK, ENB                                                                                | 10                  | pF   |

**TIMING REQUIREMENTS** (V+ = V+' = 2.7 to 5.5 V, GND = GND',  $T_A = -40$  to 85°C, Input  $t_f = t_f = 10$  ns unless otherwise indicated)

| Symbol                                              | Parameter                                                           | Guaranteed<br>Limit | Unit   |
|-----------------------------------------------------|---------------------------------------------------------------------|---------------------|--------|
| t <sub>su</sub> , t <sub>h</sub>                    | Minimum Setup and Hold Times, D <sub>in</sub> versus CLK (Figure 3) | 50                  | ns     |
| t <sub>su</sub> , t <sub>h</sub> , t <sub>rec</sub> | Minimum Setup, Hold, and Recovery Times, ENB versus CLK (Figure 4)  | 100                 | ns     |
| t <sub>W</sub>                                      | Minimum Pulse Width, ENB (Figure 4)                                 | *                   | cycles |
| t <sub>W</sub>                                      | Minimum Pulse Width, CLK (Figure 1)                                 | 250                 | ns     |
| t <sub>r</sub> , t <sub>f</sub>                     | Maximum Input Rise and Fall Times — CLK (Figure 1)                  | 100                 | μs     |

<sup>\*</sup> The minimum limit is 3 REF $_{in}$  cycles or 195  $f_{in}$  or  $f_{in}$  cycles with selection of a 64/65 prescale ratio or 99  $f_{in}$  or  $f_{in}$  cycles with selection of a 32/33 prescale ratio, whichever is greater.







Figure 1.

Figure 2.



Figure 3.



Figure 4.



\* Includes all probe and fixture capacitance.

DEVICE UNDER TEST CL\*

\* Includes all probe and fixture capacitance.

Figure 6.



**LOOP SPECIFICATIONS** (V+ = V+' = 2.7 to 5.5 V unless otherwise indicated, GND = GND',  $T_A = -40$  to  $85^{\circ}$ C)

|                   |                                                                                     |                                                                                                                                                            | Guaranteed<br>Operating Range |                      |      |
|-------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------|------|
| Symbol            | Parameter                                                                           | Test Condition                                                                                                                                             | Min                           | Max                  | Unit |
| Pin               | Input Sensitivity Range, f <sub>in or</sub> f <sub>in</sub> (Figure 7)              | 40 MHz ≤ frequency < 300 MHz<br>300 MHz ≤ frequency < 700 MHz<br>700 MHz ≤ frequency < 1100 MHz                                                            | - 2<br>- 5<br>- 16            | 8<br>6<br>4          | dBm* |
| ΔPin              | Difference Allowed Between fin and fin'                                             |                                                                                                                                                            |                               | 10                   | dB   |
| _                 | Isolation Between fin and fin                                                       |                                                                                                                                                            | 15                            |                      | dB   |
| <sup>f</sup> ref  | Input Frequency, REF <sub>in</sub> Externally Driven in Reference Mode (Figure 8)   | $V_{in} \ge 400$ mV p–p, R Counter set to divide ratio such that $f_R \le 1$ MHz, REF Counter set to divide ratio such that REF <sub>out</sub> $\le 5$ MHz | 4                             | 27                   | MHz  |
| <sup>f</sup> XTAL | Crystal Frequency, Crystal Mode (Figure 9)                                          | C1 $\leq$ 30 pF, C2 $\leq$ 30 pF, Includes Stray<br>Capacitance; R Counter and REF Counter<br>same as above V+ = 2.7 V<br>V+ = 3.5 V<br>V+ = 4.5 V         | 2<br>2<br>2<br>2              | 10<br>13<br>15<br>15 | MHz  |
| fout              | Output Frequency, REF <sub>Out</sub> (Figures 10 and 12)                            | C <sub>L</sub> = 25 pF                                                                                                                                     | dc                            | 5                    | MHz  |
| f                 | Operating Frequency of the Phase Detectors                                          |                                                                                                                                                            | dc                            | 1                    | MHz  |
| t <sub>W</sub>    | Output Pulse Width, $\phi_R$ , $\phi_V$ , $\phi_R'$ , $\phi_V'$ (Figures 11 and 12) | f <sub>R</sub> in Phase with f <sub>V</sub> , C <sub>L</sub> = 25 pF                                                                                       | 16                            | 125                  | ns   |
| C <sub>in</sub>   | Input Capacitance, REFin                                                            |                                                                                                                                                            | _                             | 5                    | pF   |

<sup>\*</sup> Power level at the input to the dc block.





NOTE: Alternately, the 50  $\Omega$  pad may be a T network.

Figure 7. Test Circuit



Figure 8. Test Circuit — Reference Mode



Figure 9. Test Circuit — Crystal Mode



Figure 10. Switching Waveform



Figure 11. Switching Waveform



\* Includes all probe and fixture capacitance.

Figure 12. Test Circuit



# Freescale Semiconductor, Inc.





Figure 13. Nominal Input Impedance of  $f_{in}$  and  $f_{in'}$  — Series Format (R + jX) (50 – 1100 MHz)



#### **PIN DESCRIPTIONS**

#### **DIGITAL INTERFACE PINS**

#### D<sub>in</sub> Serial Data Input (Pin 20)

The bit stream begins with the MSB and is shifted in on the low–to–high transition of CLK. The bit pattern is 1 byte (8 bits) long to access the C or configuration registers, 2 bytes (16 bits) to access the first buffer of the R registers, or 3 bytes (24 bits) to access the A registers (see Table 1). The values in the registers do not change during shifting because the transfer of data to the registers is controlled by  $\overline{\text{ENB}}$ .

#### **NOTE**

The value programmed for the N counter must be greater than or equal to the value of the A counter.

The 13 LSBs of the R registers are double—buffered. As indicated above, data is latched into the first buffer on a 16-bit transfer. (The 3 MSBs are not double—buffered and have an immediate effect after a 16-bit transfer.) The two second buffers of the R register contain the two 13-bit divide ratios for the R counters. These second buffers are loaded with the contents of the first buffer as follows. Whenever the A register is loaded, the Rs (second) buffer is loaded from the R (first) buffer. Similarly, whenever the A' register is loaded, the Rs' (second) buffer is updated from the R (first) buffer. This allows presenting new values to the R, A, and N counters simultaneously. Note that two different R counter divide ratios may be established: one for the main PLL and another for PLL'.

The bit stream does not need address bits due to the innovative BitGrabber Plus registers. A steering bit is used to direct data to either the main PLL or PLL' section of the chip. Data is retained in the registers over a supply range of 2.7 to 5.5 V. The formats are shown in Figures 14, 15, and 16.

 $D_{in}$  typically switches near 50% of V+ to maximize noise immunity. This input can be directly interfaced to CMOS devices with outputs guaranteed to switch near rail–to–rail. When interfacing to NMOS or TTL devices, either a level shifter (MC74HC14A, MC14504B) or pull–up resistor of 1  $k\Omega$  to 10  $k\Omega$  must be used. Parameters to consider when sizing the resistor are worst–case  $I_{OL}$  of the driving device, maximum tolerable power consumption, and maximum data rate.

**Table 1. Register Access** (MSBs are shifted in first; C0, R0, and A0 are the LSBs)

| Number of Clocks  | Accessed<br>Register        | Bit<br>Nomenclature |
|-------------------|-----------------------------|---------------------|
| 8                 | C Registers                 | C7, C6, C5,, C0     |
| 16                | R Register,<br>First Buffer | R15, R14, R13,, R0  |
| 24                | A Registers                 | A23, A22, A21,, A0  |
| Other Values ≤ 32 | Not Allowed                 |                     |
| Values > 32       | See Figures<br>24 to 27     |                     |

#### CLK Serial Data Clock Input (Pin 19)

Low-to-high transitions on CLK shift bits available at the D<sub>in</sub> pin, while high-to-low transitions shift bits from Output A (when configured as Data Out, see Pin 10). The 24–1/2 stage shift register is static, allowing clock rates down to dc in a continuous or intermittent mode.

Eight clock cycles are required to access the C registers. Sixteen clock cycles are needed for the first buffer of the R register. Twenty–four cycles are used to access the A registers. See Table 1 and Figures 14, 15, and 16. The number of clocks required for cascaded devices is shown in Figures 25 through 27.

CLK typically switches near 50% of V+ and has a Schmitt-triggered input buffer. Slow CLK rise and fall times are allowed. See the last paragraph of **D**<sub>in</sub> for more information.

#### NOTE

To guarantee proper operation of the power–on reset (POR) circuit, the CLK pin must be held at GND (with  $\overline{\text{ENB}}$  being a don't care) or  $\overline{\text{ENB}}$  must be held at the potential of the V+pin (with CLK being a don't care) during power–up. Floating, toggling, or having these pins in the wrong state during power–up does not harm the chip, but causes two potentially undesirable effects. First, the outputs of the device power up in an unknown state. Second, if two devices are cascaded, the A Registers must be written twice after power up. After these two accesses, the two cascaded chips perform normally.

#### **ENB**

#### Active-Low Enable Input (Pin 11)

This pin is used to activate the serial interface to allow the transfer of data to/from the device. When  $\overline{\text{ENB}}$  is in an inactive high state, shifting is inhibited and the port is held in the initialized state. To transfer data to the device,  $\overline{\text{ENB}}$  (which must start inactive high) is taken low, a serial transfer is made via D $_{in}$  and CLK, and  $\overline{\text{ENB}}$  is taken back high. The low–to–high transition on  $\overline{\text{ENB}}$  transfers data to the C or A registers and first buffer of the R register, depending on the data stream length per Table 1.

#### NOTE

Transitions on ENB must not be attempted while CLK is high. This puts the device out of synchronization with the microcontroller. Resynchronization occurs whenever ENB is high and CLK is low.

This input is Schmitt–triggered and switches near 50% of V+, thereby minimizing the chance of loading erroneous data into the registers. See the last paragraph of  $\mathbf{D_{in}}$  for more information.

For POR information, see the note for the **CLK pin**.



# OUTPUT A Configurable Digital Output (Pin 10)

Output A is selectable as  $f_R$ ,  $f_V$ ,  $f_{R'}$ ,  $f_{V'}$ , Data Out, or Port. Bits A21 and A22 and the steering bit (A23) control the selection; see Figure 15. When selected as Port, the pin becomes an open–drain N–channel MOSFET output. As such, a pullup device is needed for pin 10. With all other selections, the pin is a totem–pole (push–pull) output.

If A22 = A21 = high, Output A is configured as fR when the steering bit is low and fR $^\prime$  when the bit is high. These signals are the buffered outputs of the 13–stage R counters. The signals appear as normally low and pulse high. The signals can be used to verify the divide ratios of the R counters. These ratios extend from 10 to 8191 and are determined by the binary value loaded into bits R0 - R12 in the R register. Also, direct access to the phase detectors via the REFin pin is allowed by choosing a divide value of one. See Figure 16. The maximum frequency at which the phase detectors operate is 1 MHz. Therefore, the frequency of fR and fR $^\prime$  should not exceed 1 MHz.

If A22 = high and A21 = low, Output A is configured as fy when the steering bit is low and fy' when the bit is high. These signals are the buffered outputs of the 12–stage N counters. The signals appear as normally low and pulse high. The signals can be used to verify the operation of the prescalers, A counters, and N counters. The divide ratio between the fin or fin' input and the fy or fy' signal is N x P + A. N is the divide ratio of the N counter, P is 32 with a 32/33 prescale ratio or 64 with a 64/65 prescale ratio, and A is the divide ratio of the A counter. These ratios are determined by bits loaded into the A registers. See Figure 15. The maximum frequency at which the phase detectors operate is 1 MHz. Therefore, the frequency of fy and fy' should not exceed 1 MHz.

If A22 = low and A21 = high, Output A is configured as Data Out. This signal is the serial output of the 24–1/2 stage shift register. The bit stream is shifted out on the high-to-low transition of the CLK input. Upon power up, Output A is automatically configured as Data Out to facilitate cascading devices.

If A22 = A21 = low, Output A is configured as Port. This signal is a general—purpose digital output which may be used as an MCU port expander. This signal is low when the Port bit (C1) of the C register is low, and high impedance when the Port bit is high. See Figure 14.

#### **REFERENCE PINS**

# REF<sub>in</sub> and REF<sub>out</sub> Reference Oscillator Input and Output (Pins 1 and 2)

Configurable Pins for a Crystal or an External Reference. This pair of pins can be configured in one of two modes: the crystal mode or the reference mode. Bits R13, R14, and R15 in the R register control the modes as shown in Figure 16.

In the crystal mode, these pins form a reference oscillator when connected to terminals of an external parallel–resonant crystal. Frequency–setting capacitors of appropriate values, as recommended by the crystal supplier, are connected from each of the two pins to ground (up to a maximum of 30 pF each, including stray capacitance). An external resistor of 1 M $\Omega$  to 15 M $\Omega$  is connected directly across the pins to ensure linear operation of the amplifier. The required connections for the crystal are shown in Figure 9. To turn on the oscillator, bits R15, R14, and R13 must have an octal value of one (001 in binary). This is the active-crystal mode shown in Figure 16. In this mode, the crystal oscillator runs and the R Counter divides the crystal frequency, unless the part is in standby. If the part is placed in standby via the C or C' register, the oscillator runs, but the R or R' counter is stopped, respectively. However, if bits R15 to R13 have a value of 0, the oscillator is stopped, which saves additional power. This is the shut-down crystal mode shown in Figure 16, and can be engaged whether in standby or not.

In the reference mode, REF $_{in}$  (pin 1) accepts a signal from an external reference oscillator, such as a TCXO. A signal swinging from at least the V $_{IL}$  to V $_{IH}$  levels listed in the **Electrical Characteristics** table may be directly coupled to the pin. If the signal is less than this level, ac coupling must be used as shown in Figure 8. The ac–coupled signal must be at least 400 mV p–p. Due to an on–board resistor which is engaged in the reference modes, an external biasing resistor tied between REF $_{in}$  and REF $_{out}$  is not required.

With the reference mode, the REF<sub>Out</sub> pin is configured as the output of a divider. As an example, if bits R15, R14, and R13 have an octal value of seven, the frequency at REF<sub>Out</sub> is the REF<sub>in</sub> frequency divided by 16. In addition, Figure 16 shows how to obtain ratios of eight, four, and two. A ratio of one–to–one can be obtained with an octal value of three. Upon power up, a ratio of eight is automatically initialized. The maximum frequency capability of the REF<sub>Out</sub> pin is 5 MHz for large output swings (VOH to VOL) and 25 pF loads. Therefore, for REF<sub>in</sub> frequencies above 5 MHz, the one–to–one ratio may not be used for these large signal swing and large C<sub>L</sub> requirements. Likewise, for REF<sub>in</sub> frequencies above 10 MHz, the ratio must be more than two.

If  $REF_{out}$  is unused, an octal value of two should be used for R15, R14, and R13 and the  $REF_{out}$  pin should be floated. A value of two allows  $REF_{in}$  to be functional while disabling  $REF_{out}$ , which minimizes dynamic power consumption and electromagnetic interference (EMI).

#### **LOOP PINS**

# f<sub>in</sub>, f<sub>in</sub> and f<sub>in</sub>, f<sub>in</sub> Frequency Inputs (Pins 8, 7 and 13, 14)

These pins feed the onboard RF amplifiers which drive the prescalers. These inputs may be fed differentially. However, they usually are used in single–ended configurations (shown in Figure 7). Note that  $f_{in}$  is driven while  $\overline{f_{in}}$  must be tied to ac ground (via capacitor). The signal sources driving these pins originate from external VCOs.

Motorola does not recommend driving  $f_{in}$  while terminating  $f_{in}$  because this configuration is not tested for sensitivity. The sensitivity is dependent on the frequency as shown in the **Loop Specifications** table.



# $PD_{out}/\phi_R$ , $PD_{out}'/\phi_R'$ Single–Ended Phase/Frequency Detector Outputs (Pins 4 and 17)

When the C2 bits in the C or C′ registers are low, these pins are independently configured as single–ended outputs PD<sub>Out</sub> or PD<sub>Out</sub>′, respectively. As such, each pin is a three–state current–source/sink output for use as a loop error signal when combined with an external low–pass filter. The phase/frequency detector is characterized by a linear transfer function. The operation of the phase/frequency detector is described below and is shown in Figure 17.

POL bit (C0) in the C register = low (see Figure 14)

Frequency of  $f_V > f_R$  or Phase of  $f_V$  Leading  $f_R$ : current—sinking pulses from a floating state

Frequency of f<sub>V</sub> < f<sub>R</sub> or Phase of f<sub>V</sub> Lagging f<sub>R</sub>: current– sourcing pulses from a floating state

Frequency and Phase of  $f_V = f_R$ : essentially a floating state; voltage at pin determined by loop filter

POL bit (C0) = high

Frequency of f<sub>V</sub> > f<sub>R</sub> or Phase of f<sub>V</sub> Leading f<sub>R</sub>: current– sourcing pulses from a floating state

Frequency of fy < fR or Phase of fy Lagging fR: current sinking pulses from a floating state

Frequency and Phase of fy = fR: essentially a floating state; voltage at pin determined by loop filter

These outputs can be enabled, disabled, and inverted via the C and C' registers. If desired, these pins can be forced to the floating state by utilization of the standby feature in the C or C' registers (bit C6). This is a patented feature.

The phase detector gain is controllable by bits C4 and C5: gain (in amps per radian) =  $PD_{Out}$  current in amps divided by  $2\pi$ .

# PD<sub>out</sub>/ $\phi_R$ , Rx/ $\phi_V$ and PD<sub>out</sub>'/ $\phi_R$ ', Rx'/ $\phi_V$ ' Double–Ended Phase/Frequency Detector Outputs (Pins 4, 5 and 17, 16)

When the C2 bits in the C or C′ registers are high, these two pairs of pins are independently configured as double–ended outputs  $\phi_R$ ,  $\phi_V$  or  $\phi_R$ ′,  $\phi_V$ ′, respectively. As such, these outputs can be combined externally to generate a loop error signal. Through use of a Motorola patented technique, the detector's dead zone has been eliminated. Therefore, the phase/frequency detector is characterized by a linear transfer function. The operation of the phase/frequency detectors are described below and are shown in Figure 17.

POL bit (C0) in the C register = low (see Figure 14)

Frequency of  $f_V > f_R$  or Phase of  $f_V$  Leading  $f_R$ :  $\phi_V =$  negative pulses,  $\phi_R =$  essentially high

Frequency of  $f_V < f_R$  or Phase of  $f_V$  Lagging  $f_R$ :  $\phi_V =$  essentially high,  $\phi_R =$  negative pulses

Frequency and Phase of  $f_V = f_R$ :  $\phi_V$  and  $\phi_R$  remain essentially high, except for a small minimum time period when both pulse low in phase

POL bit (C0) = high

Frequency of  $f_V > f_R$  or Phase of  $f_V$  Leading  $f_R$ :  $\phi_R =$  negative pulses,  $\phi_V =$  essentially high

Frequency of  $f_V < f_R$  or Phase of  $f_V$  Lagging  $f_R$ :  $\phi_R$  = essentially high,  $\phi_V$  = negative pulses

Frequency and Phase of  $f_V = f_R$ :  $\phi_V$  and  $\phi_R$  remain essentially high, except for a small minimum time period when both pulse low in phase

These outputs can be enabled, disabled, or interchanged via C register bits C6 or C0. This is a patented feature. Note that when disabled in standby, these outputs are forced to their rest condition (high state). See Figure 14.

The  $\phi_R$  and  $\phi_V$  output signals swing from approximately GND to V+.

#### LD and LD' Lock Detector Outputs (Pins 3 and 18)

Each output is essentially at a high–impedance state with very narrow low–going pulses of a few nanoseconds when the respective loop is locked (fR and fV of the same phase and frequency). The output pulses low when fV and fR are out of phase or different frequencies. LD is the logical ANDing of  $\phi$ R and  $\phi$ V, while LD' is the logical ANDing of  $\phi$ R' and  $\phi$ V'. See Figure 17.

Upon power up, on–chip initialization circuitry forces LD and LD' to the high–impedance state. These pins are low during standby. If unused, LD should be tied to GND and LD' should be tied to GND'.

These outputs have open—drain N—channel MOSFET drivers. This facilitates a wired—OR function. See Figure 21.

#### Rx/φ<sub>V</sub> and Rx'/φ<sub>V</sub>' External Current Setting Resistors (Pins 5 and 16)

When the C2 bits in the C or C′ registers are low, these two pins are independently configured as current setting pins Rx or Rx′, respectively. As such, resistors tied between each of these pins and GND and GND′, in conjunction with bits C4 and C5 in the C and C′ registers, determine the amount of current that the PD $_{out}$  pins sink and source. When bits C4 and C5 are both set high, the maximum current is obtained; see Table 2 for other values of current.

Table 2. PDout or PDout' Current

| C5 | C4 | Current |
|----|----|---------|
| 0  | 0  | 5%      |
| 0  | 1  | 50%     |
| 1  | 0  | 80%     |
| 1  | 1  | 100%    |

The formula for determining the value of Rx or Rx' is as follows.

$$Rx = \frac{V1 - V2}{I}$$

where Rx is the value of external resistor in ohms, V1 is the supply voltage, V2 is 1.5 V for a reference current through Rx of 100  $\mu$ A or 1.745 V for a reference current of 200  $\mu$ A, and I is the reference current flowing through Rx or Rx'.

The reference current flowing through Rx or Rx' is multiplied by a factor of approximately 10 (in the 100% current mode) and delivered by the PD<sub>out</sub> or PD<sub>out</sub>' pin, respectively. To achieve a maximum phase detector output current of 1 mA, the resistor should be about 15 k $\Omega$  when a 3 V supply is employed. See Table 3.

Table 3. Rx Values

| Supply<br>Voltage | Rx    | PD <sub>out</sub> or PD <sub>out</sub> '<br>Current in<br>100% Mode |
|-------------------|-------|---------------------------------------------------------------------|
| 3 V               | 15 kΩ | 1 mA                                                                |
| 5 V               | 16 kΩ | 2 mA                                                                |



Do not use a decoupling capacitor on the Rx or Rx' pin. Use of a capacitor causes undesirable current spikes to appear on the phase detector output when invoking the standby mode.

#### **POWER SUPPLY PINS**

#### V+ and V+'

#### Positive Supply Potentials (Pins 9 and 12)

V+ supplies power to the main PLL, reference circuit, and a portion of the serial port. V+' supplies power to PLL' and a portion of the serial port. Both V+ and V+' must be at the same voltage level and may range from 2.7 V to 5.5 V with respect to the GND and GND' pins.

For optimum performance, V+ should be bypassed to GND and V+′ bypassed to GND′ using separate low–inductance capacitors mounted very close to the MC145220. Lead lengths and printed circuit board traces to the capacitors should be minimized. (The very fast switching speed of the device can cause excessive current spikes on the power leads if they are improperly bypassed.)

#### GND and GND' Grounds (Pins 6 and 15)

The GND pin is the ground for the main PLL and GND' is the ground for PLL'.





<sup>\*</sup> At this point, the new byte is transferred to the C or C' register and stored. No other registers are affected.

C7 – Steer: Used to direct the data to either the C or C' register. A low level directs data to the C register; a high level is for the C' register.

C6 – Standby: When set high, places both the main PLL and PLL' (when C6 is set in the C register) or PLL' only (when C6 is set in the C' register) in the standby mode for reduced power consumption. The associated PD<sub>Out</sub> is forced to the floating state, the associated counters (A, N, and R) are inhibited from counting, the associated Rx current is shut off, and the associated prescaler stops counting and is placed in a low current mode. The associated double–ended phase/frequency detector outputs are forced to a high level. In standby, the associated LD output is placed in the low–state, thus indicating "not locked" (open loop). During standby, data is retained in all registers and any register may be accessed.

In standby, the condition of the REF/OSC circuitry is determined by bits R13, R14, and R15 in the R register per Figure 16. However, if  $REF_{out} = static\ low$  is selected, the internal feedback resistor is disconnected and the  $REF_{in}$  is inhibited when both PLL and PLL' are placed in standby via the C register. Thus, the  $REF_{in}$  only presents a capacitive load. **Note**: PLL/PLL' standby does not affect the other modes of the REF/OSC circuitry as determined by bits R13, R14, and R15 in the R register. The PLL' standby mode (controlled from the C' register) has no effect on the REF/OSC circuit.

When C6 is reset low, the associated PLL (or PLLs) is (are) taken out of standby in two steps. First, the REF $_{in}$  (only in 1 mode, PLL/PLL' in standby) resistor is reconnected, REF $_{in}$  (only 1 mode) is gated on, all counters are enabled, and the Rx current is enabled. Any  $f_R$  and  $f_V$  signals are inhibited from toggling the phase/frequency detectors and lock detectors. Second, when the appropriate  $f_R$  pulse occurs, the A and N counters are jam loaded, the prescaler is gated on, and the phase/frequency and lock detectors are initialized. Immediately after the jam load, the A, N, and R counters begin counting down together. At this point, the  $f_R$  and  $f_V$  pulses are enabled to the phase and lock detectors. (Patented feature.)

C5, C4 – I2, I1: Independently controls the PD<sub>out</sub> or PD<sub>out</sub> source/sink current per Table 2. With both bits high, the maximum current (as set by Rx or Rx') is available. POR forces C5 and C4 to high levels.

C3 - Spare: Unused

C2 – PDA/B: Independently selects which phase/frequency detector is to be used. When set high, the double–ended detector is selected with outputs  $\phi_R$  and  $\phi_V$  or  $\phi_R$  and  $\phi_V$ . When reset low, the current source/sink detector is selected with outputs PD<sub>out</sub> or PD<sub>out</sub>. In the second case, the appropriate Rx or Rx' pin is tied to an external resistor. POR forces C2 low.

C1 – Port: When the Output A pin is selected as "Port" via bits A22 and A21, C1 of the C register determines the state of Output A. When C1 is set high, Output A is forced to the high–impedance state; C1 low forces Output A low. The Port bit is not affected by the standby mode. **Note**: C1 of the C' register is not used in any mode.

C0 – POL: Selects the output polarity of the associated phase/frequency detectors. When set high, this bit inverts the associated current source/sink output and interchanges the associated double—ended output relative to the waveforms in Figure 17. Also, see the phase detector output pin descriptions for more information. This bit is cleared low at power up.

Figure 14. C and C' Register Accesses and Format (8 Clock Cycles are Used)



ARCHIVE INFORMATION

# 2 4 Freescale Semiconductor, Inc. 2 3



Figure 15. A and A' Register Accesses and Format (24 Clock Cycles are Used)

0 0 -

At this point, the three new bytes are transferred to the A register if bit A23 is a "0" or A' register if A23 is a "1". In addition, the 13 LSBs in the first buffer of the R register are transferred to the R register's relative second buffer, Rs or Rs'. Thus, the R, N, and A (or R', N', and A) counters can be presented new divide ratios at the same time. The first A "0" for the Steering bit allows selection of f<sub>R</sub> , f  $_V$  , Data Out, or Port by bits A21 and A22. A "1" for the Steering bit allows selection of f  $_R$  , f  $_V$  , Data Out, or Port **ARCHIVE INFORMATIC** buffer of the R register is not affected. The C or C registers are not affected.

2. The values programmed for the N counter must be greater than or equal to the values programmed for the A counter. This results in a total divide value = N x P + A where

N is the value programmed for the N counter, P is 32 if bit A20 is low or 64 if A20 is high, and A is the value programmed for the A counter.

1. A power-on initialize circuit forces the Output A function to default to Data Out.





#### NOTES:

- 1. Bits R15 R13 control the configurable "Buffer and Control" block (see Block Diagram).
- 2. Bits R12 R0 control the "13-stage R counter" blocks (see Block Diagram).
- 3. A power–on initialize circuit forces a default  $\mathsf{REF}_{in}$  to  $\mathsf{REF}_{out}$  ratio of eight.
- 4. At this point, bits R13, R14, and R15 are stored and sent to the "Buffer and Control" block in the Block Diagram. Bits R0 R12 are loaded into the first buffer in the double–buffered section of the R register. Therefore, the R or R' counter divide ratio is not altered yet and retains the previous ratio loaded. The C, C', A, and A' registers are not affected.
- 5. Bits R0 R12 are transferred to the second buffer of the R register (Rs in the Block Diagram) on a subsequent 24-bit write to the A register. The bits are transferred to Rs' on a subsequent 24-bit write to the A' register. The respective R counter begins dividing by the new ratio after completing the rest of its present count cycle.
- 6. Allows direct access to reference input of phase/frequency detectors.

Figure 16. R Register Access and Format (16 Clock Cycles are Used)





#### NOTES:

- 1. At this point, when both f<sub>R</sub> and f<sub>V</sub> are in phase, the output source and sink circuits are turned on for a short interval.
- The PD<sub>out</sub> either sources or sinks current during out–of–lock conditions. When locked in phase and frequency, the output is mostly in a floating condition and the voltage at that pin is determined by the low–pass filter capacitor. PD<sub>out</sub>, φ<sub>R</sub>, and φ<sub>V</sub> are shown with the polarity bit (POL) = low; see Figure 14 for POL.
- 3.  $V_H$  = High voltage level,  $V_L$  = Low voltage level.
- 4. The waveforms are applicable to both the main PLL and PLL'.

Figure 17. Phase/Frequency Detectors and Lock Detector Output Waveforms



#### **DESIGN CONSIDERATIONS**

#### CRYSTAL OSCILLATOR CONSIDERATIONS

The following options may be considered to provide a reference frequency to Motorola's CMOS frequency synthesizers.

#### Use of a Hybrid Crystal Oscillator

Commercially available temperature—compensated crystal oscillators (TCXOs) or crystal—controlled data clock oscillators provide very stable reference frequencies. An oscillator capable of CMOS logic levels at the output may be direct or dc coupled to REFin. If the oscillator does not have CMOS logic levels on the outputs, capacitive or ac coupling to REFin must be used. See Figure 8.

For additional information about TCXOs and data clock oscillators, please consult the latest version of the *eem Electronic Engineers Master Catalog*, the *Gold Book*, or similar publications.

#### Design an Off-Chip Reference

The user may design an off–chip crystal oscillator using discrete transistors or ICs specifically developed for crystal oscillator applications, such as the MC12061 MECL device. The reference signal from the MECL device is ac coupled to REF<sub>in</sub>. (See Figure 8.) For large amplitude signals (standard CMOS logic levels), dc coupling may be used.

#### Use of the On-Chip Oscillator Circuitry

The on–chip amplifier (a digital inverter) along with an appropriate crystal may be used to provide a reference source frequency. A fundamental mode crystal, parallel resonant at the desired operating frequency, should be connected as shown in Figure 18.

The crystal should be specified for a loading capacitance, C<sub>L</sub>, which does not exceed approximately 20 pF when used near the highest operating frequency of the MC145220. Assuming R1 = 0  $\Omega$ , the shunt load capacitance, C<sub>L</sub>, presented across the crystal can be estimated to be:

$$C_L = \frac{C_{in}C_{out}}{C_{in} + C_{out}} + C_a + C_{stray} + \frac{C1 \cdot C2}{C1 + C2}$$

where

 $C_{in} = 5 pF$  (see Figure 19)  $C_{out} = 6 pF$  (see Figure 19)

C<sub>a</sub> = 1 pF (see Figure 19)

C1 and C2 = external capacitors (see Figure 18)

C<sub>stray</sub> = the total equivalent external circuit stray capacitance appearing across the crystal terminals

The oscillator can be "trimmed" on–frequency by making either a portion or all of C1 variable. The crystal and associated components must be located as close as possible to the REF $_{in}$  and REF $_{out}$  pins to minimize distortion, stray capacitance, stray inductance, and startup stabilization time. Circuit stray capacitance can also be handled by adding the appropriate stray value to the values for  $C_{in}$  and  $C_{out}$ . For this approach, the term  $C_{stray}$  becomes zero in the above expression for  $C_{L}$ .

Power is dissipated in the effective series resistance of the crystal,  $R_{\rm e}$ , in Figure 20. The maximum drive level specified by the crystal manufacturer represents the maximum stress that the crystal can withstand without damage or excessive shift in operating frequency. R1 in Figure 18 limits the drive level. The use of R1 is not necessary in most cases.

To verify that the maximum dc supply voltage does not cause the crystal to be overdriven, monitor the output frequency (f<sub>R</sub>) at Output A as a function of supply voltage. (REF<sub>out</sub> is not used because loading impacts the oscillator.) The frequency should increase very slightly as the dc supply voltage is increased. An overdriven crystal decreases in frequency or becomes unstable with an increase in supply voltage. The operating supply voltage must be reduced or R1 must be increased in value if the overdriven condition exists. Note that the oscillator start—up time is proportional to the value of R1.

Through the process of supplying crystals for use with CMOS inverters, many crystal manufacturers have developed expertise in CMOS oscillator design with crystals. Discussions with such manufacturers can prove very helpful. See Table 4.





\* May be needed in certain cases. See text.

Figure 18. Pierce Crystal Oscillator Circuit



NOTE: Values are supplied by crystal manufacturer (parallel resonant crystal).

Figure 20. Equivalent Crystal Networks



Figure 19. Parasitic Capacitances of the Amplifier and C<sub>stray</sub>

#### **RECOMMENDED READING**

Technical Note TN-24, Statek Corp.

Technical Note TN-7, Statek Corp.

- E. Hafner, "The Piezoelectric Crystal Unit Definitions and Method of Measurement", *Proc. IEEE*, Vol. 57, No. 2, Feb. 1969.
- D. Kemper, L. Rosine, "Quartz Crystals for Frequency Control", *Electro-Technology*, June 1969.
- P. J. Ottowitz, "A Guide to Crystal Selection", *Electronic Design*, May 1966.
- D. Babin, "Designing Crystal Oscillators", *Machine Design*, March 7, 1985.
- D. Babin, "Guidelines for Crystal Oscillator Design", *Machine Design*, April 25, 1985.

**Table 4. Partial List of Crystal Manufacturers** 

| United States Crystal Corp. |
|-----------------------------|
| , ,                         |
| Crystek Crystal             |
| Statek Corp.                |
| Fox Electronics             |

NOTE: Motorola cannot recommend one supplier over another and in no way suggests that this is a complete listing of crystal manufacturers.



#### PHASE-LOCKED LOOP — LOW-PASS FILTER DESIGN

$$\begin{split} \omega_{n} &= & \sqrt{\frac{K_{\varphi} K_{VCO}}{NC}} \\ \zeta &= & \frac{R}{2} \sqrt{\frac{K_{\varphi} K_{VCO}C}{N}} &= & \frac{\omega_{n}RC}{2} \\ Z(s) &= & \frac{1 + sRC}{sC} \end{split}$$

#### NOTE:

For (A), using  $K_{\varphi}$  in amps per radian with the filter's impedance transfer function, Z(s), maintains units of volts per radian for the detector/ filter combination. Additional sideband filtering can be accomplished by adding a capacitor C' across R. The corner  $\omega_{C}$  = 1/RC' should be chosen such that  $\omega_{D}$  is not significantly affected.

(B)



$$\omega_{\text{n}} = \sqrt{\frac{K_{\phi}K_{VCO}}{NCR_{1}}}$$

$$\zeta = \frac{\omega_n R_2 C}{2}$$

ASSUMING GAIN A IS VERY LARGE, THEN:

$$Z(s) = \frac{R_2 sC + r}{R_1 sC}$$

#### NOTE:

For (B),  $R_1$  is frequently split into two series resistors; each resistor is equal to  $R_1$  divided by 2. A capacitor  $C_C$  is then placed from the midpoint to ground to further filter the error pulses. The value of  $C_C$  should be such that the corner frequency of this network does not significantly affect  $\omega_n$ .

#### **DEFINITIONS:**

N = Total Division Ratio in Feedback Loop

 $K_{\varphi}$  (Phase Detector Gain) = IPDout/ $2\pi$  amps per radian for PDout

 $K_{\varphi}$  (Phase Detector Gain) = V+/2 $\pi$  volts per radian for  $\phi_V$  and  $\phi_R$ 

$$K_{VCO}$$
 (VCO Transfer Function) =  $\frac{2\pi\Delta f_{VCO}}{\Delta V_{VCO}}$  radians per volt

For a nominal design starting point, the user might consider a damping factor  $\zeta \approx 0.7$  and a natural loop frequency  $\omega_{\text{N}} \approx (2\pi f_{\text{R}}/50)$  where  $f_{\text{R}}$  is the frequency at the phase detector input. Larger  $\omega_{\text{N}}$  values result in faster loop lock times and, for similar sideband filtering, higher  $f_{\text{R}}$ -related VCO sidebands.

Either loop filter (A) or (B) is frequently followed by additional sideband filtering to further attenuate f<sub>R</sub>-related VCO sidebands. This additional filtering may be active or passive.

#### RECOMMENDED READING:

Gardner, Floyd M., Phaselock Techniques (second edition). New York, Wiley-Interscience, 1979.

Manassewitsch, Vadim, Frequency Synthesizers: Theory and Design (second edition). New York, Wiley-Interscience, 1980.

Blanchard, Alain, Phase-Locked Loops: Application to Coherent Receiver Design. New York, Wiley-Interscience, 1976.

Egan, William F., Frequency Synthesis by Phase Lock. New York, Wiley-Interscience, 1981.

Rohde, Ulrich L., Digital PLL Frequency Synthesizers Theory and Design. Englewood Cliffs, NJ, Prentice-Hall, 1983.

Berlin, Howard M., Design of Phase-Locked Loop Circuits, with Experiments. Indianapolis, Howard W. Sams and Co., 1978.

Kinley, Harold, The PLL Synthesizer Cookbook. Blue Ridge Summit, PA, Tab Books, 1980.

Seidman, Arthur H., Integrated Circuits Applications Handbook, Chapter 17, pp. 538-586. New York, John Wiley & Sons.

Fadrhons, Jan, "Design and Analyze PLLs on a Programmable Calculator," EDN. March 5, 1980.

AN535, Phase-Locked Loop Design Fundamentals, Motorola Semiconductor Products, Inc., 1970.

AR254, Phase–Locked Loop Design Articles, Motorola Semiconductor Products, Inc., Reprinted with permission from *Electronic Design*,

AN1253, An Improved PLL Design Method Without  $\omega_{\text{n}}$  and  $\zeta$ , Motorola Semiconductor Products, Inc., 1995.





#### NOTES:

- The PD<sub>out</sub> output is fed to an external loop filter. See the Phase–Locked Loop Low–Pass Filter Design page for additional information.
- 2. For optimum performance, bypass the V+ and V+' pins to GND and GND' with low-inductance capacitors.
- 3. The R counter is programmed for a divide value = REF<sub>in</sub> /f<sub>R</sub>. Typically, f<sub>R</sub> is the tuning resolution required for the VCO. Also, the VCO frequency divided by f<sub>R</sub> = N<sub>T</sub> = N P + A; this determines the values (N, A) that must be programmed into the N and A counters, respectively. P is the lower divide ratio of the dual–modulus prescaler (i.e., 32 or 64).
- 4. Pull–up voltage must be at the same potential as the V+ pin or less. Pull–up device other than a resistor may be used. (Pull–up device not required when Output A is configured as f<sub>R</sub>, f<sub>R</sub>′, f<sub>V</sub>, f<sub>V</sub>′, DATA OUT.)
- 5. LD and LD' are open-drain outputs. This allows the wired-OR configuration shown. Note that R1 and Q1 form the "pull-up device".
- 6. Use of Q1 is optional and depends on loading.

Figure 21. Application Showing Use of the Two Single-Ended Phase/Frequency Detectors





#### NOTES:

- The φ<sub>R</sub> and φ<sub>V</sub> outputs are fed to an external combiner/loop filter. See the Phase–Locked Loop Low–Pass Filter Design page for additional information. The φ<sub>R</sub> and φ<sub>V</sub> outputs swing rail–to–rail. Therefore, the user should be careful not to exceed the common mode input range of the op amp used in the combiner/loop filter.
- 2. For optimum performance, bypass the V+ and V+' pins to GND and GND' with low-inductance capacitors.
- 3. The R counter is programmed for a divide value = REF<sub>in</sub> /f<sub>R</sub>. Typically, f<sub>R</sub> is the tuning resolution required for the VCO. Also, the VCO frequency divided by f<sub>R</sub> = N<sub>T</sub> = N P + A; this determines the values (N, A) that must be programmed into the N and A counters, respectively. P is the lower divide ratio of the dual–modulus prescaler (i.e., 32 or 64).
- 4. Pull–up voltage must be at the same potential as the V+ pin or less. Pull–up device other than a resistor may be used. (Pull–up device not required when Output A is configured as f<sub>R</sub>, f<sub>R</sub>′, f<sub>V</sub>′, DATA OUT.)
- 5. LD and LD' are open-drain outputs. This allows the wired-OR configuration shown. Note that R1 and Q1 form the "pull-up device".
- 6. Use of Q1 is optional and depends on loading.

Figure 22. Application Showing Use of the Two Double-Ended Phase/Frequency Detectors





#### NOTES:

- 1. See the Phase–Locked Loop Low–Pass Filter Design page for additional information.
- 2. For optimum performance, bypass the V+ and V+' pins to GND and GND' with low-inductance capacitors.
- 3. The R counter is programmed for a divide value = REF<sub>in</sub> /f<sub>R</sub>. Typically, f<sub>R</sub> is the tuning resolution required for the VCO. Also, the VCO frequency divided by f<sub>R</sub> = N<sub>T</sub> = N P + A; this determines the values (N, A) that must be programmed into the N and A counters, respectively. P is the lower divide ratio of the dual–modulus prescaler (i.e., 32 or 64).
- 4. Pull–up voltage must be at the same potential as the V+ pin or less. Pull–up device other than a resistor may be used. (Pull–up device not required when Output A is configured as f<sub>R</sub>, f<sub>K</sub>′, f<sub>V</sub>, f<sub>V</sub>′, DATA OUT.)
- 5. LD and LD' are open-drain outputs. This allows the wired-OR configuration shown. Note that R1 and Q1 form the "pull-up device".
- 6. Use of Q1 is optional and depends on loading.

Figure 23. Application Showing Use of Both the Single- and Double-Ended Phase/Frequency Detectors



NOTE: See related Figures 25, 26, and 27.

Figure 24. Cascading Two Devices





Figure 25. Accessing the C or C' Registers of Two Cascaded MC145220 Devices (32 Clock Cycles are Used)



# Freescale Semiconductor, Inc.



Figure 26. Accessing the A or A' Registers of Two Cascaded MC145220 Devices (48 Clock Cycles are Used)

At this point, the new bytes are transferred to the A or A' registers of both devices and stored. Additionally, for both devices, the 13 LSBs in each of the first buffers of the R Registers are transferred to the respective R register's second buffer. Thus, the R, N, and A (R, N, and A) counters can be presented new divide ratios at the same time. The first buffer of each R register is not affected. None of the C or C' registers are affected.



NOTES APPLICABLE TO EACH DEVICE:

Figure 27. Accessing the R Registers of Two Cascaded MC145220 Devices (40 Clock Cycles are Used)

1. At this point, bits R13, R14, and R15 are stored and sent to the Buffer and Control block in the Block Diagram. Bits R0 through R12 are loaded into the first buffer in the double-buffered section of the R register. Therefore, the R and R' counter divide ratios are not altered yet and retain the previous ratios loaded. The other registers are not affected.

See note of Figure 26 for the method of loading the second buffers in the R register to achieve new divide ratios.

# **ARCHIVE INFORMATIO**



#### PACKAGE DIMENSIONS

#### **F SUFFIX** SOG (SMALL OUTLINE GULL-WING) PACKAGE CASE 803C-01



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: MILLIMETER DIMENSIONS A AND B DO NOT INCLUDE 3
- MOLD PROTRUSION.
  MAXIMUM MOLD PROTRUSION 0.15 (0.008)
- PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL BE 0.13 (0.006) TOTAL IN
  EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 12.35  | 12.80  | 0.486 | 0.504 |
| В   | 5.10   | 5.45   | 0.201 | 0.215 |
| С   | 1.95   | 2.05   | 0.077 | 0.081 |
| D   | 0.35   | 0.50   | 0.014 | 0.020 |
| E   |        | 0.81   |       | 0.032 |
| F   | 12.    | 12.40* |       | 88*   |
| G   | 1.15   | 1.39   | 0.045 | 0.055 |
| Н   | 0.59   | 0.81   | 0.023 | 0.032 |
| J   | 0.18   | 0.27   | 0.007 | 0.011 |
| K   | 1.10   | 1.50   | 0.043 | 0.059 |
| L   | 0.05   | 0.20   | 0.001 | 0.008 |
| M   | 0°     | 10°    | 0°    | 10°   |
| N   | 0.50   | 0.85   | 0.020 | 0.033 |
| S   | 7.40   | 8.20   | 0.291 | 0.323 |

\*APPROXIMATE

#### **DT SUFFIX** TSSOP (THIN SHRUNK SMALL OUTLINE PACKAGE) CASE 948D-03



# С 0.100 (0.004) -T- SEATING PLANE K1 **SECTION A-A**

#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: MILLIMETER. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
- MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
- DIMENSION K DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN
  EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.
  TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
  DIMENSION A AND B ARE TO BE

- DETERMINED AT DATUM PLANE -U-

|     | MILLIN | IETERS | INC       | HES   |
|-----|--------|--------|-----------|-------|
| DIM | MIN    | MAX    | MIN       | MAX   |
| Α   | _      | 6.60   | _         | 0.260 |
| В   | 4.30   | 4.50   | 0.169     | 0.177 |
| С   | 0.95   | 1.05   | 0.037     | 0.041 |
| D   | 0.05   | 0.25   | 0.002     | 0.010 |
| F   | 0.45   | 0.55   | 0.018     | 0.022 |
| G   | 0.65   | BSC    | 0.026 BSC |       |
| Н   | 0.275  | 0.375  | 0.010     | 0.015 |
| J   | 0.09   | 0.24   | 0.004     | 0.009 |
| J1  | 0.09   | 0.18   | 0.004     | 0.007 |
| K   | 0.16   | 0.32   | 0.006     | 0.013 |
| K1  | 0.16   | 0.26   | 0.006     | 0.010 |
| L   | 6.30   | 6.50   | 0.248     | 0.256 |
| M   | 0°     | 10°    | 0°        | 10°   |
|     |        |        |           |       |



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

Mfax is a trademark of Motorola, Inc.

How to reach us:

**USA/EUROPE/Locations Not Listed:** Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 1–303–675–2140 or 1–800–441–2447

JAPAN: Motorola Japan Ltd.; SPD, Strategic Planning Office, 141, 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan. 81–3–5487–8488

Customer Focus Center: 1-800-521-6274

Mfax™: RMFAX0@email.sps.mot.com - TOUCHTONE 1-602-244-6609 Motorola Fax Back System - US & Canada ONLY 1-800-774-1848

**ASIA/PACIFIC:** Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298

- 05 & Callada ONET 1-600-774-1646 ST Tilig Kok Koad, Tai Fo, N. I., Holi - http://sps.motorola.com/mfax/

HOME PAGE: http://motorola.com/sps/

