

# Addendum to MC68HC05P9 HCMOS Microcontroller Unit Technical Data

This addendum provides additions and corrections to the *MC68HC05P9 Technical Data*, Rev. 0 (Freescale document number MC68HC05P9/D).

1. Page 1-1, section **1.1 Features** — Change the third bulleted item as follows:

From:

• 2112 Bytes of User ROM including 16 User Vector Locations

To:

• 2104 Bytes of User ROM including 8 User Vector Locations

© Freescale Semiconductor, Inc., 2004. All rights reserved.







2. Page 2-7, section **2.6.3 Port C and Analog-to-Digital Converter** — Replace the second paragraph with the following:

From:

When the A/D converter is enabled, PC7 becomes  $V_{RH}$ , and PC6–PC3 become AN3–AN0 (analog inputs 3–0). The values of CH1 and CH0 in the A/D status and control register (ADSCR) select one of the four pins as the input to the A/D converter. When the A/D converter is enabled, a digital read of port C gives a logical zero from the selected analog input pin. A digital read of port C's remaining pins gives their correct digital values.  $V_{RH}$  is the positive (high) reference voltage for the A/D converter.  $V_{SS}$  is the negative (low) reference voltage. A reset turns off the A/D converter and con gures port C as a general-purpose I/O port. (Refer to **SECTION 8 ANALOG-TO-DIGITAL CONVERTER**.)

To:

When the A/D converter is enabled, PC7 becomes  $V_{RH}$ , and PC6–PC3 become AN3–AN0 (analog inputs 3–0). The values of CH1 and CH0 in the A/D status and control register (ADSCR) select one of the four pins as the input to the A/D converter.

Unused analog inputs can be used as digital inputs, but no analog input can be used as a digital output while the ADC is on. Only pins PC0–PC2 can be used as digital outputs when the ADC is on.

When the A/D converter is enabled, a digital read of port C gives a logical zero from the selected analog input pin. A digital read of the remaining port C pins gives their correct digital values.

 $V_{RH}$  is the positive (high) reference voltage for the A/D converter.  $V_{SS}$  is the negative (low) reference voltage. A reset turns off the A/D converter and con gures port C as a general-purpose I/O port. (Refer to **SECTION 8 ANALOG-TO-DIGITAL CONVERTER**.)

Semiconductor, Inc. Freescale

|       |     |                       | Table            | 3-13. O       | pcode              | e Map          |                       |                   |                                         |                                 |                |                |            |
|-------|-----|-----------------------|------------------|---------------|--------------------|----------------|-----------------------|-------------------|-----------------------------------------|---------------------------------|----------------|----------------|------------|
|       |     | Read-Modify-V         | Nrite            |               | Con                | trol           |                       |                   | Register/                               | Memory                          |                |                |            |
|       |     | HNI                   | IX1              | ×             | HNI                | HNI            | MMI                   | DIR               | ЕХТ                                     | IX2                             | IX1            | ×              |            |
| 0 1 2 | 3 4 | 5                     | 9                | 7             | œ                  | 6              | ۷                     | 8                 | ပ                                       | ۵                               | ш              | ш              | MSB<br>LSB |
|       |     | 3<br>NEGX<br>INH      | 0 NEG 6<br>2 IX1 | 1 NEG 5       | RTI 9<br>1 INH     |                | SUB<br>SUB<br>IMM     | SUB<br>2 DIR      | 3 SUB<br>3 EXT                          | sub<br>3 IX2                    | SUB 4<br>SUB 4 | SUB 3          | 0          |
|       |     |                       |                  |               | RTS<br>6<br>1 INH  |                | 2 CMP 2               | 2 CMP 3           | CMP 4<br>3 EXT                          | 5<br>CMP<br>3 IX2               | 2 CMP 4        | CMP 3          | -          |
|       |     |                       |                  |               |                    |                | 2 SBC 2<br>SBC 2      | 3<br>SBC<br>2 DIR | 3 SBC<br>3 EXT                          | sBC<br>3 IX2                    | SBC 4          | SBC 3          | 2          |
|       |     | 3<br>COMX<br>INH      | 2 COM 6          | 1 COM 5       | SWI<br>SWI<br>INH  |                | 2 CPX 2               | 2 CPX<br>2 DIR    | CPX<br>3 CPX<br>3 EXT                   | 3 CPX<br>3 IX2                  | 2 CPX 4        | CPX 3          | 3          |
|       |     | 3<br>LSRX<br>INH      | LSR<br>5 IX1     | LSR 5<br>1 IX |                    |                | AND 2<br>AND 2<br>IMM | 3<br>AND<br>2 DIR | AND<br>3 EXT                            | 3 AND 5<br>3 IX2                | AND 4          | AND 3          | 4          |
|       |     |                       |                  |               |                    |                | BIT 2<br>BIT 2        | BIT<br>2 DIR      | BIT<br>3 EXT                            | BIT 5<br>3 IX2                  | BIT 4          | BIT 3          | 5          |
|       |     | 3<br>RORX<br>INH      | 6<br>ROR<br>1X1  | ROR 5         |                    |                | 2<br>LDA<br>2 IMM     | 2 LDA<br>2 DIR    | 4<br>LDA<br>3 EXT                       | 5<br>LDA<br>3 IX2               | 2 LDA 4        | 3<br>LDA IX    | 9          |
|       |     | 3<br>ASRX<br>INH      | 6<br>ASR<br>1X1  | ASR 5<br>1 IX |                    | TAX 2<br>1 INH |                       | 2 STA<br>2 DIR    | 3 STA<br>3 EXT                          | STA 6<br>3 IX2                  | STA 5<br>2 IX1 | STA 4<br>IX    | 7          |
|       |     | HNI<br>ASLX/LSLX<br>3 | ASL/LSL<br>2 IX1 | ASL/LSL       |                    | 1 CLC 2        | EOR 2                 | EOR<br>2 DIR      | EOR<br>3 EXT                            | EOR<br>3 IX2                    | EOR 4          | EOR 3          | œ          |
|       |     | 3<br>ROLX<br>INH      | ROL<br>2 IX1     | 1 ROL 5       |                    | 1 SEC 2        | 2 ADC 2               | 3 ADC 3           | 4<br>ADC<br>3 EXT                       | 3 ADC 5<br>3 IX2                | ADC 4          | ADC 3          | 6          |
|       |     | 3<br>DECX<br>INH      | DEC 6<br>DEC 1X1 | 1 DEC 5       |                    | 1 CLI 2        | 2<br>ORA<br>IMM       | 3<br>ORA<br>2 DIR | 4<br>ORA<br>3 EXT                       | 5<br>ORA<br>3 IX2               | ORA 4          | ORA 3          | A          |
|       |     |                       |                  |               |                    | SEI 2<br>SEI 1 | 2 ADD 2               | 3<br>ADD<br>2 DIR | 4<br>ADD<br>3 EXT                       | 3 ADD 5<br>3 IX2                | ADD 4          | 3<br>ADD<br>IX | В          |
|       |     | 3<br>INCX<br>INH      | INC 6<br>INC 6   | 1 INC 5       |                    | RSP 2          |                       | JMP 2<br>2 DIR    | JMP<br>3 EXT                            | 3 JMP                           | 2 JMP 3        | JMP 2<br>IX    | ပ          |
|       |     | 3<br>TSTX<br>INH      | 2 TST 5<br>2 IX1 | 1 TST 4       |                    | 1 NOP 2        | BSR<br>2 REL          | JSR<br>2 DIR      | JSR<br>3 EXT                            | JSR<br>3 IX2                    | JSR 6<br>2 IX1 | JSR IX         | D          |
|       |     |                       |                  |               | STOP 2<br>1 INH    |                | 2<br>LDX<br>2 IMM     | 3<br>LDX<br>2 DIR | 4<br>LDX<br>3 EXT                       | 3 LDX<br>3 IX2                  | 2 LDX 4        | LDX 3          | Ш          |
|       |     | 3<br>CLRX<br>INH      | 2 CLR<br>2 IX1   | 1 CLR 5       | WAIT 2<br>1 NAIT 2 | TXA<br>1 INH   |                       | STX<br>2 DIR      | STX<br>3 EXT                            | STX 6<br>3 IX2                  | STX 5<br>STX 5 | STX 4          | Ľ          |
|       |     |                       |                  |               |                    | /              | LSB                   | 0                 | MSB of Op                               | ocode in H                      | exadecima      | _              |            |
|       |     |                       | _                | SB of Opco    | ode in Hex         | adecimal       | 0                     | BRSET0<br>3 DIR   | Number of (<br>Opcode Mn<br>Number of E | Cycles<br>emonic<br>Sytes/Addre | ssing Mode     |                |            |

# Freescale Semiconductor, Inc.



4. Page 4-1, section **4.1 Resets** — Change the rst bulleted item in the second paragraph as follows:

From:

• All implemented data direction register bits are cleared to logical zero, so the corresponding I/O pins become high-impedance inputs.

To:

- All implemented data direction register bits are cleared to logical zero, so the corresponding I/O pins become high-impedance inputs. (When an external reset or power-on reset occurs, I/O port pins become high-impedance inputs even if the system clock is absent.)
- 5. Page 4-2, section **4.1.3 Computer Operating Properly (COP) Watchdog Reset** — In the fourth sentence in the rst paragraph, change the 64 ms to 65.5 ms as follows:

From:

The COP system is implemented with an 18-stage ripple counter that provides a timeout period of 64 ms at an internal clock rate of 2 MHz.

To:

The COP system is implemented with an 18-stage ripple counter that provides a timeout period of 65.5 ms at an internal clock rate of 2 MHz.



6. Page 4-2, section **4.1.3 Computer Operating Properly (COP) Watchdog Reset** — Replace the second paragraph as follows:

From:

The write-only COP register is used to prevent a COP timer reset. This location contains user-de ned R OM data. Figure 4-1 shows the COP register.

To:

The write-only COP register is used to prevent a COP timer reset. This location contains user-de ned R OM data. Figure 4-1 shows the COP register.

Use the following formula to calculate the COP timeout period:

COP Timeout Period = 
$$\frac{131,072}{f_{BUS}}$$

where

$$f_{BUS} = \frac{crystal frequency}{2}$$



7. Page 5-2, **Figure 5-1. Memory Map** — Change the USER VECTORS portion at the bottom of the map as follows:

From:



Figure 5-1. Memory Map

To:





To:

On-chip user ROM includes 48 bytes at addresses \$0020–\$004F, 2048 bytes at \$0100–\$08FF, and 8 bytes at \$1FF8–\$1FFF that contain user-de ned vectors for servicing interrupts and resets.

9. Page 7-3, section **7.2 SIOP Pin Descriptions** — Add the following note after the last paragraph:

### NOTE

Enabling and then disabling the SIOP configures data direction register B for SIOP operation and can also change the port B data register. After disabling the SIOP, initialize data direction register B and the port B data register as your application requires.

10. Page 7-4, section 7.2.3 SIOP Data Output — Change the paragraph as follows:

From:

The SDO pin becomes a serial output and goes to a logical one as soon as the SIOP is enabled. Between transfers, the state of the SDO pin re ects the value of the last bit received on the previous transmission. SDO cannot be used as a standard output while the SIOP is enabled, because it is coupled to the last stage of the serial shift register. On the rst falling edge of SCK, the rst data bit to be shifted out is presented to the SDO pin.

To:

Enabling the SIOP con gures the SDO pin as an output. The state of the SDO pin:

• Is logic one if the SIOP has not been used since the last reset



11. Page 8-1, section **8.1 ADC Operation** — Change the second paragraph as follows:

From:

A multiplexer selects one of four analog input channels (AN3, AN2, AN1, or AN0) for sampling. A comparator successively compares the output of an internal D/A converter to the sampled analog input. Control logic changes the D/A converter input one bit at a time, starting with the MSB, until the D/A converter output matches the sampled analog input. The conversion is monotonic and has no missing codes.

To:

A multiplexer selects one of four analog input channels (AN0, AN1, AN2, or AN3) for sampling. The conversion takes 32 cycles. The rst 12 cycles sample the voltage on the selected input pin by charging an internal capacitor. In the last 20 cycles, a comparator successively compares the output of an internal D/A converter to the sampled analog input. Control logic changes the D/A converter input one bit at a time, starting with the MSB, until the D/A converter output matches the sampled analog input. The conversion is monotonic and has no missing codes. At the end of the conversion, the conversion complete ag (CC) becomes set, and the CPU takes 2 cycles to move the result to the ADC data register (ADDR).

12. Page 8-2, section 8.2 A/D Status and Control Register (ADSCR) — Change the CCF bit description as follows:

From:

CCF — Conversion Complete Flag

This read-only bit is automatically set when an analog-to-digital conversion is complete, and a new result can be read from the A/D data register. CCF



13. Page 10-7, **Table 10-5.** A/D Converter Characteristics — Change the Max column in the second row of Table 10-5 as follows:

From:

| Table 10-5. | A/D Converter | <b>Characteristics</b> |
|-------------|---------------|------------------------|
|-------------|---------------|------------------------|

| Characteristic                                                                    | Min | Max     | Unit |
|-----------------------------------------------------------------------------------|-----|---------|------|
| Absolute Accuracy (4.0 > V <sub>RH</sub> > V <sub>DD</sub> )<br>(refer to NOTE 1) | _   | ± 1-1/2 | LSB  |

To:

#### Table 10-5. A/D Converter Characteristics

| Characteristic                                                                    | Min | Max   | Unit |
|-----------------------------------------------------------------------------------|-----|-------|------|
| Absolute Accuracy (4.0 > V <sub>RH</sub> > V <sub>DD</sub> )<br>(refer to NOTE 1) | _   | ± 1.5 | LSB  |

14. Page 10-8, Figure 10-6. TCAP Timing — Change the  $t_{\text{TLTL}}$  parameter to  $t_{\text{ILIL}}$  as follows:

From:



Figure 10-6. TCAP Timing



15. Page 10-12, **Table 10-8. SIOP Timing (V<sub>DD</sub> = 5.0 Vdc)** — Change the rst row as follows:

From:

| Table 10-8 | . SIOP | Timing |  | = 5.0 | Vdc) |
|------------|--------|--------|--|-------|------|
|------------|--------|--------|--|-------|------|

| Characteristic                            | Symbol                                       | Min        | Max         | Unit                   |
|-------------------------------------------|----------------------------------------------|------------|-------------|------------------------|
| Frequency of Operation<br>Master<br>Slave | f <sub>siop(m)</sub><br>f <sub>siop(s)</sub> | 0.25<br>dc | 0.25<br>525 | f <sub>o₽</sub><br>kHz |

To:

| Characteristic                            | Symbol                                       | Min                        | Мах                        | Unit       |
|-------------------------------------------|----------------------------------------------|----------------------------|----------------------------|------------|
| Frequency of Operation<br>Master<br>Slave | f <sub>siop(m)</sub><br>f <sub>siop(s)</sub> | f <sub>osc</sub> /64<br>dc | f <sub>osc</sub> /8<br>525 | MHz<br>kHz |

Change NOTE 1 at the bottom of the table as follows:

From:

1.  $f_{OP}$  =  $f_{OSC}$  ÷ 2 = 2.1 MHz maximum;  $t_{CYC}$  = 1 ÷  $f_{OP}$ 

To:

1.  $f_{OSC}$  = crystal frequency;  $f_{OP}$  =  $f_{OSC}$  ÷ 2;  $t_{CYC}$  = 1 ÷  $f_{OP}$  (See Table 10-6. Control Timing ( $V_{DD}$  = 5.0 Vdc).)

Delete NOTE 2 at the bottom of the table.



16. Page 10-13, **Table 10-9. SIOP Timing (V<sub>DD</sub> = 3.3 Vdc)** — Change the rst row as follows:

From:

| Table 10-9 | . SIOP | Timing | $(V_{DD})$ | = 3.3 | Vdc) |
|------------|--------|--------|------------|-------|------|
|------------|--------|--------|------------|-------|------|

| Characteristic                            | Symbol                                       | Min        | Max         | Unit                   |
|-------------------------------------------|----------------------------------------------|------------|-------------|------------------------|
| Frequency of Operation<br>Master<br>Slave | f <sub>siop(m)</sub><br>f <sub>siop(s)</sub> | 0.25<br>dc | 0.25<br>250 | f <sub>o₽</sub><br>kHz |

To:

### Table 10-9. SIOP Timing ( $V_{DD}$ = 3.3 Vdc)

| Characteristic                            | Symbol                                       | Min                        | Мах                        | Unit       |
|-------------------------------------------|----------------------------------------------|----------------------------|----------------------------|------------|
| Frequency of Operation<br>Master<br>Slave | f <sub>siop(m)</sub><br>f <sub>siop(s)</sub> | f <sub>osc</sub> /64<br>dc | f <sub>osc</sub> /8<br>250 | MHz<br>kHz |

Change the note at the bottom of the table as follows:

From:

NOTE:  $f_{OP}$  = 1.0 MHz maximum

To:

NOTE:  $f_{OSC}$  = crystal frequency;  $f_{OP}$  =  $f_{OSC}$  ÷ 2;  $t_{CYC}$  = 1 ÷  $f_{OP}$  (See Table 10-7. Control Timing (V<sub>DD</sub> = 3.3 Vdc).)



## Freescale Semiconductor, Inc.

Home Page: www.freescale.com email: support@freescale.com **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH **Technical Information Center** Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. **Technical Information Center** 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

RoHS-compliant and/or Pb- free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb- free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale.s Environmental Products program, go to http://www.freescale.com/epp.

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.



For More Information On This Product, Go to: www.freescale.com